Home
last modified time | relevance | path

Searched full:gate (Results 1 – 25 of 1250) sorted by relevance

12345678910>>...50

/OK3568_Linux_fs/kernel/drivers/clk/tegra/
H A Dclk-periph-gate.c18 /* Macros to assist peripheral gate clock */
19 #define read_enb(gate) \ argument
20 readl_relaxed(gate->clk_base + (gate->regs->enb_reg))
21 #define write_enb_set(val, gate) \ argument
22 writel_relaxed(val, gate->clk_base + (gate->regs->enb_set_reg))
23 #define write_enb_clr(val, gate) \ argument
24 writel_relaxed(val, gate->clk_base + (gate->regs->enb_clr_reg))
26 #define read_rst(gate) \ argument
27 readl_relaxed(gate->clk_base + (gate->regs->rst_reg))
28 #define write_rst_clr(val, gate) \ argument
[all …]
/OK3568_Linux_fs/kernel/drivers/clk/samsung/
H A Dclk-exynos5433.c558 GATE(CLK_ACLK_G3D_400, "aclk_g3d_400", "div_aclk_g3d_400",
560 GATE(CLK_ACLK_IMEM_SSSX_266, "aclk_imem_sssx_266",
563 GATE(CLK_ACLK_BUS0_400, "aclk_bus0_400", "div_aclk_bus0_400",
566 GATE(CLK_ACLK_BUS1_400, "aclk_bus1_400", "div_aclk_bus1_400",
569 GATE(CLK_ACLK_IMEM_200, "aclk_imem_200", "div_aclk_imem_200",
572 GATE(CLK_ACLK_IMEM_266, "aclk_imem_266", "div_aclk_imem_266",
575 GATE(CLK_ACLK_PERIC_66, "aclk_peric_66", "div_aclk_peric_66_b",
578 GATE(CLK_ACLK_PERIS_66, "aclk_peris_66", "div_aclk_peris_66_b",
581 GATE(CLK_ACLK_MSCL_400, "aclk_mscl_400", "div_aclk_mscl_400",
584 GATE(CLK_ACLK_FSYS_200, "aclk_fsys_200", "div_aclk_fsys_200",
[all …]
H A Dclk-exynos3250.c439 GATE(CLK_ASYNC_G3D, "async_g3d", "div_aclk_100", GATE_IP_LEFTBUS, 6,
441 GATE(CLK_ASYNC_MFCL, "async_mfcl", "div_aclk_100", GATE_IP_LEFTBUS, 4,
443 GATE(CLK_PPMULEFT, "ppmuleft", "div_aclk_100", GATE_IP_LEFTBUS, 1,
445 GATE(CLK_GPIO_LEFT, "gpio_left", "div_aclk_100", GATE_IP_LEFTBUS, 0,
449 GATE(CLK_ASYNC_ISPMX, "async_ispmx", "div_aclk_100",
451 GATE(CLK_ASYNC_FSYSD, "async_fsysd", "div_aclk_100",
453 GATE(CLK_ASYNC_LCD0X, "async_lcd0x", "div_aclk_100",
455 GATE(CLK_ASYNC_CAMX, "async_camx", "div_aclk_100", GATE_IP_RIGHTBUS, 2,
457 GATE(CLK_PPMURIGHT, "ppmuright", "div_aclk_100", GATE_IP_RIGHTBUS, 1,
459 GATE(CLK_GPIO_RIGHT, "gpio_right", "div_aclk_100", GATE_IP_RIGHTBUS, 0,
[all …]
H A Dclk-exynos5250.c444 GATE(CLK_MDMA0, "mdma0", "div_aclk266", GATE_IP_ACP, 1, 0, 0),
445 GATE(CLK_SSS, "sss", "div_aclk266", GATE_IP_ACP, 2, 0, 0),
446 GATE(CLK_G2D, "g2d", "div_aclk200", GATE_IP_ACP, 3, 0, 0),
447 GATE(CLK_SMMU_MDMA0, "smmu_mdma0", "div_aclk266", GATE_IP_ACP, 5, 0, 0),
452 GATE(CLK_SCLK_CAM_BAYER, "sclk_cam_bayer", "div_cam_bayer",
454 GATE(CLK_SCLK_CAM0, "sclk_cam0", "div_cam0",
456 GATE(CLK_SCLK_CAM1, "sclk_cam1", "div_cam1",
458 GATE(CLK_SCLK_GSCL_WA, "sclk_gscl_wa", "div_gscl_wa",
460 GATE(CLK_SCLK_GSCL_WB, "sclk_gscl_wb", "div_gscl_wb",
463 GATE(CLK_SCLK_FIMD1, "sclk_fimd1", "div_fimd1",
[all …]
H A Dclk-exynos7.c144 GATE(ACLK_CCORE_133, "aclk_ccore_133", "dout_aclk_ccore_133",
147 GATE(ACLK_MSCL_532, "aclk_mscl_532", "dout_aclk_mscl_532",
150 GATE(ACLK_PERIS_66, "aclk_peris_66", "dout_aclk_peris_66",
153 GATE(SCLK_AUD_PLL, "sclk_aud_pll", "dout_sclk_aud_pll",
155 GATE(SCLK_MFC_PLL_B, "sclk_mfc_pll_b", "dout_sclk_mfc_pll",
157 GATE(SCLK_MFC_PLL_A, "sclk_mfc_pll_a", "dout_sclk_mfc_pll",
159 GATE(SCLK_BUS1_PLL_B, "sclk_bus1_pll_b", "dout_sclk_bus1_pll",
161 GATE(SCLK_BUS1_PLL_A, "sclk_bus1_pll_a", "dout_sclk_bus1_pll",
163 GATE(SCLK_BUS0_PLL_B, "sclk_bus0_pll_b", "dout_sclk_bus0_pll",
165 GATE(SCLK_BUS0_PLL_A, "sclk_bus0_pll_a", "dout_sclk_bus0_pll",
[all …]
H A Dclk-s5pv210.c547 GATE(CLK_ROTATOR, "rotator", "dout_hclkd", CLK_GATE_IP0, 29, 0, 0),
548 GATE(CLK_FIMC2, "fimc2", "dout_hclkd", CLK_GATE_IP0, 26, 0, 0),
549 GATE(CLK_FIMC1, "fimc1", "dout_hclkd", CLK_GATE_IP0, 25, 0, 0),
550 GATE(CLK_FIMC0, "fimc0", "dout_hclkd", CLK_GATE_IP0, 24, 0, 0),
551 GATE(CLK_PDMA0, "pdma0", "dout_hclkp", CLK_GATE_IP0, 3, 0, 0),
552 GATE(CLK_MDMA, "mdma", "dout_hclkd", CLK_GATE_IP0, 2, 0, 0),
554 GATE(CLK_SROMC, "sromc", "dout_hclkp", CLK_GATE_IP1, 26, 0, 0),
555 GATE(CLK_NANDXL, "nandxl", "dout_hclkp", CLK_GATE_IP1, 24, 0, 0),
556 GATE(CLK_USB_OTG, "usb_otg", "dout_hclkp", CLK_GATE_IP1, 16, 0, 0),
557 GATE(CLK_TVENC, "tvenc", "dout_hclkd", CLK_GATE_IP1, 10, 0, 0),
[all …]
/OK3568_Linux_fs/kernel/drivers/clk/mmp/
H A Dclk-gate.c2 * mmp gate clock operation source file
29 struct mmp_clk_gate *gate = to_clk_mmp_gate(hw); in mmp_clk_gate_enable() local
34 if (gate->lock) in mmp_clk_gate_enable()
35 spin_lock_irqsave(gate->lock, flags); in mmp_clk_gate_enable()
37 tmp = readl(gate->reg); in mmp_clk_gate_enable()
38 tmp &= ~gate->mask; in mmp_clk_gate_enable()
39 tmp |= gate->val_enable; in mmp_clk_gate_enable()
40 writel(tmp, gate->reg); in mmp_clk_gate_enable()
42 if (gate->lock) in mmp_clk_gate_enable()
43 spin_unlock_irqrestore(gate->lock, flags); in mmp_clk_gate_enable()
[all …]
/OK3568_Linux_fs/kernel/drivers/clk/imx/
H A Dclk-gate2.c19 * DOC: basic gateable clock which can gate and ungate its output
42 struct clk_gate2 *gate = to_clk_gate2(hw); in clk_gate2_enable() local
47 spin_lock_irqsave(gate->lock, flags); in clk_gate2_enable()
49 if (gate->share_count && (*gate->share_count)++ > 0) in clk_gate2_enable()
52 if (gate->flags & IMX_CLK_GATE2_SINGLE_BIT) { in clk_gate2_enable()
55 reg = readl(gate->reg); in clk_gate2_enable()
56 reg &= ~(3 << gate->bit_idx); in clk_gate2_enable()
57 reg |= gate->cgr_val << gate->bit_idx; in clk_gate2_enable()
58 writel(reg, gate->reg); in clk_gate2_enable()
62 spin_unlock_irqrestore(gate->lock, flags); in clk_gate2_enable()
[all …]
/OK3568_Linux_fs/kernel/drivers/clk/
H A Dclk-gate.c21 * DOC: basic gatable clock which can gate and ungate it's ouput
30 static inline u32 clk_gate_readl(struct clk_gate *gate) in clk_gate_readl() argument
32 if (gate->flags & CLK_GATE_BIG_ENDIAN) in clk_gate_readl()
33 return ioread32be(gate->reg); in clk_gate_readl()
35 return readl(gate->reg); in clk_gate_readl()
38 static inline void clk_gate_writel(struct clk_gate *gate, u32 val) in clk_gate_writel() argument
40 if (gate->flags & CLK_GATE_BIG_ENDIAN) in clk_gate_writel()
41 iowrite32be(val, gate->reg); in clk_gate_writel()
43 writel(val, gate->reg); in clk_gate_writel()
61 struct clk_gate *gate = to_clk_gate(hw); in clk_gate_endisable() local
[all …]
/OK3568_Linux_fs/kernel/drivers/clk/rockchip/
H A Dclk-rk3368.c303 GATE(0, "apllb_core", "apllb", CLK_IGNORE_UNUSED,
305 GATE(0, "gpllb_core", "gpll", CLK_IGNORE_UNUSED,
308 GATE(0, "aplll_core", "aplll", CLK_IGNORE_UNUSED,
310 GATE(0, "gplll_core", "gpll", CLK_IGNORE_UNUSED,
327 GATE(0, "apllb_cs", "apllb", CLK_IGNORE_UNUSED,
329 GATE(0, "aplll_cs", "aplll", CLK_IGNORE_UNUSED,
331 GATE(0, "gpll_cs", "gpll", CLK_IGNORE_UNUSED,
342 GATE(SCLK_PVTM_CORE, "sclk_pvtm_core", "xin24m", 0, RK3368_CLKGATE_CON(7), 10, GFLAGS),
344 GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
346 GATE(0, "gpll_ddr", "gpll", 0,
[all …]
H A Dclk-rk3562.c261 GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0,
263 GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0,
265 GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0,
267 GATE(PCLK_I2C4, "pclk_i2c4", "pclk_bus", 0,
269 GATE(PCLK_I2C5, "pclk_i2c5", "pclk_bus", 0,
274 GATE(CLK_I2C1, "clk_i2c1", "clk_i2c", 0,
276 GATE(CLK_I2C2, "clk_i2c2", "clk_i2c", 0,
278 GATE(CLK_I2C3, "clk_i2c3", "clk_i2c", 0,
280 GATE(CLK_I2C4, "clk_i2c4", "clk_i2c", 0,
282 GATE(CLK_I2C5, "clk_i2c5", "clk_i2c", 0,
[all …]
H A Dclk-rk3399.c486 GATE(SCLK_USB2PHY0_REF, "clk_usb2phy0_ref", "xin24m", CLK_IGNORE_UNUSED,
488 GATE(SCLK_USB2PHY1_REF, "clk_usb2phy1_ref", "xin24m", CLK_IGNORE_UNUSED,
491 GATE(SCLK_USBPHY0_480M_SRC, "clk_usbphy0_480m_src", "clk_usbphy0_480m", CLK_IGNORE_UNUSED,
493 GATE(SCLK_USBPHY1_480M_SRC, "clk_usbphy1_480m_src", "clk_usbphy1_480m", CLK_IGNORE_UNUSED,
508 GATE(ACLK_USB3_NOC, "aclk_usb3_noc", "aclk_usb3", CLK_IS_CRITICAL,
510 GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_usb3", 0,
512 GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_usb3", 0,
514 GATE(ACLK_USB3_RKSOC_AXI_PERF, "aclk_usb3_rksoc_axi_perf", "aclk_usb3", 0,
516 GATE(ACLK_USB3_GRF, "aclk_usb3_grf", "aclk_usb3", 0,
519 GATE(SCLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", 0,
[all …]
H A Dclk-rk3528.c305 GATE(SCLK_UART0, "sclk_uart0", "clk_uart0", 0,
314 GATE(SCLK_UART1, "sclk_uart1", "clk_uart1", 0,
323 GATE(SCLK_UART2, "sclk_uart2", "clk_uart2", 0,
332 GATE(SCLK_UART3, "sclk_uart3", "clk_uart3", 0,
341 GATE(SCLK_UART4, "sclk_uart4", "clk_uart4", 0,
350 GATE(SCLK_UART5, "sclk_uart5", "clk_uart5", 0,
359 GATE(SCLK_UART6, "sclk_uart6", "clk_uart6", 0,
368 GATE(SCLK_UART7, "sclk_uart7", "clk_uart7", 0,
377 GATE(MCLK_I2S0_2CH_SAI_SRC, "mclk_i2s0_2ch_sai_src", "mclk_i2s0_2ch_sai_src_pre", 0,
386 GATE(MCLK_I2S1_8CH_SAI_SRC, "mclk_i2s1_8ch_sai_src", "mclk_i2s1_8ch_sai_src_pre", 0,
[all …]
H A Dclk-rk3228.c221 GATE(0, "apll_ddr", "apll", CLK_IGNORE_UNUSED,
223 GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
225 GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
230 GATE(0, "ddrc", "ddrphy_pre", CLK_IGNORE_UNUSED,
236 GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
238 GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
240 GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED,
258 GATE(0, "hdmiphy_aclk_cpu", "hdmiphy", CLK_IS_CRITICAL,
260 GATE(0, "gpll_aclk_cpu", "gpll", CLK_IS_CRITICAL,
262 GATE(0, "cpll_aclk_cpu", "cpll", CLK_IS_CRITICAL,
[all …]
H A Dclk-rk3588.c783 GATE(PCLK_MIPI_DCPHY0, "pclk_mipi_dcphy0", "pclk_top_root", 0,
785 GATE(PCLK_MIPI_DCPHY1, "pclk_mipi_dcphy1", "pclk_top_root", 0,
787 GATE(PCLK_CSIPHY0, "pclk_csiphy0", "pclk_top_root", 0,
789 GATE(PCLK_CSIPHY1, "pclk_csiphy1", "pclk_top_root", 0,
791 GATE(PCLK_CRU, "pclk_cru", "pclk_top_root", CLK_IS_CRITICAL,
798 GATE(PCLK_BIGCORE0_PVTM, "pclk_bigcore0_pvtm", "pclk_bigcore0_root", 0,
800 GATE(CLK_BIGCORE0_PVTM, "clk_bigcore0_pvtm", "xin24m", 0,
802 GATE(CLK_CORE_BIGCORE0_PVTM, "clk_core_bigcore0_pvtm", "armclk_b01", 0,
809 GATE(PCLK_BIGCORE1_PVTM, "pclk_bigcore1_pvtm", "pclk_bigcore1_root", 0,
811 GATE(CLK_BIGCORE1_PVTM, "clk_bigcore1_pvtm", "xin24m", 0,
[all …]
H A Dclk-rv1108.c202 GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED,
204 GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
206 GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
214 GATE(ACLK_CORE, "aclk_core", "aclkenm_core", CLK_IS_CRITICAL,
216 GATE(0, "pclk_dbg", "pclken_dbg", CLK_IGNORE_UNUSED,
228 GATE(ACLK_RKVENC, "aclk_rkvenc", "aclk_rkvenc_pre", 0,
230 GATE(HCLK_RKVENC, "hclk_rkvenc", "hclk_rkvenc_pre", 0,
232 GATE(0, "aclk_rkvenc_niu", "aclk_rkvenc_pre", CLK_IGNORE_UNUSED,
234 GATE(0, "hclk_rkvenc_niu", "hclk_rkvenc_pre", CLK_IGNORE_UNUSED,
253 GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", 0,
[all …]
H A Dclk-rk3328.c288 GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
290 GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
292 GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED,
294 GATE(0, "npll_core", "npll", CLK_IGNORE_UNUSED,
302 GATE(0, "aclk_core_niu", "aclk_core", CLK_IS_CRITICAL,
304 GATE(0, "aclk_gic400", "aclk_core", CLK_IS_CRITICAL,
307 GATE(0, "clk_jtag", "jtag_clkin", CLK_IS_CRITICAL,
314 GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", CLK_SET_RATE_PARENT,
316 GATE(0, "aclk_gpu_niu", "aclk_gpu_pre", CLK_IS_CRITICAL,
323 GATE(0, "clk_ddrmsch", "clk_ddr", CLK_IS_CRITICAL,
[all …]
H A Dclk-rk3288.c297 GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
299 GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
329 GATE(0, "pclk_dbg", "pclk_dbg_pre", 0,
331 GATE(0, "cs_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED,
333 GATE(0, "pclk_core_niu", "pclk_dbg_pre", 0,
336 GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
338 GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
347 GATE(0, "gpll_aclk_cpu", "gpll", CLK_IS_CRITICAL,
349 GATE(0, "cpll_aclk_cpu", "cpll", CLK_IS_CRITICAL,
355 GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_pre", CLK_IS_CRITICAL,
[all …]
H A Dclk-rv1126.c339 GATE(CLK_WIFI_OSC0, "clk_wifi_osc0", "xin24m", 0,
344 GATE(PCLK_PMU, "pclk_pmu", "pclk_pdpmu", CLK_IGNORE_UNUSED,
347 GATE(PCLK_UART1, "pclk_uart1", "pclk_pdpmu", 0,
356 GATE(SCLK_UART1, "sclk_uart1", "sclk_uart1_mux", 0,
359 GATE(PCLK_I2C0, "pclk_i2c0", "pclk_pdpmu", 0,
364 GATE(PCLK_I2C2, "pclk_i2c2", "pclk_pdpmu", 0,
370 GATE(CLK_CAPTURE_PWM0, "clk_capture_pwm0", "xin24m", 0,
372 GATE(PCLK_PWM0, "pclk_pwm0", "pclk_pdpmu", 0,
377 GATE(CLK_CAPTURE_PWM1, "clk_capture_pwm1", "xin24m", 0,
379 GATE(PCLK_PWM1, "pclk_pwm1", "pclk_pdpmu", 0,
[all …]
H A Dclk-rk1808.c282 GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
284 GATE(0, "cpll_core", "cpll", CLK_IGNORE_UNUSED,
286 GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
295 GATE(0, "clk_jtag", "jtag_clkin", CLK_IGNORE_UNUSED,
298 GATE(SCLK_PVTM_CORE, "clk_pvtm_core", "xin24m", 0,
312 GATE(0, "aclk_gic_niu", "aclk_gic_pre", CLK_IS_CRITICAL,
314 GATE(ACLK_GIC, "aclk_gic", "aclk_gic_pre", CLK_IS_CRITICAL,
316 GATE(0, "aclk_core2gic", "aclk_gic_pre", CLK_IGNORE_UNUSED,
318 GATE(0, "aclk_gic2core", "aclk_gic_pre", CLK_IGNORE_UNUSED,
320 GATE(0, "aclk_spinlock", "aclk_gic_pre", CLK_IGNORE_UNUSED,
[all …]
/OK3568_Linux_fs/kernel/drivers/clk/pistachio/
H A Dclk-pistachio.c19 GATE(CLK_MIPS, "mips", "mips_div", 0x104, 0),
20 GATE(CLK_AUDIO_IN, "audio_in", "audio_clk_in_gate", 0x104, 1),
21 GATE(CLK_AUDIO, "audio", "audio_div", 0x104, 2),
22 GATE(CLK_I2S, "i2s", "i2s_div", 0x104, 3),
23 GATE(CLK_SPDIF, "spdif", "spdif_div", 0x104, 4),
24 GATE(CLK_AUDIO_DAC, "audio_dac", "audio_dac_div", 0x104, 5),
25 GATE(CLK_RPU_V, "rpu_v", "rpu_v_div", 0x104, 6),
26 GATE(CLK_RPU_L, "rpu_l", "rpu_l_div", 0x104, 7),
27 GATE(CLK_RPU_SLEEP, "rpu_sleep", "rpu_sleep_div", 0x104, 8),
28 GATE(CLK_WIFI_PLL_GATE, "wifi_pll_gate", "wifi_pll_mux", 0x104, 9),
[all …]
/OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/clock/ti/
H A Dgate.txt1 Binding for Texas Instruments gate clock.
6 quite much similar to the basic gate-clock [2], however,
13 [2] Documentation/devicetree/bindings/clock/gpio-gate-clock.txt
18 "ti,gate-clock" - basic gate clock
19 "ti,wait-gate-clock" - gate clock which waits until clock is active before
21 "ti,dss-gate-clock" - gate clock with DSS specific hardware handling
22 "ti,am35xx-gate-clock" - gate clock with AM35xx specific hardware handling
23 "ti,clkdm-gate-clock" - clockdomain gate clock, which derives its functional
26 "ti,hsdiv-gate-clock" - gate clock with OMAP36xx specific hardware handling,
28 "ti,composite-gate-clock" - composite gate clock, to be part of composite
[all …]
/OK3568_Linux_fs/kernel/arch/ia64/kernel/
H A DMakefile.gate2 # The gate DSO image is built using a special linker script.
4 targets += gate.so gate.lds gate.o gate-dummy.o
6 obj-y += gate-syms.o
10 quiet_cmd_gate = GATE $@
13 GATECFLAGS_gate.so = -shared -s -Wl,-soname=linux-gate.so.1 \
15 $(obj)/gate.so: $(obj)/gate.lds $(obj)/gate.o FORCE
16 $(call if_changed,gate)
19 $(obj)/gate-dummy.o: $(obj)/gate.lds $(obj)/gate.o FORCE
20 $(call if_changed,gate)
23 $(obj)/gate-syms.o: $(obj)/gate-dummy.o FORCE
[all …]
/OK3568_Linux_fs/u-boot/arch/arm/cpu/armv7/bcm235xx/
H A Dclk-core.h96 #define gate_exists(gate) FLAG_TEST(gate, GATE, EXISTS) argument
97 #define gate_is_enabled(gate) FLAG_TEST(gate, GATE, ENABLED) argument
98 #define gate_is_hw_controllable(gate) FLAG_TEST(gate, GATE, HW) argument
99 #define gate_is_sw_controllable(gate) FLAG_TEST(gate, GATE, SW) argument
100 #define gate_is_sw_managed(gate) FLAG_TEST(gate, GATE, SW_MANAGED) argument
101 #define gate_is_no_disable(gate) FLAG_TEST(gate, GATE, NO_DISABLE) argument
103 #define gate_flip_enabled(gate) FLAG_FLIP(gate, GATE, ENABLED) argument
122 * Gating control and status is managed by a 32-bit gate register.
125 * - (no gate)
126 * A clock with no gate is assumed to be always enabled.
[all …]
/OK3568_Linux_fs/u-boot/arch/arm/cpu/armv7/bcm281xx/
H A Dclk-core.h96 #define gate_exists(gate) FLAG_TEST(gate, GATE, EXISTS) argument
97 #define gate_is_enabled(gate) FLAG_TEST(gate, GATE, ENABLED) argument
98 #define gate_is_hw_controllable(gate) FLAG_TEST(gate, GATE, HW) argument
99 #define gate_is_sw_controllable(gate) FLAG_TEST(gate, GATE, SW) argument
100 #define gate_is_sw_managed(gate) FLAG_TEST(gate, GATE, SW_MANAGED) argument
101 #define gate_is_no_disable(gate) FLAG_TEST(gate, GATE, NO_DISABLE) argument
103 #define gate_flip_enabled(gate) FLAG_FLIP(gate, GATE, ENABLED) argument
122 * Gating control and status is managed by a 32-bit gate register.
125 * - (no gate)
126 * A clock with no gate is assumed to be always enabled.
[all …]

12345678910>>...50