1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun * Copyright (c) 2013 Linaro Ltd.
5*4882a593Smuzhiyun * Author: Thomas Abraham <thomas.ab@samsung.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Common Clock Framework support for Exynos5250 SoC.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <dt-bindings/clock/exynos5250.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun #include "clk-cpu.h"
18*4882a593Smuzhiyun #include "clk-exynos5-subcmu.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define APLL_LOCK 0x0
21*4882a593Smuzhiyun #define APLL_CON0 0x100
22*4882a593Smuzhiyun #define SRC_CPU 0x200
23*4882a593Smuzhiyun #define DIV_CPU0 0x500
24*4882a593Smuzhiyun #define PWR_CTRL1 0x1020
25*4882a593Smuzhiyun #define PWR_CTRL2 0x1024
26*4882a593Smuzhiyun #define MPLL_LOCK 0x4000
27*4882a593Smuzhiyun #define MPLL_CON0 0x4100
28*4882a593Smuzhiyun #define SRC_CORE1 0x4204
29*4882a593Smuzhiyun #define GATE_IP_ACP 0x8800
30*4882a593Smuzhiyun #define GATE_IP_ISP0 0xc800
31*4882a593Smuzhiyun #define GATE_IP_ISP1 0xc804
32*4882a593Smuzhiyun #define CPLL_LOCK 0x10020
33*4882a593Smuzhiyun #define EPLL_LOCK 0x10030
34*4882a593Smuzhiyun #define VPLL_LOCK 0x10040
35*4882a593Smuzhiyun #define GPLL_LOCK 0x10050
36*4882a593Smuzhiyun #define CPLL_CON0 0x10120
37*4882a593Smuzhiyun #define EPLL_CON0 0x10130
38*4882a593Smuzhiyun #define VPLL_CON0 0x10140
39*4882a593Smuzhiyun #define GPLL_CON0 0x10150
40*4882a593Smuzhiyun #define SRC_TOP0 0x10210
41*4882a593Smuzhiyun #define SRC_TOP1 0x10214
42*4882a593Smuzhiyun #define SRC_TOP2 0x10218
43*4882a593Smuzhiyun #define SRC_TOP3 0x1021c
44*4882a593Smuzhiyun #define SRC_GSCL 0x10220
45*4882a593Smuzhiyun #define SRC_DISP1_0 0x1022c
46*4882a593Smuzhiyun #define SRC_MAU 0x10240
47*4882a593Smuzhiyun #define SRC_FSYS 0x10244
48*4882a593Smuzhiyun #define SRC_GEN 0x10248
49*4882a593Smuzhiyun #define SRC_PERIC0 0x10250
50*4882a593Smuzhiyun #define SRC_PERIC1 0x10254
51*4882a593Smuzhiyun #define SRC_MASK_GSCL 0x10320
52*4882a593Smuzhiyun #define SRC_MASK_DISP1_0 0x1032c
53*4882a593Smuzhiyun #define SRC_MASK_MAU 0x10334
54*4882a593Smuzhiyun #define SRC_MASK_FSYS 0x10340
55*4882a593Smuzhiyun #define SRC_MASK_GEN 0x10344
56*4882a593Smuzhiyun #define SRC_MASK_PERIC0 0x10350
57*4882a593Smuzhiyun #define SRC_MASK_PERIC1 0x10354
58*4882a593Smuzhiyun #define DIV_TOP0 0x10510
59*4882a593Smuzhiyun #define DIV_TOP1 0x10514
60*4882a593Smuzhiyun #define DIV_GSCL 0x10520
61*4882a593Smuzhiyun #define DIV_DISP1_0 0x1052c
62*4882a593Smuzhiyun #define DIV_GEN 0x1053c
63*4882a593Smuzhiyun #define DIV_MAU 0x10544
64*4882a593Smuzhiyun #define DIV_FSYS0 0x10548
65*4882a593Smuzhiyun #define DIV_FSYS1 0x1054c
66*4882a593Smuzhiyun #define DIV_FSYS2 0x10550
67*4882a593Smuzhiyun #define DIV_PERIC0 0x10558
68*4882a593Smuzhiyun #define DIV_PERIC1 0x1055c
69*4882a593Smuzhiyun #define DIV_PERIC2 0x10560
70*4882a593Smuzhiyun #define DIV_PERIC3 0x10564
71*4882a593Smuzhiyun #define DIV_PERIC4 0x10568
72*4882a593Smuzhiyun #define DIV_PERIC5 0x1056c
73*4882a593Smuzhiyun #define GATE_IP_GSCL 0x10920
74*4882a593Smuzhiyun #define GATE_IP_DISP1 0x10928
75*4882a593Smuzhiyun #define GATE_IP_MFC 0x1092c
76*4882a593Smuzhiyun #define GATE_IP_G3D 0x10930
77*4882a593Smuzhiyun #define GATE_IP_GEN 0x10934
78*4882a593Smuzhiyun #define GATE_IP_FSYS 0x10944
79*4882a593Smuzhiyun #define GATE_IP_PERIC 0x10950
80*4882a593Smuzhiyun #define GATE_IP_PERIS 0x10960
81*4882a593Smuzhiyun #define BPLL_LOCK 0x20010
82*4882a593Smuzhiyun #define BPLL_CON0 0x20110
83*4882a593Smuzhiyun #define SRC_CDREX 0x20200
84*4882a593Smuzhiyun #define PLL_DIV2_SEL 0x20a24
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /*Below definitions are used for PWR_CTRL settings*/
87*4882a593Smuzhiyun #define PWR_CTRL1_CORE2_DOWN_RATIO (7 << 28)
88*4882a593Smuzhiyun #define PWR_CTRL1_CORE1_DOWN_RATIO (7 << 16)
89*4882a593Smuzhiyun #define PWR_CTRL1_DIV2_DOWN_EN (1 << 9)
90*4882a593Smuzhiyun #define PWR_CTRL1_DIV1_DOWN_EN (1 << 8)
91*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE1_WFE (1 << 5)
92*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE0_WFE (1 << 4)
93*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE1_WFI (1 << 1)
94*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE0_WFI (1 << 0)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define PWR_CTRL2_DIV2_UP_EN (1 << 25)
97*4882a593Smuzhiyun #define PWR_CTRL2_DIV1_UP_EN (1 << 24)
98*4882a593Smuzhiyun #define PWR_CTRL2_DUR_STANDBY2_VAL (1 << 16)
99*4882a593Smuzhiyun #define PWR_CTRL2_DUR_STANDBY1_VAL (1 << 8)
100*4882a593Smuzhiyun #define PWR_CTRL2_CORE2_UP_RATIO (1 << 4)
101*4882a593Smuzhiyun #define PWR_CTRL2_CORE1_UP_RATIO (1 << 0)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* list of PLLs to be registered */
104*4882a593Smuzhiyun enum exynos5250_plls {
105*4882a593Smuzhiyun apll, mpll, cpll, epll, vpll, gpll, bpll,
106*4882a593Smuzhiyun nr_plls /* number of PLLs */
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static void __iomem *reg_base;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * list of controller registers to be saved and restored during a
113*4882a593Smuzhiyun * suspend/resume cycle.
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun static const unsigned long exynos5250_clk_regs[] __initconst = {
116*4882a593Smuzhiyun SRC_CPU,
117*4882a593Smuzhiyun DIV_CPU0,
118*4882a593Smuzhiyun PWR_CTRL1,
119*4882a593Smuzhiyun PWR_CTRL2,
120*4882a593Smuzhiyun SRC_CORE1,
121*4882a593Smuzhiyun SRC_TOP0,
122*4882a593Smuzhiyun SRC_TOP1,
123*4882a593Smuzhiyun SRC_TOP2,
124*4882a593Smuzhiyun SRC_TOP3,
125*4882a593Smuzhiyun SRC_GSCL,
126*4882a593Smuzhiyun SRC_DISP1_0,
127*4882a593Smuzhiyun SRC_MAU,
128*4882a593Smuzhiyun SRC_FSYS,
129*4882a593Smuzhiyun SRC_GEN,
130*4882a593Smuzhiyun SRC_PERIC0,
131*4882a593Smuzhiyun SRC_PERIC1,
132*4882a593Smuzhiyun SRC_MASK_GSCL,
133*4882a593Smuzhiyun SRC_MASK_DISP1_0,
134*4882a593Smuzhiyun SRC_MASK_MAU,
135*4882a593Smuzhiyun SRC_MASK_FSYS,
136*4882a593Smuzhiyun SRC_MASK_GEN,
137*4882a593Smuzhiyun SRC_MASK_PERIC0,
138*4882a593Smuzhiyun SRC_MASK_PERIC1,
139*4882a593Smuzhiyun DIV_TOP0,
140*4882a593Smuzhiyun DIV_TOP1,
141*4882a593Smuzhiyun DIV_GSCL,
142*4882a593Smuzhiyun DIV_DISP1_0,
143*4882a593Smuzhiyun DIV_GEN,
144*4882a593Smuzhiyun DIV_MAU,
145*4882a593Smuzhiyun DIV_FSYS0,
146*4882a593Smuzhiyun DIV_FSYS1,
147*4882a593Smuzhiyun DIV_FSYS2,
148*4882a593Smuzhiyun DIV_PERIC0,
149*4882a593Smuzhiyun DIV_PERIC1,
150*4882a593Smuzhiyun DIV_PERIC2,
151*4882a593Smuzhiyun DIV_PERIC3,
152*4882a593Smuzhiyun DIV_PERIC4,
153*4882a593Smuzhiyun DIV_PERIC5,
154*4882a593Smuzhiyun GATE_IP_GSCL,
155*4882a593Smuzhiyun GATE_IP_MFC,
156*4882a593Smuzhiyun GATE_IP_G3D,
157*4882a593Smuzhiyun GATE_IP_GEN,
158*4882a593Smuzhiyun GATE_IP_FSYS,
159*4882a593Smuzhiyun GATE_IP_PERIC,
160*4882a593Smuzhiyun GATE_IP_PERIS,
161*4882a593Smuzhiyun SRC_CDREX,
162*4882a593Smuzhiyun PLL_DIV2_SEL,
163*4882a593Smuzhiyun GATE_IP_DISP1,
164*4882a593Smuzhiyun GATE_IP_ACP,
165*4882a593Smuzhiyun GATE_IP_ISP0,
166*4882a593Smuzhiyun GATE_IP_ISP1,
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* list of all parent clock list */
170*4882a593Smuzhiyun PNAME(mout_apll_p) = { "fin_pll", "fout_apll", };
171*4882a593Smuzhiyun PNAME(mout_cpu_p) = { "mout_apll", "mout_mpll", };
172*4882a593Smuzhiyun PNAME(mout_mpll_fout_p) = { "fout_mplldiv2", "fout_mpll" };
173*4882a593Smuzhiyun PNAME(mout_mpll_p) = { "fin_pll", "mout_mpll_fout" };
174*4882a593Smuzhiyun PNAME(mout_bpll_fout_p) = { "fout_bplldiv2", "fout_bpll" };
175*4882a593Smuzhiyun PNAME(mout_bpll_p) = { "fin_pll", "mout_bpll_fout" };
176*4882a593Smuzhiyun PNAME(mout_vpllsrc_p) = { "fin_pll", "sclk_hdmi27m" };
177*4882a593Smuzhiyun PNAME(mout_vpll_p) = { "mout_vpllsrc", "fout_vpll" };
178*4882a593Smuzhiyun PNAME(mout_cpll_p) = { "fin_pll", "fout_cpll" };
179*4882a593Smuzhiyun PNAME(mout_epll_p) = { "fin_pll", "fout_epll" };
180*4882a593Smuzhiyun PNAME(mout_gpll_p) = { "fin_pll", "fout_gpll" };
181*4882a593Smuzhiyun PNAME(mout_mpll_user_p) = { "fin_pll", "mout_mpll" };
182*4882a593Smuzhiyun PNAME(mout_bpll_user_p) = { "fin_pll", "mout_bpll" };
183*4882a593Smuzhiyun PNAME(mout_aclk166_p) = { "mout_cpll", "mout_mpll_user" };
184*4882a593Smuzhiyun PNAME(mout_aclk200_p) = { "mout_mpll_user", "mout_bpll_user" };
185*4882a593Smuzhiyun PNAME(mout_aclk300_p) = { "mout_aclk300_disp1_mid",
186*4882a593Smuzhiyun "mout_aclk300_disp1_mid1" };
187*4882a593Smuzhiyun PNAME(mout_aclk400_p) = { "mout_aclk400_g3d_mid", "mout_gpll" };
188*4882a593Smuzhiyun PNAME(mout_aclk200_sub_p) = { "fin_pll", "div_aclk200" };
189*4882a593Smuzhiyun PNAME(mout_aclk266_sub_p) = { "fin_pll", "div_aclk266" };
190*4882a593Smuzhiyun PNAME(mout_aclk300_sub_p) = { "fin_pll", "div_aclk300_disp" };
191*4882a593Smuzhiyun PNAME(mout_aclk300_disp1_mid1_p) = { "mout_vpll", "mout_cpll" };
192*4882a593Smuzhiyun PNAME(mout_aclk333_sub_p) = { "fin_pll", "div_aclk333" };
193*4882a593Smuzhiyun PNAME(mout_aclk400_isp_sub_p) = { "fin_pll", "div_aclk400_isp" };
194*4882a593Smuzhiyun PNAME(mout_hdmi_p) = { "div_hdmi_pixel", "sclk_hdmiphy" };
195*4882a593Smuzhiyun PNAME(mout_usb3_p) = { "mout_mpll_user", "mout_cpll" };
196*4882a593Smuzhiyun PNAME(mout_group1_p) = { "fin_pll", "fin_pll", "sclk_hdmi27m",
197*4882a593Smuzhiyun "sclk_dptxphy", "sclk_uhostphy", "sclk_hdmiphy",
198*4882a593Smuzhiyun "mout_mpll_user", "mout_epll", "mout_vpll",
199*4882a593Smuzhiyun "mout_cpll", "none", "none",
200*4882a593Smuzhiyun "none", "none", "none",
201*4882a593Smuzhiyun "none" };
202*4882a593Smuzhiyun PNAME(mout_audio0_p) = { "cdclk0", "fin_pll", "sclk_hdmi27m", "sclk_dptxphy",
203*4882a593Smuzhiyun "sclk_uhostphy", "fin_pll",
204*4882a593Smuzhiyun "mout_mpll_user", "mout_epll", "mout_vpll",
205*4882a593Smuzhiyun "mout_cpll", "none", "none",
206*4882a593Smuzhiyun "none", "none", "none",
207*4882a593Smuzhiyun "none" };
208*4882a593Smuzhiyun PNAME(mout_audio1_p) = { "cdclk1", "fin_pll", "sclk_hdmi27m", "sclk_dptxphy",
209*4882a593Smuzhiyun "sclk_uhostphy", "fin_pll",
210*4882a593Smuzhiyun "mout_mpll_user", "mout_epll", "mout_vpll",
211*4882a593Smuzhiyun "mout_cpll", "none", "none",
212*4882a593Smuzhiyun "none", "none", "none",
213*4882a593Smuzhiyun "none" };
214*4882a593Smuzhiyun PNAME(mout_audio2_p) = { "cdclk2", "fin_pll", "sclk_hdmi27m", "sclk_dptxphy",
215*4882a593Smuzhiyun "sclk_uhostphy", "fin_pll",
216*4882a593Smuzhiyun "mout_mpll_user", "mout_epll", "mout_vpll",
217*4882a593Smuzhiyun "mout_cpll", "none", "none",
218*4882a593Smuzhiyun "none", "none", "none",
219*4882a593Smuzhiyun "none" };
220*4882a593Smuzhiyun PNAME(mout_spdif_p) = { "sclk_audio0", "sclk_audio1", "sclk_audio2",
221*4882a593Smuzhiyun "spdif_extclk" };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* fixed rate clocks generated outside the soc */
224*4882a593Smuzhiyun static struct samsung_fixed_rate_clock exynos5250_fixed_rate_ext_clks[] __initdata = {
225*4882a593Smuzhiyun FRATE(CLK_FIN_PLL, "fin_pll", NULL, 0, 0),
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* fixed rate clocks generated inside the soc */
229*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock exynos5250_fixed_rate_clks[] __initconst = {
230*4882a593Smuzhiyun FRATE(CLK_SCLK_HDMIPHY, "sclk_hdmiphy", NULL, 0, 24000000),
231*4882a593Smuzhiyun FRATE(0, "sclk_hdmi27m", NULL, 0, 27000000),
232*4882a593Smuzhiyun FRATE(0, "sclk_dptxphy", NULL, 0, 24000000),
233*4882a593Smuzhiyun FRATE(0, "sclk_uhostphy", NULL, 0, 48000000),
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static const struct samsung_fixed_factor_clock exynos5250_fixed_factor_clks[] __initconst = {
237*4882a593Smuzhiyun FFACTOR(0, "fout_mplldiv2", "fout_mpll", 1, 2, 0),
238*4882a593Smuzhiyun FFACTOR(0, "fout_bplldiv2", "fout_bpll", 1, 2, 0),
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun static const struct samsung_mux_clock exynos5250_pll_pmux_clks[] __initconst = {
242*4882a593Smuzhiyun MUX(0, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP2, 0, 1),
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static const struct samsung_mux_clock exynos5250_mux_clks[] __initconst = {
246*4882a593Smuzhiyun /*
247*4882a593Smuzhiyun * NOTE: Following table is sorted by (clock domain, register address,
248*4882a593Smuzhiyun * bitfield shift) triplet in ascending order. When adding new entries,
249*4882a593Smuzhiyun * please make sure that the order is kept, to avoid merge conflicts
250*4882a593Smuzhiyun * and make further work with defined data easier.
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /*
254*4882a593Smuzhiyun * CMU_CPU
255*4882a593Smuzhiyun */
256*4882a593Smuzhiyun MUX_F(CLK_MOUT_APLL, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
257*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
258*4882a593Smuzhiyun MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1),
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun * CMU_CORE
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun MUX(CLK_MOUT_MPLL, "mout_mpll", mout_mpll_p, SRC_CORE1, 8, 1),
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun * CMU_TOP
267*4882a593Smuzhiyun */
268*4882a593Smuzhiyun MUX(0, "mout_aclk166", mout_aclk166_p, SRC_TOP0, 8, 1),
269*4882a593Smuzhiyun MUX(0, "mout_aclk200", mout_aclk200_p, SRC_TOP0, 12, 1),
270*4882a593Smuzhiyun MUX(0, "mout_aclk300_disp1_mid", mout_aclk200_p, SRC_TOP0, 14, 1),
271*4882a593Smuzhiyun MUX(0, "mout_aclk300", mout_aclk300_p, SRC_TOP0, 15, 1),
272*4882a593Smuzhiyun MUX(0, "mout_aclk333", mout_aclk166_p, SRC_TOP0, 16, 1),
273*4882a593Smuzhiyun MUX(0, "mout_aclk400_g3d_mid", mout_aclk200_p, SRC_TOP0, 20, 1),
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun MUX(0, "mout_aclk300_disp1_mid1", mout_aclk300_disp1_mid1_p, SRC_TOP1,
276*4882a593Smuzhiyun 8, 1),
277*4882a593Smuzhiyun MUX(0, "mout_aclk400_isp", mout_aclk200_p, SRC_TOP1, 24, 1),
278*4882a593Smuzhiyun MUX(0, "mout_aclk400_g3d", mout_aclk400_p, SRC_TOP1, 28, 1),
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun MUX(0, "mout_cpll", mout_cpll_p, SRC_TOP2, 8, 1),
281*4882a593Smuzhiyun MUX(0, "mout_epll", mout_epll_p, SRC_TOP2, 12, 1),
282*4882a593Smuzhiyun MUX(0, "mout_vpll", mout_vpll_p, SRC_TOP2, 16, 1),
283*4882a593Smuzhiyun MUX(0, "mout_mpll_user", mout_mpll_user_p, SRC_TOP2, 20, 1),
284*4882a593Smuzhiyun MUX(0, "mout_bpll_user", mout_bpll_user_p, SRC_TOP2, 24, 1),
285*4882a593Smuzhiyun MUX(CLK_MOUT_GPLL, "mout_gpll", mout_gpll_p, SRC_TOP2, 28, 1),
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK200_DISP1_SUB, "mout_aclk200_disp1_sub",
288*4882a593Smuzhiyun mout_aclk200_sub_p, SRC_TOP3, 4, 1),
289*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK300_DISP1_SUB, "mout_aclk300_disp1_sub",
290*4882a593Smuzhiyun mout_aclk300_sub_p, SRC_TOP3, 6, 1),
291*4882a593Smuzhiyun MUX(0, "mout_aclk266_gscl_sub", mout_aclk266_sub_p, SRC_TOP3, 8, 1),
292*4882a593Smuzhiyun MUX(0, "mout_aclk_266_isp_sub", mout_aclk266_sub_p, SRC_TOP3, 16, 1),
293*4882a593Smuzhiyun MUX(0, "mout_aclk_400_isp_sub", mout_aclk400_isp_sub_p,
294*4882a593Smuzhiyun SRC_TOP3, 20, 1),
295*4882a593Smuzhiyun MUX(0, "mout_aclk333_sub", mout_aclk333_sub_p, SRC_TOP3, 24, 1),
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun MUX(0, "mout_cam_bayer", mout_group1_p, SRC_GSCL, 12, 4),
298*4882a593Smuzhiyun MUX(0, "mout_cam0", mout_group1_p, SRC_GSCL, 16, 4),
299*4882a593Smuzhiyun MUX(0, "mout_cam1", mout_group1_p, SRC_GSCL, 20, 4),
300*4882a593Smuzhiyun MUX(0, "mout_gscl_wa", mout_group1_p, SRC_GSCL, 24, 4),
301*4882a593Smuzhiyun MUX(0, "mout_gscl_wb", mout_group1_p, SRC_GSCL, 28, 4),
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun MUX(0, "mout_fimd1", mout_group1_p, SRC_DISP1_0, 0, 4),
304*4882a593Smuzhiyun MUX(0, "mout_mipi1", mout_group1_p, SRC_DISP1_0, 12, 4),
305*4882a593Smuzhiyun MUX(0, "mout_dp", mout_group1_p, SRC_DISP1_0, 16, 4),
306*4882a593Smuzhiyun MUX(CLK_MOUT_HDMI, "mout_hdmi", mout_hdmi_p, SRC_DISP1_0, 20, 1),
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun MUX(0, "mout_audio0", mout_audio0_p, SRC_MAU, 0, 4),
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun MUX(0, "mout_mmc0", mout_group1_p, SRC_FSYS, 0, 4),
311*4882a593Smuzhiyun MUX(0, "mout_mmc1", mout_group1_p, SRC_FSYS, 4, 4),
312*4882a593Smuzhiyun MUX(0, "mout_mmc2", mout_group1_p, SRC_FSYS, 8, 4),
313*4882a593Smuzhiyun MUX(0, "mout_mmc3", mout_group1_p, SRC_FSYS, 12, 4),
314*4882a593Smuzhiyun MUX(0, "mout_sata", mout_aclk200_p, SRC_FSYS, 24, 1),
315*4882a593Smuzhiyun MUX(0, "mout_usb3", mout_usb3_p, SRC_FSYS, 28, 1),
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun MUX(0, "mout_jpeg", mout_group1_p, SRC_GEN, 0, 4),
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun MUX(0, "mout_uart0", mout_group1_p, SRC_PERIC0, 0, 4),
320*4882a593Smuzhiyun MUX(0, "mout_uart1", mout_group1_p, SRC_PERIC0, 4, 4),
321*4882a593Smuzhiyun MUX(0, "mout_uart2", mout_group1_p, SRC_PERIC0, 8, 4),
322*4882a593Smuzhiyun MUX(0, "mout_uart3", mout_group1_p, SRC_PERIC0, 12, 4),
323*4882a593Smuzhiyun MUX(0, "mout_pwm", mout_group1_p, SRC_PERIC0, 24, 4),
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun MUX(0, "mout_audio1", mout_audio1_p, SRC_PERIC1, 0, 4),
326*4882a593Smuzhiyun MUX(0, "mout_audio2", mout_audio2_p, SRC_PERIC1, 4, 4),
327*4882a593Smuzhiyun MUX(0, "mout_spdif", mout_spdif_p, SRC_PERIC1, 8, 2),
328*4882a593Smuzhiyun MUX(0, "mout_spi0", mout_group1_p, SRC_PERIC1, 16, 4),
329*4882a593Smuzhiyun MUX(0, "mout_spi1", mout_group1_p, SRC_PERIC1, 20, 4),
330*4882a593Smuzhiyun MUX(0, "mout_spi2", mout_group1_p, SRC_PERIC1, 24, 4),
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * CMU_CDREX
334*4882a593Smuzhiyun */
335*4882a593Smuzhiyun MUX(0, "mout_bpll", mout_bpll_p, SRC_CDREX, 0, 1),
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun MUX(0, "mout_mpll_fout", mout_mpll_fout_p, PLL_DIV2_SEL, 4, 1),
338*4882a593Smuzhiyun MUX(0, "mout_bpll_fout", mout_bpll_fout_p, PLL_DIV2_SEL, 0, 1),
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun static const struct samsung_div_clock exynos5250_div_clks[] __initconst = {
342*4882a593Smuzhiyun /*
343*4882a593Smuzhiyun * NOTE: Following table is sorted by (clock domain, register address,
344*4882a593Smuzhiyun * bitfield shift) triplet in ascending order. When adding new entries,
345*4882a593Smuzhiyun * please make sure that the order is kept, to avoid merge conflicts
346*4882a593Smuzhiyun * and make further work with defined data easier.
347*4882a593Smuzhiyun */
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * CMU_CPU
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
353*4882a593Smuzhiyun DIV(0, "div_apll", "mout_apll", DIV_CPU0, 24, 3),
354*4882a593Smuzhiyun DIV(0, "div_arm2", "div_arm", DIV_CPU0, 28, 3),
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /*
357*4882a593Smuzhiyun * CMU_TOP
358*4882a593Smuzhiyun */
359*4882a593Smuzhiyun DIV(0, "div_aclk66", "div_aclk66_pre", DIV_TOP0, 0, 3),
360*4882a593Smuzhiyun DIV(0, "div_aclk166", "mout_aclk166", DIV_TOP0, 8, 3),
361*4882a593Smuzhiyun DIV(0, "div_aclk200", "mout_aclk200", DIV_TOP0, 12, 3),
362*4882a593Smuzhiyun DIV(0, "div_aclk266", "mout_mpll_user", DIV_TOP0, 16, 3),
363*4882a593Smuzhiyun DIV(0, "div_aclk333", "mout_aclk333", DIV_TOP0, 20, 3),
364*4882a593Smuzhiyun DIV(0, "div_aclk400_g3d", "mout_aclk400_g3d", DIV_TOP0,
365*4882a593Smuzhiyun 24, 3),
366*4882a593Smuzhiyun DIV(0, "div_aclk300_disp", "mout_aclk300", DIV_TOP0, 28, 3),
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun DIV(0, "div_aclk400_isp", "mout_aclk400_isp", DIV_TOP1, 20, 3),
369*4882a593Smuzhiyun DIV(0, "div_aclk66_pre", "mout_mpll_user", DIV_TOP1, 24, 3),
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun DIV(0, "div_cam_bayer", "mout_cam_bayer", DIV_GSCL, 12, 4),
372*4882a593Smuzhiyun DIV(0, "div_cam0", "mout_cam0", DIV_GSCL, 16, 4),
373*4882a593Smuzhiyun DIV(0, "div_cam1", "mout_cam1", DIV_GSCL, 20, 4),
374*4882a593Smuzhiyun DIV(0, "div_gscl_wa", "mout_gscl_wa", DIV_GSCL, 24, 4),
375*4882a593Smuzhiyun DIV(0, "div_gscl_wb", "mout_gscl_wb", DIV_GSCL, 28, 4),
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun DIV(0, "div_fimd1", "mout_fimd1", DIV_DISP1_0, 0, 4),
378*4882a593Smuzhiyun DIV(0, "div_mipi1", "mout_mipi1", DIV_DISP1_0, 16, 4),
379*4882a593Smuzhiyun DIV_F(0, "div_mipi1_pre", "div_mipi1",
380*4882a593Smuzhiyun DIV_DISP1_0, 20, 4, CLK_SET_RATE_PARENT, 0),
381*4882a593Smuzhiyun DIV(0, "div_dp", "mout_dp", DIV_DISP1_0, 24, 4),
382*4882a593Smuzhiyun DIV(CLK_SCLK_PIXEL, "div_hdmi_pixel", "mout_vpll", DIV_DISP1_0, 28, 4),
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun DIV(0, "div_jpeg", "mout_jpeg", DIV_GEN, 4, 4),
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun DIV(0, "div_audio0", "mout_audio0", DIV_MAU, 0, 4),
387*4882a593Smuzhiyun DIV(CLK_DIV_PCM0, "div_pcm0", "sclk_audio0", DIV_MAU, 4, 8),
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun DIV(0, "div_sata", "mout_sata", DIV_FSYS0, 20, 4),
390*4882a593Smuzhiyun DIV(0, "div_usb3", "mout_usb3", DIV_FSYS0, 24, 4),
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun DIV(0, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
393*4882a593Smuzhiyun DIV_F(0, "div_mmc_pre0", "div_mmc0",
394*4882a593Smuzhiyun DIV_FSYS1, 8, 8, CLK_SET_RATE_PARENT, 0),
395*4882a593Smuzhiyun DIV(0, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
396*4882a593Smuzhiyun DIV_F(0, "div_mmc_pre1", "div_mmc1",
397*4882a593Smuzhiyun DIV_FSYS1, 24, 8, CLK_SET_RATE_PARENT, 0),
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun DIV(0, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
400*4882a593Smuzhiyun DIV_F(0, "div_mmc_pre2", "div_mmc2",
401*4882a593Smuzhiyun DIV_FSYS2, 8, 8, CLK_SET_RATE_PARENT, 0),
402*4882a593Smuzhiyun DIV(0, "div_mmc3", "mout_mmc3", DIV_FSYS2, 16, 4),
403*4882a593Smuzhiyun DIV_F(0, "div_mmc_pre3", "div_mmc3",
404*4882a593Smuzhiyun DIV_FSYS2, 24, 8, CLK_SET_RATE_PARENT, 0),
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun DIV(0, "div_uart0", "mout_uart0", DIV_PERIC0, 0, 4),
407*4882a593Smuzhiyun DIV(0, "div_uart1", "mout_uart1", DIV_PERIC0, 4, 4),
408*4882a593Smuzhiyun DIV(0, "div_uart2", "mout_uart2", DIV_PERIC0, 8, 4),
409*4882a593Smuzhiyun DIV(0, "div_uart3", "mout_uart3", DIV_PERIC0, 12, 4),
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun DIV(0, "div_spi0", "mout_spi0", DIV_PERIC1, 0, 4),
412*4882a593Smuzhiyun DIV_F(0, "div_spi_pre0", "div_spi0",
413*4882a593Smuzhiyun DIV_PERIC1, 8, 8, CLK_SET_RATE_PARENT, 0),
414*4882a593Smuzhiyun DIV(0, "div_spi1", "mout_spi1", DIV_PERIC1, 16, 4),
415*4882a593Smuzhiyun DIV_F(0, "div_spi_pre1", "div_spi1",
416*4882a593Smuzhiyun DIV_PERIC1, 24, 8, CLK_SET_RATE_PARENT, 0),
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun DIV(0, "div_spi2", "mout_spi2", DIV_PERIC2, 0, 4),
419*4882a593Smuzhiyun DIV_F(0, "div_spi_pre2", "div_spi2",
420*4882a593Smuzhiyun DIV_PERIC2, 8, 8, CLK_SET_RATE_PARENT, 0),
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun DIV(0, "div_pwm", "mout_pwm", DIV_PERIC3, 0, 4),
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun DIV(0, "div_audio1", "mout_audio1", DIV_PERIC4, 0, 4),
425*4882a593Smuzhiyun DIV(0, "div_pcm1", "sclk_audio1", DIV_PERIC4, 4, 8),
426*4882a593Smuzhiyun DIV(0, "div_audio2", "mout_audio2", DIV_PERIC4, 16, 4),
427*4882a593Smuzhiyun DIV(0, "div_pcm2", "sclk_audio2", DIV_PERIC4, 20, 8),
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun DIV(CLK_DIV_I2S1, "div_i2s1", "sclk_audio1", DIV_PERIC5, 0, 6),
430*4882a593Smuzhiyun DIV(CLK_DIV_I2S2, "div_i2s2", "sclk_audio2", DIV_PERIC5, 8, 6),
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static const struct samsung_gate_clock exynos5250_gate_clks[] __initconst = {
434*4882a593Smuzhiyun /*
435*4882a593Smuzhiyun * NOTE: Following table is sorted by (clock domain, register address,
436*4882a593Smuzhiyun * bitfield shift) triplet in ascending order. When adding new entries,
437*4882a593Smuzhiyun * please make sure that the order is kept, to avoid merge conflicts
438*4882a593Smuzhiyun * and make further work with defined data easier.
439*4882a593Smuzhiyun */
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /*
442*4882a593Smuzhiyun * CMU_ACP
443*4882a593Smuzhiyun */
444*4882a593Smuzhiyun GATE(CLK_MDMA0, "mdma0", "div_aclk266", GATE_IP_ACP, 1, 0, 0),
445*4882a593Smuzhiyun GATE(CLK_SSS, "sss", "div_aclk266", GATE_IP_ACP, 2, 0, 0),
446*4882a593Smuzhiyun GATE(CLK_G2D, "g2d", "div_aclk200", GATE_IP_ACP, 3, 0, 0),
447*4882a593Smuzhiyun GATE(CLK_SMMU_MDMA0, "smmu_mdma0", "div_aclk266", GATE_IP_ACP, 5, 0, 0),
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /*
450*4882a593Smuzhiyun * CMU_TOP
451*4882a593Smuzhiyun */
452*4882a593Smuzhiyun GATE(CLK_SCLK_CAM_BAYER, "sclk_cam_bayer", "div_cam_bayer",
453*4882a593Smuzhiyun SRC_MASK_GSCL, 12, CLK_SET_RATE_PARENT, 0),
454*4882a593Smuzhiyun GATE(CLK_SCLK_CAM0, "sclk_cam0", "div_cam0",
455*4882a593Smuzhiyun SRC_MASK_GSCL, 16, CLK_SET_RATE_PARENT, 0),
456*4882a593Smuzhiyun GATE(CLK_SCLK_CAM1, "sclk_cam1", "div_cam1",
457*4882a593Smuzhiyun SRC_MASK_GSCL, 20, CLK_SET_RATE_PARENT, 0),
458*4882a593Smuzhiyun GATE(CLK_SCLK_GSCL_WA, "sclk_gscl_wa", "div_gscl_wa",
459*4882a593Smuzhiyun SRC_MASK_GSCL, 24, CLK_SET_RATE_PARENT, 0),
460*4882a593Smuzhiyun GATE(CLK_SCLK_GSCL_WB, "sclk_gscl_wb", "div_gscl_wb",
461*4882a593Smuzhiyun SRC_MASK_GSCL, 28, CLK_SET_RATE_PARENT, 0),
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun GATE(CLK_SCLK_FIMD1, "sclk_fimd1", "div_fimd1",
464*4882a593Smuzhiyun SRC_MASK_DISP1_0, 0, CLK_SET_RATE_PARENT, 0),
465*4882a593Smuzhiyun GATE(CLK_SCLK_MIPI1, "sclk_mipi1", "div_mipi1",
466*4882a593Smuzhiyun SRC_MASK_DISP1_0, 12, CLK_SET_RATE_PARENT, 0),
467*4882a593Smuzhiyun GATE(CLK_SCLK_DP, "sclk_dp", "div_dp",
468*4882a593Smuzhiyun SRC_MASK_DISP1_0, 16, CLK_SET_RATE_PARENT, 0),
469*4882a593Smuzhiyun GATE(CLK_SCLK_HDMI, "sclk_hdmi", "mout_hdmi",
470*4882a593Smuzhiyun SRC_MASK_DISP1_0, 20, 0, 0),
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun GATE(CLK_SCLK_AUDIO0, "sclk_audio0", "div_audio0",
473*4882a593Smuzhiyun SRC_MASK_MAU, 0, CLK_SET_RATE_PARENT, 0),
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun GATE(CLK_SCLK_MMC0, "sclk_mmc0", "div_mmc_pre0",
476*4882a593Smuzhiyun SRC_MASK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
477*4882a593Smuzhiyun GATE(CLK_SCLK_MMC1, "sclk_mmc1", "div_mmc_pre1",
478*4882a593Smuzhiyun SRC_MASK_FSYS, 4, CLK_SET_RATE_PARENT, 0),
479*4882a593Smuzhiyun GATE(CLK_SCLK_MMC2, "sclk_mmc2", "div_mmc_pre2",
480*4882a593Smuzhiyun SRC_MASK_FSYS, 8, CLK_SET_RATE_PARENT, 0),
481*4882a593Smuzhiyun GATE(CLK_SCLK_MMC3, "sclk_mmc3", "div_mmc_pre3",
482*4882a593Smuzhiyun SRC_MASK_FSYS, 12, CLK_SET_RATE_PARENT, 0),
483*4882a593Smuzhiyun GATE(CLK_SCLK_SATA, "sclk_sata", "div_sata",
484*4882a593Smuzhiyun SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
485*4882a593Smuzhiyun GATE(CLK_SCLK_USB3, "sclk_usb3", "div_usb3",
486*4882a593Smuzhiyun SRC_MASK_FSYS, 28, CLK_SET_RATE_PARENT, 0),
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun GATE(CLK_SCLK_JPEG, "sclk_jpeg", "div_jpeg",
489*4882a593Smuzhiyun SRC_MASK_GEN, 0, CLK_SET_RATE_PARENT, 0),
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun GATE(CLK_SCLK_UART0, "sclk_uart0", "div_uart0",
492*4882a593Smuzhiyun SRC_MASK_PERIC0, 0, CLK_SET_RATE_PARENT, 0),
493*4882a593Smuzhiyun GATE(CLK_SCLK_UART1, "sclk_uart1", "div_uart1",
494*4882a593Smuzhiyun SRC_MASK_PERIC0, 4, CLK_SET_RATE_PARENT, 0),
495*4882a593Smuzhiyun GATE(CLK_SCLK_UART2, "sclk_uart2", "div_uart2",
496*4882a593Smuzhiyun SRC_MASK_PERIC0, 8, CLK_SET_RATE_PARENT, 0),
497*4882a593Smuzhiyun GATE(CLK_SCLK_UART3, "sclk_uart3", "div_uart3",
498*4882a593Smuzhiyun SRC_MASK_PERIC0, 12, CLK_SET_RATE_PARENT, 0),
499*4882a593Smuzhiyun GATE(CLK_SCLK_PWM, "sclk_pwm", "div_pwm",
500*4882a593Smuzhiyun SRC_MASK_PERIC0, 24, CLK_SET_RATE_PARENT, 0),
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun GATE(CLK_SCLK_AUDIO1, "sclk_audio1", "div_audio1",
503*4882a593Smuzhiyun SRC_MASK_PERIC1, 0, CLK_SET_RATE_PARENT, 0),
504*4882a593Smuzhiyun GATE(CLK_SCLK_AUDIO2, "sclk_audio2", "div_audio2",
505*4882a593Smuzhiyun SRC_MASK_PERIC1, 4, CLK_SET_RATE_PARENT, 0),
506*4882a593Smuzhiyun GATE(CLK_SCLK_SPDIF, "sclk_spdif", "mout_spdif",
507*4882a593Smuzhiyun SRC_MASK_PERIC1, 4, 0, 0),
508*4882a593Smuzhiyun GATE(CLK_SCLK_SPI0, "sclk_spi0", "div_spi_pre0",
509*4882a593Smuzhiyun SRC_MASK_PERIC1, 16, CLK_SET_RATE_PARENT, 0),
510*4882a593Smuzhiyun GATE(CLK_SCLK_SPI1, "sclk_spi1", "div_spi_pre1",
511*4882a593Smuzhiyun SRC_MASK_PERIC1, 20, CLK_SET_RATE_PARENT, 0),
512*4882a593Smuzhiyun GATE(CLK_SCLK_SPI2, "sclk_spi2", "div_spi_pre2",
513*4882a593Smuzhiyun SRC_MASK_PERIC1, 24, CLK_SET_RATE_PARENT, 0),
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun GATE(CLK_GSCL0, "gscl0", "mout_aclk266_gscl_sub", GATE_IP_GSCL, 0, 0,
516*4882a593Smuzhiyun 0),
517*4882a593Smuzhiyun GATE(CLK_GSCL1, "gscl1", "mout_aclk266_gscl_sub", GATE_IP_GSCL, 1, 0,
518*4882a593Smuzhiyun 0),
519*4882a593Smuzhiyun GATE(CLK_GSCL2, "gscl2", "mout_aclk266_gscl_sub", GATE_IP_GSCL, 2, 0,
520*4882a593Smuzhiyun 0),
521*4882a593Smuzhiyun GATE(CLK_GSCL3, "gscl3", "mout_aclk266_gscl_sub", GATE_IP_GSCL, 3, 0,
522*4882a593Smuzhiyun 0),
523*4882a593Smuzhiyun GATE(CLK_CAMIF_TOP, "camif_top", "mout_aclk266_gscl_sub",
524*4882a593Smuzhiyun GATE_IP_GSCL, 4, 0, 0),
525*4882a593Smuzhiyun GATE(CLK_GSCL_WA, "gscl_wa", "div_gscl_wa", GATE_IP_GSCL, 5, 0, 0),
526*4882a593Smuzhiyun GATE(CLK_GSCL_WB, "gscl_wb", "div_gscl_wb", GATE_IP_GSCL, 6, 0, 0),
527*4882a593Smuzhiyun GATE(CLK_SMMU_GSCL0, "smmu_gscl0", "mout_aclk266_gscl_sub",
528*4882a593Smuzhiyun GATE_IP_GSCL, 7, 0, 0),
529*4882a593Smuzhiyun GATE(CLK_SMMU_GSCL1, "smmu_gscl1", "mout_aclk266_gscl_sub",
530*4882a593Smuzhiyun GATE_IP_GSCL, 8, 0, 0),
531*4882a593Smuzhiyun GATE(CLK_SMMU_GSCL2, "smmu_gscl2", "mout_aclk266_gscl_sub",
532*4882a593Smuzhiyun GATE_IP_GSCL, 9, 0, 0),
533*4882a593Smuzhiyun GATE(CLK_SMMU_GSCL3, "smmu_gscl3", "mout_aclk266_gscl_sub",
534*4882a593Smuzhiyun GATE_IP_GSCL, 10, 0, 0),
535*4882a593Smuzhiyun GATE(CLK_SMMU_FIMC_LITE0, "smmu_fimc_lite0", "mout_aclk266_gscl_sub",
536*4882a593Smuzhiyun GATE_IP_GSCL, 11, 0, 0),
537*4882a593Smuzhiyun GATE(CLK_SMMU_FIMC_LITE1, "smmu_fimc_lite1", "mout_aclk266_gscl_sub",
538*4882a593Smuzhiyun GATE_IP_GSCL, 12, 0, 0),
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun GATE(CLK_MFC, "mfc", "mout_aclk333_sub", GATE_IP_MFC, 0, 0, 0),
542*4882a593Smuzhiyun GATE(CLK_SMMU_MFCR, "smmu_mfcr", "mout_aclk333_sub", GATE_IP_MFC, 1, 0,
543*4882a593Smuzhiyun 0),
544*4882a593Smuzhiyun GATE(CLK_SMMU_MFCL, "smmu_mfcl", "mout_aclk333_sub", GATE_IP_MFC, 2, 0,
545*4882a593Smuzhiyun 0),
546*4882a593Smuzhiyun GATE(CLK_G3D, "g3d", "div_aclk400_g3d", GATE_IP_G3D, 0,
547*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
548*4882a593Smuzhiyun GATE(CLK_ROTATOR, "rotator", "div_aclk266", GATE_IP_GEN, 1, 0, 0),
549*4882a593Smuzhiyun GATE(CLK_JPEG, "jpeg", "div_aclk166", GATE_IP_GEN, 2, 0, 0),
550*4882a593Smuzhiyun GATE(CLK_MDMA1, "mdma1", "div_aclk266", GATE_IP_GEN, 4, 0, 0),
551*4882a593Smuzhiyun GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "div_aclk266", GATE_IP_GEN, 6, 0,
552*4882a593Smuzhiyun 0),
553*4882a593Smuzhiyun GATE(CLK_SMMU_JPEG, "smmu_jpeg", "div_aclk166", GATE_IP_GEN, 7, 0, 0),
554*4882a593Smuzhiyun GATE(CLK_SMMU_MDMA1, "smmu_mdma1", "div_aclk266", GATE_IP_GEN, 9, 0, 0),
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun GATE(CLK_PDMA0, "pdma0", "div_aclk200", GATE_IP_FSYS, 1, 0, 0),
557*4882a593Smuzhiyun GATE(CLK_PDMA1, "pdma1", "div_aclk200", GATE_IP_FSYS, 2, 0, 0),
558*4882a593Smuzhiyun GATE(CLK_SATA, "sata", "div_aclk200", GATE_IP_FSYS, 6, 0, 0),
559*4882a593Smuzhiyun GATE(CLK_USBOTG, "usbotg", "div_aclk200", GATE_IP_FSYS, 7, 0, 0),
560*4882a593Smuzhiyun GATE(CLK_MIPI_HSI, "mipi_hsi", "div_aclk200", GATE_IP_FSYS, 8, 0, 0),
561*4882a593Smuzhiyun GATE(CLK_SDMMC0, "sdmmc0", "div_aclk200", GATE_IP_FSYS, 12, 0, 0),
562*4882a593Smuzhiyun GATE(CLK_SDMMC1, "sdmmc1", "div_aclk200", GATE_IP_FSYS, 13, 0, 0),
563*4882a593Smuzhiyun GATE(CLK_SDMMC2, "sdmmc2", "div_aclk200", GATE_IP_FSYS, 14, 0, 0),
564*4882a593Smuzhiyun GATE(CLK_SDMMC3, "sdmmc3", "div_aclk200", GATE_IP_FSYS, 15, 0, 0),
565*4882a593Smuzhiyun GATE(CLK_SROMC, "sromc", "div_aclk200", GATE_IP_FSYS, 17, 0, 0),
566*4882a593Smuzhiyun GATE(CLK_USB2, "usb2", "div_aclk200", GATE_IP_FSYS, 18, 0, 0),
567*4882a593Smuzhiyun GATE(CLK_USB3, "usb3", "div_aclk200", GATE_IP_FSYS, 19, 0, 0),
568*4882a593Smuzhiyun GATE(CLK_SATA_PHYCTRL, "sata_phyctrl", "div_aclk200",
569*4882a593Smuzhiyun GATE_IP_FSYS, 24, 0, 0),
570*4882a593Smuzhiyun GATE(CLK_SATA_PHYI2C, "sata_phyi2c", "div_aclk200", GATE_IP_FSYS, 25, 0,
571*4882a593Smuzhiyun 0),
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun GATE(CLK_UART0, "uart0", "div_aclk66", GATE_IP_PERIC, 0, 0, 0),
574*4882a593Smuzhiyun GATE(CLK_UART1, "uart1", "div_aclk66", GATE_IP_PERIC, 1, 0, 0),
575*4882a593Smuzhiyun GATE(CLK_UART2, "uart2", "div_aclk66", GATE_IP_PERIC, 2, 0, 0),
576*4882a593Smuzhiyun GATE(CLK_UART3, "uart3", "div_aclk66", GATE_IP_PERIC, 3, 0, 0),
577*4882a593Smuzhiyun GATE(CLK_UART4, "uart4", "div_aclk66", GATE_IP_PERIC, 4, 0, 0),
578*4882a593Smuzhiyun GATE(CLK_I2C0, "i2c0", "div_aclk66", GATE_IP_PERIC, 6, 0, 0),
579*4882a593Smuzhiyun GATE(CLK_I2C1, "i2c1", "div_aclk66", GATE_IP_PERIC, 7, 0, 0),
580*4882a593Smuzhiyun GATE(CLK_I2C2, "i2c2", "div_aclk66", GATE_IP_PERIC, 8, 0, 0),
581*4882a593Smuzhiyun GATE(CLK_I2C3, "i2c3", "div_aclk66", GATE_IP_PERIC, 9, 0, 0),
582*4882a593Smuzhiyun GATE(CLK_I2C4, "i2c4", "div_aclk66", GATE_IP_PERIC, 10, 0, 0),
583*4882a593Smuzhiyun GATE(CLK_I2C5, "i2c5", "div_aclk66", GATE_IP_PERIC, 11, 0, 0),
584*4882a593Smuzhiyun GATE(CLK_I2C6, "i2c6", "div_aclk66", GATE_IP_PERIC, 12, 0, 0),
585*4882a593Smuzhiyun GATE(CLK_I2C7, "i2c7", "div_aclk66", GATE_IP_PERIC, 13, 0, 0),
586*4882a593Smuzhiyun GATE(CLK_I2C_HDMI, "i2c_hdmi", "div_aclk66", GATE_IP_PERIC, 14, 0, 0),
587*4882a593Smuzhiyun GATE(CLK_ADC, "adc", "div_aclk66", GATE_IP_PERIC, 15, 0, 0),
588*4882a593Smuzhiyun GATE(CLK_SPI0, "spi0", "div_aclk66", GATE_IP_PERIC, 16, 0, 0),
589*4882a593Smuzhiyun GATE(CLK_SPI1, "spi1", "div_aclk66", GATE_IP_PERIC, 17, 0, 0),
590*4882a593Smuzhiyun GATE(CLK_SPI2, "spi2", "div_aclk66", GATE_IP_PERIC, 18, 0, 0),
591*4882a593Smuzhiyun GATE(CLK_I2S1, "i2s1", "div_aclk66", GATE_IP_PERIC, 20, 0, 0),
592*4882a593Smuzhiyun GATE(CLK_I2S2, "i2s2", "div_aclk66", GATE_IP_PERIC, 21, 0, 0),
593*4882a593Smuzhiyun GATE(CLK_PCM1, "pcm1", "div_aclk66", GATE_IP_PERIC, 22, 0, 0),
594*4882a593Smuzhiyun GATE(CLK_PCM2, "pcm2", "div_aclk66", GATE_IP_PERIC, 23, 0, 0),
595*4882a593Smuzhiyun GATE(CLK_PWM, "pwm", "div_aclk66", GATE_IP_PERIC, 24, 0, 0),
596*4882a593Smuzhiyun GATE(CLK_SPDIF, "spdif", "div_aclk66", GATE_IP_PERIC, 26, 0, 0),
597*4882a593Smuzhiyun GATE(CLK_AC97, "ac97", "div_aclk66", GATE_IP_PERIC, 27, 0, 0),
598*4882a593Smuzhiyun GATE(CLK_HSI2C0, "hsi2c0", "div_aclk66", GATE_IP_PERIC, 28, 0, 0),
599*4882a593Smuzhiyun GATE(CLK_HSI2C1, "hsi2c1", "div_aclk66", GATE_IP_PERIC, 29, 0, 0),
600*4882a593Smuzhiyun GATE(CLK_HSI2C2, "hsi2c2", "div_aclk66", GATE_IP_PERIC, 30, 0, 0),
601*4882a593Smuzhiyun GATE(CLK_HSI2C3, "hsi2c3", "div_aclk66", GATE_IP_PERIC, 31, 0, 0),
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun GATE(CLK_CHIPID, "chipid", "div_aclk66", GATE_IP_PERIS, 0, 0, 0),
604*4882a593Smuzhiyun GATE(CLK_SYSREG, "sysreg", "div_aclk66",
605*4882a593Smuzhiyun GATE_IP_PERIS, 1, CLK_IGNORE_UNUSED, 0),
606*4882a593Smuzhiyun GATE(CLK_PMU, "pmu", "div_aclk66", GATE_IP_PERIS, 2, CLK_IGNORE_UNUSED,
607*4882a593Smuzhiyun 0),
608*4882a593Smuzhiyun GATE(CLK_CMU_TOP, "cmu_top", "div_aclk66",
609*4882a593Smuzhiyun GATE_IP_PERIS, 3, CLK_IGNORE_UNUSED, 0),
610*4882a593Smuzhiyun GATE(CLK_CMU_CORE, "cmu_core", "div_aclk66",
611*4882a593Smuzhiyun GATE_IP_PERIS, 4, CLK_IGNORE_UNUSED, 0),
612*4882a593Smuzhiyun GATE(CLK_CMU_MEM, "cmu_mem", "div_aclk66",
613*4882a593Smuzhiyun GATE_IP_PERIS, 5, CLK_IGNORE_UNUSED, 0),
614*4882a593Smuzhiyun GATE(CLK_TZPC0, "tzpc0", "div_aclk66", GATE_IP_PERIS, 6, 0, 0),
615*4882a593Smuzhiyun GATE(CLK_TZPC1, "tzpc1", "div_aclk66", GATE_IP_PERIS, 7, 0, 0),
616*4882a593Smuzhiyun GATE(CLK_TZPC2, "tzpc2", "div_aclk66", GATE_IP_PERIS, 8, 0, 0),
617*4882a593Smuzhiyun GATE(CLK_TZPC3, "tzpc3", "div_aclk66", GATE_IP_PERIS, 9, 0, 0),
618*4882a593Smuzhiyun GATE(CLK_TZPC4, "tzpc4", "div_aclk66", GATE_IP_PERIS, 10, 0, 0),
619*4882a593Smuzhiyun GATE(CLK_TZPC5, "tzpc5", "div_aclk66", GATE_IP_PERIS, 11, 0, 0),
620*4882a593Smuzhiyun GATE(CLK_TZPC6, "tzpc6", "div_aclk66", GATE_IP_PERIS, 12, 0, 0),
621*4882a593Smuzhiyun GATE(CLK_TZPC7, "tzpc7", "div_aclk66", GATE_IP_PERIS, 13, 0, 0),
622*4882a593Smuzhiyun GATE(CLK_TZPC8, "tzpc8", "div_aclk66", GATE_IP_PERIS, 14, 0, 0),
623*4882a593Smuzhiyun GATE(CLK_TZPC9, "tzpc9", "div_aclk66", GATE_IP_PERIS, 15, 0, 0),
624*4882a593Smuzhiyun GATE(CLK_HDMI_CEC, "hdmi_cec", "div_aclk66", GATE_IP_PERIS, 16, 0, 0),
625*4882a593Smuzhiyun GATE(CLK_MCT, "mct", "div_aclk66", GATE_IP_PERIS, 18, 0, 0),
626*4882a593Smuzhiyun GATE(CLK_WDT, "wdt", "div_aclk66", GATE_IP_PERIS, 19, 0, 0),
627*4882a593Smuzhiyun GATE(CLK_RTC, "rtc", "div_aclk66", GATE_IP_PERIS, 20, 0, 0),
628*4882a593Smuzhiyun GATE(CLK_TMU, "tmu", "div_aclk66", GATE_IP_PERIS, 21, 0, 0),
629*4882a593Smuzhiyun GATE(CLK_SMMU_2D, "smmu_2d", "div_aclk200", GATE_IP_ACP, 7, 0, 0),
630*4882a593Smuzhiyun GATE(CLK_SMMU_FIMC_ISP, "smmu_fimc_isp", "mout_aclk_266_isp_sub",
631*4882a593Smuzhiyun GATE_IP_ISP0, 8, 0, 0),
632*4882a593Smuzhiyun GATE(CLK_SMMU_FIMC_DRC, "smmu_fimc_drc", "mout_aclk_266_isp_sub",
633*4882a593Smuzhiyun GATE_IP_ISP0, 9, 0, 0),
634*4882a593Smuzhiyun GATE(CLK_SMMU_FIMC_FD, "smmu_fimc_fd", "mout_aclk_266_isp_sub",
635*4882a593Smuzhiyun GATE_IP_ISP0, 10, 0, 0),
636*4882a593Smuzhiyun GATE(CLK_SMMU_FIMC_SCC, "smmu_fimc_scc", "mout_aclk_266_isp_sub",
637*4882a593Smuzhiyun GATE_IP_ISP0, 11, 0, 0),
638*4882a593Smuzhiyun GATE(CLK_SMMU_FIMC_SCP, "smmu_fimc_scp", "mout_aclk_266_isp_sub",
639*4882a593Smuzhiyun GATE_IP_ISP0, 12, 0, 0),
640*4882a593Smuzhiyun GATE(CLK_SMMU_FIMC_MCU, "smmu_fimc_mcu", "mout_aclk_400_isp_sub",
641*4882a593Smuzhiyun GATE_IP_ISP0, 13, 0, 0),
642*4882a593Smuzhiyun GATE(CLK_SMMU_FIMC_ODC, "smmu_fimc_odc", "mout_aclk_266_isp_sub",
643*4882a593Smuzhiyun GATE_IP_ISP1, 4, 0, 0),
644*4882a593Smuzhiyun GATE(CLK_SMMU_FIMC_DIS0, "smmu_fimc_dis0", "mout_aclk_266_isp_sub",
645*4882a593Smuzhiyun GATE_IP_ISP1, 5, 0, 0),
646*4882a593Smuzhiyun GATE(CLK_SMMU_FIMC_DIS1, "smmu_fimc_dis1", "mout_aclk_266_isp_sub",
647*4882a593Smuzhiyun GATE_IP_ISP1, 6, 0, 0),
648*4882a593Smuzhiyun GATE(CLK_SMMU_FIMC_3DNR, "smmu_fimc_3dnr", "mout_aclk_266_isp_sub",
649*4882a593Smuzhiyun GATE_IP_ISP1, 7, 0, 0),
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun static const struct samsung_gate_clock exynos5250_disp_gate_clks[] __initconst = {
653*4882a593Smuzhiyun GATE(CLK_FIMD1, "fimd1", "mout_aclk200_disp1_sub", GATE_IP_DISP1, 0, 0,
654*4882a593Smuzhiyun 0),
655*4882a593Smuzhiyun GATE(CLK_MIE1, "mie1", "mout_aclk200_disp1_sub", GATE_IP_DISP1, 1, 0,
656*4882a593Smuzhiyun 0),
657*4882a593Smuzhiyun GATE(CLK_DSIM0, "dsim0", "mout_aclk200_disp1_sub", GATE_IP_DISP1, 3, 0,
658*4882a593Smuzhiyun 0),
659*4882a593Smuzhiyun GATE(CLK_DP, "dp", "mout_aclk200_disp1_sub", GATE_IP_DISP1, 4, 0, 0),
660*4882a593Smuzhiyun GATE(CLK_MIXER, "mixer", "mout_aclk200_disp1_sub", GATE_IP_DISP1, 5, 0,
661*4882a593Smuzhiyun 0),
662*4882a593Smuzhiyun GATE(CLK_HDMI, "hdmi", "mout_aclk200_disp1_sub", GATE_IP_DISP1, 6, 0,
663*4882a593Smuzhiyun 0),
664*4882a593Smuzhiyun GATE(CLK_SMMU_TV, "smmu_tv", "mout_aclk200_disp1_sub",
665*4882a593Smuzhiyun GATE_IP_DISP1, 9, 0, 0),
666*4882a593Smuzhiyun GATE(CLK_SMMU_FIMD1, "smmu_fimd1", "mout_aclk200_disp1_sub",
667*4882a593Smuzhiyun GATE_IP_DISP1, 8, 0, 0),
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun static struct exynos5_subcmu_reg_dump exynos5250_disp_suspend_regs[] = {
671*4882a593Smuzhiyun { GATE_IP_DISP1, 0xffffffff, 0xffffffff }, /* DISP1 gates */
672*4882a593Smuzhiyun { SRC_TOP3, 0, BIT(4) }, /* MUX mout_aclk200_disp1_sub */
673*4882a593Smuzhiyun { SRC_TOP3, 0, BIT(6) }, /* MUX mout_aclk300_disp1_sub */
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun static const struct exynos5_subcmu_info exynos5250_disp_subcmu = {
677*4882a593Smuzhiyun .gate_clks = exynos5250_disp_gate_clks,
678*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(exynos5250_disp_gate_clks),
679*4882a593Smuzhiyun .suspend_regs = exynos5250_disp_suspend_regs,
680*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(exynos5250_disp_suspend_regs),
681*4882a593Smuzhiyun .pd_name = "DISP1",
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun static const struct exynos5_subcmu_info *exynos5250_subcmus[] = {
685*4882a593Smuzhiyun &exynos5250_disp_subcmu,
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun static const struct samsung_pll_rate_table vpll_24mhz_tbl[] __initconst = {
689*4882a593Smuzhiyun /* sorted in descending order */
690*4882a593Smuzhiyun /* PLL_36XX_RATE(rate, m, p, s, k) */
691*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 266000000, 266, 3, 3, 0),
692*4882a593Smuzhiyun /* Not in UM, but need for eDP on snow */
693*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 70500000, 94, 2, 4, 0),
694*4882a593Smuzhiyun { },
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun static const struct samsung_pll_rate_table epll_24mhz_tbl[] __initconst = {
698*4882a593Smuzhiyun /* sorted in descending order */
699*4882a593Smuzhiyun /* PLL_36XX_RATE(rate, m, p, s, k) */
700*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 192000000, 64, 2, 2, 0),
701*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 180633605, 90, 3, 2, 20762),
702*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 180000000, 90, 3, 2, 0),
703*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 73728000, 98, 2, 4, 19923),
704*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 67737602, 90, 2, 4, 20762),
705*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 49152000, 98, 3, 4, 19923),
706*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 45158401, 90, 3, 4, 20762),
707*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 32768001, 131, 3, 5, 4719),
708*4882a593Smuzhiyun { },
709*4882a593Smuzhiyun };
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun static const struct samsung_pll_rate_table apll_24mhz_tbl[] __initconst = {
712*4882a593Smuzhiyun /* sorted in descending order */
713*4882a593Smuzhiyun /* PLL_35XX_RATE(fin, rate, m, p, s) */
714*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1700000000, 425, 6, 0),
715*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1600000000, 200, 3, 0),
716*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1500000000, 250, 4, 0),
717*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1400000000, 175, 3, 0),
718*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1300000000, 325, 6, 0),
719*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1200000000, 200, 4, 0),
720*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 6, 0),
721*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1000000000, 125, 3, 0),
722*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 900000000, 150, 4, 0),
723*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 800000000, 100, 3, 0),
724*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 700000000, 175, 3, 1),
725*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 600000000, 200, 4, 1),
726*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 500000000, 125, 3, 1),
727*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 400000000, 100, 3, 1),
728*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 300000000, 200, 4, 2),
729*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 200000000, 100, 3, 2),
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun static struct samsung_pll_clock exynos5250_plls[nr_plls] __initdata = {
733*4882a593Smuzhiyun [apll] = PLL(pll_35xx, CLK_FOUT_APLL, "fout_apll", "fin_pll", APLL_LOCK,
734*4882a593Smuzhiyun APLL_CON0, NULL),
735*4882a593Smuzhiyun [mpll] = PLL(pll_35xx, CLK_FOUT_MPLL, "fout_mpll", "fin_pll", MPLL_LOCK,
736*4882a593Smuzhiyun MPLL_CON0, NULL),
737*4882a593Smuzhiyun [bpll] = PLL(pll_35xx, CLK_FOUT_BPLL, "fout_bpll", "fin_pll", BPLL_LOCK,
738*4882a593Smuzhiyun BPLL_CON0, NULL),
739*4882a593Smuzhiyun [gpll] = PLL(pll_35xx, CLK_FOUT_GPLL, "fout_gpll", "fin_pll", GPLL_LOCK,
740*4882a593Smuzhiyun GPLL_CON0, NULL),
741*4882a593Smuzhiyun [cpll] = PLL(pll_35xx, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK,
742*4882a593Smuzhiyun CPLL_CON0, NULL),
743*4882a593Smuzhiyun [epll] = PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK,
744*4882a593Smuzhiyun EPLL_CON0, NULL),
745*4882a593Smuzhiyun [vpll] = PLL(pll_36xx, CLK_FOUT_VPLL, "fout_vpll", "mout_vpllsrc",
746*4882a593Smuzhiyun VPLL_LOCK, VPLL_CON0, NULL),
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun #define E5250_CPU_DIV0(apll, pclk_dbg, atb, periph, acp, cpud) \
750*4882a593Smuzhiyun ((((apll) << 24) | ((pclk_dbg) << 20) | ((atb) << 16) | \
751*4882a593Smuzhiyun ((periph) << 12) | ((acp) << 8) | ((cpud) << 4)))
752*4882a593Smuzhiyun #define E5250_CPU_DIV1(hpm, copy) \
753*4882a593Smuzhiyun (((hpm) << 4) | (copy))
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun static const struct exynos_cpuclk_cfg_data exynos5250_armclk_d[] __initconst = {
756*4882a593Smuzhiyun { 1700000, E5250_CPU_DIV0(5, 3, 7, 7, 7, 3), E5250_CPU_DIV1(2, 0), },
757*4882a593Smuzhiyun { 1600000, E5250_CPU_DIV0(4, 1, 7, 7, 7, 3), E5250_CPU_DIV1(2, 0), },
758*4882a593Smuzhiyun { 1500000, E5250_CPU_DIV0(4, 1, 7, 7, 7, 2), E5250_CPU_DIV1(2, 0), },
759*4882a593Smuzhiyun { 1400000, E5250_CPU_DIV0(4, 1, 6, 7, 7, 2), E5250_CPU_DIV1(2, 0), },
760*4882a593Smuzhiyun { 1300000, E5250_CPU_DIV0(3, 1, 6, 7, 7, 2), E5250_CPU_DIV1(2, 0), },
761*4882a593Smuzhiyun { 1200000, E5250_CPU_DIV0(3, 1, 5, 7, 7, 2), E5250_CPU_DIV1(2, 0), },
762*4882a593Smuzhiyun { 1100000, E5250_CPU_DIV0(3, 1, 5, 7, 7, 3), E5250_CPU_DIV1(2, 0), },
763*4882a593Smuzhiyun { 1000000, E5250_CPU_DIV0(2, 1, 4, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
764*4882a593Smuzhiyun { 900000, E5250_CPU_DIV0(2, 1, 4, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
765*4882a593Smuzhiyun { 800000, E5250_CPU_DIV0(2, 1, 4, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
766*4882a593Smuzhiyun { 700000, E5250_CPU_DIV0(1, 1, 3, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
767*4882a593Smuzhiyun { 600000, E5250_CPU_DIV0(1, 1, 3, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
768*4882a593Smuzhiyun { 500000, E5250_CPU_DIV0(1, 1, 2, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
769*4882a593Smuzhiyun { 400000, E5250_CPU_DIV0(1, 1, 2, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
770*4882a593Smuzhiyun { 300000, E5250_CPU_DIV0(1, 1, 1, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
771*4882a593Smuzhiyun { 200000, E5250_CPU_DIV0(1, 1, 1, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
772*4882a593Smuzhiyun { 0 },
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun static const struct of_device_id ext_clk_match[] __initconst = {
776*4882a593Smuzhiyun { .compatible = "samsung,clock-xxti", .data = (void *)0, },
777*4882a593Smuzhiyun { },
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* register exynox5250 clocks */
exynos5250_clk_init(struct device_node * np)781*4882a593Smuzhiyun static void __init exynos5250_clk_init(struct device_node *np)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun struct samsung_clk_provider *ctx;
784*4882a593Smuzhiyun unsigned int tmp;
785*4882a593Smuzhiyun struct clk_hw **hws;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun if (np) {
788*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
789*4882a593Smuzhiyun if (!reg_base)
790*4882a593Smuzhiyun panic("%s: failed to map registers\n", __func__);
791*4882a593Smuzhiyun } else {
792*4882a593Smuzhiyun panic("%s: unable to determine soc\n", __func__);
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS);
796*4882a593Smuzhiyun hws = ctx->clk_data.hws;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun samsung_clk_of_register_fixed_ext(ctx, exynos5250_fixed_rate_ext_clks,
799*4882a593Smuzhiyun ARRAY_SIZE(exynos5250_fixed_rate_ext_clks),
800*4882a593Smuzhiyun ext_clk_match);
801*4882a593Smuzhiyun samsung_clk_register_mux(ctx, exynos5250_pll_pmux_clks,
802*4882a593Smuzhiyun ARRAY_SIZE(exynos5250_pll_pmux_clks));
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun if (_get_rate("fin_pll") == 24 * MHZ) {
805*4882a593Smuzhiyun exynos5250_plls[epll].rate_table = epll_24mhz_tbl;
806*4882a593Smuzhiyun exynos5250_plls[apll].rate_table = apll_24mhz_tbl;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun if (_get_rate("mout_vpllsrc") == 24 * MHZ)
810*4882a593Smuzhiyun exynos5250_plls[vpll].rate_table = vpll_24mhz_tbl;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun samsung_clk_register_pll(ctx, exynos5250_plls,
813*4882a593Smuzhiyun ARRAY_SIZE(exynos5250_plls),
814*4882a593Smuzhiyun reg_base);
815*4882a593Smuzhiyun samsung_clk_register_fixed_rate(ctx, exynos5250_fixed_rate_clks,
816*4882a593Smuzhiyun ARRAY_SIZE(exynos5250_fixed_rate_clks));
817*4882a593Smuzhiyun samsung_clk_register_fixed_factor(ctx, exynos5250_fixed_factor_clks,
818*4882a593Smuzhiyun ARRAY_SIZE(exynos5250_fixed_factor_clks));
819*4882a593Smuzhiyun samsung_clk_register_mux(ctx, exynos5250_mux_clks,
820*4882a593Smuzhiyun ARRAY_SIZE(exynos5250_mux_clks));
821*4882a593Smuzhiyun samsung_clk_register_div(ctx, exynos5250_div_clks,
822*4882a593Smuzhiyun ARRAY_SIZE(exynos5250_div_clks));
823*4882a593Smuzhiyun samsung_clk_register_gate(ctx, exynos5250_gate_clks,
824*4882a593Smuzhiyun ARRAY_SIZE(exynos5250_gate_clks));
825*4882a593Smuzhiyun exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
826*4882a593Smuzhiyun hws[CLK_MOUT_APLL], hws[CLK_MOUT_MPLL], 0x200,
827*4882a593Smuzhiyun exynos5250_armclk_d, ARRAY_SIZE(exynos5250_armclk_d),
828*4882a593Smuzhiyun CLK_CPU_HAS_DIV1);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun /*
831*4882a593Smuzhiyun * Enable arm clock down (in idle) and set arm divider
832*4882a593Smuzhiyun * ratios in WFI/WFE state.
833*4882a593Smuzhiyun */
834*4882a593Smuzhiyun tmp = (PWR_CTRL1_CORE2_DOWN_RATIO | PWR_CTRL1_CORE1_DOWN_RATIO |
835*4882a593Smuzhiyun PWR_CTRL1_DIV2_DOWN_EN | PWR_CTRL1_DIV1_DOWN_EN |
836*4882a593Smuzhiyun PWR_CTRL1_USE_CORE1_WFE | PWR_CTRL1_USE_CORE0_WFE |
837*4882a593Smuzhiyun PWR_CTRL1_USE_CORE1_WFI | PWR_CTRL1_USE_CORE0_WFI);
838*4882a593Smuzhiyun __raw_writel(tmp, reg_base + PWR_CTRL1);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /*
841*4882a593Smuzhiyun * Enable arm clock up (on exiting idle). Set arm divider
842*4882a593Smuzhiyun * ratios when not in idle along with the standby duration
843*4882a593Smuzhiyun * ratios.
844*4882a593Smuzhiyun */
845*4882a593Smuzhiyun tmp = (PWR_CTRL2_DIV2_UP_EN | PWR_CTRL2_DIV1_UP_EN |
846*4882a593Smuzhiyun PWR_CTRL2_DUR_STANDBY2_VAL | PWR_CTRL2_DUR_STANDBY1_VAL |
847*4882a593Smuzhiyun PWR_CTRL2_CORE2_UP_RATIO | PWR_CTRL2_CORE1_UP_RATIO);
848*4882a593Smuzhiyun __raw_writel(tmp, reg_base + PWR_CTRL2);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun samsung_clk_sleep_init(reg_base, exynos5250_clk_regs,
851*4882a593Smuzhiyun ARRAY_SIZE(exynos5250_clk_regs));
852*4882a593Smuzhiyun exynos5_subcmus_init(ctx, ARRAY_SIZE(exynos5250_subcmus),
853*4882a593Smuzhiyun exynos5250_subcmus);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun samsung_clk_of_add_provider(np, ctx);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun pr_info("Exynos5250: clock setup completed, armclk=%ld\n",
858*4882a593Smuzhiyun _get_rate("div_arm2"));
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(exynos5250_clk, "samsung,exynos5250-clock", exynos5250_clk_init);
861