xref: /OK3568_Linux_fs/kernel/drivers/clk/rockchip/clk-rv1108.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun  * Author: Shawn Lin <shawn.lin@rock-chips.com>
5*4882a593Smuzhiyun  *         Andy Yan <andy.yan@rock-chips.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/syscore_ops.h>
15*4882a593Smuzhiyun #include <dt-bindings/clock/rv1108-cru.h>
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define RV1108_GRF_SOC_STATUS0	0x480
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun enum rv1108_plls {
21*4882a593Smuzhiyun 	apll, dpll, gpll,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static struct rockchip_pll_rate_table rv1108_pll_rates[] = {
25*4882a593Smuzhiyun 	/* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
26*4882a593Smuzhiyun 	RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
27*4882a593Smuzhiyun 	RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
28*4882a593Smuzhiyun 	RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
29*4882a593Smuzhiyun 	RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
30*4882a593Smuzhiyun 	RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
31*4882a593Smuzhiyun 	RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
32*4882a593Smuzhiyun 	RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
33*4882a593Smuzhiyun 	RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
34*4882a593Smuzhiyun 	RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
35*4882a593Smuzhiyun 	RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
36*4882a593Smuzhiyun 	RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
37*4882a593Smuzhiyun 	RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
38*4882a593Smuzhiyun 	RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
39*4882a593Smuzhiyun 	RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
40*4882a593Smuzhiyun 	RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
41*4882a593Smuzhiyun 	RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
42*4882a593Smuzhiyun 	RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
43*4882a593Smuzhiyun 	RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
44*4882a593Smuzhiyun 	RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
45*4882a593Smuzhiyun 	RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
46*4882a593Smuzhiyun 	RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
47*4882a593Smuzhiyun 	RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
48*4882a593Smuzhiyun 	RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
49*4882a593Smuzhiyun 	RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
50*4882a593Smuzhiyun 	RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
51*4882a593Smuzhiyun 	RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
52*4882a593Smuzhiyun 	RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
53*4882a593Smuzhiyun 	RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
54*4882a593Smuzhiyun 	RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
55*4882a593Smuzhiyun 	RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
56*4882a593Smuzhiyun 	RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
57*4882a593Smuzhiyun 	RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
58*4882a593Smuzhiyun 	RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
59*4882a593Smuzhiyun 	RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
60*4882a593Smuzhiyun 	RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
61*4882a593Smuzhiyun 	RK3036_PLL_RATE( 594000000, 2, 99, 2, 1, 1, 0),
62*4882a593Smuzhiyun 	RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
63*4882a593Smuzhiyun 	RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
64*4882a593Smuzhiyun 	RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
65*4882a593Smuzhiyun 	RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
66*4882a593Smuzhiyun 	RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
67*4882a593Smuzhiyun 	RK3036_PLL_RATE(  96000000, 1, 64, 4, 4, 1, 0),
68*4882a593Smuzhiyun 	{ /* sentinel */ },
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define RV1108_DIV_CORE_MASK		0xf
72*4882a593Smuzhiyun #define RV1108_DIV_CORE_SHIFT		4
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define RV1108_CLKSEL0(_core_peri_div)	\
75*4882a593Smuzhiyun 	{				\
76*4882a593Smuzhiyun 		.reg = RV1108_CLKSEL_CON(1),	\
77*4882a593Smuzhiyun 		.val = HIWORD_UPDATE(_core_peri_div, RV1108_DIV_CORE_MASK,\
78*4882a593Smuzhiyun 				RV1108_DIV_CORE_SHIFT)	\
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define RV1108_CPUCLK_RATE(_prate, _core_peri_div)			\
82*4882a593Smuzhiyun 	{								\
83*4882a593Smuzhiyun 		.prate = _prate,					\
84*4882a593Smuzhiyun 		.divs = {						\
85*4882a593Smuzhiyun 			RV1108_CLKSEL0(_core_peri_div),		\
86*4882a593Smuzhiyun 		},							\
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table rv1108_cpuclk_rates[] __initdata = {
90*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(1608000000, 7),
91*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(1512000000, 7),
92*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(1488000000, 5),
93*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(1416000000, 5),
94*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(1392000000, 5),
95*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(1296000000, 5),
96*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(1200000000, 5),
97*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(1104000000, 5),
98*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(1008000000, 5),
99*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(912000000, 5),
100*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(816000000, 3),
101*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(696000000, 3),
102*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(600000000, 3),
103*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(500000000, 3),
104*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(408000000, 1),
105*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(312000000, 1),
106*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(216000000, 1),
107*4882a593Smuzhiyun 	RV1108_CPUCLK_RATE(96000000, 1),
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data rv1108_cpuclk_data = {
111*4882a593Smuzhiyun 	.core_reg[0] = RV1108_CLKSEL_CON(0),
112*4882a593Smuzhiyun 	.div_core_shift[0] = 0,
113*4882a593Smuzhiyun 	.div_core_mask[0] = 0x1f,
114*4882a593Smuzhiyun 	.num_cores = 1,
115*4882a593Smuzhiyun 	.mux_core_alt = 1,
116*4882a593Smuzhiyun 	.mux_core_main = 0,
117*4882a593Smuzhiyun 	.mux_core_shift = 8,
118*4882a593Smuzhiyun 	.mux_core_mask = 0x3,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun PNAME(mux_pll_p)		= { "xin24m", "xin24m"};
122*4882a593Smuzhiyun PNAME(mux_ddrphy_p)		= { "dpll_ddr", "gpll_ddr", "apll_ddr" };
123*4882a593Smuzhiyun PNAME(mux_usb480m_pre_p)	= { "usbphy", "xin24m" };
124*4882a593Smuzhiyun PNAME(mux_hdmiphy_phy_p)	= { "hdmiphy", "xin24m" };
125*4882a593Smuzhiyun PNAME(mux_dclk_hdmiphy_pre_p)	= { "dclk_hdmiphy_src_gpll", "dclk_hdmiphy_src_dpll" };
126*4882a593Smuzhiyun PNAME(mux_pll_src_4plls_p)	= { "dpll", "gpll", "hdmiphy", "usb480m" };
127*4882a593Smuzhiyun PNAME(mux_pll_src_2plls_p)	= { "dpll", "gpll" };
128*4882a593Smuzhiyun PNAME(mux_pll_src_apll_gpll_p)	= { "apll", "gpll" };
129*4882a593Smuzhiyun PNAME(mux_aclk_peri_src_p)	= { "aclk_peri_src_gpll", "aclk_peri_src_dpll" };
130*4882a593Smuzhiyun PNAME(mux_aclk_bus_src_p)	= { "aclk_bus_src_gpll", "aclk_bus_src_apll", "aclk_bus_src_dpll" };
131*4882a593Smuzhiyun PNAME(mux_mmc_src_p)		= { "dpll", "gpll", "xin24m", "usb480m" };
132*4882a593Smuzhiyun PNAME(mux_pll_src_dpll_gpll_usb480m_p)	= { "dpll", "gpll", "usb480m" };
133*4882a593Smuzhiyun PNAME(mux_uart0_p)		= { "uart0_src", "uart0_frac", "xin24m" };
134*4882a593Smuzhiyun PNAME(mux_uart1_p)		= { "uart1_src", "uart1_frac", "xin24m" };
135*4882a593Smuzhiyun PNAME(mux_uart2_p)		= { "uart2_src", "uart2_frac", "xin24m" };
136*4882a593Smuzhiyun PNAME(mux_sclk_mac_p)		= { "sclk_mac_pre", "ext_gmac" };
137*4882a593Smuzhiyun PNAME(mux_i2s0_pre_p)		= { "i2s0_src", "i2s0_frac", "ext_i2s", "xin12m" };
138*4882a593Smuzhiyun PNAME(mux_i2s_out_p)		= { "i2s0_pre", "xin12m" };
139*4882a593Smuzhiyun PNAME(mux_i2s1_p)		= { "i2s1_src", "i2s1_frac", "dummy", "xin12m" };
140*4882a593Smuzhiyun PNAME(mux_i2s2_p)		= { "i2s2_src", "i2s2_frac", "dummy", "xin12m" };
141*4882a593Smuzhiyun PNAME(mux_wifi_src_p)		= { "gpll", "xin24m" };
142*4882a593Smuzhiyun PNAME(mux_cifout_src_p)	= { "hdmiphy", "gpll" };
143*4882a593Smuzhiyun PNAME(mux_cifout_p)		= { "sclk_cifout_src", "xin24m" };
144*4882a593Smuzhiyun PNAME(mux_sclk_cif0_src_p)	= { "pclk_vip", "clk_cif0_chn_out", "pclkin_cvbs2cif" };
145*4882a593Smuzhiyun PNAME(mux_sclk_cif1_src_p)	= { "pclk_vip", "clk_cif1_chn_out", "pclkin_cvbs2cif" };
146*4882a593Smuzhiyun PNAME(mux_sclk_cif2_src_p)	= { "pclk_vip", "clk_cif2_chn_out", "pclkin_cvbs2cif" };
147*4882a593Smuzhiyun PNAME(mux_sclk_cif3_src_p)	= { "pclk_vip", "clk_cif3_chn_out", "pclkin_cvbs2cif" };
148*4882a593Smuzhiyun PNAME(mux_dsp_src_p)		= { "dpll", "gpll", "apll", "usb480m" };
149*4882a593Smuzhiyun PNAME(mux_dclk_hdmiphy_p)	= { "hdmiphy", "xin24m" };
150*4882a593Smuzhiyun PNAME(mux_dclk_vop_p)		= { "dclk_hdmiphy", "dclk_vop_src" };
151*4882a593Smuzhiyun PNAME(mux_hdmi_cec_src_p)		= { "dpll", "gpll", "xin24m" };
152*4882a593Smuzhiyun PNAME(mux_cvbs_src_p)		= { "apll", "io_cvbs_clkin", "hdmiphy", "gpll" };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static struct rockchip_pll_clock rv1108_pll_clks[] __initdata = {
155*4882a593Smuzhiyun 	[apll] = PLL(pll_rk3399, PLL_APLL, "apll", mux_pll_p, 0, RV1108_PLL_CON(0),
156*4882a593Smuzhiyun 		     RV1108_PLL_CON(3), 8, 0, 0, rv1108_pll_rates),
157*4882a593Smuzhiyun 	[dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RV1108_PLL_CON(8),
158*4882a593Smuzhiyun 		     RV1108_PLL_CON(11), 8, 1, 0, NULL),
159*4882a593Smuzhiyun 	[gpll] = PLL(pll_rk3399, PLL_GPLL, "gpll", mux_pll_p, 0, RV1108_PLL_CON(16),
160*4882a593Smuzhiyun 		     RV1108_PLL_CON(19), 8, 2, 0, rv1108_pll_rates),
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define MFLAGS CLK_MUX_HIWORD_MASK
164*4882a593Smuzhiyun #define DFLAGS CLK_DIVIDER_HIWORD_MASK
165*4882a593Smuzhiyun #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
166*4882a593Smuzhiyun #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static struct rockchip_clk_branch rv1108_uart0_fracmux __initdata =
169*4882a593Smuzhiyun 	MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
170*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(13), 8, 2, MFLAGS);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun static struct rockchip_clk_branch rv1108_uart1_fracmux __initdata =
173*4882a593Smuzhiyun 	MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
174*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(14), 8, 2, MFLAGS);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static struct rockchip_clk_branch rv1108_uart2_fracmux __initdata =
177*4882a593Smuzhiyun 	MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
178*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(15), 8, 2, MFLAGS);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun static struct rockchip_clk_branch rv1108_i2s0_fracmux __initdata =
181*4882a593Smuzhiyun 	MUX(0, "i2s0_pre", mux_i2s0_pre_p, CLK_SET_RATE_PARENT,
182*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(5), 12, 2, MFLAGS);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static struct rockchip_clk_branch rv1108_i2s1_fracmux __initdata =
185*4882a593Smuzhiyun 	MUX(0, "i2s1_pre", mux_i2s1_p, CLK_SET_RATE_PARENT,
186*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(6), 12, 2, MFLAGS);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static struct rockchip_clk_branch rv1108_i2s2_fracmux __initdata =
189*4882a593Smuzhiyun 	MUX(0, "i2s2_pre", mux_i2s2_p, CLK_SET_RATE_PARENT,
190*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(7), 12, 2, MFLAGS);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static struct rockchip_clk_branch rv1108_clk_branches[] __initdata = {
193*4882a593Smuzhiyun 	MUX(0, "hdmiphy", mux_hdmiphy_phy_p, CLK_SET_RATE_PARENT,
194*4882a593Smuzhiyun 			RV1108_MISC_CON, 13, 1, MFLAGS),
195*4882a593Smuzhiyun 	MUX(0, "usb480m", mux_usb480m_pre_p, CLK_SET_RATE_PARENT,
196*4882a593Smuzhiyun 			RV1108_MISC_CON, 15, 1, MFLAGS),
197*4882a593Smuzhiyun 	/*
198*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 2
199*4882a593Smuzhiyun 	 */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* PD_CORE */
202*4882a593Smuzhiyun 	GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED,
203*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(0), 1, GFLAGS),
204*4882a593Smuzhiyun 	GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
205*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(0), 0, GFLAGS),
206*4882a593Smuzhiyun 	GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
207*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(0), 2, GFLAGS),
208*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pclken_dbg", "armclk", CLK_IGNORE_UNUSED,
209*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(1), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
210*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(0), 5, GFLAGS),
211*4882a593Smuzhiyun 	COMPOSITE_NOMUX(ACLK_ENMCORE, "aclkenm_core", "armclk", CLK_IGNORE_UNUSED,
212*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(1), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
213*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(0), 4, GFLAGS),
214*4882a593Smuzhiyun 	GATE(ACLK_CORE, "aclk_core", "aclkenm_core", CLK_IS_CRITICAL,
215*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(11), 0, GFLAGS),
216*4882a593Smuzhiyun 	GATE(0, "pclk_dbg", "pclken_dbg", CLK_IGNORE_UNUSED,
217*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(11), 1, GFLAGS),
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* PD_RKVENC */
220*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_rkvenc_pre", mux_pll_src_4plls_p, 0,
221*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(37), 6, 2, MFLAGS, 0, 5, DFLAGS,
222*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(8), 8, GFLAGS),
223*4882a593Smuzhiyun 	FACTOR_GATE(0, "hclk_rkvenc_pre", "aclk_rkvenc_pre", 0, 1, 4,
224*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(8), 10, GFLAGS),
225*4882a593Smuzhiyun 	COMPOSITE(SCLK_VENC_CORE, "clk_venc_core", mux_pll_src_4plls_p, 0,
226*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(37), 14, 2, MFLAGS, 8, 5, DFLAGS,
227*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(8), 9, GFLAGS),
228*4882a593Smuzhiyun 	GATE(ACLK_RKVENC, "aclk_rkvenc", "aclk_rkvenc_pre", 0,
229*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(19), 8, GFLAGS),
230*4882a593Smuzhiyun 	GATE(HCLK_RKVENC, "hclk_rkvenc", "hclk_rkvenc_pre", 0,
231*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(19), 9, GFLAGS),
232*4882a593Smuzhiyun 	GATE(0, "aclk_rkvenc_niu", "aclk_rkvenc_pre", CLK_IGNORE_UNUSED,
233*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(19), 11, GFLAGS),
234*4882a593Smuzhiyun 	GATE(0, "hclk_rkvenc_niu", "hclk_rkvenc_pre", CLK_IGNORE_UNUSED,
235*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(19), 10, GFLAGS),
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* PD_RKVDEC */
238*4882a593Smuzhiyun 	COMPOSITE(SCLK_HEVC_CORE, "sclk_hevc_core", mux_pll_src_4plls_p, 0,
239*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(36), 6, 2, MFLAGS, 0, 5, DFLAGS,
240*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(8), 2, GFLAGS),
241*4882a593Smuzhiyun 	FACTOR_GATE(0, "hclk_rkvdec_pre", "sclk_hevc_core", 0, 1, 4,
242*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(8), 10, GFLAGS),
243*4882a593Smuzhiyun 	COMPOSITE(SCLK_HEVC_CABAC, "clk_hevc_cabac", mux_pll_src_4plls_p, 0,
244*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(35), 14, 2, MFLAGS, 8, 5, DFLAGS,
245*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(8), 1, GFLAGS),
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_rkvdec_pre", mux_pll_src_4plls_p, 0,
248*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(35), 6, 2, MFLAGS, 0, 5, DFLAGS,
249*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(8), 0, GFLAGS),
250*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_vpu_pre", mux_pll_src_4plls_p, 0,
251*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(36), 14, 2, MFLAGS, 8, 5, DFLAGS,
252*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(8), 3, GFLAGS),
253*4882a593Smuzhiyun 	GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", 0,
254*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(19), 0, GFLAGS),
255*4882a593Smuzhiyun 	GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0,
256*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(19), 1, GFLAGS),
257*4882a593Smuzhiyun 	GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", 0,
258*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(19), 2, GFLAGS),
259*4882a593Smuzhiyun 	GATE(HCLK_VPU, "hclk_vpu", "hclk_rkvdec_pre", 0,
260*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(19), 3, GFLAGS),
261*4882a593Smuzhiyun 	GATE(0, "aclk_rkvdec_niu", "aclk_rkvdec_pre", CLK_IGNORE_UNUSED,
262*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(19), 4, GFLAGS),
263*4882a593Smuzhiyun 	GATE(0, "hclk_rkvdec_niu", "hclk_rkvdec_pre", CLK_IGNORE_UNUSED,
264*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(19), 5, GFLAGS),
265*4882a593Smuzhiyun 	GATE(0, "aclk_vpu_niu", "aclk_vpu_pre", CLK_IGNORE_UNUSED,
266*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(19), 6, GFLAGS),
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* PD_PMU_wrapper */
269*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pmu_24m_ena", "gpll", CLK_IS_CRITICAL,
270*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(38), 0, 5, DFLAGS,
271*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(8), 12, GFLAGS),
272*4882a593Smuzhiyun 	GATE(0, "pclk_pmu", "pmu_24m_ena", CLK_IS_CRITICAL,
273*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(10), 0, GFLAGS),
274*4882a593Smuzhiyun 	GATE(0, "pclk_intmem1", "pmu_24m_ena", CLK_IGNORE_UNUSED,
275*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(10), 1, GFLAGS),
276*4882a593Smuzhiyun 	GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pmu_24m_ena", 0,
277*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(10), 2, GFLAGS),
278*4882a593Smuzhiyun 	GATE(0, "pclk_pmugrf", "pmu_24m_ena", CLK_IGNORE_UNUSED,
279*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(10), 3, GFLAGS),
280*4882a593Smuzhiyun 	GATE(0, "pclk_pmu_niu", "pmu_24m_ena", CLK_IGNORE_UNUSED,
281*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(10), 4, GFLAGS),
282*4882a593Smuzhiyun 	GATE(PCLK_I2C0_PMU, "pclk_i2c0_pmu", "pmu_24m_ena", 0,
283*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(10), 5, GFLAGS),
284*4882a593Smuzhiyun 	GATE(PCLK_PWM0_PMU, "pclk_pwm0_pmu", "pmu_24m_ena", 0,
285*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(10), 6, GFLAGS),
286*4882a593Smuzhiyun 	COMPOSITE(SCLK_PWM0_PMU, "sclk_pwm0_pmu", mux_pll_src_2plls_p, 0,
287*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(12), 7, 1, MFLAGS, 0, 7, DFLAGS,
288*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(8), 15, GFLAGS),
289*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C0_PMU, "sclk_i2c0_pmu", mux_pll_src_2plls_p, 0,
290*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(19), 7, 1, MFLAGS, 0, 7, DFLAGS,
291*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(8), 14, GFLAGS),
292*4882a593Smuzhiyun 	GATE(0, "pvtm_pmu", "xin24m", CLK_IGNORE_UNUSED,
293*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(8), 13, GFLAGS),
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/*
296*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 3
297*4882a593Smuzhiyun 	 */
298*4882a593Smuzhiyun 	COMPOSITE(SCLK_WIFI, "sclk_wifi", mux_wifi_src_p, 0,
299*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(28), 15, 1, MFLAGS, 8, 6, DFLAGS,
300*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(9), 8, GFLAGS),
301*4882a593Smuzhiyun 	COMPOSITE_NODIV(0, "sclk_cifout_src", mux_cifout_src_p, 0,
302*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(40), 8, 1, MFLAGS,
303*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(9), 11, GFLAGS),
304*4882a593Smuzhiyun 	COMPOSITE_NOGATE(SCLK_CIFOUT, "sclk_cifout", mux_cifout_p, 0,
305*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(40), 12, 1, MFLAGS, 0, 5, DFLAGS),
306*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_MIPI_CSI_OUT, "sclk_mipi_csi_out", "xin24m", 0,
307*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(41), 0, 5, DFLAGS,
308*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(9), 12, GFLAGS),
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	GATE(0, "pclk_acodecphy", "pclk_top_pre", CLK_IS_CRITICAL,
311*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(14), 6, GFLAGS),
312*4882a593Smuzhiyun 	GATE(0, "pclk_usbgrf", "pclk_top_pre", CLK_IGNORE_UNUSED,
313*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(14), 14, GFLAGS),
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	GATE(ACLK_CIF0, "aclk_cif0", "aclk_vio1_pre", 0,
316*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 10, GFLAGS),
317*4882a593Smuzhiyun 	GATE(HCLK_CIF0, "hclk_cif0", "hclk_vio_pre", 0,
318*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 10, GFLAGS),
319*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_CIF0, "sclk_cif0", mux_sclk_cif0_src_p, 0,
320*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(31), 0, 2, MFLAGS,
321*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(7), 9, GFLAGS),
322*4882a593Smuzhiyun 	GATE(ACLK_CIF1, "aclk_cif1", "aclk_vio1_pre", 0,
323*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(17), 6, GFLAGS),
324*4882a593Smuzhiyun 	GATE(HCLK_CIF1, "hclk_cif1", "hclk_vio_pre", 0,
325*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(17), 7, GFLAGS),
326*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_CIF1, "sclk_cif1", mux_sclk_cif1_src_p, 0,
327*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(31), 2, 2, MFLAGS,
328*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(7), 10, GFLAGS),
329*4882a593Smuzhiyun 	GATE(ACLK_CIF2, "aclk_cif2", "aclk_vio1_pre", 0,
330*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(17), 8, GFLAGS),
331*4882a593Smuzhiyun 	GATE(HCLK_CIF2, "hclk_cif2", "hclk_vio_pre", 0,
332*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(17), 9, GFLAGS),
333*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_CIF2, "sclk_cif2", mux_sclk_cif2_src_p, 0,
334*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(31), 4, 2, MFLAGS,
335*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(7), 11, GFLAGS),
336*4882a593Smuzhiyun 	GATE(ACLK_CIF3, "aclk_cif3", "aclk_vio1_pre", 0,
337*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(17), 10, GFLAGS),
338*4882a593Smuzhiyun 	GATE(HCLK_CIF3, "hclk_cif3", "hclk_vio_pre", 0,
339*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(17), 11, GFLAGS),
340*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_CIF3, "sclk_cif3", mux_sclk_cif3_src_p, 0,
341*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(31), 6, 2, MFLAGS,
342*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(7), 12, GFLAGS),
343*4882a593Smuzhiyun 	GATE(0, "pclk_cif1to4", "pclk_vip", CLK_IGNORE_UNUSED,
344*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(7), 8, GFLAGS),
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	/* PD_DSP_wrapper */
347*4882a593Smuzhiyun 	COMPOSITE(SCLK_DSP, "sclk_dsp", mux_dsp_src_p, 0,
348*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(42), 8, 2, MFLAGS, 0, 5, DFLAGS,
349*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(9), 0, GFLAGS),
350*4882a593Smuzhiyun 	GATE(0, "clk_dsp_sys_wd", "sclk_dsp", CLK_IGNORE_UNUSED,
351*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 0, GFLAGS),
352*4882a593Smuzhiyun 	GATE(0, "clk_dsp_epp_wd", "sclk_dsp", CLK_IGNORE_UNUSED,
353*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 1, GFLAGS),
354*4882a593Smuzhiyun 	GATE(0, "clk_dsp_edp_wd", "sclk_dsp", CLK_IGNORE_UNUSED,
355*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 2, GFLAGS),
356*4882a593Smuzhiyun 	GATE(0, "clk_dsp_iop_wd", "sclk_dsp", CLK_IGNORE_UNUSED,
357*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 3, GFLAGS),
358*4882a593Smuzhiyun 	GATE(0, "clk_dsp_free", "sclk_dsp", CLK_IGNORE_UNUSED,
359*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 13, GFLAGS),
360*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_DSP_IOP, "sclk_dsp_iop", "sclk_dsp", 0,
361*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(44), 0, 5, DFLAGS,
362*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(9), 1, GFLAGS),
363*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_DSP_EPP, "sclk_dsp_epp", "sclk_dsp", 0,
364*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(44), 8, 5, DFLAGS,
365*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(9), 2, GFLAGS),
366*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_DSP_EDP, "sclk_dsp_edp", "sclk_dsp", 0,
367*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(45), 0, 5, DFLAGS,
368*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(9), 3, GFLAGS),
369*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_DSP_EDAP, "sclk_dsp_edap", "sclk_dsp", 0,
370*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(45), 8, 5, DFLAGS,
371*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(9), 4, GFLAGS),
372*4882a593Smuzhiyun 	GATE(0, "pclk_dsp_iop_niu", "sclk_dsp_iop", CLK_IGNORE_UNUSED,
373*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 4, GFLAGS),
374*4882a593Smuzhiyun 	GATE(0, "aclk_dsp_epp_niu", "sclk_dsp_epp", CLK_IGNORE_UNUSED,
375*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 5, GFLAGS),
376*4882a593Smuzhiyun 	GATE(0, "aclk_dsp_edp_niu", "sclk_dsp_edp", CLK_IGNORE_UNUSED,
377*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 6, GFLAGS),
378*4882a593Smuzhiyun 	GATE(0, "pclk_dsp_dbg_niu", "sclk_dsp", CLK_IGNORE_UNUSED,
379*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 7, GFLAGS),
380*4882a593Smuzhiyun 	GATE(0, "aclk_dsp_edap_niu", "sclk_dsp_edap", CLK_IGNORE_UNUSED,
381*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 14, GFLAGS),
382*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_DSP_PFM, "sclk_dsp_pfm", "sclk_dsp", 0,
383*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(43), 0, 5, DFLAGS,
384*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(9), 5, GFLAGS),
385*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_DSP_CFG, "pclk_dsp_cfg", "sclk_dsp", 0,
386*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(43), 8, 5, DFLAGS,
387*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(9), 6, GFLAGS),
388*4882a593Smuzhiyun 	GATE(0, "pclk_dsp_cfg_niu", "pclk_dsp_cfg", CLK_IGNORE_UNUSED,
389*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 8, GFLAGS),
390*4882a593Smuzhiyun 	GATE(0, "pclk_dsp_pfm_mon", "pclk_dsp_cfg", CLK_IGNORE_UNUSED,
391*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 9, GFLAGS),
392*4882a593Smuzhiyun 	GATE(0, "pclk_intc", "pclk_dsp_cfg", CLK_IGNORE_UNUSED,
393*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 10, GFLAGS),
394*4882a593Smuzhiyun 	GATE(0, "pclk_dsp_grf", "pclk_dsp_cfg", CLK_IGNORE_UNUSED,
395*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 11, GFLAGS),
396*4882a593Smuzhiyun 	GATE(0, "pclk_mailbox", "pclk_dsp_cfg", CLK_IGNORE_UNUSED,
397*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 12, GFLAGS),
398*4882a593Smuzhiyun 	GATE(0, "aclk_dsp_epp_perf", "sclk_dsp_epp", CLK_IGNORE_UNUSED,
399*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(16), 15, GFLAGS),
400*4882a593Smuzhiyun 	GATE(0, "aclk_dsp_edp_perf", "sclk_dsp_edp", CLK_IGNORE_UNUSED,
401*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(11), 8, GFLAGS),
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/*
404*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 4
405*4882a593Smuzhiyun 	 */
406*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_vio0_pre", mux_pll_src_4plls_p, CLK_IGNORE_UNUSED,
407*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 5, DFLAGS,
408*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(6), 0, GFLAGS),
409*4882a593Smuzhiyun 	GATE(ACLK_VIO0, "aclk_vio0", "aclk_vio0_pre", 0,
410*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(17), 0, GFLAGS),
411*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "hclk_vio_pre", "aclk_vio0_pre", 0,
412*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(29), 0, 5, DFLAGS,
413*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(7), 2, GFLAGS),
414*4882a593Smuzhiyun 	GATE(HCLK_VIO, "hclk_vio", "hclk_vio_pre", 0,
415*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(17), 2, GFLAGS),
416*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pclk_vio_pre", "aclk_vio0_pre", 0,
417*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(29), 8, 5, DFLAGS,
418*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(7), 3, GFLAGS),
419*4882a593Smuzhiyun 	GATE(PCLK_VIO, "pclk_vio", "pclk_vio_pre", 0,
420*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(17), 3, GFLAGS),
421*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_vio1_pre", mux_pll_src_4plls_p, CLK_IGNORE_UNUSED,
422*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(28), 14, 2, MFLAGS, 8, 5, DFLAGS,
423*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(6), 1, GFLAGS),
424*4882a593Smuzhiyun 	GATE(ACLK_VIO1, "aclk_vio1", "aclk_vio1_pre", 0,
425*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(17), 1, GFLAGS),
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	INVERTER(0, "pclk_vip", "ext_vip",
428*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(31), 8, IFLAGS),
429*4882a593Smuzhiyun 	GATE(0, "pclk_isp_pre", "pclk_vip", CLK_IGNORE_UNUSED,
430*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(7), 6, GFLAGS),
431*4882a593Smuzhiyun 	GATE(0, "pclk_isp", "pclk_isp_pre", CLK_IGNORE_UNUSED,
432*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 10, GFLAGS),
433*4882a593Smuzhiyun 	GATE(0, "dclk_hdmiphy_src_gpll", "gpll", CLK_IGNORE_UNUSED,
434*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(6), 5, GFLAGS),
435*4882a593Smuzhiyun 	GATE(0, "dclk_hdmiphy_src_dpll", "dpll", CLK_IGNORE_UNUSED,
436*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(6), 4, GFLAGS),
437*4882a593Smuzhiyun 	COMPOSITE_NOGATE(0, "dclk_hdmiphy_pre", mux_dclk_hdmiphy_pre_p, 0,
438*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(32), 6, 1, MFLAGS, 8, 6, DFLAGS),
439*4882a593Smuzhiyun 	COMPOSITE_NOGATE(DCLK_VOP_SRC, "dclk_vop_src", mux_dclk_hdmiphy_pre_p, 0,
440*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(32), 6, 1, MFLAGS, 0, 6, DFLAGS),
441*4882a593Smuzhiyun 	MUX(DCLK_HDMIPHY, "dclk_hdmiphy", mux_dclk_hdmiphy_p, CLK_SET_RATE_PARENT,
442*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(32), 15, 1, MFLAGS),
443*4882a593Smuzhiyun 	MUX(DCLK_VOP, "dclk_vop", mux_dclk_vop_p, CLK_SET_RATE_PARENT,
444*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(32), 7, 1, MFLAGS),
445*4882a593Smuzhiyun 	GATE(ACLK_VOP, "aclk_vop", "aclk_vio0_pre", 0,
446*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 0, GFLAGS),
447*4882a593Smuzhiyun 	GATE(HCLK_VOP, "hclk_vop", "hclk_vio_pre", 0,
448*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 1, GFLAGS),
449*4882a593Smuzhiyun 	GATE(ACLK_IEP, "aclk_iep", "aclk_vio0_pre", 0,
450*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 2, GFLAGS),
451*4882a593Smuzhiyun 	GATE(HCLK_IEP, "hclk_iep", "hclk_vio_pre", 0,
452*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 3, GFLAGS),
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	GATE(ACLK_RGA, "aclk_rga", "aclk_vio1_pre", 0,
455*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 4, GFLAGS),
456*4882a593Smuzhiyun 	GATE(HCLK_RGA, "hclk_rga", "hclk_vio_pre", 0,
457*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 5, GFLAGS),
458*4882a593Smuzhiyun 	COMPOSITE(SCLK_RGA, "sclk_rga", mux_pll_src_4plls_p, 0,
459*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(33), 6, 2, MFLAGS, 0, 5, DFLAGS,
460*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(6), 6, GFLAGS),
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	COMPOSITE(SCLK_CVBS_HOST, "sclk_cvbs_host", mux_cvbs_src_p, 0,
463*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(33), 13, 2, MFLAGS, 8, 5, DFLAGS,
464*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(6), 7, GFLAGS),
465*4882a593Smuzhiyun 	FACTOR(0, "sclk_cvbs_27m", "sclk_cvbs_host", 0, 1, 2),
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	GATE(SCLK_HDMI_SFR, "sclk_hdmi_sfr", "xin24m", 0,
468*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(6), 8, GFLAGS),
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	COMPOSITE(SCLK_HDMI_CEC, "sclk_hdmi_cec", mux_hdmi_cec_src_p, 0,
471*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(34), 14, 2, MFLAGS, 0, 14, DFLAGS,
472*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(6), 9, GFLAGS),
473*4882a593Smuzhiyun 	GATE(PCLK_MIPI_DSI, "pclk_mipi_dsi", "pclk_vio_pre", 0,
474*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 8, GFLAGS),
475*4882a593Smuzhiyun 	GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "pclk_vio_pre", 0,
476*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 9, GFLAGS),
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	GATE(ACLK_ISP, "aclk_isp", "aclk_vio1_pre", 0,
479*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 12, GFLAGS),
480*4882a593Smuzhiyun 	GATE(HCLK_ISP, "hclk_isp", "hclk_vio_pre", 0,
481*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(18), 11, GFLAGS),
482*4882a593Smuzhiyun 	COMPOSITE(SCLK_ISP, "sclk_isp", mux_pll_src_4plls_p, 0,
483*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(30), 14, 2, MFLAGS, 8, 5, DFLAGS,
484*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(6), 3, GFLAGS),
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	GATE(0, "clk_dsiphy24m", "xin24m", CLK_IGNORE_UNUSED,
487*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(9), 10, GFLAGS),
488*4882a593Smuzhiyun 	GATE(0, "pclk_vdacphy", "pclk_top_pre", CLK_IGNORE_UNUSED,
489*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(14), 9, GFLAGS),
490*4882a593Smuzhiyun 	GATE(0, "pclk_mipi_dsiphy", "pclk_top_pre", CLK_IGNORE_UNUSED,
491*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(14), 11, GFLAGS),
492*4882a593Smuzhiyun 	GATE(0, "pclk_mipi_csiphy", "pclk_top_pre", CLK_IGNORE_UNUSED,
493*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(14), 12, GFLAGS),
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	/*
496*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 5
497*4882a593Smuzhiyun 	 */
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S0_SRC, "i2s0_src", mux_pll_src_2plls_p, 0,
503*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(5), 8, 1, MFLAGS, 0, 7, DFLAGS,
504*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(2), 0, GFLAGS),
505*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_src", CLK_SET_RATE_PARENT,
506*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(8), 0,
507*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(2), 1, GFLAGS,
508*4882a593Smuzhiyun 			&rv1108_i2s0_fracmux),
509*4882a593Smuzhiyun 	GATE(SCLK_I2S0, "sclk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
510*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(2), 2, GFLAGS),
511*4882a593Smuzhiyun 	COMPOSITE_NODIV(0, "i2s_out", mux_i2s_out_p, 0,
512*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(5), 15, 1, MFLAGS,
513*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(2), 3, GFLAGS),
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S1_SRC, "i2s1_src", mux_pll_src_2plls_p, 0,
516*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(6), 8, 1, MFLAGS, 0, 7, DFLAGS,
517*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(2), 4, GFLAGS),
518*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "i2s1_frac", "i2s1_src", CLK_SET_RATE_PARENT,
519*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(9), 0,
520*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 5, GFLAGS,
521*4882a593Smuzhiyun 			&rv1108_i2s1_fracmux),
522*4882a593Smuzhiyun 	GATE(SCLK_I2S1, "sclk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT,
523*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(2), 6, GFLAGS),
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S2_SRC, "i2s2_src", mux_pll_src_2plls_p, 0,
526*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(7), 8, 1, MFLAGS, 0, 7, DFLAGS,
527*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 8, GFLAGS),
528*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "i2s2_frac", "i2s2_src", CLK_SET_RATE_PARENT,
529*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(10), 0,
530*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(2), 9, GFLAGS,
531*4882a593Smuzhiyun 			&rv1108_i2s2_fracmux),
532*4882a593Smuzhiyun 	GATE(SCLK_I2S2, "sclk_i2s2", "i2s2_pre", CLK_SET_RATE_PARENT,
533*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(2), 10, GFLAGS),
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	/* PD_BUS */
536*4882a593Smuzhiyun 	GATE(0, "aclk_bus_src_gpll", "gpll", CLK_IS_CRITICAL,
537*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(1), 0, GFLAGS),
538*4882a593Smuzhiyun 	GATE(0, "aclk_bus_src_apll", "apll", CLK_IS_CRITICAL,
539*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(1), 1, GFLAGS),
540*4882a593Smuzhiyun 	GATE(0, "aclk_bus_src_dpll", "dpll", CLK_IS_CRITICAL,
541*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(1), 2, GFLAGS),
542*4882a593Smuzhiyun 	COMPOSITE_NOGATE(ACLK_PRE, "aclk_bus_pre", mux_aclk_bus_src_p, CLK_IS_CRITICAL,
543*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(2), 8, 2, MFLAGS, 0, 5, DFLAGS),
544*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_BUS, "hclk_bus_pre", "aclk_bus_pre", CLK_IS_CRITICAL,
545*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(3), 0, 5, DFLAGS,
546*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(1), 4, GFLAGS),
547*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pclk_bus_pre", "aclk_bus_pre", CLK_IS_CRITICAL,
548*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(3), 8, 5, DFLAGS,
549*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(1), 5, GFLAGS),
550*4882a593Smuzhiyun 	GATE(PCLK_BUS, "pclk_bus", "pclk_bus_pre", CLK_IS_CRITICAL,
551*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(1), 6, GFLAGS),
552*4882a593Smuzhiyun 	GATE(0, "pclk_top_pre", "pclk_bus_pre", CLK_IS_CRITICAL,
553*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(1), 7, GFLAGS),
554*4882a593Smuzhiyun 	GATE(0, "pclk_ddr_pre", "pclk_bus_pre", CLK_IGNORE_UNUSED,
555*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(1), 8, GFLAGS),
556*4882a593Smuzhiyun 	GATE(SCLK_TIMER0, "clk_timer0", "xin24m", 0,
557*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(1), 9, GFLAGS),
558*4882a593Smuzhiyun 	GATE(SCLK_TIMER1, "clk_timer1", "xin24m", CLK_IGNORE_UNUSED,
559*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(1), 10, GFLAGS),
560*4882a593Smuzhiyun 	GATE(PCLK_TIMER, "pclk_timer", "pclk_bus_pre", CLK_IGNORE_UNUSED,
561*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 4, GFLAGS),
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_bus_pre", 0,
564*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(12), 7, GFLAGS),
565*4882a593Smuzhiyun 	GATE(HCLK_I2S1_2CH, "hclk_i2s1_2ch", "hclk_bus_pre", 0,
566*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(12), 8, GFLAGS),
567*4882a593Smuzhiyun 	GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_bus_pre", 0,
568*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(12), 9, GFLAGS),
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	GATE(HCLK_CRYPTO_MST, "hclk_crypto_mst", "hclk_bus_pre", 0,
571*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(12), 10, GFLAGS),
572*4882a593Smuzhiyun 	GATE(HCLK_CRYPTO_SLV, "hclk_crypto_slv", "hclk_bus_pre", 0,
573*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(12), 11, GFLAGS),
574*4882a593Smuzhiyun 	COMPOSITE(SCLK_CRYPTO, "sclk_crypto", mux_pll_src_2plls_p, 0,
575*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(11), 7, 1, MFLAGS, 0, 5, DFLAGS,
576*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(2), 12, GFLAGS),
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPI, "sclk_spi", mux_pll_src_2plls_p, 0,
579*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(11), 15, 1, MFLAGS, 8, 5, DFLAGS,
580*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 0, GFLAGS),
581*4882a593Smuzhiyun 	GATE(PCLK_SPI, "pclk_spi", "pclk_bus_pre", 0,
582*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 5, GFLAGS),
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	COMPOSITE(SCLK_UART0_SRC, "uart0_src", mux_pll_src_dpll_gpll_usb480m_p, CLK_IGNORE_UNUSED,
585*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(13), 12, 2, MFLAGS, 0, 7, DFLAGS,
586*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 1, GFLAGS),
587*4882a593Smuzhiyun 	COMPOSITE(SCLK_UART1_SRC, "uart1_src", mux_pll_src_dpll_gpll_usb480m_p, CLK_IGNORE_UNUSED,
588*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(14), 12, 2, MFLAGS, 0, 7, DFLAGS,
589*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 3, GFLAGS),
590*4882a593Smuzhiyun 	COMPOSITE(SCLK_UART2_SRC, "uart2_src", mux_pll_src_dpll_gpll_usb480m_p, CLK_IGNORE_UNUSED,
591*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(15), 12, 2, MFLAGS, 0, 7, DFLAGS,
592*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 5, GFLAGS),
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
595*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(16), 0,
596*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 2, GFLAGS,
597*4882a593Smuzhiyun 			&rv1108_uart0_fracmux),
598*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
599*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(17), 0,
600*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 4, GFLAGS,
601*4882a593Smuzhiyun 			&rv1108_uart1_fracmux),
602*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT,
603*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(18), 0,
604*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 6, GFLAGS,
605*4882a593Smuzhiyun 			&rv1108_uart2_fracmux),
606*4882a593Smuzhiyun 	GATE(PCLK_UART0, "pclk_uart0", "pclk_bus_pre", 0,
607*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 10, GFLAGS),
608*4882a593Smuzhiyun 	GATE(PCLK_UART1, "pclk_uart1", "pclk_bus_pre", 0,
609*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 11, GFLAGS),
610*4882a593Smuzhiyun 	GATE(PCLK_UART2, "pclk_uart2", "pclk_bus_pre", 0,
611*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 12, GFLAGS),
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_pll_src_2plls_p, 0,
614*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(19), 15, 1, MFLAGS, 8, 7, DFLAGS,
615*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 7, GFLAGS),
616*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_pll_src_2plls_p, 0,
617*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 7, DFLAGS,
618*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 8, GFLAGS),
619*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_pll_src_2plls_p, 0,
620*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(20), 15, 1, MFLAGS, 8, 7, DFLAGS,
621*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 9, GFLAGS),
622*4882a593Smuzhiyun 	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus_pre", 0,
623*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 0, GFLAGS),
624*4882a593Smuzhiyun 	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus_pre", 0,
625*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 1, GFLAGS),
626*4882a593Smuzhiyun 	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus_pre", 0,
627*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 2, GFLAGS),
628*4882a593Smuzhiyun 	COMPOSITE(SCLK_PWM, "clk_pwm", mux_pll_src_2plls_p, 0,
629*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(12), 15, 2, MFLAGS, 8, 7, DFLAGS,
630*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 10, GFLAGS),
631*4882a593Smuzhiyun 	GATE(PCLK_PWM, "pclk_pwm", "pclk_bus_pre", 0,
632*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 6, GFLAGS),
633*4882a593Smuzhiyun 	GATE(PCLK_WDT, "pclk_wdt", "pclk_bus_pre", 0,
634*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 3, GFLAGS),
635*4882a593Smuzhiyun 	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus_pre", 0,
636*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 7, GFLAGS),
637*4882a593Smuzhiyun 	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus_pre", 0,
638*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 8, GFLAGS),
639*4882a593Smuzhiyun 	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus_pre", 0,
640*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 9, GFLAGS),
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	GATE(0, "pclk_grf", "pclk_bus_pre", CLK_IGNORE_UNUSED,
643*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(14), 0, GFLAGS),
644*4882a593Smuzhiyun 	GATE(PCLK_EFUSE0, "pclk_efuse0", "pclk_bus_pre", 0,
645*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(12), 12, GFLAGS),
646*4882a593Smuzhiyun 	GATE(PCLK_EFUSE1, "pclk_efuse1", "pclk_bus_pre", 0,
647*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(12), 13, GFLAGS),
648*4882a593Smuzhiyun 	GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus_pre", 0,
649*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 13, GFLAGS),
650*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin24m", 0,
651*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(21), 0, 10, DFLAGS,
652*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 11, GFLAGS),
653*4882a593Smuzhiyun 	GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus_pre", 0,
654*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(13), 14, GFLAGS),
655*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0,
656*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(22), 0, 10, DFLAGS,
657*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(3), 12, GFLAGS),
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	GATE(ACLK_DMAC, "aclk_dmac", "aclk_bus_pre", 0,
660*4882a593Smuzhiyun 	     RV1108_CLKGATE_CON(12), 2, GFLAGS),
661*4882a593Smuzhiyun 	GATE(0, "hclk_rom", "hclk_bus_pre", CLK_IGNORE_UNUSED,
662*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(12), 3, GFLAGS),
663*4882a593Smuzhiyun 	GATE(0, "aclk_intmem", "aclk_bus_pre", CLK_IGNORE_UNUSED,
664*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(12), 1, GFLAGS),
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/* PD_DDR */
667*4882a593Smuzhiyun 	GATE(0, "apll_ddr", "apll", CLK_IGNORE_UNUSED,
668*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(0), 8, GFLAGS),
669*4882a593Smuzhiyun 	GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
670*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(0), 9, GFLAGS),
671*4882a593Smuzhiyun 	GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
672*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(0), 10, GFLAGS),
673*4882a593Smuzhiyun 	COMPOSITE_NOGATE(0, "clk_ddrphy_src", mux_ddrphy_p, CLK_IS_CRITICAL,
674*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(4), 8, 2, MFLAGS, 0, 3,
675*4882a593Smuzhiyun 			DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
676*4882a593Smuzhiyun 	FACTOR(0, "clk_ddr", "clk_ddrphy_src", 0, 1, 2),
677*4882a593Smuzhiyun 	GATE(0, "clk_ddrphy4x", "clk_ddr", CLK_IGNORE_UNUSED,
678*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(10), 9, GFLAGS),
679*4882a593Smuzhiyun 	GATE(0, "pclk_ddrupctl", "pclk_ddr_pre", CLK_IGNORE_UNUSED,
680*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(12), 4, GFLAGS),
681*4882a593Smuzhiyun 	GATE(0, "nclk_ddrupctl", "clk_ddr", CLK_IS_CRITICAL,
682*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(12), 5, GFLAGS),
683*4882a593Smuzhiyun 	GATE(0, "pclk_ddrmon", "pclk_ddr_pre", CLK_IS_CRITICAL,
684*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(12), 6, GFLAGS),
685*4882a593Smuzhiyun 	GATE(0, "timer_clk", "xin24m", CLK_IGNORE_UNUSED,
686*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(0), 11, GFLAGS),
687*4882a593Smuzhiyun 	GATE(0, "pclk_mschniu", "pclk_ddr_pre", CLK_IGNORE_UNUSED,
688*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(14), 2, GFLAGS),
689*4882a593Smuzhiyun 	GATE(0, "pclk_ddrphy", "pclk_ddr_pre", CLK_IGNORE_UNUSED,
690*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(14), 4, GFLAGS),
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	/*
693*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 6
694*4882a593Smuzhiyun 	 */
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	/* PD_PERI */
697*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pclk_periph_pre", "gpll", CLK_IS_CRITICAL,
698*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(23), 10, 5, DFLAGS,
699*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(4), 5, GFLAGS),
700*4882a593Smuzhiyun 	GATE(PCLK_PERI, "pclk_periph", "pclk_periph_pre", CLK_IS_CRITICAL,
701*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(15), 13, GFLAGS),
702*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "hclk_periph_pre", "gpll", CLK_IS_CRITICAL,
703*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(23), 5, 5, DFLAGS,
704*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(4), 4, GFLAGS),
705*4882a593Smuzhiyun 	GATE(HCLK_PERI, "hclk_periph", "hclk_periph_pre", CLK_IS_CRITICAL,
706*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(15), 12, GFLAGS),
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	GATE(0, "aclk_peri_src_dpll", "dpll", CLK_IS_CRITICAL,
709*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(4), 1, GFLAGS),
710*4882a593Smuzhiyun 	GATE(0, "aclk_peri_src_gpll", "gpll", CLK_IS_CRITICAL,
711*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(4), 2, GFLAGS),
712*4882a593Smuzhiyun 	COMPOSITE(ACLK_PERI, "aclk_periph", mux_aclk_peri_src_p, CLK_IS_CRITICAL,
713*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(23), 15, 1, MFLAGS, 0, 5, DFLAGS,
714*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(15), 11, GFLAGS),
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0,
717*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(25), 8, 2, MFLAGS, 0, 8, DFLAGS,
718*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(5), 0, GFLAGS),
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	COMPOSITE_NODIV(0, "sclk_sdio_src", mux_mmc_src_p, 0,
721*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(25), 10, 2, MFLAGS,
722*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(5), 2, GFLAGS),
723*4882a593Smuzhiyun 	DIV(SCLK_SDIO, "sclk_sdio", "sclk_sdio_src", 0,
724*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(26), 0, 8, DFLAGS),
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	COMPOSITE_NODIV(0, "sclk_emmc_src", mux_mmc_src_p, 0,
727*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(25), 12, 2, MFLAGS,
728*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(5), 1, GFLAGS),
729*4882a593Smuzhiyun 	DIV(SCLK_EMMC, "sclk_emmc", "sclk_emmc_src", 0,
730*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(26), 8, 8, DFLAGS),
731*4882a593Smuzhiyun 	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 0, GFLAGS),
732*4882a593Smuzhiyun 	GATE(HCLK_SDIO, "hclk_sdio", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 1, GFLAGS),
733*4882a593Smuzhiyun 	GATE(HCLK_EMMC, "hclk_emmc", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 2, GFLAGS),
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	COMPOSITE(SCLK_NANDC, "sclk_nandc", mux_pll_src_2plls_p, 0,
736*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(27), 14, 1, MFLAGS, 8, 5, DFLAGS,
737*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(5), 3, GFLAGS),
738*4882a593Smuzhiyun 	GATE(HCLK_NANDC, "hclk_nandc", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 3, GFLAGS),
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	GATE(HCLK_HOST0, "hclk_host0", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 6, GFLAGS),
741*4882a593Smuzhiyun 	GATE(0, "hclk_host0_arb", "hclk_periph", CLK_IGNORE_UNUSED, RV1108_CLKGATE_CON(15), 7, GFLAGS),
742*4882a593Smuzhiyun 	GATE(HCLK_OTG, "hclk_otg", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 8, GFLAGS),
743*4882a593Smuzhiyun 	GATE(0, "hclk_otg_pmu", "hclk_periph", CLK_IGNORE_UNUSED, RV1108_CLKGATE_CON(15), 9, GFLAGS),
744*4882a593Smuzhiyun 	GATE(SCLK_USBPHY, "clk_usbphy", "xin24m", CLK_IGNORE_UNUSED, RV1108_CLKGATE_CON(5), 5, GFLAGS),
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	COMPOSITE(SCLK_SFC, "sclk_sfc", mux_pll_src_2plls_p, 0,
747*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(27), 7, 1, MFLAGS, 0, 7, DFLAGS,
748*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(5), 4, GFLAGS),
749*4882a593Smuzhiyun 	GATE(HCLK_SFC, "hclk_sfc", "hclk_periph", 0, RV1108_CLKGATE_CON(15), 10, GFLAGS),
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	COMPOSITE(SCLK_MAC_PRE, "sclk_mac_pre", mux_pll_src_apll_gpll_p, 0,
752*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(24), 12, 1, MFLAGS, 0, 5, DFLAGS,
753*4882a593Smuzhiyun 			RV1108_CLKGATE_CON(4), 10, GFLAGS),
754*4882a593Smuzhiyun 	MUX(SCLK_MAC, "sclk_mac", mux_sclk_mac_p, CLK_SET_RATE_PARENT,
755*4882a593Smuzhiyun 			RV1108_CLKSEL_CON(24), 8, 1, MFLAGS),
756*4882a593Smuzhiyun 	GATE(SCLK_MAC_RX, "sclk_mac_rx", "sclk_mac", 0, RV1108_CLKGATE_CON(4), 8, GFLAGS),
757*4882a593Smuzhiyun 	GATE(SCLK_MAC_REF, "sclk_mac_ref", "sclk_mac", 0, RV1108_CLKGATE_CON(4), 6, GFLAGS),
758*4882a593Smuzhiyun 	GATE(SCLK_MAC_REFOUT, "sclk_mac_refout", "sclk_mac", 0, RV1108_CLKGATE_CON(4), 7, GFLAGS),
759*4882a593Smuzhiyun 	GATE(ACLK_GMAC, "aclk_gmac", "aclk_periph", 0, RV1108_CLKGATE_CON(15), 4, GFLAGS),
760*4882a593Smuzhiyun 	GATE(PCLK_GMAC, "pclk_gmac", "pclk_periph", 0, RV1108_CLKGATE_CON(15), 5, GFLAGS),
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	MMC(SCLK_SDMMC_DRV,    "sdmmc_drv",    "sclk_sdmmc", RV1108_SDMMC_CON0, 1),
763*4882a593Smuzhiyun 	MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RV1108_SDMMC_CON1, 1),
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	MMC(SCLK_SDIO_DRV,     "sdio_drv",     "sclk_sdio",  RV1108_SDIO_CON0,  1),
766*4882a593Smuzhiyun 	MMC(SCLK_SDIO_SAMPLE,  "sdio_sample",  "sclk_sdio",  RV1108_SDIO_CON1,  1),
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	MMC(SCLK_EMMC_DRV,     "emmc_drv",     "sclk_emmc",  RV1108_EMMC_CON0,  1),
769*4882a593Smuzhiyun 	MMC(SCLK_EMMC_SAMPLE,  "emmc_sample",  "sclk_emmc",  RV1108_EMMC_CON1,  1),
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun static void __iomem *rv1108_cru_base;
773*4882a593Smuzhiyun 
rv1108_dump_cru(void)774*4882a593Smuzhiyun static void rv1108_dump_cru(void)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	if (rv1108_cru_base) {
777*4882a593Smuzhiyun 		pr_warn("CRU:\n");
778*4882a593Smuzhiyun 		print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
779*4882a593Smuzhiyun 			       32, 4, rv1108_cru_base,
780*4882a593Smuzhiyun 			       0x1f8, false);
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
rv1108_clk_init(struct device_node * np)784*4882a593Smuzhiyun static void __init rv1108_clk_init(struct device_node *np)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct rockchip_clk_provider *ctx;
787*4882a593Smuzhiyun 	void __iomem *reg_base;
788*4882a593Smuzhiyun 	struct clk **clks;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
791*4882a593Smuzhiyun 	if (!reg_base) {
792*4882a593Smuzhiyun 		pr_err("%s: could not map cru region\n", __func__);
793*4882a593Smuzhiyun 		return;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
797*4882a593Smuzhiyun 	if (IS_ERR(ctx)) {
798*4882a593Smuzhiyun 		pr_err("%s: rockchip clk init failed\n", __func__);
799*4882a593Smuzhiyun 		iounmap(reg_base);
800*4882a593Smuzhiyun 		return;
801*4882a593Smuzhiyun 	}
802*4882a593Smuzhiyun 	clks = ctx->clk_data.clks;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	rockchip_clk_register_plls(ctx, rv1108_pll_clks,
805*4882a593Smuzhiyun 				   ARRAY_SIZE(rv1108_pll_clks),
806*4882a593Smuzhiyun 				   RV1108_GRF_SOC_STATUS0);
807*4882a593Smuzhiyun 	rockchip_clk_register_branches(ctx, rv1108_clk_branches,
808*4882a593Smuzhiyun 				  ARRAY_SIZE(rv1108_clk_branches));
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
811*4882a593Smuzhiyun 			3, clks[PLL_APLL], clks[PLL_GPLL],
812*4882a593Smuzhiyun 			&rv1108_cpuclk_data, rv1108_cpuclk_rates,
813*4882a593Smuzhiyun 			ARRAY_SIZE(rv1108_cpuclk_rates));
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	rockchip_register_softrst(np, 13, reg_base + RV1108_SOFTRST_CON(0),
816*4882a593Smuzhiyun 				  ROCKCHIP_SOFTRST_HIWORD_MASK);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	rockchip_register_restart_notifier(ctx, RV1108_GLB_SRST_FST, NULL);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	rockchip_clk_of_add_provider(np, ctx);
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	if (!rk_dump_cru) {
823*4882a593Smuzhiyun 		rv1108_cru_base = reg_base;
824*4882a593Smuzhiyun 		rk_dump_cru = rv1108_dump_cru;
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun CLK_OF_DECLARE(rv1108_cru, "rockchip,rv1108-cru", rv1108_clk_init);
828*4882a593Smuzhiyun 
clk_rv1108_probe(struct platform_device * pdev)829*4882a593Smuzhiyun static int __init clk_rv1108_probe(struct platform_device *pdev)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	rv1108_clk_init(np);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	return 0;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun static const struct of_device_id clk_rv1108_match_table[] = {
839*4882a593Smuzhiyun 	{
840*4882a593Smuzhiyun 		.compatible = "rockchip,rv1108-cru",
841*4882a593Smuzhiyun 	},
842*4882a593Smuzhiyun 	{ }
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_rv1108_match_table);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun static struct platform_driver clk_rv1108_driver = {
847*4882a593Smuzhiyun 	.driver		= {
848*4882a593Smuzhiyun 		.name	= "clk-rv1108",
849*4882a593Smuzhiyun 		.of_match_table = clk_rv1108_match_table,
850*4882a593Smuzhiyun 	},
851*4882a593Smuzhiyun };
852*4882a593Smuzhiyun builtin_platform_driver_probe(clk_rv1108_driver, clk_rv1108_probe);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RV1108 Clock Driver");
855*4882a593Smuzhiyun MODULE_LICENSE("GPL");
856