xref: /OK3568_Linux_fs/kernel/drivers/clk/rockchip/clk-rk3228.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2015 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun  * Author: Xing Zheng <zhengxing@rock-chips.com>
5*4882a593Smuzhiyun  *         Jeffy Chen <jeffy.chen@rock-chips.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/syscore_ops.h>
15*4882a593Smuzhiyun #include <dt-bindings/clock/rk3228-cru.h>
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define RK3228_GRF_SOC_STATUS0	0x480
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun enum rk3228_plls {
21*4882a593Smuzhiyun 	apll, dpll, cpll, gpll,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static struct rockchip_pll_rate_table rk3228_pll_rates[] = {
25*4882a593Smuzhiyun 	/* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
26*4882a593Smuzhiyun 	RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
27*4882a593Smuzhiyun 	RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
28*4882a593Smuzhiyun 	RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
29*4882a593Smuzhiyun 	RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
30*4882a593Smuzhiyun 	RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
31*4882a593Smuzhiyun 	RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
32*4882a593Smuzhiyun 	RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
33*4882a593Smuzhiyun 	RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
34*4882a593Smuzhiyun 	RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
35*4882a593Smuzhiyun 	RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
36*4882a593Smuzhiyun 	RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
37*4882a593Smuzhiyun 	RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
38*4882a593Smuzhiyun 	RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
39*4882a593Smuzhiyun 	RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
40*4882a593Smuzhiyun 	RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
41*4882a593Smuzhiyun 	RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
42*4882a593Smuzhiyun 	RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
43*4882a593Smuzhiyun 	RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
44*4882a593Smuzhiyun 	RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
45*4882a593Smuzhiyun 	RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
46*4882a593Smuzhiyun 	RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
47*4882a593Smuzhiyun 	RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
48*4882a593Smuzhiyun 	RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
49*4882a593Smuzhiyun 	RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
50*4882a593Smuzhiyun 	RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
51*4882a593Smuzhiyun 	RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
52*4882a593Smuzhiyun 	RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
53*4882a593Smuzhiyun 	RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
54*4882a593Smuzhiyun 	RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
55*4882a593Smuzhiyun 	RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
56*4882a593Smuzhiyun 	RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
57*4882a593Smuzhiyun 	RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
58*4882a593Smuzhiyun 	RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
59*4882a593Smuzhiyun 	RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
60*4882a593Smuzhiyun 	RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
61*4882a593Smuzhiyun 	RK3036_PLL_RATE( 594000000, 2, 99, 2, 1, 1, 0),
62*4882a593Smuzhiyun 	RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
63*4882a593Smuzhiyun 	RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
64*4882a593Smuzhiyun 	RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
65*4882a593Smuzhiyun 	RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
66*4882a593Smuzhiyun 	RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
67*4882a593Smuzhiyun 	RK3036_PLL_RATE(  96000000, 1, 64, 4, 4, 1, 0),
68*4882a593Smuzhiyun 	{ /* sentinel */ },
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define RK3228_DIV_CPU_MASK		0x1f
72*4882a593Smuzhiyun #define RK3228_DIV_CPU_SHIFT		8
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define RK3228_DIV_PERI_MASK		0xf
75*4882a593Smuzhiyun #define RK3228_DIV_PERI_SHIFT		0
76*4882a593Smuzhiyun #define RK3228_DIV_ACLK_MASK		0x7
77*4882a593Smuzhiyun #define RK3228_DIV_ACLK_SHIFT		4
78*4882a593Smuzhiyun #define RK3228_DIV_HCLK_MASK		0x3
79*4882a593Smuzhiyun #define RK3228_DIV_HCLK_SHIFT		8
80*4882a593Smuzhiyun #define RK3228_DIV_PCLK_MASK		0x7
81*4882a593Smuzhiyun #define RK3228_DIV_PCLK_SHIFT		12
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define RK3228_CLKSEL1(_core_aclk_div, _core_peri_div)			\
84*4882a593Smuzhiyun {									\
85*4882a593Smuzhiyun 	.reg = RK2928_CLKSEL_CON(1),					\
86*4882a593Smuzhiyun 	.val = HIWORD_UPDATE(_core_peri_div, RK3228_DIV_PERI_MASK,	\
87*4882a593Smuzhiyun 			     RK3228_DIV_PERI_SHIFT) |			\
88*4882a593Smuzhiyun 	       HIWORD_UPDATE(_core_aclk_div, RK3228_DIV_ACLK_MASK,	\
89*4882a593Smuzhiyun 			     RK3228_DIV_ACLK_SHIFT),			\
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define RK3228_CPUCLK_RATE(_prate, _core_aclk_div, _core_peri_div)	\
93*4882a593Smuzhiyun {									\
94*4882a593Smuzhiyun 	.prate = _prate,						\
95*4882a593Smuzhiyun 	.divs = {							\
96*4882a593Smuzhiyun 		RK3228_CLKSEL1(_core_aclk_div, _core_peri_div),		\
97*4882a593Smuzhiyun 	},								\
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table rk3228_cpuclk_rates[] __initdata = {
101*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(1800000000, 1, 7),
102*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(1704000000, 1, 7),
103*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(1608000000, 1, 7),
104*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(1512000000, 1, 7),
105*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(1488000000, 1, 5),
106*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(1464000000, 1, 5),
107*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(1416000000, 1, 5),
108*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(1392000000, 1, 5),
109*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(1296000000, 1, 5),
110*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(1200000000, 1, 5),
111*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(1104000000, 1, 5),
112*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(1008000000, 1, 5),
113*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(912000000, 1, 5),
114*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(816000000, 1, 3),
115*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(696000000, 1, 3),
116*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(600000000, 1, 3),
117*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(408000000, 1, 1),
118*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(312000000, 1, 1),
119*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(216000000,  1, 1),
120*4882a593Smuzhiyun 	RK3228_CPUCLK_RATE(96000000, 1, 1),
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data rk3228_cpuclk_data = {
124*4882a593Smuzhiyun 	.core_reg[0] = RK2928_CLKSEL_CON(0),
125*4882a593Smuzhiyun 	.div_core_shift[0] = 0,
126*4882a593Smuzhiyun 	.div_core_mask[0] = 0x1f,
127*4882a593Smuzhiyun 	.num_cores = 1,
128*4882a593Smuzhiyun 	.mux_core_alt = 1,
129*4882a593Smuzhiyun 	.mux_core_main = 0,
130*4882a593Smuzhiyun 	.mux_core_shift = 6,
131*4882a593Smuzhiyun 	.mux_core_mask = 0x1,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun PNAME(mux_pll_p)		= { "clk_24m", "xin24m" };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun PNAME(mux_ddrphy_p)		= { "dpll_ddr", "gpll_ddr", "apll_ddr" };
137*4882a593Smuzhiyun PNAME(mux_usb480m_phy_p)	= { "usb480m_phy0", "usb480m_phy1" };
138*4882a593Smuzhiyun PNAME(mux_usb480m_p)		= { "usb480m_phy", "xin24m" };
139*4882a593Smuzhiyun PNAME(mux_hdmiphy_p)		= { "hdmiphy_phy", "xin24m" };
140*4882a593Smuzhiyun PNAME(mux_aclk_cpu_src_p)	= { "cpll_aclk_cpu", "gpll_aclk_cpu", "hdmiphy_aclk_cpu" };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun PNAME(mux_pll_src_4plls_p)	= { "cpll", "gpll", "hdmiphy", "usb480m" };
143*4882a593Smuzhiyun PNAME(mux_pll_src_3plls_p)	= { "cpll", "gpll", "hdmiphy" };
144*4882a593Smuzhiyun PNAME(mux_pll_src_2plls_p)	= { "cpll", "gpll" };
145*4882a593Smuzhiyun PNAME(mux_sclk_hdmi_cec_p)	= { "cpll", "gpll", "xin24m" };
146*4882a593Smuzhiyun PNAME(mux_aclk_peri_src_p)	= { "cpll_peri", "gpll_peri", "hdmiphy_peri" };
147*4882a593Smuzhiyun PNAME(mux_mmc_src_p)		= { "cpll", "gpll", "xin24m", "usb480m" };
148*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_usb480m_p)	= { "cpll", "gpll", "usb480m" };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun PNAME(mux_sclk_rga_p)		= { "gpll", "cpll", "sclk_rga_src" };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun PNAME(mux_sclk_vop_src_p)	= { "gpll_vop", "cpll_vop" };
153*4882a593Smuzhiyun PNAME(mux_dclk_vop_p)		= { "hdmiphy", "sclk_vop_pre" };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun PNAME(mux_i2s0_p)		= { "i2s0_src", "i2s0_frac", "ext_i2s", "xin12m" };
156*4882a593Smuzhiyun PNAME(mux_i2s1_pre_p)		= { "i2s1_src", "i2s1_frac", "ext_i2s", "xin12m" };
157*4882a593Smuzhiyun PNAME(mux_i2s_out_p)		= { "i2s1_pre", "xin12m" };
158*4882a593Smuzhiyun PNAME(mux_i2s2_p)		= { "i2s2_src", "i2s2_frac", "xin12m" };
159*4882a593Smuzhiyun PNAME(mux_sclk_spdif_p)		= { "sclk_spdif_src", "spdif_frac", "xin12m" };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun PNAME(mux_uart0_p)		= { "uart0_src", "uart0_frac", "xin24m" };
162*4882a593Smuzhiyun PNAME(mux_uart1_p)		= { "uart1_src", "uart1_frac", "xin24m" };
163*4882a593Smuzhiyun PNAME(mux_uart2_p)		= { "uart2_src", "uart2_frac", "xin24m" };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun PNAME(mux_sclk_mac_extclk_p)	= { "ext_gmac", "phy_50m_out" };
166*4882a593Smuzhiyun PNAME(mux_sclk_gmac_pre_p)	= { "sclk_gmac_src", "sclk_mac_extclk" };
167*4882a593Smuzhiyun PNAME(mux_sclk_macphy_p)	= { "sclk_gmac_src", "ext_gmac" };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static struct rockchip_pll_clock rk3228_pll_clks[] __initdata = {
170*4882a593Smuzhiyun 	[apll] = PLL(pll_rk3036, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0),
171*4882a593Smuzhiyun 		     RK2928_MODE_CON, 0, 7, 0, rk3228_pll_rates),
172*4882a593Smuzhiyun 	[dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(3),
173*4882a593Smuzhiyun 		     RK2928_MODE_CON, 4, 6, 0, NULL),
174*4882a593Smuzhiyun 	[cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(6),
175*4882a593Smuzhiyun 		     RK2928_MODE_CON, 8, 8, 0, NULL),
176*4882a593Smuzhiyun 	[gpll] = PLL(pll_rk3036, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(9),
177*4882a593Smuzhiyun 		     RK2928_MODE_CON, 12, 9, ROCKCHIP_PLL_SYNC_RATE, rk3228_pll_rates),
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define MFLAGS CLK_MUX_HIWORD_MASK
181*4882a593Smuzhiyun #define DFLAGS CLK_DIVIDER_HIWORD_MASK
182*4882a593Smuzhiyun #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static struct rockchip_clk_branch rk3228_i2s0_fracmux __initdata =
185*4882a593Smuzhiyun 	MUX(0, "i2s0_pre", mux_i2s0_p, CLK_SET_RATE_PARENT,
186*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(9), 8, 2, MFLAGS);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static struct rockchip_clk_branch rk3228_i2s1_fracmux __initdata =
189*4882a593Smuzhiyun 	MUX(0, "i2s1_pre", mux_i2s1_pre_p, CLK_SET_RATE_PARENT,
190*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(3), 8, 2, MFLAGS);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static struct rockchip_clk_branch rk3228_i2s2_fracmux __initdata =
193*4882a593Smuzhiyun 	MUX(0, "i2s2_pre", mux_i2s2_p, CLK_SET_RATE_PARENT,
194*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(16), 8, 2, MFLAGS);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun static struct rockchip_clk_branch rk3228_spdif_fracmux __initdata =
197*4882a593Smuzhiyun 	MUX(SCLK_SPDIF, "sclk_spdif", mux_sclk_spdif_p, CLK_SET_RATE_PARENT,
198*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(6), 8, 2, MFLAGS);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static struct rockchip_clk_branch rk3228_uart0_fracmux __initdata =
201*4882a593Smuzhiyun 	MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
202*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(13), 8, 2, MFLAGS);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static struct rockchip_clk_branch rk3228_uart1_fracmux __initdata =
205*4882a593Smuzhiyun 	MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
206*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(14), 8, 2, MFLAGS);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static struct rockchip_clk_branch rk3228_uart2_fracmux __initdata =
209*4882a593Smuzhiyun 	MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
210*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(15), 8, 2, MFLAGS);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static struct rockchip_clk_branch rk3228_clk_branches[] __initdata = {
213*4882a593Smuzhiyun 	/*
214*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 1
215*4882a593Smuzhiyun 	 */
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	DIV(0, "clk_24m", "xin24m", CLK_IGNORE_UNUSED,
218*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(4), 8, 5, DFLAGS),
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* PD_DDR */
221*4882a593Smuzhiyun 	GATE(0, "apll_ddr", "apll", CLK_IGNORE_UNUSED,
222*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 2, GFLAGS),
223*4882a593Smuzhiyun 	GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
224*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 2, GFLAGS),
225*4882a593Smuzhiyun 	GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
226*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 2, GFLAGS),
227*4882a593Smuzhiyun 	COMPOSITE(0, "ddrphy4x", mux_ddrphy_p, CLK_IGNORE_UNUSED,
228*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(26), 8, 2, MFLAGS, 0, 3, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
229*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(7), 1, GFLAGS),
230*4882a593Smuzhiyun 	GATE(0, "ddrc", "ddrphy_pre", CLK_IGNORE_UNUSED,
231*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(8), 5, GFLAGS),
232*4882a593Smuzhiyun 	FACTOR_GATE(0, "ddrphy", "ddrphy4x", CLK_IGNORE_UNUSED, 1, 4,
233*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(7), 0, GFLAGS),
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* PD_CORE */
236*4882a593Smuzhiyun 	GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
237*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 6, GFLAGS),
238*4882a593Smuzhiyun 	GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
239*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 6, GFLAGS),
240*4882a593Smuzhiyun 	GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED,
241*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 6, GFLAGS),
242*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED,
243*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
244*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(4), 1, GFLAGS),
245*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "armcore", "armclk", CLK_IGNORE_UNUSED,
246*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
247*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(4), 0, GFLAGS),
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* PD_MISC */
250*4882a593Smuzhiyun 	MUX(SCLK_HDMI_PHY, "hdmiphy", mux_hdmiphy_p, CLK_SET_RATE_PARENT,
251*4882a593Smuzhiyun 			RK2928_MISC_CON, 13, 1, MFLAGS),
252*4882a593Smuzhiyun 	MUX(0, "usb480m_phy", mux_usb480m_phy_p, CLK_SET_RATE_PARENT,
253*4882a593Smuzhiyun 			RK2928_MISC_CON, 14, 1, MFLAGS),
254*4882a593Smuzhiyun 	MUX(0, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
255*4882a593Smuzhiyun 			RK2928_MISC_CON, 15, 1, MFLAGS),
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* PD_BUS */
258*4882a593Smuzhiyun 	GATE(0, "hdmiphy_aclk_cpu", "hdmiphy", CLK_IS_CRITICAL,
259*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 1, GFLAGS),
260*4882a593Smuzhiyun 	GATE(0, "gpll_aclk_cpu", "gpll", CLK_IS_CRITICAL,
261*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 1, GFLAGS),
262*4882a593Smuzhiyun 	GATE(0, "cpll_aclk_cpu", "cpll", CLK_IS_CRITICAL,
263*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 1, GFLAGS),
264*4882a593Smuzhiyun 	COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, CLK_IS_CRITICAL,
265*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(0), 13, 2, MFLAGS, 8, 5, DFLAGS),
266*4882a593Smuzhiyun 	GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_src", CLK_IS_CRITICAL,
267*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(6), 0, GFLAGS),
268*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_CPU, "hclk_cpu", "aclk_cpu_src", CLK_IS_CRITICAL,
269*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(1), 8, 2, DFLAGS,
270*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(6), 1, GFLAGS),
271*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pclk_bus_src", "aclk_cpu_src", CLK_IS_CRITICAL,
272*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(1), 12, 3, DFLAGS,
273*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(6), 2, GFLAGS),
274*4882a593Smuzhiyun 	GATE(PCLK_CPU, "pclk_cpu", "pclk_bus_src", CLK_IS_CRITICAL,
275*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(6), 3, GFLAGS),
276*4882a593Smuzhiyun 	GATE(0, "pclk_phy_pre", "pclk_bus_src", CLK_IS_CRITICAL,
277*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(6), 4, GFLAGS),
278*4882a593Smuzhiyun 	GATE(0, "pclk_ddr_pre", "pclk_bus_src", CLK_IS_CRITICAL,
279*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(6), 13, GFLAGS),
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* PD_VIDEO */
282*4882a593Smuzhiyun 	COMPOSITE(ACLK_VPU_PRE, "aclk_vpu_pre", mux_pll_src_4plls_p, 0,
283*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(32), 5, 2, MFLAGS, 0, 5, DFLAGS,
284*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(3), 11, GFLAGS),
285*4882a593Smuzhiyun 	FACTOR_GATE(HCLK_VPU_PRE, "hclk_vpu_pre", "aclk_vpu_pre", 0, 1, 4,
286*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(4), 4, GFLAGS),
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	COMPOSITE(ACLK_RKVDEC_PRE, "aclk_rkvdec_pre", mux_pll_src_4plls_p, 0,
289*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 5, DFLAGS,
290*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(3), 2, GFLAGS),
291*4882a593Smuzhiyun 	FACTOR_GATE(HCLK_RKVDEC_PRE, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0, 1, 4,
292*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(4), 5, GFLAGS),
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	COMPOSITE(SCLK_VDEC_CABAC, "sclk_vdec_cabac", mux_pll_src_4plls_p, 0,
295*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(28), 14, 2, MFLAGS, 8, 5, DFLAGS,
296*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(3), 3, GFLAGS),
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	COMPOSITE(SCLK_VDEC_CORE, "sclk_vdec_core", mux_pll_src_4plls_p, 0,
299*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(34), 13, 2, MFLAGS, 8, 5, DFLAGS,
300*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(3), 4, GFLAGS),
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* PD_VIO */
303*4882a593Smuzhiyun 	COMPOSITE(ACLK_IEP_PRE, "aclk_iep_pre", mux_pll_src_4plls_p, 0,
304*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(31), 5, 2, MFLAGS, 0, 5, DFLAGS,
305*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(3), 0, GFLAGS),
306*4882a593Smuzhiyun 	DIV(HCLK_VIO_PRE, "hclk_vio_pre", "aclk_iep_pre", 0,
307*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(2), 0, 5, DFLAGS),
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	COMPOSITE(ACLK_HDCP_PRE, "aclk_hdcp_pre", mux_pll_src_4plls_p, 0,
310*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(31), 13, 2, MFLAGS, 8, 5, DFLAGS,
311*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 4, GFLAGS),
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	MUX(0, "sclk_rga_src", mux_pll_src_4plls_p, CLK_IS_CRITICAL,
314*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(33), 13, 2, MFLAGS),
315*4882a593Smuzhiyun 	COMPOSITE_NOMUX(ACLK_RGA_PRE, "aclk_rga_pre", "sclk_rga_src", CLK_IS_CRITICAL,
316*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(33), 8, 5, DFLAGS,
317*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 2, GFLAGS),
318*4882a593Smuzhiyun 	COMPOSITE(SCLK_RGA, "sclk_rga", mux_sclk_rga_p, 0,
319*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(22), 5, 2, MFLAGS, 0, 5, DFLAGS,
320*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(3), 6, GFLAGS),
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	COMPOSITE(ACLK_VOP_PRE, "aclk_vop_pre", mux_pll_src_4plls_p, 0,
323*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(33), 5, 2, MFLAGS, 0, 5, DFLAGS,
324*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 1, GFLAGS),
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	COMPOSITE(SCLK_HDCP, "sclk_hdcp", mux_pll_src_3plls_p, 0,
327*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(23), 14, 2, MFLAGS, 8, 6, DFLAGS,
328*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(3), 5, GFLAGS),
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0,
331*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(3), 7, GFLAGS),
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	COMPOSITE(SCLK_HDMI_CEC, "sclk_hdmi_cec", mux_sclk_hdmi_cec_p, 0,
334*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(21), 14, 2, MFLAGS, 0, 14, DFLAGS,
335*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(3), 8, GFLAGS),
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* PD_PERI */
338*4882a593Smuzhiyun 	GATE(0, "cpll_peri", "cpll", CLK_IS_CRITICAL,
339*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 0, GFLAGS),
340*4882a593Smuzhiyun 	GATE(0, "gpll_peri", "gpll", CLK_IS_CRITICAL,
341*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 0, GFLAGS),
342*4882a593Smuzhiyun 	GATE(0, "hdmiphy_peri", "hdmiphy", CLK_IS_CRITICAL,
343*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 0, GFLAGS),
344*4882a593Smuzhiyun 	COMPOSITE_NOGATE(0, "aclk_peri_src", mux_aclk_peri_src_p, CLK_IS_CRITICAL,
345*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(10), 10, 2, MFLAGS, 0, 5, DFLAGS),
346*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", CLK_IS_CRITICAL,
347*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(10), 12, 3, DFLAGS,
348*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(5), 2, GFLAGS),
349*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", CLK_IS_CRITICAL,
350*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(10), 8, 2, DFLAGS,
351*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(5), 1, GFLAGS),
352*4882a593Smuzhiyun 	GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", CLK_IS_CRITICAL,
353*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(5), 0, GFLAGS),
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
356*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(6), 5, GFLAGS),
357*4882a593Smuzhiyun 	GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
358*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(6), 6, GFLAGS),
359*4882a593Smuzhiyun 	GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
360*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(6), 7, GFLAGS),
361*4882a593Smuzhiyun 	GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
362*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(6), 8, GFLAGS),
363*4882a593Smuzhiyun 	GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
364*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(6), 9, GFLAGS),
365*4882a593Smuzhiyun 	GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
366*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(6), 10, GFLAGS),
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	COMPOSITE(SCLK_CRYPTO, "sclk_crypto", mux_pll_src_2plls_p, 0,
369*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(24), 5, 1, MFLAGS, 0, 5, DFLAGS,
370*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 7, GFLAGS),
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	COMPOSITE(SCLK_TSP, "sclk_tsp", mux_pll_src_2plls_p, 0,
373*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(22), 15, 1, MFLAGS, 8, 5, DFLAGS,
374*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 6, GFLAGS),
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	GATE(SCLK_HSADC, "sclk_hsadc", "ext_hsadc", 0,
377*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(10), 12, GFLAGS),
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	COMPOSITE(SCLK_WIFI, "sclk_wifi", mux_pll_src_cpll_gpll_usb480m_p, 0,
380*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(23), 5, 2, MFLAGS, 0, 6, DFLAGS,
381*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 15, GFLAGS),
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0,
384*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(11), 8, 2, MFLAGS, 0, 8, DFLAGS,
385*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 11, GFLAGS),
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_SDIO_SRC, "sclk_sdio_src", mux_mmc_src_p, 0,
388*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(11), 10, 2, MFLAGS,
389*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 13, GFLAGS),
390*4882a593Smuzhiyun 	DIV(SCLK_SDIO, "sclk_sdio", "sclk_sdio_src", 0,
391*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(12), 0, 8, DFLAGS),
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	COMPOSITE_NODIV(0, "sclk_emmc_src", mux_mmc_src_p, 0,
394*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(11), 12, 2, MFLAGS,
395*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 14, GFLAGS),
396*4882a593Smuzhiyun 	DIV(SCLK_EMMC, "sclk_emmc", "sclk_emmc_src", 0,
397*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(12), 8, 8, DFLAGS),
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	/*
400*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 2
401*4882a593Smuzhiyun 	 */
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	GATE(0, "gpll_vop", "gpll", 0,
404*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(3), 1, GFLAGS),
405*4882a593Smuzhiyun 	GATE(0, "cpll_vop", "cpll", 0,
406*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(3), 1, GFLAGS),
407*4882a593Smuzhiyun 	MUX(0, "sclk_vop_src", mux_sclk_vop_src_p, 0,
408*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(27), 0, 1, MFLAGS),
409*4882a593Smuzhiyun 	DIV(DCLK_HDMI_PHY, "dclk_hdmiphy", "sclk_vop_src", 0,
410*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(29), 0, 3, DFLAGS),
411*4882a593Smuzhiyun 	DIV(0, "sclk_vop_pre", "sclk_vop_src", 0,
412*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(27), 8, 8, DFLAGS),
413*4882a593Smuzhiyun 	MUX(DCLK_VOP, "dclk_vop", mux_dclk_vop_p, 0,
414*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(27), 1, 1, MFLAGS),
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	COMPOSITE(0, "i2s0_src", mux_pll_src_2plls_p, 0,
419*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(9), 15, 1, MFLAGS, 0, 7, DFLAGS,
420*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 3, GFLAGS),
421*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_src", CLK_SET_RATE_PARENT,
422*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(8), 0,
423*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 4, GFLAGS,
424*4882a593Smuzhiyun 			&rk3228_i2s0_fracmux),
425*4882a593Smuzhiyun 	GATE(SCLK_I2S0, "sclk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
426*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 5, GFLAGS),
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	COMPOSITE(0, "i2s1_src", mux_pll_src_2plls_p, 0,
429*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(3), 15, 1, MFLAGS, 0, 7, DFLAGS,
430*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 10, GFLAGS),
431*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "i2s1_frac", "i2s1_src", CLK_SET_RATE_PARENT,
432*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(7), 0,
433*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 11, GFLAGS,
434*4882a593Smuzhiyun 			&rk3228_i2s1_fracmux),
435*4882a593Smuzhiyun 	GATE(SCLK_I2S1, "sclk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT,
436*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 14, GFLAGS),
437*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S_OUT, "i2s_out", mux_i2s_out_p, 0,
438*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(3), 12, 1, MFLAGS,
439*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 13, GFLAGS),
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	COMPOSITE(0, "i2s2_src", mux_pll_src_2plls_p, 0,
442*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(16), 15, 1, MFLAGS, 0, 7, DFLAGS,
443*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 7, GFLAGS),
444*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "i2s2_frac", "i2s2_src", CLK_SET_RATE_PARENT,
445*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(30), 0,
446*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 8, GFLAGS,
447*4882a593Smuzhiyun 			&rk3228_i2s2_fracmux),
448*4882a593Smuzhiyun 	GATE(SCLK_I2S2, "sclk_i2s2", "i2s2_pre", CLK_SET_RATE_PARENT,
449*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(0), 9, GFLAGS),
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	COMPOSITE(0, "sclk_spdif_src", mux_pll_src_2plls_p, 0,
452*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(6), 15, 1, MFLAGS, 0, 7, DFLAGS,
453*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 10, GFLAGS),
454*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "spdif_frac", "sclk_spdif_src", CLK_SET_RATE_PARENT,
455*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(20), 0,
456*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 12, GFLAGS,
457*4882a593Smuzhiyun 			&rk3228_spdif_fracmux),
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED,
460*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 3, GFLAGS),
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", 0,
463*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 5, GFLAGS),
464*4882a593Smuzhiyun 	GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin24m", 0,
465*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 6, GFLAGS),
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin24m", 0,
468*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(24), 6, 10, DFLAGS,
469*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 8, GFLAGS),
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_gpu_pre", mux_pll_src_4plls_p, 0,
472*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(34), 5, 2, MFLAGS, 0, 5, DFLAGS,
473*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(3), 13, GFLAGS),
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_2plls_p, 0,
476*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(25), 8, 1, MFLAGS, 0, 7, DFLAGS,
477*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 9, GFLAGS),
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* PD_UART */
480*4882a593Smuzhiyun 	COMPOSITE(0, "uart0_src", mux_pll_src_cpll_gpll_usb480m_p, 0,
481*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(13), 12, 2, MFLAGS, 0, 7, DFLAGS,
482*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 8, GFLAGS),
483*4882a593Smuzhiyun 	COMPOSITE(0, "uart1_src", mux_pll_src_cpll_gpll_usb480m_p, 0,
484*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(14), 12, 2, MFLAGS, 0, 7, DFLAGS,
485*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 10, GFLAGS),
486*4882a593Smuzhiyun 	COMPOSITE(0, "uart2_src", mux_pll_src_cpll_gpll_usb480m_p,
487*4882a593Smuzhiyun 			0, RK2928_CLKSEL_CON(15), 12, 2,
488*4882a593Smuzhiyun 			MFLAGS, 0, 7, DFLAGS, RK2928_CLKGATE_CON(1), 12, GFLAGS),
489*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
490*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(17), 0,
491*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 9, GFLAGS,
492*4882a593Smuzhiyun 			&rk3228_uart0_fracmux),
493*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
494*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(18), 0,
495*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 11, GFLAGS,
496*4882a593Smuzhiyun 			&rk3228_uart1_fracmux),
497*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT,
498*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(19), 0,
499*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 13, GFLAGS,
500*4882a593Smuzhiyun 			&rk3228_uart2_fracmux),
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	COMPOSITE(SCLK_NANDC, "sclk_nandc", mux_pll_src_2plls_p, 0,
503*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(2), 14, 1, MFLAGS, 8, 5, DFLAGS,
504*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 0, GFLAGS),
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	COMPOSITE(SCLK_MAC_SRC, "sclk_gmac_src", mux_pll_src_2plls_p, 0,
507*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(5), 7, 1, MFLAGS, 0, 5, DFLAGS,
508*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(1), 7, GFLAGS),
509*4882a593Smuzhiyun 	MUX(SCLK_MAC_EXTCLK, "sclk_mac_extclk", mux_sclk_mac_extclk_p, 0,
510*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(29), 10, 1, MFLAGS),
511*4882a593Smuzhiyun 	MUX(SCLK_MAC, "sclk_gmac_pre", mux_sclk_gmac_pre_p, 0,
512*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(5), 5, 1, MFLAGS),
513*4882a593Smuzhiyun 	GATE(SCLK_MAC_REFOUT, "sclk_mac_refout", "sclk_gmac_pre", 0,
514*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(5), 4, GFLAGS),
515*4882a593Smuzhiyun 	GATE(SCLK_MAC_REF, "sclk_mac_ref", "sclk_gmac_pre", 0,
516*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(5), 3, GFLAGS),
517*4882a593Smuzhiyun 	GATE(SCLK_MAC_RX, "sclk_mac_rx", "sclk_gmac_pre", 0,
518*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(5), 5, GFLAGS),
519*4882a593Smuzhiyun 	GATE(SCLK_MAC_TX, "sclk_mac_tx", "sclk_gmac_pre", 0,
520*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(5), 6, GFLAGS),
521*4882a593Smuzhiyun 	COMPOSITE(SCLK_MAC_PHY, "sclk_macphy", mux_sclk_macphy_p, 0,
522*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(29), 12, 1, MFLAGS, 8, 2, DFLAGS,
523*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(5), 7, GFLAGS),
524*4882a593Smuzhiyun 	COMPOSITE(SCLK_MAC_OUT, "sclk_gmac_out", mux_pll_src_2plls_p, 0,
525*4882a593Smuzhiyun 			RK2928_CLKSEL_CON(5), 15, 1, MFLAGS, 8, 5, DFLAGS,
526*4882a593Smuzhiyun 			RK2928_CLKGATE_CON(2), 2, GFLAGS),
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	/*
529*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 3
530*4882a593Smuzhiyun 	 */
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	/* PD_VOP */
533*4882a593Smuzhiyun 	GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK2928_CLKGATE_CON(13), 0, GFLAGS),
534*4882a593Smuzhiyun 	GATE(0, "aclk_rga_noc", "aclk_rga_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(13), 11, GFLAGS),
535*4882a593Smuzhiyun 	GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 0, RK2928_CLKGATE_CON(13), 2, GFLAGS),
536*4882a593Smuzhiyun 	GATE(0, "aclk_iep_noc", "aclk_iep_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(13), 9, GFLAGS),
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0, RK2928_CLKGATE_CON(13), 5, GFLAGS),
539*4882a593Smuzhiyun 	GATE(0, "aclk_vop_noc", "aclk_vop_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(13), 12, GFLAGS),
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	GATE(ACLK_HDCP, "aclk_hdcp", "aclk_hdcp_pre", 0, RK2928_CLKGATE_CON(14), 10, GFLAGS),
542*4882a593Smuzhiyun 	GATE(0, "aclk_hdcp_noc", "aclk_hdcp_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(13), 10, GFLAGS),
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	GATE(HCLK_RGA, "hclk_rga", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 1, GFLAGS),
545*4882a593Smuzhiyun 	GATE(HCLK_IEP, "hclk_iep", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 3, GFLAGS),
546*4882a593Smuzhiyun 	GATE(HCLK_VOP, "hclk_vop", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 6, GFLAGS),
547*4882a593Smuzhiyun 	GATE(0, "hclk_vio_ahb_arbi", "hclk_vio_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(13), 7, GFLAGS),
548*4882a593Smuzhiyun 	GATE(0, "hclk_vio_noc", "hclk_vio_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(13), 8, GFLAGS),
549*4882a593Smuzhiyun 	GATE(0, "hclk_vop_noc", "hclk_vio_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(13), 13, GFLAGS),
550*4882a593Smuzhiyun 	GATE(HCLK_VIO_H2P, "hclk_vio_h2p", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 7, GFLAGS),
551*4882a593Smuzhiyun 	GATE(HCLK_HDCP_MMU, "hclk_hdcp_mmu", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 12, GFLAGS),
552*4882a593Smuzhiyun 	GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 6, GFLAGS),
553*4882a593Smuzhiyun 	GATE(PCLK_VIO_H2P, "pclk_vio_h2p", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 8, GFLAGS),
554*4882a593Smuzhiyun 	GATE(PCLK_HDCP, "pclk_hdcp", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 11, GFLAGS),
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	/* PD_PERI */
557*4882a593Smuzhiyun 	GATE(0, "aclk_peri_noc", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 0, GFLAGS),
558*4882a593Smuzhiyun 	GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK2928_CLKGATE_CON(11), 4, GFLAGS),
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 0, GFLAGS),
561*4882a593Smuzhiyun 	GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 1, GFLAGS),
562*4882a593Smuzhiyun 	GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 2, GFLAGS),
563*4882a593Smuzhiyun 	GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 3, GFLAGS),
564*4882a593Smuzhiyun 	GATE(HCLK_HOST0, "hclk_host0", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 6, GFLAGS),
565*4882a593Smuzhiyun 	GATE(0, "hclk_host0_arb", "hclk_peri", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(11), 7, GFLAGS),
566*4882a593Smuzhiyun 	GATE(HCLK_HOST1, "hclk_host1", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 8, GFLAGS),
567*4882a593Smuzhiyun 	GATE(0, "hclk_host1_arb", "hclk_peri", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(11), 9, GFLAGS),
568*4882a593Smuzhiyun 	GATE(HCLK_HOST2, "hclk_host2", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 10, GFLAGS),
569*4882a593Smuzhiyun 	GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 12, GFLAGS),
570*4882a593Smuzhiyun 	GATE(0, "hclk_otg_pmu", "hclk_peri", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(11), 13, GFLAGS),
571*4882a593Smuzhiyun 	GATE(0, "hclk_host2_arb", "hclk_peri", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(11), 14, GFLAGS),
572*4882a593Smuzhiyun 	GATE(0, "hclk_peri_noc", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 1, GFLAGS),
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK2928_CLKGATE_CON(11), 5, GFLAGS),
575*4882a593Smuzhiyun 	GATE(0, "pclk_peri_noc", "pclk_peri", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(12), 2, GFLAGS),
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/* PD_GPU */
578*4882a593Smuzhiyun 	GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 0, RK2928_CLKGATE_CON(7), 14, GFLAGS),
579*4882a593Smuzhiyun 	GATE(0, "aclk_gpu_noc", "aclk_gpu_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(7), 15, GFLAGS),
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/* PD_BUS */
582*4882a593Smuzhiyun 	GATE(0, "sclk_initmem_mbist", "aclk_cpu", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(8), 1, GFLAGS),
583*4882a593Smuzhiyun 	GATE(0, "aclk_initmem", "aclk_cpu", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(8), 0, GFLAGS),
584*4882a593Smuzhiyun 	GATE(ACLK_DMAC, "aclk_dmac_bus", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS),
585*4882a593Smuzhiyun 	GATE(0, "aclk_bus_noc", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 1, GFLAGS),
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	GATE(0, "hclk_rom", "hclk_cpu", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(8), 3, GFLAGS),
588*4882a593Smuzhiyun 	GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 7, GFLAGS),
589*4882a593Smuzhiyun 	GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 8, GFLAGS),
590*4882a593Smuzhiyun 	GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 9, GFLAGS),
591*4882a593Smuzhiyun 	GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 10, GFLAGS),
592*4882a593Smuzhiyun 	GATE(HCLK_TSP, "hclk_tsp", "hclk_cpu", 0, RK2928_CLKGATE_CON(10), 11, GFLAGS),
593*4882a593Smuzhiyun 	GATE(HCLK_M_CRYPTO, "hclk_crypto_mst", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 11, GFLAGS),
594*4882a593Smuzhiyun 	GATE(HCLK_S_CRYPTO, "hclk_crypto_slv", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 12, GFLAGS),
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	GATE(0, "pclk_ddrupctl", "pclk_ddr_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(8), 4, GFLAGS),
597*4882a593Smuzhiyun 	GATE(0, "pclk_ddrmon", "pclk_ddr_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(8), 6, GFLAGS),
598*4882a593Smuzhiyun 	GATE(0, "pclk_msch_noc", "pclk_ddr_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(10), 2, GFLAGS),
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	GATE(PCLK_EFUSE_1024, "pclk_efuse_1024", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 13, GFLAGS),
601*4882a593Smuzhiyun 	GATE(PCLK_EFUSE_256, "pclk_efuse_256", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 14, GFLAGS),
602*4882a593Smuzhiyun 	GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 15, GFLAGS),
603*4882a593Smuzhiyun 	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 0, GFLAGS),
604*4882a593Smuzhiyun 	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 1, GFLAGS),
605*4882a593Smuzhiyun 	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 2, GFLAGS),
606*4882a593Smuzhiyun 	GATE(PCLK_TIMER, "pclk_timer0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 4, GFLAGS),
607*4882a593Smuzhiyun 	GATE(0, "pclk_stimer", "pclk_cpu", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(9), 5, GFLAGS),
608*4882a593Smuzhiyun 	GATE(PCLK_SPI0, "pclk_spi0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 6, GFLAGS),
609*4882a593Smuzhiyun 	GATE(PCLK_PWM, "pclk_rk_pwm", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 7, GFLAGS),
610*4882a593Smuzhiyun 	GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 8, GFLAGS),
611*4882a593Smuzhiyun 	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 9, GFLAGS),
612*4882a593Smuzhiyun 	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 10, GFLAGS),
613*4882a593Smuzhiyun 	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 11, GFLAGS),
614*4882a593Smuzhiyun 	GATE(PCLK_UART0, "pclk_uart0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 12, GFLAGS),
615*4882a593Smuzhiyun 	GATE(PCLK_UART1, "pclk_uart1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 13, GFLAGS),
616*4882a593Smuzhiyun 	GATE(PCLK_UART2, "pclk_uart2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 14, GFLAGS),
617*4882a593Smuzhiyun 	GATE(PCLK_TSADC, "pclk_tsadc", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 15, GFLAGS),
618*4882a593Smuzhiyun 	GATE(PCLK_GRF, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 0, GFLAGS),
619*4882a593Smuzhiyun 	GATE(0, "pclk_cru", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 1, GFLAGS),
620*4882a593Smuzhiyun 	GATE(0, "pclk_sgrf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 2, GFLAGS),
621*4882a593Smuzhiyun 	GATE(0, "pclk_sim", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 3, GFLAGS),
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	GATE(0, "pclk_ddrphy", "pclk_phy_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(10), 3, GFLAGS),
624*4882a593Smuzhiyun 	GATE(0, "pclk_acodecphy", "pclk_phy_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(10), 5, GFLAGS),
625*4882a593Smuzhiyun 	GATE(PCLK_HDMI_PHY, "pclk_hdmiphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 7, GFLAGS),
626*4882a593Smuzhiyun 	GATE(0, "pclk_vdacphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 8, GFLAGS),
627*4882a593Smuzhiyun 	GATE(0, "pclk_phy_noc", "pclk_phy_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(10), 9, GFLAGS),
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 0, GFLAGS),
630*4882a593Smuzhiyun 	GATE(0, "aclk_vpu_noc", "aclk_vpu_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(15), 4, GFLAGS),
631*4882a593Smuzhiyun 	GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 2, GFLAGS),
632*4882a593Smuzhiyun 	GATE(0, "aclk_rkvdec_noc", "aclk_rkvdec_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(15), 6, GFLAGS),
633*4882a593Smuzhiyun 	GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 1, GFLAGS),
634*4882a593Smuzhiyun 	GATE(0, "hclk_vpu_noc", "hclk_vpu_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(15), 5, GFLAGS),
635*4882a593Smuzhiyun 	GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 3, GFLAGS),
636*4882a593Smuzhiyun 	GATE(0, "hclk_rkvdec_noc", "hclk_rkvdec_pre", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(15), 7, GFLAGS),
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	/* PD_MMC */
639*4882a593Smuzhiyun 	MMC(SCLK_SDMMC_DRV,    "sdmmc_drv",    "sclk_sdmmc", RK3228_SDMMC_CON0, 1),
640*4882a593Smuzhiyun 	MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3228_SDMMC_CON1, 1),
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	MMC(SCLK_SDIO_DRV,     "sdio_drv",     "sclk_sdio",  RK3228_SDIO_CON0,  1),
643*4882a593Smuzhiyun 	MMC(SCLK_SDIO_SAMPLE,  "sdio_sample",  "sclk_sdio",  RK3228_SDIO_CON1,  1),
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	MMC(SCLK_EMMC_DRV,     "emmc_drv",     "sclk_emmc",  RK3228_EMMC_CON0,  1),
646*4882a593Smuzhiyun 	MMC(SCLK_EMMC_SAMPLE,  "emmc_sample",  "sclk_emmc",  RK3228_EMMC_CON1,  1),
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun static void __iomem *rk3228_cru_base;
650*4882a593Smuzhiyun 
rk3228_dump_cru(void)651*4882a593Smuzhiyun static void rk3228_dump_cru(void)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	if (rk3228_cru_base) {
654*4882a593Smuzhiyun 		pr_warn("CRU:\n");
655*4882a593Smuzhiyun 		print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
656*4882a593Smuzhiyun 			       32, 4, rk3228_cru_base,
657*4882a593Smuzhiyun 			       0x1f8, false);
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
rk3228_clk_init(struct device_node * np)661*4882a593Smuzhiyun static void __init rk3228_clk_init(struct device_node *np)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	struct rockchip_clk_provider *ctx;
664*4882a593Smuzhiyun 	void __iomem *reg_base;
665*4882a593Smuzhiyun 	struct clk **clks;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
668*4882a593Smuzhiyun 	if (!reg_base) {
669*4882a593Smuzhiyun 		pr_err("%s: could not map cru region\n", __func__);
670*4882a593Smuzhiyun 		return;
671*4882a593Smuzhiyun 	}
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
674*4882a593Smuzhiyun 	if (IS_ERR(ctx)) {
675*4882a593Smuzhiyun 		pr_err("%s: rockchip clk init failed\n", __func__);
676*4882a593Smuzhiyun 		iounmap(reg_base);
677*4882a593Smuzhiyun 		return;
678*4882a593Smuzhiyun 	}
679*4882a593Smuzhiyun 	clks = ctx->clk_data.clks;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	rockchip_clk_register_plls(ctx, rk3228_pll_clks,
682*4882a593Smuzhiyun 				   ARRAY_SIZE(rk3228_pll_clks),
683*4882a593Smuzhiyun 				   RK3228_GRF_SOC_STATUS0);
684*4882a593Smuzhiyun 	rockchip_clk_register_branches(ctx, rk3228_clk_branches,
685*4882a593Smuzhiyun 				  ARRAY_SIZE(rk3228_clk_branches));
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
688*4882a593Smuzhiyun 			3, clks[PLL_APLL], clks[PLL_GPLL],
689*4882a593Smuzhiyun 			&rk3228_cpuclk_data, rk3228_cpuclk_rates,
690*4882a593Smuzhiyun 			ARRAY_SIZE(rk3228_cpuclk_rates));
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	rockchip_register_softrst(np, 9, reg_base + RK2928_SOFTRST_CON(0),
693*4882a593Smuzhiyun 				  ROCKCHIP_SOFTRST_HIWORD_MASK);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	rockchip_register_restart_notifier(ctx, RK3228_GLB_SRST_FST, NULL);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	rockchip_clk_of_add_provider(np, ctx);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	if (!rk_dump_cru) {
700*4882a593Smuzhiyun 		rk3228_cru_base = reg_base;
701*4882a593Smuzhiyun 		rk_dump_cru = rk3228_dump_cru;
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun CLK_OF_DECLARE(rk3228_cru, "rockchip,rk3228-cru", rk3228_clk_init);
705*4882a593Smuzhiyun 
clk_rk3228_probe(struct platform_device * pdev)706*4882a593Smuzhiyun static int __init clk_rk3228_probe(struct platform_device *pdev)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	rk3228_clk_init(np);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	return 0;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun static const struct of_device_id clk_rk3228_match_table[] = {
716*4882a593Smuzhiyun 	{
717*4882a593Smuzhiyun 		.compatible = "rockchip,rk3228-cru",
718*4882a593Smuzhiyun 	},
719*4882a593Smuzhiyun 	{ }
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_rk3228_match_table);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun static struct platform_driver clk_rk3228_driver = {
724*4882a593Smuzhiyun 	.driver		= {
725*4882a593Smuzhiyun 		.name	= "clk-rk3228",
726*4882a593Smuzhiyun 		.of_match_table = clk_rk3228_match_table,
727*4882a593Smuzhiyun 	},
728*4882a593Smuzhiyun };
729*4882a593Smuzhiyun builtin_platform_driver_probe(clk_rk3228_driver, clk_rk3228_probe);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RK3228 Clock Driver");
732*4882a593Smuzhiyun MODULE_LICENSE("GPL");
733