xref: /OK3568_Linux_fs/kernel/drivers/clk/rockchip/clk-rv1126.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2019 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun  * Author: Finley Xiao <finley.xiao@rock-chips.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/syscore_ops.h>
13*4882a593Smuzhiyun #include <dt-bindings/clock/rv1126-cru.h>
14*4882a593Smuzhiyun #include "clk.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define RV1126_GMAC_CON			0x460
17*4882a593Smuzhiyun #define RV1126_GRF_IOFUNC_CON1		0x10264
18*4882a593Smuzhiyun #define RV1126_GRF_SOC_STATUS0		0x10
19*4882a593Smuzhiyun #define RV1126_PMUGRF_SOC_CON0		0x100
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define RV1126_FRAC_MAX_PRATE		1200000000
22*4882a593Smuzhiyun #define RV1126_CSIOUT_FRAC_MAX_PRATE	300000000
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun enum rv1126_pmu_plls {
25*4882a593Smuzhiyun 	gpll,
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun enum rv1126_plls {
29*4882a593Smuzhiyun 	apll, dpll, cpll, hpll,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static struct rockchip_pll_rate_table rv1126_pll_rates[] = {
33*4882a593Smuzhiyun 	/* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
34*4882a593Smuzhiyun 	RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
35*4882a593Smuzhiyun 	RK3036_PLL_RATE(1600000000, 3, 200, 1, 1, 1, 0),
36*4882a593Smuzhiyun 	RK3036_PLL_RATE(1584000000, 1, 132, 2, 1, 1, 0),
37*4882a593Smuzhiyun 	RK3036_PLL_RATE(1560000000, 1, 130, 2, 1, 1, 0),
38*4882a593Smuzhiyun 	RK3036_PLL_RATE(1536000000, 1, 128, 2, 1, 1, 0),
39*4882a593Smuzhiyun 	RK3036_PLL_RATE(1512000000, 1, 126, 2, 1, 1, 0),
40*4882a593Smuzhiyun 	RK3036_PLL_RATE(1488000000, 1, 124, 2, 1, 1, 0),
41*4882a593Smuzhiyun 	RK3036_PLL_RATE(1464000000, 1, 122, 2, 1, 1, 0),
42*4882a593Smuzhiyun 	RK3036_PLL_RATE(1440000000, 1, 120, 2, 1, 1, 0),
43*4882a593Smuzhiyun 	RK3036_PLL_RATE(1416000000, 1, 118, 2, 1, 1, 0),
44*4882a593Smuzhiyun 	RK3036_PLL_RATE(1400000000, 3, 350, 2, 1, 1, 0),
45*4882a593Smuzhiyun 	RK3036_PLL_RATE(1392000000, 1, 116, 2, 1, 1, 0),
46*4882a593Smuzhiyun 	RK3036_PLL_RATE(1368000000, 1, 114, 2, 1, 1, 0),
47*4882a593Smuzhiyun 	RK3036_PLL_RATE(1344000000, 1, 112, 2, 1, 1, 0),
48*4882a593Smuzhiyun 	RK3036_PLL_RATE(1320000000, 1, 110, 2, 1, 1, 0),
49*4882a593Smuzhiyun 	RK3036_PLL_RATE(1296000000, 1, 108, 2, 1, 1, 0),
50*4882a593Smuzhiyun 	RK3036_PLL_RATE(1272000000, 1, 106, 2, 1, 1, 0),
51*4882a593Smuzhiyun 	RK3036_PLL_RATE(1248000000, 1, 104, 2, 1, 1, 0),
52*4882a593Smuzhiyun 	RK3036_PLL_RATE(1200000000, 1, 100, 2, 1, 1, 0),
53*4882a593Smuzhiyun 	RK3036_PLL_RATE(1188000000, 1, 99, 2, 1, 1, 0),
54*4882a593Smuzhiyun 	RK3036_PLL_RATE(1104000000, 1, 92, 2, 1, 1, 0),
55*4882a593Smuzhiyun 	RK3036_PLL_RATE(1100000000, 3, 275, 2, 1, 1, 0),
56*4882a593Smuzhiyun 	RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
57*4882a593Smuzhiyun 	RK3036_PLL_RATE(1000000000, 3, 250, 2, 1, 1, 0),
58*4882a593Smuzhiyun 	RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
59*4882a593Smuzhiyun 	RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
60*4882a593Smuzhiyun 	RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
61*4882a593Smuzhiyun 	RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
62*4882a593Smuzhiyun 	RK3036_PLL_RATE(900000000, 1, 75, 2, 1, 1, 0),
63*4882a593Smuzhiyun 	RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
64*4882a593Smuzhiyun 	RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
65*4882a593Smuzhiyun 	RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
66*4882a593Smuzhiyun 	RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
67*4882a593Smuzhiyun 	RK3036_PLL_RATE(800000000, 3, 200, 2, 1, 1, 0),
68*4882a593Smuzhiyun 	RK3036_PLL_RATE(700000000, 3, 350, 4, 1, 1, 0),
69*4882a593Smuzhiyun 	RK3036_PLL_RATE(696000000, 1, 116, 4, 1, 1, 0),
70*4882a593Smuzhiyun 	RK3036_PLL_RATE(624000000, 1, 104, 4, 1, 1, 0),
71*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_LOW_PERFORMANCE
72*4882a593Smuzhiyun 	RK3036_PLL_RATE(600000000, 1, 50, 2, 1, 1, 0),
73*4882a593Smuzhiyun #else
74*4882a593Smuzhiyun 	RK3036_PLL_RATE(600000000, 1, 100, 4, 1, 1, 0),
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun 	RK3036_PLL_RATE(594000000, 1, 99, 4, 1, 1, 0),
77*4882a593Smuzhiyun 	RK3036_PLL_RATE(504000000, 1, 84, 4, 1, 1, 0),
78*4882a593Smuzhiyun 	RK3036_PLL_RATE(500000000, 1, 125, 6, 1, 1, 0),
79*4882a593Smuzhiyun 	RK3036_PLL_RATE(496742400, 1, 124, 6, 1, 0, 3113851),
80*4882a593Smuzhiyun 	RK3036_PLL_RATE(491520000, 1, 40, 2, 1, 0, 16106127),
81*4882a593Smuzhiyun 	RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
82*4882a593Smuzhiyun 	RK3036_PLL_RATE(312000000, 1, 78, 6, 1, 1, 0),
83*4882a593Smuzhiyun 	RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
84*4882a593Smuzhiyun 	RK3036_PLL_RATE(96000000, 1, 96, 6, 4, 1, 0),
85*4882a593Smuzhiyun 	{ /* sentinel */ },
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define RV1126_DIV_ACLK_CORE_MASK	0xf
89*4882a593Smuzhiyun #define RV1126_DIV_ACLK_CORE_SHIFT	4
90*4882a593Smuzhiyun #define RV1126_DIV_PCLK_DBG_MASK	0x7
91*4882a593Smuzhiyun #define RV1126_DIV_PCLK_DBG_SHIFT	0
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define RV1126_CLKSEL1(_aclk_core, _pclk_dbg)				\
94*4882a593Smuzhiyun {									\
95*4882a593Smuzhiyun 	.reg = RV1126_CLKSEL_CON(1),					\
96*4882a593Smuzhiyun 	.val = HIWORD_UPDATE(_aclk_core, RV1126_DIV_ACLK_CORE_MASK,	\
97*4882a593Smuzhiyun 			     RV1126_DIV_ACLK_CORE_SHIFT) |		\
98*4882a593Smuzhiyun 	       HIWORD_UPDATE(_pclk_dbg, RV1126_DIV_PCLK_DBG_MASK,	\
99*4882a593Smuzhiyun 			     RV1126_DIV_PCLK_DBG_SHIFT),		\
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define RV1126_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg)		\
103*4882a593Smuzhiyun {									\
104*4882a593Smuzhiyun 	.prate = _prate,						\
105*4882a593Smuzhiyun 	.divs = {							\
106*4882a593Smuzhiyun 		RV1126_CLKSEL1(_aclk_core, _pclk_dbg),			\
107*4882a593Smuzhiyun 	},								\
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table rv1126_cpuclk_rates[] __initdata = {
111*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1608000000, 1, 7),
112*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1584000000, 1, 7),
113*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1560000000, 1, 7),
114*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1536000000, 1, 7),
115*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1512000000, 1, 7),
116*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1488000000, 1, 5),
117*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1464000000, 1, 5),
118*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1440000000, 1, 5),
119*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1416000000, 1, 5),
120*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1392000000, 1, 5),
121*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1368000000, 1, 5),
122*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1344000000, 1, 5),
123*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1320000000, 1, 5),
124*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1296000000, 1, 5),
125*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1272000000, 1, 5),
126*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1248000000, 1, 5),
127*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1224000000, 1, 5),
128*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1200000000, 1, 5),
129*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1104000000, 1, 5),
130*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(1008000000, 1, 5),
131*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(912000000, 1, 5),
132*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(816000000, 1, 3),
133*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(696000000, 1, 3),
134*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(600000000, 1, 3),
135*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(408000000, 1, 1),
136*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(312000000, 1, 1),
137*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(216000000,  1, 1),
138*4882a593Smuzhiyun 	RV1126_CPUCLK_RATE(96000000, 1, 1),
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data rv1126_cpuclk_data = {
142*4882a593Smuzhiyun 	.core_reg[0] = RV1126_CLKSEL_CON(0),
143*4882a593Smuzhiyun 	.div_core_shift[0] = 0,
144*4882a593Smuzhiyun 	.div_core_mask[0] = 0x1f,
145*4882a593Smuzhiyun 	.num_cores = 1,
146*4882a593Smuzhiyun 	.mux_core_alt = 0,
147*4882a593Smuzhiyun 	.mux_core_main = 2,
148*4882a593Smuzhiyun 	.mux_core_shift = 6,
149*4882a593Smuzhiyun 	.mux_core_mask = 0x3,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun PNAME(mux_pll_p)			= { "xin24m" };
153*4882a593Smuzhiyun PNAME(mux_rtc32k_p)			= { "clk_pmupvtm_divout", "xin32k", "clk_osc0_div32k" };
154*4882a593Smuzhiyun PNAME(mux_clk_32k_ioe_p)		= { "xin32k", "clk_rtc32k" };
155*4882a593Smuzhiyun PNAME(mux_wifi_p)			= { "clk_wifi_osc0", "clk_wifi_div" };
156*4882a593Smuzhiyun PNAME(mux_uart1_p)			= { "sclk_uart1_div", "sclk_uart1_fracdiv", "xin24m" };
157*4882a593Smuzhiyun PNAME(mux_xin24m_gpll_p)		= { "xin24m", "gpll" };
158*4882a593Smuzhiyun PNAME(mux_gpll_xin24m_p)		= { "gpll", "xin24m" };
159*4882a593Smuzhiyun PNAME(mux_xin24m_32k_p)			= { "xin24m", "clk_rtc32k" };
160*4882a593Smuzhiyun PNAME(mux_usbphy_otg_ref_p)		= { "clk_ref12m", "xin_osc0_div2_usbphyref_otg" };
161*4882a593Smuzhiyun PNAME(mux_usbphy_host_ref_p)		= { "clk_ref12m", "xin_osc0_div2_usbphyref_host" };
162*4882a593Smuzhiyun PNAME(mux_mipidsiphy_ref_p)		= { "clk_ref24m", "xin_osc0_mipiphyref" };
163*4882a593Smuzhiyun PNAME(mux_usb480m_p)			= { "xin24m", "usb480m_phy", "clk_rtc32k" };
164*4882a593Smuzhiyun PNAME(mux_hclk_pclk_pdbus_p)		= { "gpll", "dummy_cpll" };
165*4882a593Smuzhiyun PNAME(mux_uart0_p)			= { "sclk_uart0_div", "sclk_uart0_frac", "xin24m" };
166*4882a593Smuzhiyun PNAME(mux_uart2_p)			= { "sclk_uart2_div", "sclk_uart2_frac", "xin24m" };
167*4882a593Smuzhiyun PNAME(mux_uart3_p)			= { "sclk_uart3_div", "sclk_uart3_frac", "xin24m" };
168*4882a593Smuzhiyun PNAME(mux_uart4_p)			= { "sclk_uart4_div", "sclk_uart4_frac", "xin24m" };
169*4882a593Smuzhiyun PNAME(mux_uart5_p)			= { "sclk_uart5_div", "sclk_uart5_frac", "xin24m" };
170*4882a593Smuzhiyun PNAME(mux_i2s0_tx_p)			= { "mclk_i2s0_tx_div", "mclk_i2s0_tx_fracdiv", "i2s0_mclkin", "xin12m" };
171*4882a593Smuzhiyun PNAME(mux_i2s0_rx_p)			= { "mclk_i2s0_rx_div", "mclk_i2s0_rx_fracdiv", "i2s0_mclkin", "xin12m" };
172*4882a593Smuzhiyun PNAME(mux_i2s0_tx_out2io_p)		= { "mclk_i2s0_tx", "xin12m" };
173*4882a593Smuzhiyun PNAME(mux_i2s0_rx_out2io_p)		= { "mclk_i2s0_rx", "xin12m" };
174*4882a593Smuzhiyun PNAME(mux_i2s1_p)			= { "mclk_i2s1_div", "mclk_i2s1_fracdiv", "i2s1_mclkin", "xin12m" };
175*4882a593Smuzhiyun PNAME(mux_i2s1_out2io_p)		= { "mclk_i2s1", "xin12m" };
176*4882a593Smuzhiyun PNAME(mux_i2s2_p)			= { "mclk_i2s2_div", "mclk_i2s2_fracdiv", "i2s2_mclkin", "xin12m" };
177*4882a593Smuzhiyun PNAME(mux_i2s2_out2io_p)		= { "mclk_i2s2", "xin12m" };
178*4882a593Smuzhiyun PNAME(mux_audpwm_p)			= { "sclk_audpwm_div", "sclk_audpwm_fracdiv", "xin24m" };
179*4882a593Smuzhiyun PNAME(mux_dclk_vop_p)			= { "dclk_vop_div", "dclk_vop_fracdiv", "xin24m" };
180*4882a593Smuzhiyun PNAME(mux_aclk_pdvi_p)			= { "aclk_pdvi_div", "aclk_pdvi_np5" };
181*4882a593Smuzhiyun PNAME(mux_clk_isp_p)			= { "clk_isp_div", "clk_isp_np5" };
182*4882a593Smuzhiyun PNAME(mux_gpll_usb480m_p)		= { "gpll", "usb480m" };
183*4882a593Smuzhiyun PNAME(mux_cif_out2io_p)			= { "xin24m", "clk_cif_out2io_div", "clk_cif_out2io_fracdiv" };
184*4882a593Smuzhiyun PNAME(mux_mipicsi_out2io_p)		= { "xin24m", "clk_mipicsi_out2io_div", "clk_mipicsi_out2io_fracdiv" };
185*4882a593Smuzhiyun PNAME(mux_aclk_pdispp_p)		= { "aclk_pdispp_div", "aclk_pdispp_np5" };
186*4882a593Smuzhiyun PNAME(mux_clk_ispp_p)			= { "clk_ispp_div", "clk_ispp_np5" };
187*4882a593Smuzhiyun PNAME(mux_usb480m_gpll_p)		= { "usb480m", "gpll" };
188*4882a593Smuzhiyun PNAME(clk_gmac_src_m0_p)		= { "clk_gmac_div", "clk_gmac_rgmii_m0" };
189*4882a593Smuzhiyun PNAME(clk_gmac_src_m1_p)		= { "clk_gmac_div", "clk_gmac_rgmii_m1" };
190*4882a593Smuzhiyun PNAME(mux_clk_gmac_src_p)		= { "clk_gmac_src_m0", "clk_gmac_src_m1" };
191*4882a593Smuzhiyun PNAME(mux_rgmii_clk_p)			= { "clk_gmac_tx_div50", "clk_gmac_tx_div5", "clk_gmac_tx_src", "clk_gmac_tx_src"};
192*4882a593Smuzhiyun PNAME(mux_rmii_clk_p)			= { "clk_gmac_rx_div20", "clk_gmac_rx_div2" };
193*4882a593Smuzhiyun PNAME(mux_gmac_tx_rx_p)			= { "rgmii_mode_clk", "rmii_mode_clk" };
194*4882a593Smuzhiyun PNAME(mux_dpll_gpll_p)			= { "dpll", "gpll" };
195*4882a593Smuzhiyun PNAME(mux_aclk_pdnpu_p)			= { "aclk_pdnpu_div", "aclk_pdnpu_np5" };
196*4882a593Smuzhiyun PNAME(mux_clk_npu_p)			= { "clk_npu_div", "clk_npu_np5" };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #ifndef CONFIG_ROCKCHIP_LOW_PERFORMANCE
200*4882a593Smuzhiyun PNAME(mux_gpll_usb480m_cpll_xin24m_p)	= { "gpll", "usb480m", "cpll", "xin24m" };
201*4882a593Smuzhiyun PNAME(mux_gpll_cpll_dpll_p)		= { "gpll", "cpll", "dummy_dpll" };
202*4882a593Smuzhiyun PNAME(mux_gpll_cpll_p)			= { "gpll", "cpll" };
203*4882a593Smuzhiyun PNAME(mux_gpll_cpll_usb480m_xin24m_p)	= { "gpll", "cpll", "usb480m", "xin24m" };
204*4882a593Smuzhiyun PNAME(mux_cpll_gpll_p)			= { "cpll", "gpll" };
205*4882a593Smuzhiyun PNAME(mux_gpll_cpll_xin24m_p)		= { "gpll", "cpll", "xin24m" };
206*4882a593Smuzhiyun PNAME(mux_cpll_hpll_gpll_p)		= { "cpll", "hpll", "gpll" };
207*4882a593Smuzhiyun PNAME(mux_cpll_gpll_hpll_p)		= { "cpll", "gpll", "hpll" };
208*4882a593Smuzhiyun PNAME(mux_gpll_cpll_hpll_p)		= { "gpll", "cpll", "hpll" };
209*4882a593Smuzhiyun PNAME(mux_gpll_cpll_apll_hpll_p)	= { "gpll", "cpll", "dummy_apll", "hpll" };
210*4882a593Smuzhiyun #else
211*4882a593Smuzhiyun PNAME(mux_gpll_usb480m_cpll_xin24m_p)	= { "gpll", "usb480m", "dummy_cpll", "xin24m" };
212*4882a593Smuzhiyun PNAME(mux_gpll_cpll_dpll_p)		= { "gpll", "dummy_cpll", "dummy_dpll" };
213*4882a593Smuzhiyun PNAME(mux_gpll_cpll_p)			= { "gpll", "dummy_cpll" };
214*4882a593Smuzhiyun PNAME(mux_gpll_cpll_usb480m_xin24m_p)	= { "gpll", "dummy_cpll", "usb480m", "xin24m" };
215*4882a593Smuzhiyun PNAME(mux_cpll_gpll_p)			= { "dummy_cpll", "gpll" };
216*4882a593Smuzhiyun PNAME(mux_gpll_cpll_xin24m_p)		= { "gpll", "dummy_cpll", "xin24m" };
217*4882a593Smuzhiyun PNAME(mux_cpll_hpll_gpll_p)		= { "dummy_cpll", "dummy_hpll", "gpll" };
218*4882a593Smuzhiyun PNAME(mux_cpll_gpll_hpll_p)		= { "dummy_cpll", "gpll", "dummy_hpll" };
219*4882a593Smuzhiyun PNAME(mux_gpll_cpll_hpll_p)		= { "gpll", "dummy_cpll", "dummy_hpll" };
220*4882a593Smuzhiyun PNAME(mux_gpll_cpll_apll_hpll_p)	= { "gpll", "dummy_cpll", "dummy_apll", "dummy_hpll" };
221*4882a593Smuzhiyun #endif
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun static u32 rgmii_mux_idx[]		= { 2, 3, 0, 1 };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static struct rockchip_pll_clock rv1126_pmu_pll_clks[] __initdata = {
226*4882a593Smuzhiyun 	[gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll",  mux_pll_p,
227*4882a593Smuzhiyun 		     CLK_IS_CRITICAL, RV1126_PMU_PLL_CON(0),
228*4882a593Smuzhiyun 		     RV1126_PMU_MODE, 0, 3, 0, rv1126_pll_rates),
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun static struct rockchip_pll_clock rv1126_pll_clks[] __initdata = {
232*4882a593Smuzhiyun 	[apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
233*4882a593Smuzhiyun 		     CLK_IGNORE_UNUSED, RV1126_PLL_CON(0),
234*4882a593Smuzhiyun 		     RV1126_MODE_CON, 0, 0, 0, rv1126_pll_rates),
235*4882a593Smuzhiyun 	[dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
236*4882a593Smuzhiyun 		     CLK_IGNORE_UNUSED, RV1126_PLL_CON(8),
237*4882a593Smuzhiyun 		     RV1126_MODE_CON, 2, 1, 0, NULL),
238*4882a593Smuzhiyun #ifndef CONFIG_ROCKCHIP_LOW_PERFORMANCE
239*4882a593Smuzhiyun 	[cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
240*4882a593Smuzhiyun 		     CLK_IS_CRITICAL, RV1126_PLL_CON(16),
241*4882a593Smuzhiyun 		     RV1126_MODE_CON, 4, 2, 0, rv1126_pll_rates),
242*4882a593Smuzhiyun 	[hpll] = PLL(pll_rk3328, PLL_HPLL, "hpll", mux_pll_p,
243*4882a593Smuzhiyun 		     CLK_IS_CRITICAL, RV1126_PLL_CON(24),
244*4882a593Smuzhiyun 		     RV1126_MODE_CON, 6, 4, 0, rv1126_pll_rates),
245*4882a593Smuzhiyun #else
246*4882a593Smuzhiyun 	[cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
247*4882a593Smuzhiyun 		     0, RV1126_PLL_CON(16),
248*4882a593Smuzhiyun 		     RV1126_MODE_CON, 4, 2, 0, rv1126_pll_rates),
249*4882a593Smuzhiyun 	[hpll] = PLL(pll_rk3328, PLL_HPLL, "hpll", mux_pll_p,
250*4882a593Smuzhiyun 		     0, RV1126_PLL_CON(24),
251*4882a593Smuzhiyun 		     RV1126_MODE_CON, 6, 4, 0, rv1126_pll_rates),
252*4882a593Smuzhiyun #endif
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #define MFLAGS CLK_MUX_HIWORD_MASK
256*4882a593Smuzhiyun #define DFLAGS CLK_DIVIDER_HIWORD_MASK
257*4882a593Smuzhiyun #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_rtc32k_fracmux __initdata =
260*4882a593Smuzhiyun 	MUX(CLK_RTC32K, "clk_rtc32k", mux_rtc32k_p, CLK_SET_RATE_PARENT,
261*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(0), 7, 2, MFLAGS);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_uart1_fracmux __initdata =
264*4882a593Smuzhiyun 	MUX(SCLK_UART1_MUX, "sclk_uart1_mux", mux_uart1_p, CLK_SET_RATE_PARENT,
265*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(4), 10, 2, MFLAGS);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_uart0_fracmux __initdata =
268*4882a593Smuzhiyun 	MUX(SCLK_UART0_MUX, "sclk_uart0_mux", mux_uart0_p, CLK_SET_RATE_PARENT,
269*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(10), 10, 2, MFLAGS);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_uart2_fracmux __initdata =
272*4882a593Smuzhiyun 	MUX(SCLK_UART2_MUX, "sclk_uart2_mux", mux_uart2_p, CLK_SET_RATE_PARENT,
273*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(12), 10, 2, MFLAGS);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_uart3_fracmux __initdata =
276*4882a593Smuzhiyun 	MUX(SCLK_UART3_MUX, "sclk_uart3_mux", mux_uart3_p, CLK_SET_RATE_PARENT,
277*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(14), 10, 2, MFLAGS);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_uart4_fracmux __initdata =
280*4882a593Smuzhiyun 	MUX(SCLK_UART4_MUX, "sclk_uart4_mux", mux_uart4_p, CLK_SET_RATE_PARENT,
281*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(16), 10, 2, MFLAGS);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_uart5_fracmux __initdata =
284*4882a593Smuzhiyun 	MUX(SCLK_UART5_MUX, "sclk_uart5_mux", mux_uart5_p, CLK_SET_RATE_PARENT,
285*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(18), 10, 2, MFLAGS);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_i2s0_tx_fracmux __initdata =
288*4882a593Smuzhiyun 	MUX(MCLK_I2S0_TX_MUX, "mclk_i2s0_tx_mux", mux_i2s0_tx_p, CLK_SET_RATE_PARENT,
289*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(30), 0, 2, MFLAGS);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_i2s0_rx_fracmux __initdata =
292*4882a593Smuzhiyun 	MUX(MCLK_I2S0_RX_MUX, "mclk_i2s0_rx_mux", mux_i2s0_rx_p, CLK_SET_RATE_PARENT,
293*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(30), 2, 2, MFLAGS);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_i2s1_fracmux __initdata =
296*4882a593Smuzhiyun 	MUX(MCLK_I2S1_MUX, "mclk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
297*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(31), 8, 2, MFLAGS);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_i2s2_fracmux __initdata =
300*4882a593Smuzhiyun 	MUX(MCLK_I2S2_MUX, "mclk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
301*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(33), 8, 2, MFLAGS);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_audpwm_fracmux __initdata =
304*4882a593Smuzhiyun 	MUX(SCLK_AUDPWM_MUX, "mclk_audpwm_mux", mux_audpwm_p, CLK_SET_RATE_PARENT,
305*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(36), 8, 2, MFLAGS);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_dclk_vop_fracmux __initdata =
308*4882a593Smuzhiyun 	MUX(DCLK_VOP_MUX, "dclk_vop_mux", mux_dclk_vop_p, CLK_SET_RATE_PARENT,
309*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(47), 10, 2, MFLAGS);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_cif_out2io_fracmux __initdata =
312*4882a593Smuzhiyun 	MUX(CLK_CIF_OUT_MUX, "clk_cif_out2io_mux", mux_cif_out2io_p, CLK_SET_RATE_PARENT,
313*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(50), 14, 2, MFLAGS);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_mipicsi_out2io_fracmux __initdata =
316*4882a593Smuzhiyun 	MUX(CLK_MIPICSI_OUT_MUX, "clk_mipicsi_out2io_mux", mux_mipicsi_out2io_p, CLK_SET_RATE_PARENT,
317*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(73), 10, 2, MFLAGS);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_clk_pmu_branches[] __initdata = {
320*4882a593Smuzhiyun 	/*
321*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 2
322*4882a593Smuzhiyun 	 */
323*4882a593Smuzhiyun 	/* PD_PMU */
324*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PDPMU, "pclk_pdpmu", "gpll", CLK_IS_CRITICAL,
325*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(1), 0, 5, DFLAGS,
326*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 0, GFLAGS),
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_OSC0_DIV32K, "clk_osc0_div32k", "xin24m", CLK_IGNORE_UNUSED,
329*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(13), 0,
330*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(2), 9, GFLAGS,
331*4882a593Smuzhiyun 			&rv1126_rtc32k_fracmux),
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	MUXPMUGRF(CLK_32K_IOE, "clk_32k_ioe", mux_clk_32k_ioe_p,  0,
334*4882a593Smuzhiyun 			RV1126_PMUGRF_SOC_CON0, 0, 1, MFLAGS),
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_WIFI_DIV, "clk_wifi_div", "gpll", 0,
337*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(12), 0, 6, DFLAGS,
338*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(2), 10, GFLAGS),
339*4882a593Smuzhiyun 	GATE(CLK_WIFI_OSC0, "clk_wifi_osc0", "xin24m", 0,
340*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(2), 11, GFLAGS),
341*4882a593Smuzhiyun 	MUX(CLK_WIFI, "clk_wifi", mux_wifi_p, CLK_SET_RATE_PARENT,
342*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(12), 8, 1, MFLAGS),
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	GATE(PCLK_PMU, "pclk_pmu", "pclk_pdpmu", CLK_IGNORE_UNUSED,
345*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 1, GFLAGS),
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	GATE(PCLK_UART1, "pclk_uart1", "pclk_pdpmu", 0,
348*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 11, GFLAGS),
349*4882a593Smuzhiyun 	COMPOSITE(SCLK_UART1_DIV, "sclk_uart1_div", mux_gpll_usb480m_cpll_xin24m_p, 0,
350*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(4), 8, 2, MFLAGS, 0, 7, DFLAGS,
351*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 12, GFLAGS),
352*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(SCLK_UART1_FRACDIV, "sclk_uart1_fracdiv", "sclk_uart1_div", CLK_SET_RATE_PARENT,
353*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(5), 0,
354*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 13, GFLAGS,
355*4882a593Smuzhiyun 			&rv1126_uart1_fracmux),
356*4882a593Smuzhiyun 	GATE(SCLK_UART1, "sclk_uart1", "sclk_uart1_mux", 0,
357*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 14, GFLAGS),
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	GATE(PCLK_I2C0, "pclk_i2c0", "pclk_pdpmu", 0,
360*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 5, GFLAGS),
361*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_I2C0, "clk_i2c0", "gpll", 0,
362*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(2), 0, 7, DFLAGS,
363*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 6, GFLAGS),
364*4882a593Smuzhiyun 	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_pdpmu", 0,
365*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 9, GFLAGS),
366*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_I2C2, "clk_i2c2", "gpll", 0,
367*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
368*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 10, GFLAGS),
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	GATE(CLK_CAPTURE_PWM0, "clk_capture_pwm0", "xin24m", 0,
371*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 2, GFLAGS),
372*4882a593Smuzhiyun 	GATE(PCLK_PWM0, "pclk_pwm0", "pclk_pdpmu", 0,
373*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 0, GFLAGS),
374*4882a593Smuzhiyun 	COMPOSITE(CLK_PWM0, "clk_pwm0", mux_xin24m_gpll_p, 0,
375*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(6), 7, 1, MFLAGS, 0, 7, DFLAGS,
376*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 1, GFLAGS),
377*4882a593Smuzhiyun 	GATE(CLK_CAPTURE_PWM1, "clk_capture_pwm1", "xin24m", 0,
378*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 5, GFLAGS),
379*4882a593Smuzhiyun 	GATE(PCLK_PWM1, "pclk_pwm1", "pclk_pdpmu", 0,
380*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 3, GFLAGS),
381*4882a593Smuzhiyun 	COMPOSITE(CLK_PWM1, "clk_pwm1", mux_xin24m_gpll_p, 0,
382*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(6), 15, 1, MFLAGS, 8, 7, DFLAGS,
383*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 4, GFLAGS),
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	GATE(PCLK_SPI0, "pclk_spi0", "pclk_pdpmu", 0,
386*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 11, GFLAGS),
387*4882a593Smuzhiyun 	COMPOSITE(CLK_SPI0, "clk_spi0", mux_gpll_xin24m_p, 0,
388*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(9), 7, 1, MFLAGS, 0, 7, DFLAGS,
389*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 12, GFLAGS),
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pdpmu", 0,
392*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 9, GFLAGS),
393*4882a593Smuzhiyun 	COMPOSITE_NODIV(DBCLK_GPIO0, "dbclk_gpio0", mux_xin24m_32k_p, 0,
394*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(8), 15, 1, MFLAGS,
395*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 10, GFLAGS),
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	GATE(PCLK_PMUPVTM, "pclk_pmupvtm", "pclk_pdpmu", 0,
398*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(2), 6, GFLAGS),
399*4882a593Smuzhiyun 	GATE(CLK_PMUPVTM, "clk_pmupvtm", "xin24m", 0,
400*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(2), 5, GFLAGS),
401*4882a593Smuzhiyun 	GATE(CLK_CORE_PMUPVTM, "clk_core_pmupvtm", "xin24m", 0,
402*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(2), 7, GFLAGS),
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_REF12M, "clk_ref12m", "gpll", 0,
405*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(7), 8, 7, DFLAGS,
406*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 15, GFLAGS),
407*4882a593Smuzhiyun 	GATE(0, "xin_osc0_usbphyref_otg", "xin24m", 0,
408*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 6, GFLAGS),
409*4882a593Smuzhiyun 	GATE(0, "xin_osc0_usbphyref_host", "xin24m", 0,
410*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 7, GFLAGS),
411*4882a593Smuzhiyun 	FACTOR(0, "xin_osc0_div2_usbphyref_otg", "xin_osc0_usbphyref_otg", 0, 1, 2),
412*4882a593Smuzhiyun 	FACTOR(0, "xin_osc0_div2_usbphyref_host", "xin_osc0_usbphyref_host", 0, 1, 2),
413*4882a593Smuzhiyun 	MUX(CLK_USBPHY_OTG_REF, "clk_usbphy_otg_ref", mux_usbphy_otg_ref_p, CLK_SET_RATE_PARENT,
414*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(7), 6, 1, MFLAGS),
415*4882a593Smuzhiyun 	MUX(CLK_USBPHY_HOST_REF, "clk_usbphy_host_ref", mux_usbphy_host_ref_p, CLK_SET_RATE_PARENT,
416*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(7), 7, 1, MFLAGS),
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_REF24M, "clk_ref24m", "gpll", 0,
419*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(7), 0, 6, DFLAGS,
420*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 14, GFLAGS),
421*4882a593Smuzhiyun 	GATE(0, "xin_osc0_mipiphyref", "xin24m", 0,
422*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 8, GFLAGS),
423*4882a593Smuzhiyun 	MUX(CLK_MIPIDSIPHY_REF, "clk_mipidsiphy_ref", mux_mipidsiphy_ref_p, CLK_SET_RATE_PARENT,
424*4882a593Smuzhiyun 			RV1126_PMU_CLKSEL_CON(7), 15, 1, MFLAGS),
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun #ifndef CONFIG_ROCKCHIP_LOW_PERFORMANCE
427*4882a593Smuzhiyun 	GATE(CLK_PMU, "clk_pmu", "xin24m", CLK_IGNORE_UNUSED,
428*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 15, GFLAGS),
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	GATE(PCLK_PMUSGRF, "pclk_pmusgrf", "pclk_pdpmu", CLK_IGNORE_UNUSED,
431*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 4, GFLAGS),
432*4882a593Smuzhiyun 	GATE(PCLK_PMUGRF, "pclk_pmugrf", "pclk_pdpmu", CLK_IGNORE_UNUSED,
433*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(1), 13, GFLAGS),
434*4882a593Smuzhiyun 	GATE(PCLK_PMUCRU, "pclk_pmucru", "pclk_pdpmu", CLK_IGNORE_UNUSED,
435*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(2), 4, GFLAGS),
436*4882a593Smuzhiyun 	GATE(PCLK_CHIPVEROTP, "pclk_chipverotp", "pclk_pdpmu", CLK_IGNORE_UNUSED,
437*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(2), 0, GFLAGS),
438*4882a593Smuzhiyun 	GATE(PCLK_PDPMU_NIU, "pclk_pdpmu_niu", "pclk_pdpmu", CLK_IGNORE_UNUSED,
439*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 2, GFLAGS),
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	GATE(PCLK_SCRKEYGEN, "pclk_scrkeygen", "pclk_pdpmu", 0,
442*4882a593Smuzhiyun 			RV1126_PMU_CLKGATE_CON(0), 7, GFLAGS),
443*4882a593Smuzhiyun #endif
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static struct rockchip_clk_branch rv1126_clk_branches[] __initdata = {
447*4882a593Smuzhiyun 	/*
448*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 1
449*4882a593Smuzhiyun 	 */
450*4882a593Smuzhiyun 	MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
451*4882a593Smuzhiyun 			RV1126_MODE_CON, 10, 2, MFLAGS),
452*4882a593Smuzhiyun 	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	/*
455*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 3
456*4882a593Smuzhiyun 	 */
457*4882a593Smuzhiyun 	/* PD_CORE */
458*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IS_CRITICAL,
459*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(1), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
460*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(0), 6, GFLAGS),
461*4882a593Smuzhiyun 	GATE(CLK_CORE_CPUPVTM, "clk_core_cpupvtm", "armclk", 0,
462*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(0), 12, GFLAGS),
463*4882a593Smuzhiyun 	GATE(PCLK_CPUPVTM, "pclk_cpupvtm", "pclk_dbg", 0,
464*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(0), 10, GFLAGS),
465*4882a593Smuzhiyun 	GATE(CLK_CPUPVTM, "clk_cpupvtm", "xin24m", 0,
466*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(0), 11, GFLAGS),
467*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDCORE_NIU, "hclk_pdcore_niu", "gpll", CLK_IGNORE_UNUSED,
468*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(0), 8, 5, DFLAGS,
469*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(0), 8, GFLAGS),
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	/*
472*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 4
473*4882a593Smuzhiyun 	 */
474*4882a593Smuzhiyun 	/* PD_BUS */
475*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_pdbus_pre", mux_gpll_cpll_dpll_p, CLK_IS_CRITICAL,
476*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(2), 6, 2, MFLAGS, 0, 5, DFLAGS,
477*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 0, GFLAGS),
478*4882a593Smuzhiyun 	GATE(ACLK_PDBUS, "aclk_pdbus", "aclk_pdbus_pre", CLK_IS_CRITICAL,
479*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 11, GFLAGS),
480*4882a593Smuzhiyun 	COMPOSITE(0, "hclk_pdbus_pre", mux_hclk_pclk_pdbus_p, CLK_IS_CRITICAL,
481*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(2), 15, 1, MFLAGS, 8, 5, DFLAGS,
482*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 1, GFLAGS),
483*4882a593Smuzhiyun 	GATE(HCLK_PDBUS, "hclk_pdbus", "hclk_pdbus_pre", CLK_IS_CRITICAL,
484*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 12, GFLAGS),
485*4882a593Smuzhiyun 	COMPOSITE(0, "pclk_pdbus_pre", mux_hclk_pclk_pdbus_p, CLK_IS_CRITICAL,
486*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(3), 7, 1, MFLAGS, 0, 5, DFLAGS,
487*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 2, GFLAGS),
488*4882a593Smuzhiyun 	GATE(PCLK_PDBUS, "pclk_pdbus", "pclk_pdbus_pre", CLK_IS_CRITICAL,
489*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 13, GFLAGS),
490*4882a593Smuzhiyun 	/* aclk_dmac is controlled by sgrf_clkgat_con. */
491*4882a593Smuzhiyun 	SGRF_GATE(ACLK_DMAC, "aclk_dmac", "hclk_pdbus"),
492*4882a593Smuzhiyun 	GATE(ACLK_DCF, "aclk_dcf", "hclk_pdbus", CLK_IGNORE_UNUSED,
493*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 6, GFLAGS),
494*4882a593Smuzhiyun 	GATE(PCLK_DCF, "pclk_dcf", "pclk_pdbus", CLK_IGNORE_UNUSED,
495*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 7, GFLAGS),
496*4882a593Smuzhiyun 	GATE(PCLK_WDT, "pclk_wdt", "pclk_pdbus", 0,
497*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 14, GFLAGS),
498*4882a593Smuzhiyun 	GATE(PCLK_MAILBOX, "pclk_mailbox", "pclk_pdbus", 0,
499*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 10, GFLAGS),
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	COMPOSITE(CLK_SCR1, "clk_scr1", mux_gpll_cpll_p, 0,
502*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(3), 15, 1, MFLAGS, 8, 5, DFLAGS,
503*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 7, GFLAGS),
504*4882a593Smuzhiyun 	GATE(0, "clk_scr1_niu", "clk_scr1", CLK_IGNORE_UNUSED,
505*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 14, GFLAGS),
506*4882a593Smuzhiyun 	GATE(CLK_SCR1_CORE, "clk_scr1_core", "clk_scr1", 0,
507*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 8, GFLAGS),
508*4882a593Smuzhiyun 	GATE(CLK_SCR1_RTC, "clk_scr1_rtc", "xin24m", 0,
509*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 9, GFLAGS),
510*4882a593Smuzhiyun 	GATE(CLK_SCR1_JTAG, "clk_scr1_jtag", "clk_scr1_jtag_io", 0,
511*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 10, GFLAGS),
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	GATE(PCLK_UART0, "pclk_uart0", "pclk_pdbus", 0,
514*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 0, GFLAGS),
515*4882a593Smuzhiyun 	COMPOSITE(SCLK_UART0_DIV, "sclk_uart0_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
516*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(10), 8, 2, MFLAGS, 0, 7, DFLAGS,
517*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 1, GFLAGS),
518*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(SCLK_UART0_FRAC, "sclk_uart0_frac", "sclk_uart0_div", CLK_SET_RATE_PARENT,
519*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(11), 0,
520*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 2, GFLAGS,
521*4882a593Smuzhiyun 			&rv1126_uart0_fracmux),
522*4882a593Smuzhiyun 	GATE(SCLK_UART0, "sclk_uart0", "sclk_uart0_mux", 0,
523*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 3, GFLAGS),
524*4882a593Smuzhiyun 	GATE(PCLK_UART2, "pclk_uart2", "pclk_pdbus", 0,
525*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 4, GFLAGS),
526*4882a593Smuzhiyun 	COMPOSITE(SCLK_UART2_DIV, "sclk_uart2_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
527*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(12), 8, 2, MFLAGS, 0, 7, DFLAGS,
528*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 5, GFLAGS),
529*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(SCLK_UART2_FRAC, "sclk_uart2_frac", "sclk_uart2_div", CLK_SET_RATE_PARENT,
530*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(13), 0,
531*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 6, GFLAGS,
532*4882a593Smuzhiyun 			&rv1126_uart2_fracmux),
533*4882a593Smuzhiyun 	GATE(SCLK_UART2, "sclk_uart2", "sclk_uart2_mux", 0,
534*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 7, GFLAGS),
535*4882a593Smuzhiyun 	GATE(PCLK_UART3, "pclk_uart3", "pclk_pdbus", 0,
536*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 8, GFLAGS),
537*4882a593Smuzhiyun 	COMPOSITE(SCLK_UART3_DIV, "sclk_uart3_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
538*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(14), 8, 2, MFLAGS, 0, 7, DFLAGS,
539*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 9, GFLAGS),
540*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(SCLK_UART3_FRAC, "sclk_uart3_frac", "sclk_uart3_div", CLK_SET_RATE_PARENT,
541*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(15), 0,
542*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 10, GFLAGS,
543*4882a593Smuzhiyun 			&rv1126_uart3_fracmux),
544*4882a593Smuzhiyun 	GATE(SCLK_UART3, "sclk_uart3", "sclk_uart3_mux", 0,
545*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 11, GFLAGS),
546*4882a593Smuzhiyun 	GATE(PCLK_UART4, "pclk_uart4", "pclk_pdbus", 0,
547*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 12, GFLAGS),
548*4882a593Smuzhiyun 	COMPOSITE(SCLK_UART4_DIV, "sclk_uart4_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
549*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(16), 8, 2, MFLAGS, 0, 7,
550*4882a593Smuzhiyun 			DFLAGS, RV1126_CLKGATE_CON(5), 13, GFLAGS),
551*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(SCLK_UART4_FRAC, "sclk_uart4_frac", "sclk_uart4_div", CLK_SET_RATE_PARENT,
552*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(17), 0,
553*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 14, GFLAGS,
554*4882a593Smuzhiyun 			&rv1126_uart4_fracmux),
555*4882a593Smuzhiyun 	GATE(SCLK_UART4, "sclk_uart4", "sclk_uart4_mux", 0,
556*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(5), 15, GFLAGS),
557*4882a593Smuzhiyun 	GATE(PCLK_UART5, "pclk_uart5", "pclk_pdbus", 0,
558*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 0, GFLAGS),
559*4882a593Smuzhiyun 	COMPOSITE(SCLK_UART5_DIV, "sclk_uart5_div", mux_gpll_cpll_usb480m_xin24m_p, 0,
560*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(18), 8, 2, MFLAGS, 0, 7,
561*4882a593Smuzhiyun 			DFLAGS, RV1126_CLKGATE_CON(6), 1, GFLAGS),
562*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(SCLK_UART5_FRAC, "sclk_uart5_frac", "sclk_uart5_div", CLK_SET_RATE_PARENT,
563*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(19), 0,
564*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 2, GFLAGS,
565*4882a593Smuzhiyun 			&rv1126_uart5_fracmux),
566*4882a593Smuzhiyun 	GATE(SCLK_UART5, "sclk_uart5", "sclk_uart5_mux", 0,
567*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 3, GFLAGS),
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_pdbus", 0,
570*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 10, GFLAGS),
571*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_I2C1, "clk_i2c1", "gpll", 0,
572*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(5), 0, 7, DFLAGS,
573*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 11, GFLAGS),
574*4882a593Smuzhiyun 	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_pdbus", 0,
575*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 12, GFLAGS),
576*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_I2C3, "clk_i2c3", "gpll", 0,
577*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(5), 8, 7, DFLAGS,
578*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 13, GFLAGS),
579*4882a593Smuzhiyun 	GATE(PCLK_I2C4, "pclk_i2c4", "pclk_pdbus", 0,
580*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 14, GFLAGS),
581*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_I2C4, "clk_i2c4", "gpll", 0,
582*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(6), 0, 7, DFLAGS,
583*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 15, GFLAGS),
584*4882a593Smuzhiyun 	GATE(PCLK_I2C5, "pclk_i2c5", "pclk_pdbus", 0,
585*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 0, GFLAGS),
586*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_I2C5, "clk_i2c5", "gpll", 0,
587*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(6), 8, 7, DFLAGS,
588*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 1, GFLAGS),
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	GATE(PCLK_SPI1, "pclk_spi1", "pclk_pdbus", 0,
591*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 2, GFLAGS),
592*4882a593Smuzhiyun 	COMPOSITE(CLK_SPI1, "clk_spi1", mux_gpll_xin24m_p, 0,
593*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(8), 7, 1, MFLAGS, 0, 7, DFLAGS,
594*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 3, GFLAGS),
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	GATE(CLK_CAPTURE_PWM2, "clk_capture_pwm2", "xin24m", 0,
597*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 6, GFLAGS),
598*4882a593Smuzhiyun 	GATE(PCLK_PWM2, "pclk_pwm2", "pclk_pdbus", 0,
599*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 4, GFLAGS),
600*4882a593Smuzhiyun 	COMPOSITE(CLK_PWM2, "clk_pwm2", mux_xin24m_gpll_p, 0,
601*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(9), 15, 1, MFLAGS, 8, 7, DFLAGS,
602*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 5, GFLAGS),
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_pdbus", 0,
605*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 0, GFLAGS),
606*4882a593Smuzhiyun 	COMPOSITE_NODIV(DBCLK_GPIO1, "dbclk_gpio1", mux_xin24m_32k_p, 0,
607*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(21), 15, 1, MFLAGS,
608*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 1, GFLAGS),
609*4882a593Smuzhiyun 	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_pdbus", 0,
610*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 2, GFLAGS),
611*4882a593Smuzhiyun 	COMPOSITE_NODIV(DBCLK_GPIO2, "dbclk_gpio2", mux_xin24m_32k_p, 0,
612*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(22), 15, 1, MFLAGS,
613*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 3, GFLAGS),
614*4882a593Smuzhiyun 	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_pdbus", 0,
615*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 4, GFLAGS),
616*4882a593Smuzhiyun 	COMPOSITE_NODIV(DBCLK_GPIO3, "dbclk_gpio3", mux_xin24m_32k_p, 0,
617*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(23), 15, 1, MFLAGS,
618*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 5, GFLAGS),
619*4882a593Smuzhiyun 	GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_pdbus", 0,
620*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 6, GFLAGS),
621*4882a593Smuzhiyun 	COMPOSITE_NODIV(DBCLK_GPIO4, "dbclk_gpio4", mux_xin24m_32k_p, 0,
622*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(24), 15, 1, MFLAGS,
623*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 7, GFLAGS),
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	GATE(PCLK_SARADC, "pclk_saradc", "pclk_pdbus", 0,
626*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 4, GFLAGS),
627*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_SARADC, "clk_saradc", "xin24m", 0,
628*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(20), 0, 11, DFLAGS,
629*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 5, GFLAGS),
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	GATE(PCLK_TIMER, "pclk_timer", "pclk_pdbus", 0,
632*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 7, GFLAGS),
633*4882a593Smuzhiyun 	GATE(CLK_TIMER0, "clk_timer0", "xin24m", 0,
634*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 8, GFLAGS),
635*4882a593Smuzhiyun 	GATE(CLK_TIMER1, "clk_timer1", "xin24m", 0,
636*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 9, GFLAGS),
637*4882a593Smuzhiyun 	GATE(CLK_TIMER2, "clk_timer2", "xin24m", 0,
638*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 10, GFLAGS),
639*4882a593Smuzhiyun 	GATE(CLK_TIMER3, "clk_timer3", "xin24m", 0,
640*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 11, GFLAGS),
641*4882a593Smuzhiyun 	GATE(CLK_TIMER4, "clk_timer4", "xin24m", 0,
642*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 12, GFLAGS),
643*4882a593Smuzhiyun 	GATE(CLK_TIMER5, "clk_timer5", "xin24m", 0,
644*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 13, GFLAGS),
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	GATE(ACLK_SPINLOCK, "aclk_spinlock", "hclk_pdbus", 0,
647*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 6, GFLAGS),
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	GATE(ACLK_DECOM, "aclk_decom", "aclk_pdbus", 0,
650*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 11, GFLAGS),
651*4882a593Smuzhiyun 	GATE(PCLK_DECOM, "pclk_decom", "pclk_pdbus", 0,
652*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 12, GFLAGS),
653*4882a593Smuzhiyun 	COMPOSITE(DCLK_DECOM, "dclk_decom", mux_gpll_cpll_p, 0,
654*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(25), 15, 1, MFLAGS, 8, 7, DFLAGS,
655*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 13, GFLAGS),
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	GATE(PCLK_CAN, "pclk_can", "pclk_pdbus", 0,
658*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 8, GFLAGS),
659*4882a593Smuzhiyun 	COMPOSITE(CLK_CAN, "clk_can", mux_gpll_xin24m_p, 0,
660*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 7, DFLAGS,
661*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 9, GFLAGS),
662*4882a593Smuzhiyun 	/* pclk_otp and clk_otp are controlled by sgrf_clkgat_con. */
663*4882a593Smuzhiyun 	SGRF_GATE(CLK_OTP, "clk_otp", "xin24m"),
664*4882a593Smuzhiyun 	SGRF_GATE(PCLK_OTP, "pclk_otp", "pclk_pdbus"),
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	GATE(PCLK_NPU_TSADC, "pclk_npu_tsadc", "pclk_pdbus", 0,
667*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(24), 3, GFLAGS),
668*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_NPU_TSADC, "clk_npu_tsadc", "xin24m", 0,
669*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(71), 0, 11, DFLAGS,
670*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(24), 4, GFLAGS),
671*4882a593Smuzhiyun 	GATE(CLK_NPU_TSADCPHY, "clk_npu_tsadcphy", "clk_npu_tsadc", 0,
672*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(24), 5, GFLAGS),
673*4882a593Smuzhiyun 	GATE(PCLK_CPU_TSADC, "pclk_cpu_tsadc", "pclk_pdbus", 0,
674*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(24), 0, GFLAGS),
675*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_CPU_TSADC, "clk_cpu_tsadc", "xin24m", 0,
676*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(70), 0, 11, DFLAGS,
677*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(24), 1, GFLAGS),
678*4882a593Smuzhiyun 	GATE(CLK_CPU_TSADCPHY, "clk_cpu_tsadcphy", "clk_cpu_tsadc", 0,
679*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(24), 2, GFLAGS),
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	/*
682*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 5
683*4882a593Smuzhiyun 	 */
684*4882a593Smuzhiyun 	/* PD_CRYPTO */
685*4882a593Smuzhiyun 	COMPOSITE(ACLK_PDCRYPTO, "aclk_pdcrypto", mux_gpll_cpll_p, 0,
686*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(4), 7, 1, MFLAGS, 0, 5, DFLAGS,
687*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 11, GFLAGS),
688*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDCRYPTO, "hclk_pdcrypto", "aclk_pdcrypto", 0,
689*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(4), 8, 5, DFLAGS,
690*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 12, GFLAGS),
691*4882a593Smuzhiyun 	GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_pdcrypto", 0,
692*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 2, GFLAGS),
693*4882a593Smuzhiyun 	GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_pdcrypto", 0,
694*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 3, GFLAGS),
695*4882a593Smuzhiyun 	COMPOSITE(CLK_CRYPTO_CORE, "aclk_crypto_core", mux_gpll_cpll_p, 0,
696*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(7), 7, 1, MFLAGS, 0, 5, DFLAGS,
697*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 4, GFLAGS),
698*4882a593Smuzhiyun 	COMPOSITE(CLK_CRYPTO_PKA, "aclk_crypto_pka", mux_gpll_cpll_p, 0,
699*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(7), 15, 1, MFLAGS, 8, 5, DFLAGS,
700*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 5, GFLAGS),
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	/*
703*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 6
704*4882a593Smuzhiyun 	 */
705*4882a593Smuzhiyun 	/* PD_AUDIO */
706*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDAUDIO, "hclk_pdaudio", "gpll", 0,
707*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(26), 0, 5, DFLAGS,
708*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(9), 0, GFLAGS),
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	GATE(HCLK_I2S0, "hclk_i2s0", "hclk_pdaudio", 0,
711*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(9), 4, GFLAGS),
712*4882a593Smuzhiyun 	COMPOSITE(MCLK_I2S0_TX_DIV, "mclk_i2s0_tx_div", mux_cpll_gpll_p, 0,
713*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(27), 7, 1, MFLAGS, 0, 7, DFLAGS,
714*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(9), 5, GFLAGS),
715*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(MCLK_I2S0_TX_FRACDIV, "mclk_i2s0_tx_fracdiv", "mclk_i2s0_tx_div", CLK_SET_RATE_PARENT,
716*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(28), 0,
717*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(9), 6, GFLAGS,
718*4882a593Smuzhiyun 			&rv1126_i2s0_tx_fracmux),
719*4882a593Smuzhiyun 	GATE(MCLK_I2S0_TX, "mclk_i2s0_tx", "mclk_i2s0_tx_mux", 0,
720*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(9), 9, GFLAGS),
721*4882a593Smuzhiyun 	COMPOSITE(MCLK_I2S0_RX_DIV, "mclk_i2s0_rx_div", mux_cpll_gpll_p, 0,
722*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(27), 15, 1, MFLAGS, 8, 7, DFLAGS,
723*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(9), 7, GFLAGS),
724*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(MCLK_I2S0_RX_FRACDIV, "mclk_i2s0_rx_fracdiv", "mclk_i2s0_rx_div", CLK_SET_RATE_PARENT,
725*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(29), 0,
726*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(9), 8, GFLAGS,
727*4882a593Smuzhiyun 			&rv1126_i2s0_rx_fracmux),
728*4882a593Smuzhiyun 	GATE(MCLK_I2S0_RX, "mclk_i2s0_rx", "mclk_i2s0_rx_mux", 0,
729*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(9), 10, GFLAGS),
730*4882a593Smuzhiyun 	COMPOSITE_NODIV(MCLK_I2S0_TX_OUT2IO, "mclk_i2s0_tx_out2io", mux_i2s0_tx_out2io_p, CLK_SET_RATE_PARENT,
731*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(30), 6, 1, MFLAGS,
732*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(9), 13, GFLAGS),
733*4882a593Smuzhiyun 	COMPOSITE_NODIV(MCLK_I2S0_RX_OUT2IO, "mclk_i2s0_rx_out2io", mux_i2s0_rx_out2io_p, CLK_SET_RATE_PARENT,
734*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(30), 8, 1, MFLAGS,
735*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(9), 14, GFLAGS),
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	GATE(HCLK_I2S1, "hclk_i2s1", "hclk_pdaudio", 0,
738*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 0, GFLAGS),
739*4882a593Smuzhiyun 	COMPOSITE(MCLK_I2S1_DIV, "mclk_i2s1_div", mux_cpll_gpll_p, 0,
740*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(31), 7, 1, MFLAGS, 0, 7, DFLAGS,
741*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 1, GFLAGS),
742*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(MCLK_I2S1_FRACDIV, "mclk_i2s1_fracdiv", "mclk_i2s1_div", CLK_SET_RATE_PARENT,
743*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(32), 0,
744*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 2, GFLAGS,
745*4882a593Smuzhiyun 			&rv1126_i2s1_fracmux),
746*4882a593Smuzhiyun 	GATE(MCLK_I2S1, "mclk_i2s1", "mclk_i2s1_mux", 0,
747*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 3, GFLAGS),
748*4882a593Smuzhiyun 	COMPOSITE_NODIV(MCLK_I2S1_OUT2IO, "mclk_i2s1_out2io", mux_i2s1_out2io_p, CLK_SET_RATE_PARENT,
749*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(31), 12, 1, MFLAGS,
750*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 4, GFLAGS),
751*4882a593Smuzhiyun 	GATE(HCLK_I2S2, "hclk_i2s2", "hclk_pdaudio", 0,
752*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 5, GFLAGS),
753*4882a593Smuzhiyun 	COMPOSITE(MCLK_I2S2_DIV, "mclk_i2s2_div", mux_cpll_gpll_p, 0,
754*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(33), 7, 1, MFLAGS, 0, 7, DFLAGS,
755*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 6, GFLAGS),
756*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(MCLK_I2S2_FRACDIV, "mclk_i2s2_fracdiv", "mclk_i2s2_div", CLK_SET_RATE_PARENT,
757*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(34), 0,
758*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 7, GFLAGS,
759*4882a593Smuzhiyun 			&rv1126_i2s2_fracmux),
760*4882a593Smuzhiyun 	GATE(MCLK_I2S2, "mclk_i2s2", "mclk_i2s2_mux", 0,
761*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 8, GFLAGS),
762*4882a593Smuzhiyun 	COMPOSITE_NODIV(MCLK_I2S2_OUT2IO, "mclk_i2s2_out2io", mux_i2s2_out2io_p, CLK_SET_RATE_PARENT,
763*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(33), 10, 1, MFLAGS,
764*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 9, GFLAGS),
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	GATE(HCLK_PDM, "hclk_pdm", "hclk_pdaudio", 0,
767*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 10, GFLAGS),
768*4882a593Smuzhiyun 	COMPOSITE(MCLK_PDM, "mclk_pdm", mux_gpll_cpll_xin24m_p, 0,
769*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(35), 8, 2, MFLAGS, 0, 7, DFLAGS,
770*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 11, GFLAGS),
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	GATE(HCLK_AUDPWM, "hclk_audpwm", "hclk_pdaudio", 0,
773*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 12, GFLAGS),
774*4882a593Smuzhiyun 	COMPOSITE(SCLK_ADUPWM_DIV, "sclk_audpwm_div", mux_gpll_cpll_p, 0,
775*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(36), 7, 1, MFLAGS, 0, 7, DFLAGS,
776*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 13, GFLAGS),
777*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(SCLK_AUDPWM_FRACDIV, "sclk_audpwm_fracdiv", "sclk_audpwm_div", CLK_SET_RATE_PARENT,
778*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(37), 0,
779*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 14, GFLAGS,
780*4882a593Smuzhiyun 			&rv1126_audpwm_fracmux),
781*4882a593Smuzhiyun 	GATE(SCLK_AUDPWM, "sclk_audpwm", "mclk_audpwm_mux", 0,
782*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(10), 15, GFLAGS),
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	GATE(PCLK_ACDCDIG, "pclk_acdcdig", "hclk_pdaudio", 0,
785*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(11), 0, GFLAGS),
786*4882a593Smuzhiyun 	GATE(CLK_ACDCDIG_ADC, "clk_acdcdig_adc", "mclk_i2s0_rx", 0,
787*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(11), 2, GFLAGS),
788*4882a593Smuzhiyun 	GATE(CLK_ACDCDIG_DAC, "clk_acdcdig_dac", "mclk_i2s0_tx", 0,
789*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(11), 3, GFLAGS),
790*4882a593Smuzhiyun 	COMPOSITE(CLK_ACDCDIG_I2C, "clk_acdcdig_i2c", mux_gpll_xin24m_p, 0,
791*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(72), 8, 1, MFLAGS, 0, 7, DFLAGS,
792*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(11), 1, GFLAGS),
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	/*
795*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 7
796*4882a593Smuzhiyun 	 */
797*4882a593Smuzhiyun 	/* PD_VEPU */
798*4882a593Smuzhiyun 	COMPOSITE(ACLK_PDVEPU, "aclk_pdvepu", mux_cpll_hpll_gpll_p, 0,
799*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(40), 6, 2, MFLAGS, 0, 5, DFLAGS,
800*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(12), 0, GFLAGS),
801*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDVEPU, "hclk_pdvepu", "aclk_pdvepu", 0,
802*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(41), 0, 5, DFLAGS,
803*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(12), 2, GFLAGS),
804*4882a593Smuzhiyun 	GATE(ACLK_VENC, "aclk_venc", "aclk_pdvepu", 0,
805*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(12), 5, GFLAGS),
806*4882a593Smuzhiyun 	GATE(HCLK_VENC, "hclk_venc", "hclk_pdvepu", 0,
807*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(12), 6, GFLAGS),
808*4882a593Smuzhiyun 	COMPOSITE(CLK_VENC_CORE, "clk_venc_core", mux_cpll_gpll_hpll_p, 0,
809*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(40), 14, 2, MFLAGS, 8, 5, DFLAGS,
810*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(12), 1, GFLAGS),
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	/*
813*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 8
814*4882a593Smuzhiyun 	 */
815*4882a593Smuzhiyun 	/* PD_VDPU */
816*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_ROCKCHIP_MPP_VDPU2) || IS_ENABLED(CONFIG_ROCKCHIP_MPP_RKVDEC)
817*4882a593Smuzhiyun 	COMPOSITE(ACLK_PDVDEC, "aclk_pdvdec", mux_cpll_hpll_gpll_p, CLK_IS_CRITICAL,
818*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
819*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 0, GFLAGS),
820*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDVDEC, "hclk_pdvdec", "aclk_pdvdec", CLK_IS_CRITICAL,
821*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(41), 8, 5, DFLAGS,
822*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 4, GFLAGS),
823*4882a593Smuzhiyun 	GATE(0, "aclk_pdvdec_niu", "aclk_pdvdec", CLK_IS_CRITICAL,
824*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 5, GFLAGS),
825*4882a593Smuzhiyun 	GATE(0, "hclk_pdvdec_niu", "hclk_pdvdec", CLK_IS_CRITICAL,
826*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 6, GFLAGS),
827*4882a593Smuzhiyun 	COMPOSITE(ACLK_PDJPEG, "aclk_pdjpeg", mux_cpll_hpll_gpll_p, CLK_IS_CRITICAL,
828*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(44), 6, 2, MFLAGS, 0, 5, DFLAGS,
829*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 9, GFLAGS),
830*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDJPEG, "hclk_pdjpeg", "aclk_pdjpeg", CLK_IS_CRITICAL,
831*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(44), 8, 5, DFLAGS,
832*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 10, GFLAGS),
833*4882a593Smuzhiyun 	GATE(0, "aclk_pdjpeg_niu", "aclk_pdjpeg", CLK_IS_CRITICAL,
834*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 11, GFLAGS),
835*4882a593Smuzhiyun 	GATE(0, "hclk_pdjpeg_niu", "hclk_pdjpeg", CLK_IS_CRITICAL,
836*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 12, GFLAGS),
837*4882a593Smuzhiyun #else
838*4882a593Smuzhiyun 	COMPOSITE(ACLK_PDVDEC, "aclk_pdvdec", mux_cpll_hpll_gpll_p, 0,
839*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
840*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 0, GFLAGS),
841*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDVDEC, "hclk_pdvdec", "aclk_pdvdec", 0,
842*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(41), 8, 5, DFLAGS,
843*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 4, GFLAGS),
844*4882a593Smuzhiyun 	GATE(0, "aclk_pdvdec_niu", "aclk_pdvdec", CLK_IGNORE_UNUSED,
845*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 5, GFLAGS),
846*4882a593Smuzhiyun 	GATE(0, "hclk_pdvdec_niu", "hclk_pdvdec", CLK_IGNORE_UNUSED,
847*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 6, GFLAGS),
848*4882a593Smuzhiyun 	COMPOSITE(ACLK_PDJPEG, "aclk_pdjpeg", mux_cpll_hpll_gpll_p, 0,
849*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(44), 6, 2, MFLAGS, 0, 5, DFLAGS,
850*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 9, GFLAGS),
851*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDJPEG, "hclk_pdjpeg", "aclk_pdjpeg", 0,
852*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(44), 8, 5, DFLAGS,
853*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 10, GFLAGS),
854*4882a593Smuzhiyun 	GATE(0, "aclk_pdjpeg_niu", "aclk_pdjpeg", CLK_IGNORE_UNUSED,
855*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 11, GFLAGS),
856*4882a593Smuzhiyun 	GATE(0, "hclk_pdjpeg_niu", "hclk_pdjpeg", CLK_IGNORE_UNUSED,
857*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 12, GFLAGS),
858*4882a593Smuzhiyun #endif
859*4882a593Smuzhiyun 	GATE(ACLK_VDEC, "aclk_vdec", "aclk_pdvdec", 0,
860*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 7, GFLAGS),
861*4882a593Smuzhiyun 	GATE(HCLK_VDEC, "hclk_vdec", "hclk_pdvdec", 0,
862*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 8, GFLAGS),
863*4882a593Smuzhiyun 	COMPOSITE(CLK_VDEC_CORE, "clk_vdec_core", mux_cpll_hpll_gpll_p, 0,
864*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS,
865*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 1, GFLAGS),
866*4882a593Smuzhiyun 	COMPOSITE(CLK_VDEC_CA, "clk_vdec_ca", mux_cpll_hpll_gpll_p, 0,
867*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(43), 6, 2, MFLAGS, 0, 5, DFLAGS,
868*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 2, GFLAGS),
869*4882a593Smuzhiyun 	COMPOSITE(CLK_VDEC_HEVC_CA, "clk_vdec_hevc_ca", mux_cpll_hpll_gpll_p, 0,
870*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(43), 14, 2, MFLAGS, 8, 5, DFLAGS,
871*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 3, GFLAGS),
872*4882a593Smuzhiyun 	GATE(ACLK_JPEG, "aclk_jpeg", "aclk_pdjpeg", 0,
873*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 13, GFLAGS),
874*4882a593Smuzhiyun 	GATE(HCLK_JPEG, "hclk_jpeg", "hclk_pdjpeg", 0,
875*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(13), 14, GFLAGS),
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	/*
878*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 9
879*4882a593Smuzhiyun 	 */
880*4882a593Smuzhiyun 	/* PD_VO */
881*4882a593Smuzhiyun 	COMPOSITE(ACLK_PDVO, "aclk_pdvo", mux_gpll_cpll_p, 0,
882*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(45), 7, 1, MFLAGS, 0, 5, DFLAGS,
883*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 0, GFLAGS),
884*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDVO, "hclk_pdvo", "aclk_pdvo", 0,
885*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(45), 8, 5, DFLAGS,
886*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 1, GFLAGS),
887*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PDVO, "pclk_pdvo", "aclk_pdvo", 0,
888*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(46), 8, 5, DFLAGS,
889*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 2, GFLAGS),
890*4882a593Smuzhiyun 	GATE(ACLK_RGA, "aclk_rga", "aclk_pdvo", 0,
891*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 6, GFLAGS),
892*4882a593Smuzhiyun 	GATE(HCLK_RGA, "hclk_rga", "hclk_pdvo", 0,
893*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 7, GFLAGS),
894*4882a593Smuzhiyun 	COMPOSITE(CLK_RGA_CORE, "clk_rga_core", mux_gpll_cpll_p, 0,
895*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(46), 7, 1, MFLAGS, 0, 5, DFLAGS,
896*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 8, GFLAGS),
897*4882a593Smuzhiyun 	GATE(ACLK_VOP, "aclk_vop", "aclk_pdvo", 0,
898*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 9, GFLAGS),
899*4882a593Smuzhiyun 	GATE(HCLK_VOP, "hclk_vop", "hclk_pdvo", 0,
900*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 10, GFLAGS),
901*4882a593Smuzhiyun 	COMPOSITE(DCLK_VOP_DIV, "dclk_vop_div", mux_gpll_cpll_p, 0,
902*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(47), 8, 1, MFLAGS, 0, 8, DFLAGS,
903*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 11, GFLAGS),
904*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(DCLK_VOP_FRACDIV, "dclk_vop_fracdiv", "dclk_vop_div", CLK_SET_RATE_PARENT,
905*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(48), 0,
906*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 12, GFLAGS,
907*4882a593Smuzhiyun 			&rv1126_dclk_vop_fracmux),
908*4882a593Smuzhiyun 	GATE(DCLK_VOP, "dclk_vop", "dclk_vop_mux", 0,
909*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 13, GFLAGS),
910*4882a593Smuzhiyun 	GATE(PCLK_DSIHOST, "pclk_dsihost", "pclk_pdvo", 0,
911*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 14, GFLAGS),
912*4882a593Smuzhiyun 	GATE(ACLK_IEP, "aclk_iep", "aclk_pdvo", 0,
913*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(12), 7, GFLAGS),
914*4882a593Smuzhiyun 	GATE(HCLK_IEP, "hclk_iep", "hclk_pdvo", 0,
915*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(12), 8, GFLAGS),
916*4882a593Smuzhiyun 	COMPOSITE(CLK_IEP_CORE, "clk_iep_core", mux_gpll_cpll_p, 0,
917*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(54), 7, 1, MFLAGS, 0, 5, DFLAGS,
918*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(12), 9, GFLAGS),
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	/*
921*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 10
922*4882a593Smuzhiyun 	 */
923*4882a593Smuzhiyun 	/* PD_VI */
924*4882a593Smuzhiyun 	COMPOSITE(ACLK_PDVI_DIV, "aclk_pdvi_div", mux_cpll_gpll_hpll_p, 0,
925*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(49), 6, 2, MFLAGS, 0, 5, DFLAGS,
926*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 0, GFLAGS),
927*4882a593Smuzhiyun 	COMPOSITE_HALFDIV_OFFSET(ACLK_PDVI_NP5, "aclk_pdvi_np5", mux_cpll_gpll_hpll_p, 0,
928*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(49), 6, 2, MFLAGS,
929*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(76), 0, 5, DFLAGS,
930*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 13, GFLAGS),
931*4882a593Smuzhiyun 	MUX(ACLK_PDVI, "aclk_pdvi", mux_aclk_pdvi_p, CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
932*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(76), 5, 1, MFLAGS),
933*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDVI, "hclk_pdvi", "aclk_pdvi", 0,
934*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(49), 8, 5, DFLAGS,
935*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 1, GFLAGS),
936*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PDVI, "pclk_pdvi", "aclk_pdvi", 0,
937*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(50), 8, 5, DFLAGS,
938*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 2, GFLAGS),
939*4882a593Smuzhiyun 	GATE(ACLK_ISP, "aclk_isp", "aclk_pdvi", 0,
940*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 6, GFLAGS),
941*4882a593Smuzhiyun 	GATE(HCLK_ISP, "hclk_isp", "hclk_pdvi", 0,
942*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 7, GFLAGS),
943*4882a593Smuzhiyun 	COMPOSITE(CLK_ISP_DIV, "clk_isp_div", mux_gpll_cpll_hpll_p, 0,
944*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(50), 6, 2, MFLAGS, 0, 5, DFLAGS,
945*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 8, GFLAGS),
946*4882a593Smuzhiyun 	COMPOSITE_HALFDIV_OFFSET(CLK_ISP_NP5, "clk_isp_np5", mux_gpll_cpll_hpll_p, 0,
947*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(50), 6, 2, MFLAGS,
948*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(76), 8, 5, DFLAGS,
949*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 14, GFLAGS),
950*4882a593Smuzhiyun 	MUX(CLK_ISP, "clk_isp", mux_clk_isp_p, CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
951*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(76), 13, 1, MFLAGS),
952*4882a593Smuzhiyun 	GATE(ACLK_CIF, "aclk_cif", "aclk_pdvi", 0,
953*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 9, GFLAGS),
954*4882a593Smuzhiyun 	GATE(HCLK_CIF, "hclk_cif", "hclk_pdvi", 0,
955*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 10, GFLAGS),
956*4882a593Smuzhiyun 	COMPOSITE(DCLK_CIF, "dclk_cif", mux_gpll_cpll_hpll_p, 0,
957*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS,
958*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 11, GFLAGS),
959*4882a593Smuzhiyun 	COMPOSITE(CLK_CIF_OUT_DIV, "clk_cif_out2io_div", mux_gpll_usb480m_p, 0,
960*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(51), 15, 1, MFLAGS, 8, 6, DFLAGS,
961*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 12, GFLAGS),
962*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_CIF_OUT_FRACDIV, "clk_cif_out2io_fracdiv", "clk_cif_out2io_div", CLK_SET_RATE_PARENT,
963*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(52), 0,
964*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 13, GFLAGS,
965*4882a593Smuzhiyun 			&rv1126_cif_out2io_fracmux),
966*4882a593Smuzhiyun 	GATE(CLK_CIF_OUT, "clk_cif_out2io", "clk_cif_out2io_mux", 0,
967*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 14, GFLAGS),
968*4882a593Smuzhiyun 	COMPOSITE(CLK_MIPICSI_OUT_DIV, "clk_mipicsi_out2io_div", mux_gpll_usb480m_p, 0,
969*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(73), 8, 1, MFLAGS, 0, 5, DFLAGS,
970*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 5, GFLAGS),
971*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_MIPICSI_OUT_FRACDIV, "clk_mipicsi_out2io_fracdiv", "clk_mipicsi_out2io_div", CLK_SET_RATE_PARENT,
972*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(74), 0,
973*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 6, GFLAGS,
974*4882a593Smuzhiyun 			&rv1126_mipicsi_out2io_fracmux),
975*4882a593Smuzhiyun 	GATE(CLK_MIPICSI_OUT, "clk_mipicsi_out2io", "clk_mipicsi_out2io_mux", 0,
976*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 7, GFLAGS),
977*4882a593Smuzhiyun 	GATE(PCLK_CSIHOST, "pclk_csihost", "pclk_pdvi", 0,
978*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 15, GFLAGS),
979*4882a593Smuzhiyun 	GATE(ACLK_CIFLITE, "aclk_ciflite", "aclk_pdvi", 0,
980*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 10, GFLAGS),
981*4882a593Smuzhiyun 	GATE(HCLK_CIFLITE, "hclk_ciflite", "hclk_pdvi", 0,
982*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 11, GFLAGS),
983*4882a593Smuzhiyun 	COMPOSITE(DCLK_CIFLITE, "dclk_ciflite", mux_gpll_cpll_hpll_p, 0,
984*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(54), 14, 2, MFLAGS, 8, 5, DFLAGS,
985*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 12, GFLAGS),
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	/*
988*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 11
989*4882a593Smuzhiyun 	 */
990*4882a593Smuzhiyun 	/* PD_ISPP */
991*4882a593Smuzhiyun 	COMPOSITE(ACLK_PDISPP_DIV, "aclk_pdispp_div", mux_cpll_gpll_hpll_p, 0,
992*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(68), 6, 2, MFLAGS, 0, 5, DFLAGS,
993*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 0, GFLAGS),
994*4882a593Smuzhiyun 	COMPOSITE_HALFDIV_OFFSET(ACLK_PDISPP_NP5, "aclk_pdispp_np5", mux_cpll_gpll_hpll_p, 0,
995*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(68), 6, 2, MFLAGS,
996*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(77), 0, 5, DFLAGS,
997*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 8, GFLAGS),
998*4882a593Smuzhiyun 	MUX(ACLK_PDISPP, "aclk_pdispp", mux_aclk_pdispp_p, CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
999*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(77), 5, 1, MFLAGS),
1000*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDISPP, "hclk_pdispp", "aclk_pdispp", 0,
1001*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(69), 8, 5, DFLAGS,
1002*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 1, GFLAGS),
1003*4882a593Smuzhiyun 	GATE(ACLK_ISPP, "aclk_ispp", "aclk_pdispp", 0,
1004*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 4, GFLAGS),
1005*4882a593Smuzhiyun 	GATE(HCLK_ISPP, "hclk_ispp", "hclk_pdispp", 0,
1006*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 5, GFLAGS),
1007*4882a593Smuzhiyun 	COMPOSITE(CLK_ISPP_DIV, "clk_ispp_div", mux_cpll_gpll_hpll_p, 0,
1008*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(69), 6, 2, MFLAGS, 0, 5, DFLAGS,
1009*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 6, GFLAGS),
1010*4882a593Smuzhiyun 	COMPOSITE_HALFDIV_OFFSET(CLK_ISPP_NP5, "clk_ispp_np5", mux_cpll_gpll_hpll_p, 0,
1011*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(69), 6, 2, MFLAGS,
1012*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(77), 8, 5, DFLAGS,
1013*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 7, GFLAGS),
1014*4882a593Smuzhiyun 	MUX(CLK_ISPP, "clk_ispp", mux_clk_ispp_p, CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
1015*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(77), 13, 1, MFLAGS),
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	/*
1018*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 12
1019*4882a593Smuzhiyun 	 */
1020*4882a593Smuzhiyun 	/* PD_PHP */
1021*4882a593Smuzhiyun 	COMPOSITE(ACLK_PDPHP, "aclk_pdphp", mux_gpll_cpll_p, CLK_IS_CRITICAL,
1022*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(53), 7, 1, MFLAGS, 0, 5, DFLAGS,
1023*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(17), 0, GFLAGS),
1024*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDPHP, "hclk_pdphp", "gpll", CLK_IS_CRITICAL,
1025*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(53), 8, 5, DFLAGS,
1026*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(17), 1, GFLAGS),
1027*4882a593Smuzhiyun 	/* PD_SDCARD */
1028*4882a593Smuzhiyun 	GATE(HCLK_PDSDMMC, "hclk_pdsdmmc", "hclk_pdphp", 0,
1029*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(17), 6, GFLAGS),
1030*4882a593Smuzhiyun 	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_pdsdmmc", 0,
1031*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(18), 4, GFLAGS),
1032*4882a593Smuzhiyun 	COMPOSITE(CLK_SDMMC, "clk_sdmmc", mux_gpll_cpll_xin24m_p, 0,
1033*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(55), 14, 2, MFLAGS, 0, 8,
1034*4882a593Smuzhiyun 			DFLAGS, RV1126_CLKGATE_CON(18), 5, GFLAGS),
1035*4882a593Smuzhiyun 	MMC(SCLK_SDMMC_DRV,     "sdmmc_drv",    "clk_sdmmc", RV1126_SDMMC_CON0, 1),
1036*4882a593Smuzhiyun 	MMC(SCLK_SDMMC_SAMPLE,  "sdmmc_sample", "clk_sdmmc", RV1126_SDMMC_CON1, 1),
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/* PD_SDIO */
1039*4882a593Smuzhiyun 	GATE(HCLK_PDSDIO, "hclk_pdsdio", "hclk_pdphp", 0,
1040*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(17), 8, GFLAGS),
1041*4882a593Smuzhiyun 	GATE(HCLK_SDIO, "hclk_sdio", "hclk_pdsdio", 0,
1042*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(18), 6, GFLAGS),
1043*4882a593Smuzhiyun 	COMPOSITE(CLK_SDIO, "clk_sdio", mux_gpll_cpll_xin24m_p, 0,
1044*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(56), 14, 2, MFLAGS, 0, 8, DFLAGS,
1045*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(18), 7, GFLAGS),
1046*4882a593Smuzhiyun 	MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio", RV1126_SDIO_CON0, 1),
1047*4882a593Smuzhiyun 	MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio", RV1126_SDIO_CON1, 1),
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	/* PD_NVM */
1050*4882a593Smuzhiyun 	GATE(HCLK_PDNVM, "hclk_pdnvm", "hclk_pdphp", 0,
1051*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(18), 1, GFLAGS),
1052*4882a593Smuzhiyun 	GATE(HCLK_EMMC, "hclk_emmc", "hclk_pdnvm", 0,
1053*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(18), 8, GFLAGS),
1054*4882a593Smuzhiyun 	COMPOSITE(CLK_EMMC, "clk_emmc", mux_gpll_cpll_xin24m_p, 0,
1055*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(57), 14, 2, MFLAGS, 0, 8, DFLAGS,
1056*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(18), 9, GFLAGS),
1057*4882a593Smuzhiyun 	GATE(HCLK_NANDC, "hclk_nandc", "hclk_pdnvm", 0,
1058*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(18), 13, GFLAGS),
1059*4882a593Smuzhiyun 	COMPOSITE(CLK_NANDC, "clk_nandc", mux_gpll_cpll_p, 0,
1060*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(59), 15, 1, MFLAGS, 0, 8, DFLAGS,
1061*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(18), 14, GFLAGS),
1062*4882a593Smuzhiyun 	GATE(HCLK_SFC, "hclk_sfc", "hclk_pdnvm", 0,
1063*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(18), 10, GFLAGS),
1064*4882a593Smuzhiyun 	GATE(HCLK_SFCXIP, "hclk_sfcxip", "hclk_pdnvm", 0,
1065*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(18), 11, GFLAGS),
1066*4882a593Smuzhiyun 	COMPOSITE(SCLK_SFC, "sclk_sfc", mux_cpll_gpll_p, 0,
1067*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(58), 15, 1, MFLAGS, 0, 8, DFLAGS,
1068*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(18), 12, GFLAGS),
1069*4882a593Smuzhiyun 	MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc", RV1126_EMMC_CON0, 1),
1070*4882a593Smuzhiyun 	MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc", RV1126_EMMC_CON1, 1),
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	/* PD_USB */
1073*4882a593Smuzhiyun 	GATE(ACLK_PDUSB, "aclk_pdusb", "aclk_pdphp", 0,
1074*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(19), 0, GFLAGS),
1075*4882a593Smuzhiyun 	GATE(HCLK_PDUSB, "hclk_pdusb", "hclk_pdphp", 0,
1076*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(19), 1, GFLAGS),
1077*4882a593Smuzhiyun 	GATE(HCLK_USBHOST, "hclk_usbhost", "hclk_pdusb", 0,
1078*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(19), 4, GFLAGS),
1079*4882a593Smuzhiyun 	GATE(HCLK_USBHOST_ARB, "hclk_usbhost_arb", "hclk_pdusb", 0,
1080*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(19), 5, GFLAGS),
1081*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_USB_EHCI_HCD_PLATFORM) || IS_ENABLED(CONFIG_USB_OHCI_HCD_PLATFORM)
1082*4882a593Smuzhiyun 	COMPOSITE(CLK_USBHOST_UTMI_OHCI, "clk_usbhost_utmi_ohci", mux_usb480m_gpll_p, CLK_IS_CRITICAL,
1083*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 5, DFLAGS,
1084*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(19), 6, GFLAGS),
1085*4882a593Smuzhiyun #else
1086*4882a593Smuzhiyun 	COMPOSITE(CLK_USBHOST_UTMI_OHCI, "clk_usbhost_utmi_ohci", mux_usb480m_gpll_p, 0,
1087*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 5, DFLAGS,
1088*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(19), 6, GFLAGS),
1089*4882a593Smuzhiyun #endif
1090*4882a593Smuzhiyun 	GATE(ACLK_USBOTG, "aclk_usbotg", "aclk_pdusb", 0,
1091*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(19), 7, GFLAGS),
1092*4882a593Smuzhiyun 	GATE(CLK_USBOTG_REF, "clk_usbotg_ref", "xin24m", 0,
1093*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(19), 8, GFLAGS),
1094*4882a593Smuzhiyun 	/* PD_GMAC */
1095*4882a593Smuzhiyun 	GATE(ACLK_PDGMAC, "aclk_pdgmac", "aclk_pdphp", 0,
1096*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 0, GFLAGS),
1097*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PDGMAC, "pclk_pdgmac", "aclk_pdgmac", 0,
1098*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(63), 8, 5, DFLAGS,
1099*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 1, GFLAGS),
1100*4882a593Smuzhiyun 	GATE(ACLK_GMAC, "aclk_gmac", "aclk_pdgmac", 0,
1101*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 4, GFLAGS),
1102*4882a593Smuzhiyun 	GATE(PCLK_GMAC, "pclk_gmac", "pclk_pdgmac", 0,
1103*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 5, GFLAGS),
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	COMPOSITE(CLK_GMAC_DIV, "clk_gmac_div", mux_cpll_gpll_p, 0,
1106*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(63), 7, 1, MFLAGS, 0, 5, DFLAGS,
1107*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 6, GFLAGS),
1108*4882a593Smuzhiyun 	GATE(CLK_GMAC_RGMII_M0, "clk_gmac_rgmii_m0", "clk_gmac_rgmii_clkin_m0", 0,
1109*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 12, GFLAGS),
1110*4882a593Smuzhiyun 	MUX(CLK_GMAC_SRC_M0, "clk_gmac_src_m0", clk_gmac_src_m0_p, CLK_SET_RATE_PARENT,
1111*4882a593Smuzhiyun 			RV1126_GMAC_CON, 0, 1, MFLAGS),
1112*4882a593Smuzhiyun 	GATE(CLK_GMAC_RGMII_M1, "clk_gmac_rgmii_m1", "clk_gmac_rgmii_clkin_m1", 0,
1113*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 13, GFLAGS),
1114*4882a593Smuzhiyun 	MUX(CLK_GMAC_SRC_M1, "clk_gmac_src_m1", clk_gmac_src_m1_p, CLK_SET_RATE_PARENT,
1115*4882a593Smuzhiyun 			RV1126_GMAC_CON, 5, 1, MFLAGS),
1116*4882a593Smuzhiyun 	MUXGRF(CLK_GMAC_SRC, "clk_gmac_src", mux_clk_gmac_src_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
1117*4882a593Smuzhiyun 			RV1126_GRF_IOFUNC_CON1, 12, 1, MFLAGS),
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	GATE(CLK_GMAC_REF, "clk_gmac_ref", "clk_gmac_src", 0,
1120*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 7, GFLAGS),
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	GATE(CLK_GMAC_TX_SRC, "clk_gmac_tx_src", "clk_gmac_src", 0,
1123*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 9, GFLAGS),
1124*4882a593Smuzhiyun 	FACTOR(CLK_GMAC_TX_DIV5, "clk_gmac_tx_div5", "clk_gmac_tx_src", 0, 1, 5),
1125*4882a593Smuzhiyun 	FACTOR(CLK_GMAC_TX_DIV50, "clk_gmac_tx_div50", "clk_gmac_tx_src", 0, 1, 50),
1126*4882a593Smuzhiyun 	MUXTBL(RGMII_MODE_CLK, "rgmii_mode_clk", mux_rgmii_clk_p, CLK_SET_RATE_PARENT,
1127*4882a593Smuzhiyun 			RV1126_GMAC_CON, 2, 2, MFLAGS, rgmii_mux_idx),
1128*4882a593Smuzhiyun 	GATE(CLK_GMAC_RX_SRC, "clk_gmac_rx_src", "clk_gmac_src", 0,
1129*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 8, GFLAGS),
1130*4882a593Smuzhiyun 	FACTOR(CLK_GMAC_RX_DIV2, "clk_gmac_rx_div2", "clk_gmac_rx_src", 0, 1, 2),
1131*4882a593Smuzhiyun 	FACTOR(CLK_GMAC_RX_DIV20, "clk_gmac_rx_div20", "clk_gmac_rx_src", 0, 1, 20),
1132*4882a593Smuzhiyun 	MUX(RMII_MODE_CLK, "rmii_mode_clk", mux_rmii_clk_p, CLK_SET_RATE_PARENT,
1133*4882a593Smuzhiyun 			RV1126_GMAC_CON, 1, 1, MFLAGS),
1134*4882a593Smuzhiyun 	MUX(CLK_GMAC_TX_RX, "clk_gmac_tx_rx", mux_gmac_tx_rx_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
1135*4882a593Smuzhiyun 			RV1126_GMAC_CON, 4, 1, MFLAGS),
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	GATE(CLK_GMAC_PTPREF, "clk_gmac_ptpref", "xin24m", 0,
1138*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 10, GFLAGS),
1139*4882a593Smuzhiyun 	COMPOSITE(CLK_GMAC_ETHERNET_OUT, "clk_gmac_ethernet_out2io", mux_cpll_gpll_p, 0,
1140*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(61), 15, 1, MFLAGS, 8, 5, DFLAGS,
1141*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 11, GFLAGS),
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	/*
1145*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 14
1146*4882a593Smuzhiyun 	 */
1147*4882a593Smuzhiyun 	/* PD_NPU */
1148*4882a593Smuzhiyun 	COMPOSITE(ACLK_PDNPU_DIV, "aclk_pdnpu_div", mux_gpll_cpll_apll_hpll_p, 0,
1149*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(65), 8, 2, MFLAGS, 0, 4, DFLAGS,
1150*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 0, GFLAGS),
1151*4882a593Smuzhiyun 	COMPOSITE_HALFDIV(ACLK_PDNPU_NP5, "aclk_pdnpu_np5", mux_gpll_cpll_apll_hpll_p, 0,
1152*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(65), 8, 2, MFLAGS, 4, 4, DFLAGS,
1153*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 1, GFLAGS),
1154*4882a593Smuzhiyun 	MUX(ACLK_PDNPU, "aclk_pdnpu", mux_aclk_pdnpu_p, CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
1155*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(65), 12, 1, MFLAGS),
1156*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PDNPU, "hclk_pdnpu", "gpll", 0,
1157*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(66), 8, 4, DFLAGS,
1158*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 2, GFLAGS),
1159*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PDNPU, "pclk_pdnpu", "hclk_pdnpu", 0,
1160*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(66), 0, 5, DFLAGS,
1161*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 3, GFLAGS),
1162*4882a593Smuzhiyun 	GATE(ACLK_NPU, "aclk_npu", "aclk_pdnpu", 0,
1163*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 7, GFLAGS),
1164*4882a593Smuzhiyun 	GATE(HCLK_NPU, "hclk_npu", "hclk_pdnpu", 0,
1165*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 8, GFLAGS),
1166*4882a593Smuzhiyun 	COMPOSITE(CLK_NPU_DIV, "clk_npu_div", mux_gpll_cpll_apll_hpll_p, 0,
1167*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(67), 8, 2, MFLAGS, 0, 4, DFLAGS,
1168*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 9, GFLAGS),
1169*4882a593Smuzhiyun 	COMPOSITE_HALFDIV(CLK_NPU_NP5, "clk_npu_np5", mux_gpll_cpll_apll_hpll_p, 0,
1170*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(67), 8, 2, MFLAGS, 4, 4, DFLAGS,
1171*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 10, GFLAGS),
1172*4882a593Smuzhiyun 	MUX(CLK_CORE_NPU, "clk_core_npu", mux_clk_npu_p, CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
1173*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(67), 12, 1, MFLAGS),
1174*4882a593Smuzhiyun 	GATE(CLK_CORE_NPUPVTM, "clk_core_npupvtm", "clk_core_npu", CLK_IGNORE_UNUSED,
1175*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 14, GFLAGS),
1176*4882a593Smuzhiyun 	GATE(CLK_NPUPVTM, "clk_npupvtm", "xin24m", 0,
1177*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 13, GFLAGS),
1178*4882a593Smuzhiyun 	GATE(PCLK_NPUPVTM, "pclk_npupvtm", "pclk_pdnpu", CLK_IGNORE_UNUSED,
1179*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 12, GFLAGS),
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	/*
1182*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 15
1183*4882a593Smuzhiyun 	 */
1184*4882a593Smuzhiyun 	GATE(PCLK_PDTOP, "pclk_pdtop", "pclk_pdbus", CLK_IS_CRITICAL,
1185*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 8, GFLAGS),
1186*4882a593Smuzhiyun 	GATE(PCLK_DSIPHY, "pclk_dsiphy", "pclk_pdtop", 0,
1187*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 4, GFLAGS),
1188*4882a593Smuzhiyun 	GATE(PCLK_CSIPHY0, "pclk_csiphy0", "pclk_pdtop", 0,
1189*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 2, GFLAGS),
1190*4882a593Smuzhiyun 	GATE(PCLK_CSIPHY1, "pclk_csiphy1", "pclk_pdtop", 0,
1191*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 3, GFLAGS),
1192*4882a593Smuzhiyun 	GATE(PCLK_USBPHY_HOST, "pclk_usbphy_host", "pclk_pdtop", 0,
1193*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(19), 13, GFLAGS),
1194*4882a593Smuzhiyun 	GATE(PCLK_USBPHY_OTG, "pclk_usbphy_otg", "pclk_pdtop", 0,
1195*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(19), 12, GFLAGS),
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun #ifndef CONFIG_ROCKCHIP_LOW_PERFORMANCE
1198*4882a593Smuzhiyun 	/*
1199*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 3
1200*4882a593Smuzhiyun 	 */
1201*4882a593Smuzhiyun 	/* PD_CORE */
1202*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IS_CRITICAL,
1203*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(1), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
1204*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(0), 2, GFLAGS),
1205*4882a593Smuzhiyun 	GATE(0, "pclk_dbg_daplite", "pclk_dbg", CLK_IGNORE_UNUSED,
1206*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(0), 5, GFLAGS),
1207*4882a593Smuzhiyun 	GATE(0, "clk_a7_jtag", "clk_jtag_ori", CLK_IGNORE_UNUSED,
1208*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(0), 9, GFLAGS),
1209*4882a593Smuzhiyun 	GATE(0, "aclk_core_niu", "aclk_core", CLK_IGNORE_UNUSED,
1210*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(0), 3, GFLAGS),
1211*4882a593Smuzhiyun 	GATE(0, "pclk_dbg_niu", "pclk_dbg", CLK_IGNORE_UNUSED,
1212*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(0), 4, GFLAGS),
1213*4882a593Smuzhiyun 	/*
1214*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 4
1215*4882a593Smuzhiyun 	 */
1216*4882a593Smuzhiyun 	/* PD_BUS */
1217*4882a593Smuzhiyun 	GATE(0, "aclk_pdbus_hold_niu1", "aclk_pdbus", CLK_IGNORE_UNUSED,
1218*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 10, GFLAGS),
1219*4882a593Smuzhiyun 	GATE(0, "aclk_pdbus_niu1", "aclk_pdbus", CLK_IGNORE_UNUSED,
1220*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 3, GFLAGS),
1221*4882a593Smuzhiyun 	GATE(0, "hclk_pdbus_niu1", "hclk_pdbus", CLK_IGNORE_UNUSED,
1222*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 4, GFLAGS),
1223*4882a593Smuzhiyun 	GATE(0, "pclk_pdbus_niu1", "pclk_pdbus", CLK_IGNORE_UNUSED,
1224*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 5, GFLAGS),
1225*4882a593Smuzhiyun 	GATE(0, "aclk_pdbus_niu2", "aclk_pdbus", CLK_IGNORE_UNUSED,
1226*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 6, GFLAGS),
1227*4882a593Smuzhiyun 	GATE(0, "hclk_pdbus_niu2", "hclk_pdbus", CLK_IGNORE_UNUSED,
1228*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 7, GFLAGS),
1229*4882a593Smuzhiyun 	GATE(0, "aclk_pdbus_niu3", "aclk_pdbus", CLK_IGNORE_UNUSED,
1230*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 8, GFLAGS),
1231*4882a593Smuzhiyun 	GATE(0, "hclk_pdbus_niu3", "hclk_pdbus", CLK_IGNORE_UNUSED,
1232*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(2), 9, GFLAGS),
1233*4882a593Smuzhiyun 	GATE(0, "pclk_grf", "pclk_pdbus", CLK_IGNORE_UNUSED,
1234*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(6), 15, GFLAGS),
1235*4882a593Smuzhiyun 	GATE(0, "pclk_sgrf", "pclk_pdbus", CLK_IGNORE_UNUSED,
1236*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(8), 4, GFLAGS),
1237*4882a593Smuzhiyun 	GATE(0, "aclk_sysram", "hclk_pdbus", CLK_IGNORE_UNUSED,
1238*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(3), 9, GFLAGS),
1239*4882a593Smuzhiyun 	GATE(0, "pclk_intmux", "pclk_pdbus", CLK_IGNORE_UNUSED,
1240*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(7), 14, GFLAGS),
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	/*
1243*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 5
1244*4882a593Smuzhiyun 	 */
1245*4882a593Smuzhiyun 	/* PD_CRYPTO */
1246*4882a593Smuzhiyun 	GATE(0, "aclk_pdcrypto_niu", "aclk_pdcrypto", CLK_IGNORE_UNUSED,
1247*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 13, GFLAGS),
1248*4882a593Smuzhiyun 	GATE(0, "hclk_pdcrypto_niu", "hclk_pdcrypto", CLK_IGNORE_UNUSED,
1249*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(4), 14, GFLAGS),
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	/*
1252*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 6
1253*4882a593Smuzhiyun 	 */
1254*4882a593Smuzhiyun 	/* PD_AUDIO */
1255*4882a593Smuzhiyun 	GATE(0, "hclk_pdaudio_niu", "hclk_pdaudio", CLK_IGNORE_UNUSED,
1256*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(9), 2, GFLAGS),
1257*4882a593Smuzhiyun 	GATE(0, "pclk_pdaudio_niu", "hclk_pdaudio", CLK_IGNORE_UNUSED,
1258*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(9), 3, GFLAGS),
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	/*
1261*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 7
1262*4882a593Smuzhiyun 	 */
1263*4882a593Smuzhiyun 	/* PD_VEPU */
1264*4882a593Smuzhiyun 	GATE(0, "aclk_pdvepu_niu", "aclk_pdvepu", CLK_IGNORE_UNUSED,
1265*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(12), 3, GFLAGS),
1266*4882a593Smuzhiyun 	GATE(0, "hclk_pdvepu_niu", "hclk_pdvepu", CLK_IGNORE_UNUSED,
1267*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(12), 4, GFLAGS),
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	/*
1270*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 9
1271*4882a593Smuzhiyun 	 */
1272*4882a593Smuzhiyun 	/* PD_VO */
1273*4882a593Smuzhiyun 	GATE(0, "aclk_pdvo_niu", "aclk_pdvo", CLK_IGNORE_UNUSED,
1274*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 3, GFLAGS),
1275*4882a593Smuzhiyun 	GATE(0, "hclk_pdvo_niu", "hclk_pdvo", CLK_IGNORE_UNUSED,
1276*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 4, GFLAGS),
1277*4882a593Smuzhiyun 	GATE(0, "pclk_pdvo_niu", "pclk_pdvo", CLK_IGNORE_UNUSED,
1278*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(14), 5, GFLAGS),
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	/*
1281*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 10
1282*4882a593Smuzhiyun 	 */
1283*4882a593Smuzhiyun 	/* PD_VI */
1284*4882a593Smuzhiyun 	GATE(0, "aclk_pdvi_niu", "aclk_pdvi", CLK_IGNORE_UNUSED,
1285*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 3, GFLAGS),
1286*4882a593Smuzhiyun 	GATE(0, "hclk_pdvi_niu", "hclk_pdvi", CLK_IGNORE_UNUSED,
1287*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 4, GFLAGS),
1288*4882a593Smuzhiyun 	GATE(0, "pclk_pdvi_niu", "pclk_pdvi", CLK_IGNORE_UNUSED,
1289*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(15), 5, GFLAGS),
1290*4882a593Smuzhiyun 	/*
1291*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 11
1292*4882a593Smuzhiyun 	 */
1293*4882a593Smuzhiyun 	/* PD_ISPP */
1294*4882a593Smuzhiyun 	GATE(0, "aclk_pdispp_niu", "aclk_pdispp", CLK_IGNORE_UNUSED,
1295*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 2, GFLAGS),
1296*4882a593Smuzhiyun 	GATE(0, "hclk_pdispp_niu", "hclk_pdispp", CLK_IGNORE_UNUSED,
1297*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(16), 3, GFLAGS),
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	/*
1300*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 12
1301*4882a593Smuzhiyun 	 */
1302*4882a593Smuzhiyun 	/* PD_PHP */
1303*4882a593Smuzhiyun 	GATE(0, "aclk_pdphpmid", "aclk_pdphp", CLK_IGNORE_UNUSED,
1304*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(17), 2, GFLAGS),
1305*4882a593Smuzhiyun 	GATE(0, "hclk_pdphpmid", "hclk_pdphp", CLK_IGNORE_UNUSED,
1306*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(17), 3, GFLAGS),
1307*4882a593Smuzhiyun 	GATE(0, "aclk_pdphpmid_niu", "aclk_pdphpmid", CLK_IGNORE_UNUSED,
1308*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(17), 4, GFLAGS),
1309*4882a593Smuzhiyun 	GATE(0, "hclk_pdphpmid_niu", "hclk_pdphpmid", CLK_IGNORE_UNUSED,
1310*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(17), 5, GFLAGS),
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	/* PD_SDCARD */
1313*4882a593Smuzhiyun 	GATE(0, "hclk_pdsdmmc_niu", "hclk_pdsdmmc", CLK_IGNORE_UNUSED,
1314*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(17), 7, GFLAGS),
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	/* PD_SDIO */
1317*4882a593Smuzhiyun 	GATE(0, "hclk_pdsdio_niu", "hclk_pdsdio", CLK_IGNORE_UNUSED,
1318*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(17), 9, GFLAGS),
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	/* PD_NVM */
1321*4882a593Smuzhiyun 	GATE(0, "hclk_pdnvm_niu", "hclk_pdnvm", CLK_IGNORE_UNUSED,
1322*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(18), 3, GFLAGS),
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	/* PD_USB */
1325*4882a593Smuzhiyun 	GATE(0, "aclk_pdusb_niu", "aclk_pdusb", CLK_IGNORE_UNUSED,
1326*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(19), 2, GFLAGS),
1327*4882a593Smuzhiyun 	GATE(0, "hclk_pdusb_niu", "hclk_pdusb", CLK_IGNORE_UNUSED,
1328*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(19), 3, GFLAGS),
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	/* PD_GMAC */
1331*4882a593Smuzhiyun 	GATE(0, "aclk_pdgmac_niu", "aclk_pdgmac", CLK_IGNORE_UNUSED,
1332*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 2, GFLAGS),
1333*4882a593Smuzhiyun 	GATE(0, "pclk_pdgmac_niu", "pclk_pdgmac", CLK_IGNORE_UNUSED,
1334*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 3, GFLAGS),
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	/*
1337*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 13
1338*4882a593Smuzhiyun 	 */
1339*4882a593Smuzhiyun 	/* PD_DDR */
1340*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pclk_pdddr_pre", "gpll", CLK_IS_CRITICAL,
1341*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(64), 0, 5, DFLAGS,
1342*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 0, GFLAGS),
1343*4882a593Smuzhiyun 	GATE(PCLK_PDDDR, "pclk_pdddr", "pclk_pdddr_pre", CLK_IS_CRITICAL,
1344*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 15, GFLAGS),
1345*4882a593Smuzhiyun 	GATE(0, "pclk_ddr_msch", "pclk_pdddr", CLK_IGNORE_UNUSED,
1346*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 6, GFLAGS),
1347*4882a593Smuzhiyun 	COMPOSITE_NOGATE(SCLK_DDRCLK, "sclk_ddrc", mux_dpll_gpll_p, CLK_IS_CRITICAL,
1348*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS),
1349*4882a593Smuzhiyun 	COMPOSITE(CLK_DDRPHY, "clk_ddrphy", mux_dpll_gpll_p, CLK_IS_CRITICAL,
1350*4882a593Smuzhiyun 			RV1126_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS,
1351*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 8, GFLAGS),
1352*4882a593Smuzhiyun 	GATE(0, "clk1x_phy", "clk_ddrphy", CLK_IGNORE_UNUSED,
1353*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 1, GFLAGS),
1354*4882a593Smuzhiyun 	GATE(0, "clk_ddr_msch", "clk_ddrphy", CLK_IGNORE_UNUSED,
1355*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 10, GFLAGS),
1356*4882a593Smuzhiyun 	GATE(0, "pclk_ddr_dfictl", "pclk_pdddr", CLK_IGNORE_UNUSED,
1357*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 2, GFLAGS),
1358*4882a593Smuzhiyun 	GATE(0, "clk_ddr_dfictl", "clk_ddrphy", CLK_IGNORE_UNUSED,
1359*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 13, GFLAGS),
1360*4882a593Smuzhiyun 	GATE(0, "pclk_ddr_standby", "pclk_pdddr", CLK_IGNORE_UNUSED,
1361*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 4, GFLAGS),
1362*4882a593Smuzhiyun 	GATE(0, "clk_ddr_standby", "clk_ddrphy", CLK_IGNORE_UNUSED,
1363*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 14, GFLAGS),
1364*4882a593Smuzhiyun 	GATE(0, "aclk_ddr_split", "clk_ddrphy", CLK_IGNORE_UNUSED,
1365*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 9, GFLAGS),
1366*4882a593Smuzhiyun 	GATE(0, "pclk_ddr_grf", "pclk_pdddr", CLK_IGNORE_UNUSED,
1367*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 5, GFLAGS),
1368*4882a593Smuzhiyun 	GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_pdddr", CLK_IGNORE_UNUSED,
1369*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 3, GFLAGS),
1370*4882a593Smuzhiyun 	GATE(CLK_DDR_MON, "clk_ddr_mon", "clk_ddrphy", CLK_IGNORE_UNUSED,
1371*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(20), 15, GFLAGS),
1372*4882a593Smuzhiyun 	GATE(TMCLK_DDR_MON, "tmclk_ddr_mon", "xin24m", CLK_IGNORE_UNUSED,
1373*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(21), 7, GFLAGS),
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	/*
1376*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 14
1377*4882a593Smuzhiyun 	 */
1378*4882a593Smuzhiyun 	/* PD_NPU */
1379*4882a593Smuzhiyun 	GATE(0, "aclk_pdnpu_niu", "aclk_pdnpu", CLK_IGNORE_UNUSED,
1380*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 4, GFLAGS),
1381*4882a593Smuzhiyun 	GATE(0, "hclk_pdnpu_niu", "hclk_pdnpu", CLK_IGNORE_UNUSED,
1382*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 5, GFLAGS),
1383*4882a593Smuzhiyun 	GATE(0, "pclk_pdnpu_niu", "pclk_pdnpu", CLK_IGNORE_UNUSED,
1384*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(22), 6, GFLAGS),
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	/*
1387*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 15
1388*4882a593Smuzhiyun 	 */
1389*4882a593Smuzhiyun 	GATE(0, "pclk_topniu", "pclk_pdtop", CLK_IGNORE_UNUSED,
1390*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 9, GFLAGS),
1391*4882a593Smuzhiyun 	GATE(PCLK_TOPCRU, "pclk_topcru", "pclk_pdtop", CLK_IGNORE_UNUSED,
1392*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 10, GFLAGS),
1393*4882a593Smuzhiyun 	GATE(PCLK_TOPGRF, "pclk_topgrf", "pclk_pdtop", CLK_IGNORE_UNUSED,
1394*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 11, GFLAGS),
1395*4882a593Smuzhiyun 	GATE(PCLK_CPUEMADET, "pclk_cpuemadet", "pclk_pdtop", CLK_IGNORE_UNUSED,
1396*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 12, GFLAGS),
1397*4882a593Smuzhiyun 	GATE(PCLK_DDRPHY, "pclk_ddrphy", "pclk_pdtop", CLK_IGNORE_UNUSED,
1398*4882a593Smuzhiyun 			RV1126_CLKGATE_CON(23), 0, GFLAGS),
1399*4882a593Smuzhiyun #endif
1400*4882a593Smuzhiyun };
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun static void __iomem *rv1126_cru_base;
1403*4882a593Smuzhiyun static void __iomem *rv1126_pmucru_base;
1404*4882a593Smuzhiyun 
rv1126_dump_cru(void)1405*4882a593Smuzhiyun void rv1126_dump_cru(void)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun 	if (rv1126_pmucru_base) {
1408*4882a593Smuzhiyun 		pr_warn("PMU CRU:\n");
1409*4882a593Smuzhiyun 		print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
1410*4882a593Smuzhiyun 			       32, 4, rv1126_pmucru_base,
1411*4882a593Smuzhiyun 			       0x248, false);
1412*4882a593Smuzhiyun 	}
1413*4882a593Smuzhiyun 	if (rv1126_cru_base) {
1414*4882a593Smuzhiyun 		pr_warn("CRU:\n");
1415*4882a593Smuzhiyun 		print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
1416*4882a593Smuzhiyun 			       32, 4, rv1126_cru_base,
1417*4882a593Smuzhiyun 			       0x588, false);
1418*4882a593Smuzhiyun 	}
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rv1126_dump_cru);
1421*4882a593Smuzhiyun 
rv1126_clk_panic(struct notifier_block * this,unsigned long ev,void * ptr)1422*4882a593Smuzhiyun static int rv1126_clk_panic(struct notifier_block *this,
1423*4882a593Smuzhiyun 			  unsigned long ev, void *ptr)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun 	rv1126_dump_cru();
1426*4882a593Smuzhiyun 	return NOTIFY_DONE;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun static struct notifier_block rv1126_clk_panic_block = {
1430*4882a593Smuzhiyun 	.notifier_call = rv1126_clk_panic,
1431*4882a593Smuzhiyun };
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun static struct rockchip_clk_provider *pmucru_ctx;
rv1126_pmu_clk_init(struct device_node * np)1434*4882a593Smuzhiyun static void __init rv1126_pmu_clk_init(struct device_node *np)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun 	struct rockchip_clk_provider *ctx;
1437*4882a593Smuzhiyun 	void __iomem *reg_base;
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
1440*4882a593Smuzhiyun 	if (!reg_base) {
1441*4882a593Smuzhiyun 		pr_err("%s: could not map cru pmu region\n", __func__);
1442*4882a593Smuzhiyun 		return;
1443*4882a593Smuzhiyun 	}
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	rv1126_pmucru_base = reg_base;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
1448*4882a593Smuzhiyun 	if (IS_ERR(ctx)) {
1449*4882a593Smuzhiyun 		pr_err("%s: rockchip pmu clk init failed\n", __func__);
1450*4882a593Smuzhiyun 		return;
1451*4882a593Smuzhiyun 	}
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	rockchip_clk_register_plls(ctx, rv1126_pmu_pll_clks,
1454*4882a593Smuzhiyun 				   ARRAY_SIZE(rv1126_pmu_pll_clks),
1455*4882a593Smuzhiyun 				   RV1126_GRF_SOC_STATUS0);
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	rockchip_clk_register_branches(ctx, rv1126_clk_pmu_branches,
1458*4882a593Smuzhiyun 				       ARRAY_SIZE(rv1126_clk_pmu_branches));
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	rockchip_register_softrst(np, 2, reg_base + RV1126_PMU_SOFTRST_CON(0),
1461*4882a593Smuzhiyun 				  ROCKCHIP_SOFTRST_HIWORD_MASK);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	rockchip_clk_of_add_provider(np, ctx);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	pmucru_ctx = ctx;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun CLK_OF_DECLARE(rv1126_cru_pmu, "rockchip,rv1126-pmucru", rv1126_pmu_clk_init);
1469*4882a593Smuzhiyun 
rv1126_clk_init(struct device_node * np)1470*4882a593Smuzhiyun static void __init rv1126_clk_init(struct device_node *np)
1471*4882a593Smuzhiyun {
1472*4882a593Smuzhiyun 	struct rockchip_clk_provider *ctx;
1473*4882a593Smuzhiyun 	void __iomem *reg_base;
1474*4882a593Smuzhiyun 	struct clk **cru_clks, **pmucru_clks;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
1477*4882a593Smuzhiyun 	if (!reg_base) {
1478*4882a593Smuzhiyun 		pr_err("%s: could not map cru region\n", __func__);
1479*4882a593Smuzhiyun 		return;
1480*4882a593Smuzhiyun 	}
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	rv1126_cru_base = reg_base;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
1485*4882a593Smuzhiyun 	if (IS_ERR(ctx)) {
1486*4882a593Smuzhiyun 		pr_err("%s: rockchip clk init failed\n", __func__);
1487*4882a593Smuzhiyun 		iounmap(reg_base);
1488*4882a593Smuzhiyun 		return;
1489*4882a593Smuzhiyun 	}
1490*4882a593Smuzhiyun 	cru_clks = ctx->clk_data.clks;
1491*4882a593Smuzhiyun 	pmucru_clks = pmucru_ctx->clk_data.clks;
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	rockchip_clk_register_plls(ctx, rv1126_pll_clks,
1494*4882a593Smuzhiyun 				   ARRAY_SIZE(rv1126_pll_clks),
1495*4882a593Smuzhiyun 				   RV1126_GRF_SOC_STATUS0);
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
1498*4882a593Smuzhiyun 				     3, cru_clks[PLL_APLL], pmucru_clks[PLL_GPLL],
1499*4882a593Smuzhiyun 				     &rv1126_cpuclk_data, rv1126_cpuclk_rates,
1500*4882a593Smuzhiyun 				     ARRAY_SIZE(rv1126_cpuclk_rates));
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	rockchip_clk_register_branches(ctx, rv1126_clk_branches,
1503*4882a593Smuzhiyun 				       ARRAY_SIZE(rv1126_clk_branches));
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	rockchip_register_softrst(np, 15, reg_base + RV1126_SOFTRST_CON(0),
1506*4882a593Smuzhiyun 				  ROCKCHIP_SOFTRST_HIWORD_MASK);
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	rockchip_register_restart_notifier(ctx, RV1126_GLB_SRST_FST, NULL);
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	rockchip_clk_of_add_provider(np, ctx);
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	atomic_notifier_chain_register(&panic_notifier_list,
1513*4882a593Smuzhiyun 				       &rv1126_clk_panic_block);
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun CLK_OF_DECLARE(rv1126_cru, "rockchip,rv1126-cru", rv1126_clk_init);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun struct clk_rv1126_inits {
1519*4882a593Smuzhiyun 	void (*inits)(struct device_node *np);
1520*4882a593Smuzhiyun };
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun static const struct clk_rv1126_inits clk_rv1126_pmu_init = {
1523*4882a593Smuzhiyun 	.inits = rv1126_pmu_clk_init,
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun static const struct clk_rv1126_inits clk_rv1126_init = {
1527*4882a593Smuzhiyun 	.inits = rv1126_clk_init,
1528*4882a593Smuzhiyun };
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun static const struct of_device_id clk_rv1126_match_table[] = {
1531*4882a593Smuzhiyun 	{
1532*4882a593Smuzhiyun 		.compatible = "rockchip,rv1126-cru",
1533*4882a593Smuzhiyun 		.data = &clk_rv1126_init,
1534*4882a593Smuzhiyun 	}, {
1535*4882a593Smuzhiyun 		.compatible = "rockchip,rv1126-pmucru",
1536*4882a593Smuzhiyun 		.data = &clk_rv1126_pmu_init,
1537*4882a593Smuzhiyun 	},
1538*4882a593Smuzhiyun 	{ }
1539*4882a593Smuzhiyun };
1540*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_rv1126_match_table);
1541*4882a593Smuzhiyun 
clk_rv1126_probe(struct platform_device * pdev)1542*4882a593Smuzhiyun static int __init clk_rv1126_probe(struct platform_device *pdev)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1545*4882a593Smuzhiyun 	const struct of_device_id *match;
1546*4882a593Smuzhiyun 	const struct clk_rv1126_inits *init_data;
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	match = of_match_device(clk_rv1126_match_table, &pdev->dev);
1549*4882a593Smuzhiyun 	if (!match || !match->data)
1550*4882a593Smuzhiyun 		return -EINVAL;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	init_data = match->data;
1553*4882a593Smuzhiyun 	if (init_data->inits)
1554*4882a593Smuzhiyun 		init_data->inits(np);
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	return 0;
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun static struct platform_driver clk_rv1126_driver = {
1560*4882a593Smuzhiyun 	.driver		= {
1561*4882a593Smuzhiyun 		.name	= "clk-rv1126",
1562*4882a593Smuzhiyun 		.of_match_table = clk_rv1126_match_table,
1563*4882a593Smuzhiyun 	},
1564*4882a593Smuzhiyun };
1565*4882a593Smuzhiyun builtin_platform_driver_probe(clk_rv1126_driver, clk_rv1126_probe);
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RV1126 Clock Driver");
1568*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1569