1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun * Author: Xing Zheng <zhengxing@rock-chips.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <dt-bindings/clock/rk3399-cru.h>
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun enum rk3399_plls {
19*4882a593Smuzhiyun lpll, bpll, dpll, cpll, gpll, npll, vpll,
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun enum rk3399_pmu_plls {
23*4882a593Smuzhiyun ppll,
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static struct rockchip_pll_rate_table rk3399_pll_rates[] = {
27*4882a593Smuzhiyun /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
28*4882a593Smuzhiyun RK3036_PLL_RATE(2208000000, 1, 92, 1, 1, 1, 0),
29*4882a593Smuzhiyun RK3036_PLL_RATE(2184000000, 1, 91, 1, 1, 1, 0),
30*4882a593Smuzhiyun RK3036_PLL_RATE(2160000000, 1, 90, 1, 1, 1, 0),
31*4882a593Smuzhiyun RK3036_PLL_RATE(2136000000, 1, 89, 1, 1, 1, 0),
32*4882a593Smuzhiyun RK3036_PLL_RATE(2112000000, 1, 88, 1, 1, 1, 0),
33*4882a593Smuzhiyun RK3036_PLL_RATE(2088000000, 1, 87, 1, 1, 1, 0),
34*4882a593Smuzhiyun RK3036_PLL_RATE(2064000000, 1, 86, 1, 1, 1, 0),
35*4882a593Smuzhiyun RK3036_PLL_RATE(2040000000, 1, 85, 1, 1, 1, 0),
36*4882a593Smuzhiyun RK3036_PLL_RATE(2016000000, 1, 84, 1, 1, 1, 0),
37*4882a593Smuzhiyun RK3036_PLL_RATE(1992000000, 1, 83, 1, 1, 1, 0),
38*4882a593Smuzhiyun RK3036_PLL_RATE(1968000000, 1, 82, 1, 1, 1, 0),
39*4882a593Smuzhiyun RK3036_PLL_RATE(1944000000, 1, 81, 1, 1, 1, 0),
40*4882a593Smuzhiyun RK3036_PLL_RATE(1920000000, 1, 80, 1, 1, 1, 0),
41*4882a593Smuzhiyun RK3036_PLL_RATE(1896000000, 1, 79, 1, 1, 1, 0),
42*4882a593Smuzhiyun RK3036_PLL_RATE(1872000000, 1, 78, 1, 1, 1, 0),
43*4882a593Smuzhiyun RK3036_PLL_RATE(1848000000, 1, 77, 1, 1, 1, 0),
44*4882a593Smuzhiyun RK3036_PLL_RATE(1824000000, 1, 76, 1, 1, 1, 0),
45*4882a593Smuzhiyun RK3036_PLL_RATE(1800000000, 1, 75, 1, 1, 1, 0),
46*4882a593Smuzhiyun RK3036_PLL_RATE(1776000000, 1, 74, 1, 1, 1, 0),
47*4882a593Smuzhiyun RK3036_PLL_RATE(1752000000, 1, 73, 1, 1, 1, 0),
48*4882a593Smuzhiyun RK3036_PLL_RATE(1728000000, 1, 72, 1, 1, 1, 0),
49*4882a593Smuzhiyun RK3036_PLL_RATE(1704000000, 1, 71, 1, 1, 1, 0),
50*4882a593Smuzhiyun RK3036_PLL_RATE(1680000000, 1, 70, 1, 1, 1, 0),
51*4882a593Smuzhiyun RK3036_PLL_RATE(1656000000, 1, 69, 1, 1, 1, 0),
52*4882a593Smuzhiyun RK3036_PLL_RATE(1632000000, 1, 68, 1, 1, 1, 0),
53*4882a593Smuzhiyun RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
54*4882a593Smuzhiyun RK3036_PLL_RATE(1600000000, 3, 200, 1, 1, 1, 0),
55*4882a593Smuzhiyun RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
56*4882a593Smuzhiyun RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
57*4882a593Smuzhiyun RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
58*4882a593Smuzhiyun RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
59*4882a593Smuzhiyun RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
60*4882a593Smuzhiyun RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
61*4882a593Smuzhiyun RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
62*4882a593Smuzhiyun RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
63*4882a593Smuzhiyun RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
64*4882a593Smuzhiyun RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
65*4882a593Smuzhiyun RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
66*4882a593Smuzhiyun RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
67*4882a593Smuzhiyun RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
68*4882a593Smuzhiyun RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
69*4882a593Smuzhiyun RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
70*4882a593Smuzhiyun RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
71*4882a593Smuzhiyun RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
72*4882a593Smuzhiyun RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
73*4882a593Smuzhiyun RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
74*4882a593Smuzhiyun RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
75*4882a593Smuzhiyun RK3036_PLL_RATE(1000000000, 1, 125, 3, 1, 1, 0),
76*4882a593Smuzhiyun RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
77*4882a593Smuzhiyun RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
78*4882a593Smuzhiyun RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
79*4882a593Smuzhiyun RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
80*4882a593Smuzhiyun RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
81*4882a593Smuzhiyun RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
82*4882a593Smuzhiyun RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
83*4882a593Smuzhiyun RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
84*4882a593Smuzhiyun RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
85*4882a593Smuzhiyun RK3036_PLL_RATE( 800000000, 1, 100, 3, 1, 1, 0),
86*4882a593Smuzhiyun RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
87*4882a593Smuzhiyun RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
88*4882a593Smuzhiyun RK3036_PLL_RATE( 676000000, 3, 169, 2, 1, 1, 0),
89*4882a593Smuzhiyun RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
90*4882a593Smuzhiyun RK3036_PLL_RATE( 594000000, 1, 99, 4, 1, 1, 0),
91*4882a593Smuzhiyun RK3036_PLL_RATE( 533250000, 8, 711, 4, 1, 1, 0),
92*4882a593Smuzhiyun RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
93*4882a593Smuzhiyun RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
94*4882a593Smuzhiyun RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
95*4882a593Smuzhiyun RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
96*4882a593Smuzhiyun RK3036_PLL_RATE( 297000000, 1, 99, 4, 2, 1, 0),
97*4882a593Smuzhiyun RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
98*4882a593Smuzhiyun RK3036_PLL_RATE( 148500000, 1, 99, 4, 4, 1, 0),
99*4882a593Smuzhiyun RK3036_PLL_RATE( 106500000, 1, 71, 4, 4, 1, 0),
100*4882a593Smuzhiyun RK3036_PLL_RATE( 96000000, 1, 64, 4, 4, 1, 0),
101*4882a593Smuzhiyun RK3036_PLL_RATE( 74250000, 2, 99, 4, 4, 1, 0),
102*4882a593Smuzhiyun RK3036_PLL_RATE( 65000000, 1, 65, 6, 4, 1, 0),
103*4882a593Smuzhiyun RK3036_PLL_RATE( 54000000, 1, 54, 6, 4, 1, 0),
104*4882a593Smuzhiyun RK3036_PLL_RATE( 27000000, 1, 27, 6, 4, 1, 0),
105*4882a593Smuzhiyun { /* sentinel */ },
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static struct rockchip_pll_rate_table rk3399_vpll_rates[] = {
109*4882a593Smuzhiyun /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
110*4882a593Smuzhiyun RK3036_PLL_RATE( 594000000, 1, 123, 5, 1, 0, 12582912), /* vco = 2970000000 */
111*4882a593Smuzhiyun RK3036_PLL_RATE( 593406593, 1, 123, 5, 1, 0, 10508804), /* vco = 2967032965 */
112*4882a593Smuzhiyun RK3036_PLL_RATE( 297000000, 1, 123, 5, 2, 0, 12582912), /* vco = 2970000000 */
113*4882a593Smuzhiyun RK3036_PLL_RATE( 296703297, 1, 123, 5, 2, 0, 10508807), /* vco = 2967032970 */
114*4882a593Smuzhiyun RK3036_PLL_RATE( 148500000, 1, 129, 7, 3, 0, 15728640), /* vco = 3118500000 */
115*4882a593Smuzhiyun RK3036_PLL_RATE( 148351648, 1, 123, 5, 4, 0, 10508800), /* vco = 2967032960 */
116*4882a593Smuzhiyun RK3036_PLL_RATE( 106500000, 1, 124, 7, 4, 0, 4194304), /* vco = 2982000000 */
117*4882a593Smuzhiyun RK3036_PLL_RATE( 74250000, 1, 129, 7, 6, 0, 15728640), /* vco = 3118500000 */
118*4882a593Smuzhiyun RK3036_PLL_RATE( 74175824, 1, 129, 7, 6, 0, 13550823), /* vco = 3115384608 */
119*4882a593Smuzhiyun RK3036_PLL_RATE( 65000000, 1, 113, 7, 6, 0, 12582912), /* vco = 2730000000 */
120*4882a593Smuzhiyun RK3036_PLL_RATE( 59340659, 1, 121, 7, 7, 0, 2581098), /* vco = 2907692291 */
121*4882a593Smuzhiyun RK3036_PLL_RATE( 54000000, 1, 110, 7, 7, 0, 4194304), /* vco = 2646000000 */
122*4882a593Smuzhiyun RK3036_PLL_RATE( 27000000, 1, 55, 7, 7, 0, 2097152), /* vco = 1323000000 */
123*4882a593Smuzhiyun RK3036_PLL_RATE( 26973027, 1, 55, 7, 7, 0, 1173232), /* vco = 1321678323 */
124*4882a593Smuzhiyun { /* sentinel */ },
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* CRU parents */
128*4882a593Smuzhiyun PNAME(mux_pll_p) = { "xin24m", "xin32k" };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun PNAME(mux_ddrclk_p) = { "clk_ddrc_lpll_src",
131*4882a593Smuzhiyun "clk_ddrc_bpll_src",
132*4882a593Smuzhiyun "clk_ddrc_dpll_src",
133*4882a593Smuzhiyun "clk_ddrc_gpll_src" };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun PNAME(mux_pll_src_vpll_cpll_gpll_p) = { "vpll", "cpll", "gpll" };
136*4882a593Smuzhiyun PNAME(mux_pll_src_dmyvpll_cpll_gpll_p) = { "dummy_vpll", "cpll", "gpll" };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #ifdef RK3399_TWO_PLL_FOR_VOP
139*4882a593Smuzhiyun PNAME(mux_aclk_cci_p) = { "dummy_cpll",
140*4882a593Smuzhiyun "gpll_aclk_cci_src",
141*4882a593Smuzhiyun "npll_aclk_cci_src",
142*4882a593Smuzhiyun "dummy_vpll" };
143*4882a593Smuzhiyun PNAME(mux_cci_trace_p) = { "dummy_cpll",
144*4882a593Smuzhiyun "gpll_cci_trace" };
145*4882a593Smuzhiyun PNAME(mux_cs_p) = { "dummy_cpll", "gpll_cs",
146*4882a593Smuzhiyun "npll_cs"};
147*4882a593Smuzhiyun PNAME(mux_aclk_perihp_p) = { "dummy_cpll",
148*4882a593Smuzhiyun "gpll_aclk_perihp_src" };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_p) = { "dummy_cpll", "gpll" };
151*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_p) = { "dummy_cpll", "gpll", "npll" };
152*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_ppll_p) = { "dummy_cpll", "gpll", "ppll" };
153*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_upll_p) = { "dummy_cpll", "gpll", "upll" };
154*4882a593Smuzhiyun PNAME(mux_pll_src_npll_cpll_gpll_p) = { "npll", "dummy_cpll", "gpll" };
155*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_ppll_p) = { "dummy_cpll", "gpll", "npll",
156*4882a593Smuzhiyun "ppll" };
157*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_24m_p) = { "dummy_cpll", "gpll", "npll",
158*4882a593Smuzhiyun "xin24m" };
159*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_usbphy480m_p) = { "dummy_cpll", "gpll", "npll",
160*4882a593Smuzhiyun "clk_usbphy_480m" };
161*4882a593Smuzhiyun PNAME(mux_pll_src_ppll_cpll_gpll_npll_p) = { "ppll", "dummy_cpll", "gpll",
162*4882a593Smuzhiyun "npll", "upll" };
163*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_upll_24m_p) = { "dummy_cpll", "gpll", "npll",
164*4882a593Smuzhiyun "upll", "xin24m" };
165*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p) = { "dummy_cpll", "gpll", "npll",
166*4882a593Smuzhiyun "ppll", "upll", "xin24m" };
167*4882a593Smuzhiyun /*
168*4882a593Smuzhiyun * We hope to be able to HDMI/DP can obtain better signal quality,
169*4882a593Smuzhiyun * therefore, we move VOP pwm and aclk clocks to other PLLs, let
170*4882a593Smuzhiyun * HDMI/DP phyclock can monopolize VPLL.
171*4882a593Smuzhiyun */
172*4882a593Smuzhiyun PNAME(mux_pll_src_dmyvpll_cpll_gpll_npll_p) = { "dummy_vpll", "dummy_cpll", "gpll",
173*4882a593Smuzhiyun "npll" };
174*4882a593Smuzhiyun PNAME(mux_pll_src_dmyvpll_cpll_gpll_gpll_p) = { "dummy_vpll", "dummy_cpll", "gpll",
175*4882a593Smuzhiyun "gpll" };
176*4882a593Smuzhiyun PNAME(mux_pll_src_24m_32k_cpll_gpll_p) = { "xin24m", "xin32k",
177*4882a593Smuzhiyun "dummy_cpll", "gpll" };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun PNAME(mux_aclk_emmc_p) = { "dummy_cpll",
180*4882a593Smuzhiyun "gpll_aclk_emmc_src" };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun PNAME(mux_aclk_perilp0_p) = { "dummy_cpll",
183*4882a593Smuzhiyun "gpll_aclk_perilp0_src" };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun PNAME(mux_fclk_cm0s_p) = { "dummy_cpll",
186*4882a593Smuzhiyun "gpll_fclk_cm0s_src" };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun PNAME(mux_hclk_perilp1_p) = { "dummy_cpll",
189*4882a593Smuzhiyun "gpll_hclk_perilp1_src" };
190*4882a593Smuzhiyun PNAME(mux_aclk_gmac_p) = { "dummy_cpll",
191*4882a593Smuzhiyun "gpll_aclk_gmac_src" };
192*4882a593Smuzhiyun #else
193*4882a593Smuzhiyun PNAME(mux_aclk_cci_p) = { "cpll_aclk_cci_src",
194*4882a593Smuzhiyun "gpll_aclk_cci_src",
195*4882a593Smuzhiyun "npll_aclk_cci_src",
196*4882a593Smuzhiyun "dummy_vpll" };
197*4882a593Smuzhiyun PNAME(mux_cci_trace_p) = { "cpll_cci_trace",
198*4882a593Smuzhiyun "gpll_cci_trace" };
199*4882a593Smuzhiyun PNAME(mux_cs_p) = { "cpll_cs", "gpll_cs",
200*4882a593Smuzhiyun "npll_cs"};
201*4882a593Smuzhiyun PNAME(mux_aclk_perihp_p) = { "cpll_aclk_perihp_src",
202*4882a593Smuzhiyun "gpll_aclk_perihp_src" };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_p) = { "cpll", "gpll" };
205*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_p) = { "cpll", "gpll", "npll" };
206*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_ppll_p) = { "cpll", "gpll", "ppll" };
207*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_upll_p) = { "cpll", "gpll", "upll" };
208*4882a593Smuzhiyun PNAME(mux_pll_src_npll_cpll_gpll_p) = { "npll", "cpll", "gpll" };
209*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_ppll_p) = { "cpll", "gpll", "npll",
210*4882a593Smuzhiyun "ppll" };
211*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_24m_p) = { "cpll", "gpll", "npll",
212*4882a593Smuzhiyun "xin24m" };
213*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_usbphy480m_p) = { "cpll", "gpll", "npll",
214*4882a593Smuzhiyun "clk_usbphy_480m" };
215*4882a593Smuzhiyun PNAME(mux_pll_src_ppll_cpll_gpll_npll_p) = { "ppll", "cpll", "gpll",
216*4882a593Smuzhiyun "npll", "upll" };
217*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_upll_24m_p) = { "cpll", "gpll", "npll",
218*4882a593Smuzhiyun "upll", "xin24m" };
219*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p) = { "cpll", "gpll", "npll",
220*4882a593Smuzhiyun "ppll", "upll", "xin24m" };
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun * We hope to be able to HDMI/DP can obtain better signal quality,
223*4882a593Smuzhiyun * therefore, we move VOP pwm and aclk clocks to other PLLs, let
224*4882a593Smuzhiyun * HDMI/DP phyclock can monopolize VPLL.
225*4882a593Smuzhiyun */
226*4882a593Smuzhiyun PNAME(mux_pll_src_dmyvpll_cpll_gpll_npll_p) = { "dummy_vpll", "cpll", "gpll",
227*4882a593Smuzhiyun "npll" };
228*4882a593Smuzhiyun PNAME(mux_pll_src_dmyvpll_cpll_gpll_gpll_p) = { "dummy_vpll", "cpll", "gpll",
229*4882a593Smuzhiyun "gpll" };
230*4882a593Smuzhiyun PNAME(mux_pll_src_24m_32k_cpll_gpll_p) = { "xin24m", "xin32k",
231*4882a593Smuzhiyun "cpll", "gpll" };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun PNAME(mux_aclk_emmc_p) = { "cpll_aclk_emmc_src",
234*4882a593Smuzhiyun "gpll_aclk_emmc_src" };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun PNAME(mux_aclk_perilp0_p) = { "cpll_aclk_perilp0_src",
237*4882a593Smuzhiyun "gpll_aclk_perilp0_src" };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun PNAME(mux_fclk_cm0s_p) = { "cpll_fclk_cm0s_src",
240*4882a593Smuzhiyun "gpll_fclk_cm0s_src" };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun PNAME(mux_hclk_perilp1_p) = { "cpll_hclk_perilp1_src",
243*4882a593Smuzhiyun "gpll_hclk_perilp1_src" };
244*4882a593Smuzhiyun PNAME(mux_aclk_gmac_p) = { "cpll_aclk_gmac_src",
245*4882a593Smuzhiyun "gpll_aclk_gmac_src" };
246*4882a593Smuzhiyun #endif
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun PNAME(mux_dclk_vop0_p) = { "dclk_vop0_div",
249*4882a593Smuzhiyun "dummy_dclk_vop0_frac" };
250*4882a593Smuzhiyun PNAME(mux_dclk_vop1_p) = { "dclk_vop1_div",
251*4882a593Smuzhiyun "dummy_dclk_vop1_frac" };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun PNAME(mux_clk_cif_p) = { "clk_cifout_src", "xin24m" };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun PNAME(mux_pll_src_24m_usbphy480m_p) = { "xin24m", "clk_usbphy_480m" };
256*4882a593Smuzhiyun PNAME(mux_pll_src_24m_pciephy_p) = { "xin24m", "clk_pciephy_ref100m" };
257*4882a593Smuzhiyun PNAME(mux_pciecore_cru_phy_p) = { "clk_pcie_core_cru",
258*4882a593Smuzhiyun "clk_pcie_core_phy" };
259*4882a593Smuzhiyun PNAME(mux_clk_testout1_p) = { "clk_testout1_pll_src", "xin24m" };
260*4882a593Smuzhiyun PNAME(mux_clk_testout2_p) = { "clk_testout2_pll_src", "xin24m" };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun PNAME(mux_usbphy_480m_p) = { "clk_usbphy0_480m_src",
263*4882a593Smuzhiyun "clk_usbphy1_480m_src" };
264*4882a593Smuzhiyun PNAME(mux_rmii_p) = { "clk_gmac", "clkin_gmac" };
265*4882a593Smuzhiyun PNAME(mux_spdif_p) = { "clk_spdif_div", "clk_spdif_frac",
266*4882a593Smuzhiyun "clkin_i2s", "xin12m" };
267*4882a593Smuzhiyun PNAME(mux_i2s0_p) = { "clk_i2s0_div", "clk_i2s0_frac",
268*4882a593Smuzhiyun "clkin_i2s", "xin12m" };
269*4882a593Smuzhiyun PNAME(mux_i2s1_p) = { "clk_i2s1_div", "clk_i2s1_frac",
270*4882a593Smuzhiyun "clkin_i2s", "xin12m" };
271*4882a593Smuzhiyun PNAME(mux_i2s2_p) = { "clk_i2s2_div", "clk_i2s2_frac",
272*4882a593Smuzhiyun "clkin_i2s", "xin12m" };
273*4882a593Smuzhiyun PNAME(mux_i2sch_p) = { "clk_i2s0", "clk_i2s1",
274*4882a593Smuzhiyun "clk_i2s2" };
275*4882a593Smuzhiyun PNAME(mux_i2sout_p) = { "clk_i2sout_src", "xin12m" };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun PNAME(mux_uart0_p) = { "xin24m", "clk_uart0_div", "clk_uart0_frac" };
278*4882a593Smuzhiyun PNAME(mux_uart1_p) = { "xin24m", "clk_uart1_div", "clk_uart1_frac" };
279*4882a593Smuzhiyun PNAME(mux_uart2_p) = { "xin24m", "clk_uart2_div", "clk_uart2_frac" };
280*4882a593Smuzhiyun PNAME(mux_uart3_p) = { "xin24m", "clk_uart3_div", "clk_uart3_frac" };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* PMU CRU parents */
283*4882a593Smuzhiyun PNAME(mux_ppll_24m_p) = { "ppll", "xin24m" };
284*4882a593Smuzhiyun PNAME(mux_24m_ppll_p) = { "xin24m", "ppll" };
285*4882a593Smuzhiyun PNAME(mux_fclk_cm0s_pmu_ppll_p) = { "fclk_cm0s_pmu_ppll_src", "xin24m" };
286*4882a593Smuzhiyun PNAME(mux_wifi_pmu_p) = { "clk_wifi_div", "clk_wifi_frac" };
287*4882a593Smuzhiyun PNAME(mux_uart4_pmu_p) = { "xin24m", "clk_uart4_div",
288*4882a593Smuzhiyun "clk_uart4_frac" };
289*4882a593Smuzhiyun PNAME(mux_clk_testout2_2io_p) = { "clk_testout2", "clk_32k_suspend_pmu" };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static u32 uart_mux_idx[] = { 2, 0, 1 };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static struct rockchip_pll_clock rk3399_pll_clks[] __initdata = {
294*4882a593Smuzhiyun [lpll] = PLL(pll_rk3399, PLL_APLLL, "lpll", mux_pll_p, 0, RK3399_PLL_CON(0),
295*4882a593Smuzhiyun RK3399_PLL_CON(3), 8, 31, 0, rk3399_pll_rates),
296*4882a593Smuzhiyun [bpll] = PLL(pll_rk3399, PLL_APLLB, "bpll", mux_pll_p, 0, RK3399_PLL_CON(8),
297*4882a593Smuzhiyun RK3399_PLL_CON(11), 8, 31, 0, rk3399_pll_rates),
298*4882a593Smuzhiyun [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RK3399_PLL_CON(16),
299*4882a593Smuzhiyun RK3399_PLL_CON(19), 8, 31, 0, NULL),
300*4882a593Smuzhiyun #ifdef RK3399_TWO_PLL_FOR_VOP
301*4882a593Smuzhiyun [cpll] = PLL(pll_rk3399, PLL_CPLL, "cpll", mux_pll_p, 0, RK3399_PLL_CON(24),
302*4882a593Smuzhiyun RK3399_PLL_CON(27), 8, 31, 0, rk3399_pll_rates),
303*4882a593Smuzhiyun #else
304*4882a593Smuzhiyun [cpll] = PLL(pll_rk3399, PLL_CPLL, "cpll", mux_pll_p, 0, RK3399_PLL_CON(24),
305*4882a593Smuzhiyun RK3399_PLL_CON(27), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
306*4882a593Smuzhiyun #endif
307*4882a593Smuzhiyun [gpll] = PLL(pll_rk3399, PLL_GPLL, "gpll", mux_pll_p, 0, RK3399_PLL_CON(32),
308*4882a593Smuzhiyun RK3399_PLL_CON(35), 8, 31, 0, rk3399_pll_rates),
309*4882a593Smuzhiyun [npll] = PLL(pll_rk3399, PLL_NPLL, "npll", mux_pll_p, 0, RK3399_PLL_CON(40),
310*4882a593Smuzhiyun RK3399_PLL_CON(43), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
311*4882a593Smuzhiyun [vpll] = PLL(pll_rk3399, PLL_VPLL, "vpll", mux_pll_p, 0, RK3399_PLL_CON(48),
312*4882a593Smuzhiyun RK3399_PLL_CON(51), 8, 31, 0, rk3399_vpll_rates),
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun static struct rockchip_pll_clock rk3399_pmu_pll_clks[] __initdata = {
316*4882a593Smuzhiyun [ppll] = PLL(pll_rk3399, PLL_PPLL, "ppll", mux_pll_p, CLK_IS_CRITICAL, RK3399_PMU_PLL_CON(0),
317*4882a593Smuzhiyun RK3399_PMU_PLL_CON(3), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun #define MFLAGS CLK_MUX_HIWORD_MASK
321*4882a593Smuzhiyun #define DFLAGS CLK_DIVIDER_HIWORD_MASK
322*4882a593Smuzhiyun #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
323*4882a593Smuzhiyun #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_spdif_fracmux __initdata =
326*4882a593Smuzhiyun MUX(0, "clk_spdif_mux", mux_spdif_p, CLK_SET_RATE_PARENT,
327*4882a593Smuzhiyun RK3399_CLKSEL_CON(32), 13, 2, MFLAGS);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_i2s0_fracmux __initdata =
330*4882a593Smuzhiyun MUX(0, "clk_i2s0_mux", mux_i2s0_p, CLK_SET_RATE_PARENT,
331*4882a593Smuzhiyun RK3399_CLKSEL_CON(28), 8, 2, MFLAGS);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_i2s1_fracmux __initdata =
334*4882a593Smuzhiyun MUX(0, "clk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
335*4882a593Smuzhiyun RK3399_CLKSEL_CON(29), 8, 2, MFLAGS);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_i2s2_fracmux __initdata =
338*4882a593Smuzhiyun MUX(0, "clk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
339*4882a593Smuzhiyun RK3399_CLKSEL_CON(30), 8, 2, MFLAGS);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_uart0_fracmux __initdata =
342*4882a593Smuzhiyun MUXTBL(SCLK_UART0, "clk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
343*4882a593Smuzhiyun RK3399_CLKSEL_CON(33), 8, 2, MFLAGS, uart_mux_idx);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_uart1_fracmux __initdata =
346*4882a593Smuzhiyun MUXTBL(SCLK_UART1, "clk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
347*4882a593Smuzhiyun RK3399_CLKSEL_CON(34), 8, 2, MFLAGS, uart_mux_idx);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_uart2_fracmux __initdata =
350*4882a593Smuzhiyun MUXTBL(SCLK_UART2, "clk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
351*4882a593Smuzhiyun RK3399_CLKSEL_CON(35), 8, 2, MFLAGS, uart_mux_idx);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_uart3_fracmux __initdata =
354*4882a593Smuzhiyun MUXTBL(SCLK_UART3, "clk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
355*4882a593Smuzhiyun RK3399_CLKSEL_CON(36), 8, 2, MFLAGS, uart_mux_idx);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_uart4_pmu_fracmux __initdata =
358*4882a593Smuzhiyun MUXTBL(SCLK_UART4_PMU, "clk_uart4_pmu", mux_uart4_pmu_p, CLK_SET_RATE_PARENT,
359*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(5), 8, 2, MFLAGS, uart_mux_idx);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_dclk_vop0_fracmux __initdata =
362*4882a593Smuzhiyun MUX(DCLK_VOP0, "dclk_vop0", mux_dclk_vop0_p, CLK_SET_RATE_PARENT,
363*4882a593Smuzhiyun RK3399_CLKSEL_CON(49), 11, 1, MFLAGS);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_dclk_vop1_fracmux __initdata =
366*4882a593Smuzhiyun MUX(DCLK_VOP1, "dclk_vop1", mux_dclk_vop1_p, CLK_SET_RATE_PARENT,
367*4882a593Smuzhiyun RK3399_CLKSEL_CON(50), 11, 1, MFLAGS);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_pmuclk_wifi_fracmux __initdata =
370*4882a593Smuzhiyun MUX(SCLK_WIFI_PMU, "clk_wifi_pmu", mux_wifi_pmu_p, CLK_SET_RATE_PARENT,
371*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(1), 14, 1, MFLAGS);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data rk3399_cpuclkl_data = {
374*4882a593Smuzhiyun .core_reg[0] = RK3399_CLKSEL_CON(0),
375*4882a593Smuzhiyun .div_core_shift[0] = 0,
376*4882a593Smuzhiyun .div_core_mask[0] = 0x1f,
377*4882a593Smuzhiyun .num_cores = 1,
378*4882a593Smuzhiyun .mux_core_alt = 3,
379*4882a593Smuzhiyun .mux_core_main = 0,
380*4882a593Smuzhiyun .mux_core_shift = 6,
381*4882a593Smuzhiyun .mux_core_mask = 0x3,
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data rk3399_cpuclkb_data = {
385*4882a593Smuzhiyun .core_reg[0] = RK3399_CLKSEL_CON(2),
386*4882a593Smuzhiyun .div_core_shift[0] = 0,
387*4882a593Smuzhiyun .div_core_mask[0] = 0x1f,
388*4882a593Smuzhiyun .num_cores = 1,
389*4882a593Smuzhiyun .mux_core_alt = 3,
390*4882a593Smuzhiyun .mux_core_main = 1,
391*4882a593Smuzhiyun .mux_core_shift = 6,
392*4882a593Smuzhiyun .mux_core_mask = 0x3,
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun #define RK3399_DIV_ACLKM_MASK 0x1f
396*4882a593Smuzhiyun #define RK3399_DIV_ACLKM_SHIFT 8
397*4882a593Smuzhiyun #define RK3399_DIV_ATCLK_MASK 0x1f
398*4882a593Smuzhiyun #define RK3399_DIV_ATCLK_SHIFT 0
399*4882a593Smuzhiyun #define RK3399_DIV_PCLK_DBG_MASK 0x1f
400*4882a593Smuzhiyun #define RK3399_DIV_PCLK_DBG_SHIFT 8
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun #define RK3399_CLKSEL0(_offs, _aclkm) \
403*4882a593Smuzhiyun { \
404*4882a593Smuzhiyun .reg = RK3399_CLKSEL_CON(0 + _offs), \
405*4882a593Smuzhiyun .val = HIWORD_UPDATE(_aclkm, RK3399_DIV_ACLKM_MASK, \
406*4882a593Smuzhiyun RK3399_DIV_ACLKM_SHIFT), \
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun #define RK3399_CLKSEL1(_offs, _atclk, _pdbg) \
409*4882a593Smuzhiyun { \
410*4882a593Smuzhiyun .reg = RK3399_CLKSEL_CON(1 + _offs), \
411*4882a593Smuzhiyun .val = HIWORD_UPDATE(_atclk, RK3399_DIV_ATCLK_MASK, \
412*4882a593Smuzhiyun RK3399_DIV_ATCLK_SHIFT) | \
413*4882a593Smuzhiyun HIWORD_UPDATE(_pdbg, RK3399_DIV_PCLK_DBG_MASK, \
414*4882a593Smuzhiyun RK3399_DIV_PCLK_DBG_SHIFT), \
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* cluster_l: aclkm in clksel0, rest in clksel1 */
418*4882a593Smuzhiyun #define RK3399_CPUCLKL_RATE(_prate, _aclkm, _atclk, _pdbg) \
419*4882a593Smuzhiyun { \
420*4882a593Smuzhiyun .prate = _prate##U, \
421*4882a593Smuzhiyun .divs = { \
422*4882a593Smuzhiyun RK3399_CLKSEL0(0, _aclkm), \
423*4882a593Smuzhiyun RK3399_CLKSEL1(0, _atclk, _pdbg), \
424*4882a593Smuzhiyun }, \
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* cluster_b: aclkm in clksel2, rest in clksel3 */
428*4882a593Smuzhiyun #define RK3399_CPUCLKB_RATE(_prate, _aclkm, _atclk, _pdbg) \
429*4882a593Smuzhiyun { \
430*4882a593Smuzhiyun .prate = _prate##U, \
431*4882a593Smuzhiyun .divs = { \
432*4882a593Smuzhiyun RK3399_CLKSEL0(2, _aclkm), \
433*4882a593Smuzhiyun RK3399_CLKSEL1(2, _atclk, _pdbg), \
434*4882a593Smuzhiyun }, \
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table rk3399_cpuclkl_rates[] __initdata = {
438*4882a593Smuzhiyun RK3399_CPUCLKL_RATE(1800000000, 1, 8, 8),
439*4882a593Smuzhiyun RK3399_CPUCLKL_RATE(1704000000, 1, 8, 8),
440*4882a593Smuzhiyun RK3399_CPUCLKL_RATE(1608000000, 1, 7, 7),
441*4882a593Smuzhiyun RK3399_CPUCLKL_RATE(1512000000, 1, 7, 7),
442*4882a593Smuzhiyun RK3399_CPUCLKL_RATE(1488000000, 1, 6, 6),
443*4882a593Smuzhiyun RK3399_CPUCLKL_RATE(1416000000, 1, 6, 6),
444*4882a593Smuzhiyun RK3399_CPUCLKL_RATE(1200000000, 1, 5, 5),
445*4882a593Smuzhiyun RK3399_CPUCLKL_RATE(1008000000, 1, 5, 5),
446*4882a593Smuzhiyun RK3399_CPUCLKL_RATE( 816000000, 1, 4, 4),
447*4882a593Smuzhiyun RK3399_CPUCLKL_RATE( 696000000, 1, 3, 3),
448*4882a593Smuzhiyun RK3399_CPUCLKL_RATE( 600000000, 1, 3, 3),
449*4882a593Smuzhiyun RK3399_CPUCLKL_RATE( 408000000, 1, 2, 2),
450*4882a593Smuzhiyun RK3399_CPUCLKL_RATE( 312000000, 1, 1, 1),
451*4882a593Smuzhiyun RK3399_CPUCLKL_RATE( 216000000, 1, 1, 1),
452*4882a593Smuzhiyun RK3399_CPUCLKL_RATE( 96000000, 1, 1, 1),
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table rk3399_cpuclkb_rates[] __initdata = {
456*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(2208000000, 1, 11, 11),
457*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(2184000000, 1, 11, 11),
458*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(2088000000, 1, 10, 10),
459*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(2040000000, 1, 10, 10),
460*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(2016000000, 1, 9, 9),
461*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(1992000000, 1, 9, 9),
462*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(1896000000, 1, 9, 9),
463*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(1800000000, 1, 8, 8),
464*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(1704000000, 1, 8, 8),
465*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(1608000000, 1, 7, 7),
466*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(1512000000, 1, 7, 7),
467*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(1488000000, 1, 6, 6),
468*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(1416000000, 1, 6, 6),
469*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(1200000000, 1, 5, 5),
470*4882a593Smuzhiyun RK3399_CPUCLKB_RATE(1008000000, 1, 5, 5),
471*4882a593Smuzhiyun RK3399_CPUCLKB_RATE( 816000000, 1, 4, 4),
472*4882a593Smuzhiyun RK3399_CPUCLKB_RATE( 696000000, 1, 3, 3),
473*4882a593Smuzhiyun RK3399_CPUCLKB_RATE( 600000000, 1, 3, 3),
474*4882a593Smuzhiyun RK3399_CPUCLKB_RATE( 408000000, 1, 2, 2),
475*4882a593Smuzhiyun RK3399_CPUCLKB_RATE( 312000000, 1, 1, 1),
476*4882a593Smuzhiyun RK3399_CPUCLKB_RATE( 216000000, 1, 1, 1),
477*4882a593Smuzhiyun RK3399_CPUCLKB_RATE( 96000000, 1, 1, 1),
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_clk_branches[] __initdata = {
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun * CRU Clock-Architecture
483*4882a593Smuzhiyun */
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* usbphy */
486*4882a593Smuzhiyun GATE(SCLK_USB2PHY0_REF, "clk_usb2phy0_ref", "xin24m", CLK_IGNORE_UNUSED,
487*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 5, GFLAGS),
488*4882a593Smuzhiyun GATE(SCLK_USB2PHY1_REF, "clk_usb2phy1_ref", "xin24m", CLK_IGNORE_UNUSED,
489*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 6, GFLAGS),
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun GATE(SCLK_USBPHY0_480M_SRC, "clk_usbphy0_480m_src", "clk_usbphy0_480m", CLK_IGNORE_UNUSED,
492*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 12, GFLAGS),
493*4882a593Smuzhiyun GATE(SCLK_USBPHY1_480M_SRC, "clk_usbphy1_480m_src", "clk_usbphy1_480m", CLK_IGNORE_UNUSED,
494*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 12, GFLAGS),
495*4882a593Smuzhiyun MUX(0, "clk_usbphy_480m", mux_usbphy_480m_p, 0,
496*4882a593Smuzhiyun RK3399_CLKSEL_CON(14), 6, 1, MFLAGS),
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun MUX(0, "upll", mux_pll_src_24m_usbphy480m_p, 0,
499*4882a593Smuzhiyun RK3399_CLKSEL_CON(14), 15, 1, MFLAGS),
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_HSICPHY, "clk_hsicphy", mux_pll_src_cpll_gpll_npll_usbphy480m_p, 0,
502*4882a593Smuzhiyun RK3399_CLKSEL_CON(19), 0, 2, MFLAGS,
503*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 4, GFLAGS),
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun COMPOSITE(ACLK_USB3, "aclk_usb3", mux_pll_src_cpll_gpll_npll_p, 0,
506*4882a593Smuzhiyun RK3399_CLKSEL_CON(39), 6, 2, MFLAGS, 0, 5, DFLAGS,
507*4882a593Smuzhiyun RK3399_CLKGATE_CON(12), 0, GFLAGS),
508*4882a593Smuzhiyun GATE(ACLK_USB3_NOC, "aclk_usb3_noc", "aclk_usb3", CLK_IS_CRITICAL,
509*4882a593Smuzhiyun RK3399_CLKGATE_CON(30), 0, GFLAGS),
510*4882a593Smuzhiyun GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_usb3", 0,
511*4882a593Smuzhiyun RK3399_CLKGATE_CON(30), 1, GFLAGS),
512*4882a593Smuzhiyun GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_usb3", 0,
513*4882a593Smuzhiyun RK3399_CLKGATE_CON(30), 2, GFLAGS),
514*4882a593Smuzhiyun GATE(ACLK_USB3_RKSOC_AXI_PERF, "aclk_usb3_rksoc_axi_perf", "aclk_usb3", 0,
515*4882a593Smuzhiyun RK3399_CLKGATE_CON(30), 3, GFLAGS),
516*4882a593Smuzhiyun GATE(ACLK_USB3_GRF, "aclk_usb3_grf", "aclk_usb3", 0,
517*4882a593Smuzhiyun RK3399_CLKGATE_CON(30), 4, GFLAGS),
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun GATE(SCLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", 0,
520*4882a593Smuzhiyun RK3399_CLKGATE_CON(12), 1, GFLAGS),
521*4882a593Smuzhiyun GATE(SCLK_USB3OTG1_REF, "clk_usb3otg1_ref", "xin24m", 0,
522*4882a593Smuzhiyun RK3399_CLKGATE_CON(12), 2, GFLAGS),
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun COMPOSITE(SCLK_USB3OTG0_SUSPEND, "clk_usb3otg0_suspend", mux_pll_p, 0,
525*4882a593Smuzhiyun RK3399_CLKSEL_CON(40), 15, 1, MFLAGS, 0, 10, DFLAGS,
526*4882a593Smuzhiyun RK3399_CLKGATE_CON(12), 3, GFLAGS),
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun COMPOSITE(SCLK_USB3OTG1_SUSPEND, "clk_usb3otg1_suspend", mux_pll_p, 0,
529*4882a593Smuzhiyun RK3399_CLKSEL_CON(41), 15, 1, MFLAGS, 0, 10, DFLAGS,
530*4882a593Smuzhiyun RK3399_CLKGATE_CON(12), 4, GFLAGS),
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun COMPOSITE(SCLK_UPHY0_TCPDPHY_REF, "clk_uphy0_tcpdphy_ref", mux_pll_p, 0,
533*4882a593Smuzhiyun RK3399_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS,
534*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 4, GFLAGS),
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun COMPOSITE(SCLK_UPHY0_TCPDCORE, "clk_uphy0_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
537*4882a593Smuzhiyun RK3399_CLKSEL_CON(64), 6, 2, MFLAGS, 0, 5, DFLAGS,
538*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 5, GFLAGS),
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun COMPOSITE(SCLK_UPHY1_TCPDPHY_REF, "clk_uphy1_tcpdphy_ref", mux_pll_p, 0,
541*4882a593Smuzhiyun RK3399_CLKSEL_CON(65), 15, 1, MFLAGS, 8, 5, DFLAGS,
542*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 6, GFLAGS),
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun COMPOSITE(SCLK_UPHY1_TCPDCORE, "clk_uphy1_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
545*4882a593Smuzhiyun RK3399_CLKSEL_CON(65), 6, 2, MFLAGS, 0, 5, DFLAGS,
546*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 7, GFLAGS),
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* little core */
549*4882a593Smuzhiyun GATE(0, "clk_core_l_lpll_src", "lpll", CLK_IGNORE_UNUSED,
550*4882a593Smuzhiyun RK3399_CLKGATE_CON(0), 0, GFLAGS),
551*4882a593Smuzhiyun GATE(0, "clk_core_l_bpll_src", "bpll", CLK_IGNORE_UNUSED,
552*4882a593Smuzhiyun RK3399_CLKGATE_CON(0), 1, GFLAGS),
553*4882a593Smuzhiyun GATE(0, "clk_core_l_dpll_src", "dpll", CLK_IGNORE_UNUSED,
554*4882a593Smuzhiyun RK3399_CLKGATE_CON(0), 2, GFLAGS),
555*4882a593Smuzhiyun GATE(0, "clk_core_l_gpll_src", "gpll", CLK_IGNORE_UNUSED,
556*4882a593Smuzhiyun RK3399_CLKGATE_CON(0), 3, GFLAGS),
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "aclkm_core_l", "armclkl", CLK_IGNORE_UNUSED,
559*4882a593Smuzhiyun RK3399_CLKSEL_CON(0), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
560*4882a593Smuzhiyun RK3399_CLKGATE_CON(0), 4, GFLAGS),
561*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "atclk_core_l", "armclkl", CLK_IGNORE_UNUSED,
562*4882a593Smuzhiyun RK3399_CLKSEL_CON(1), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
563*4882a593Smuzhiyun RK3399_CLKGATE_CON(0), 5, GFLAGS),
564*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "pclk_dbg_core_l", "armclkl", CLK_IGNORE_UNUSED,
565*4882a593Smuzhiyun RK3399_CLKSEL_CON(1), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
566*4882a593Smuzhiyun RK3399_CLKGATE_CON(0), 6, GFLAGS),
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun GATE(ACLK_CORE_ADB400_CORE_L_2_CCI500, "aclk_core_adb400_core_l_2_cci500", "aclkm_core_l", CLK_IGNORE_UNUSED,
569*4882a593Smuzhiyun RK3399_CLKGATE_CON(14), 12, GFLAGS),
570*4882a593Smuzhiyun GATE(ACLK_PERF_CORE_L, "aclk_perf_core_l", "aclkm_core_l", CLK_IGNORE_UNUSED,
571*4882a593Smuzhiyun RK3399_CLKGATE_CON(14), 13, GFLAGS),
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun GATE(0, "clk_dbg_pd_core_l", "armclkl", CLK_IGNORE_UNUSED,
574*4882a593Smuzhiyun RK3399_CLKGATE_CON(14), 9, GFLAGS),
575*4882a593Smuzhiyun GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_core_adb400_gic_2_core_l", "armclkl", CLK_IGNORE_UNUSED,
576*4882a593Smuzhiyun RK3399_CLKGATE_CON(14), 10, GFLAGS),
577*4882a593Smuzhiyun GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_core_adb400_core_l_2_gic", "armclkl", CLK_IGNORE_UNUSED,
578*4882a593Smuzhiyun RK3399_CLKGATE_CON(14), 11, GFLAGS),
579*4882a593Smuzhiyun GATE(SCLK_PVTM_CORE_L, "clk_pvtm_core_l", "xin24m", 0,
580*4882a593Smuzhiyun RK3399_CLKGATE_CON(0), 7, GFLAGS),
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* big core */
583*4882a593Smuzhiyun GATE(0, "clk_core_b_lpll_src", "lpll", CLK_IGNORE_UNUSED,
584*4882a593Smuzhiyun RK3399_CLKGATE_CON(1), 0, GFLAGS),
585*4882a593Smuzhiyun GATE(0, "clk_core_b_bpll_src", "bpll", CLK_IGNORE_UNUSED,
586*4882a593Smuzhiyun RK3399_CLKGATE_CON(1), 1, GFLAGS),
587*4882a593Smuzhiyun GATE(0, "clk_core_b_dpll_src", "dpll", CLK_IGNORE_UNUSED,
588*4882a593Smuzhiyun RK3399_CLKGATE_CON(1), 2, GFLAGS),
589*4882a593Smuzhiyun GATE(0, "clk_core_b_gpll_src", "gpll", CLK_IGNORE_UNUSED,
590*4882a593Smuzhiyun RK3399_CLKGATE_CON(1), 3, GFLAGS),
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "aclkm_core_b", "armclkb", CLK_IGNORE_UNUSED,
593*4882a593Smuzhiyun RK3399_CLKSEL_CON(2), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
594*4882a593Smuzhiyun RK3399_CLKGATE_CON(1), 4, GFLAGS),
595*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "atclk_core_b", "armclkb", CLK_IGNORE_UNUSED,
596*4882a593Smuzhiyun RK3399_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
597*4882a593Smuzhiyun RK3399_CLKGATE_CON(1), 5, GFLAGS),
598*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "pclk_dbg_core_b", "armclkb", CLK_IGNORE_UNUSED,
599*4882a593Smuzhiyun RK3399_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
600*4882a593Smuzhiyun RK3399_CLKGATE_CON(1), 6, GFLAGS),
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun GATE(ACLK_CORE_ADB400_CORE_B_2_CCI500, "aclk_core_adb400_core_b_2_cci500", "aclkm_core_b", CLK_IGNORE_UNUSED,
603*4882a593Smuzhiyun RK3399_CLKGATE_CON(14), 5, GFLAGS),
604*4882a593Smuzhiyun GATE(ACLK_PERF_CORE_B, "aclk_perf_core_b", "aclkm_core_b", CLK_IGNORE_UNUSED,
605*4882a593Smuzhiyun RK3399_CLKGATE_CON(14), 6, GFLAGS),
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun GATE(0, "clk_dbg_pd_core_b", "armclkb", CLK_IGNORE_UNUSED,
608*4882a593Smuzhiyun RK3399_CLKGATE_CON(14), 1, GFLAGS),
609*4882a593Smuzhiyun GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_core_adb400_gic_2_core_b", "armclkb", CLK_IGNORE_UNUSED,
610*4882a593Smuzhiyun RK3399_CLKGATE_CON(14), 3, GFLAGS),
611*4882a593Smuzhiyun GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_core_adb400_core_b_2_gic", "armclkb", CLK_IGNORE_UNUSED,
612*4882a593Smuzhiyun RK3399_CLKGATE_CON(14), 4, GFLAGS),
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun DIV(0, "pclken_dbg_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
615*4882a593Smuzhiyun RK3399_CLKSEL_CON(3), 13, 2, DFLAGS | CLK_DIVIDER_READ_ONLY),
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun GATE(0, "pclk_dbg_cxcs_pd_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
618*4882a593Smuzhiyun RK3399_CLKGATE_CON(14), 2, GFLAGS),
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun GATE(SCLK_PVTM_CORE_B, "clk_pvtm_core_b", "xin24m", 0,
621*4882a593Smuzhiyun RK3399_CLKGATE_CON(1), 7, GFLAGS),
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* gmac */
624*4882a593Smuzhiyun GATE(0, "cpll_aclk_gmac_src", "cpll", CLK_IGNORE_UNUSED,
625*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 9, GFLAGS),
626*4882a593Smuzhiyun GATE(0, "gpll_aclk_gmac_src", "gpll", CLK_IGNORE_UNUSED,
627*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 8, GFLAGS),
628*4882a593Smuzhiyun COMPOSITE(0, "aclk_gmac_pre", mux_aclk_gmac_p, 0,
629*4882a593Smuzhiyun RK3399_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 5, DFLAGS,
630*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 10, GFLAGS),
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun GATE(ACLK_GMAC, "aclk_gmac", "aclk_gmac_pre", 0,
633*4882a593Smuzhiyun RK3399_CLKGATE_CON(32), 0, GFLAGS),
634*4882a593Smuzhiyun GATE(ACLK_GMAC_NOC, "aclk_gmac_noc", "aclk_gmac_pre", CLK_IS_CRITICAL,
635*4882a593Smuzhiyun RK3399_CLKGATE_CON(32), 1, GFLAGS),
636*4882a593Smuzhiyun GATE(ACLK_PERF_GMAC, "aclk_perf_gmac", "aclk_gmac_pre", 0,
637*4882a593Smuzhiyun RK3399_CLKGATE_CON(32), 4, GFLAGS),
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "pclk_gmac_pre", "aclk_gmac_pre", 0,
640*4882a593Smuzhiyun RK3399_CLKSEL_CON(19), 8, 3, DFLAGS,
641*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 11, GFLAGS),
642*4882a593Smuzhiyun GATE(PCLK_GMAC, "pclk_gmac", "pclk_gmac_pre", 0,
643*4882a593Smuzhiyun RK3399_CLKGATE_CON(32), 2, GFLAGS),
644*4882a593Smuzhiyun GATE(PCLK_GMAC_NOC, "pclk_gmac_noc", "pclk_gmac_pre", CLK_IS_CRITICAL,
645*4882a593Smuzhiyun RK3399_CLKGATE_CON(32), 3, GFLAGS),
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun COMPOSITE(SCLK_MAC, "clk_gmac", mux_pll_src_cpll_gpll_npll_p, 0,
648*4882a593Smuzhiyun RK3399_CLKSEL_CON(20), 14, 2, MFLAGS, 8, 5, DFLAGS,
649*4882a593Smuzhiyun RK3399_CLKGATE_CON(5), 5, GFLAGS),
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun MUX(SCLK_RMII_SRC, "clk_rmii_src", mux_rmii_p, CLK_SET_RATE_PARENT,
652*4882a593Smuzhiyun RK3399_CLKSEL_CON(19), 4, 1, MFLAGS),
653*4882a593Smuzhiyun GATE(SCLK_MACREF_OUT, "clk_mac_refout", "clk_rmii_src", 0,
654*4882a593Smuzhiyun RK3399_CLKGATE_CON(5), 7, GFLAGS),
655*4882a593Smuzhiyun GATE(SCLK_MACREF, "clk_mac_ref", "clk_rmii_src", 0,
656*4882a593Smuzhiyun RK3399_CLKGATE_CON(5), 6, GFLAGS),
657*4882a593Smuzhiyun GATE(SCLK_MAC_RX, "clk_rmii_rx", "clk_rmii_src", 0,
658*4882a593Smuzhiyun RK3399_CLKGATE_CON(5), 8, GFLAGS),
659*4882a593Smuzhiyun GATE(SCLK_MAC_TX, "clk_rmii_tx", "clk_rmii_src", 0,
660*4882a593Smuzhiyun RK3399_CLKGATE_CON(5), 9, GFLAGS),
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* spdif */
663*4882a593Smuzhiyun COMPOSITE(SCLK_SPDIF_DIV, "clk_spdif_div", mux_pll_src_cpll_gpll_p, 0,
664*4882a593Smuzhiyun RK3399_CLKSEL_CON(32), 7, 1, MFLAGS, 0, 7, DFLAGS,
665*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 13, GFLAGS),
666*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_spdif_frac", "clk_spdif_div", CLK_SET_RATE_PARENT,
667*4882a593Smuzhiyun RK3399_CLKSEL_CON(99), 0,
668*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 14, GFLAGS,
669*4882a593Smuzhiyun &rk3399_spdif_fracmux),
670*4882a593Smuzhiyun GATE(SCLK_SPDIF_8CH, "clk_spdif", "clk_spdif_mux", CLK_SET_RATE_PARENT,
671*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 15, GFLAGS),
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun COMPOSITE(SCLK_SPDIF_REC_DPTX, "clk_spdif_rec_dptx", mux_pll_src_cpll_gpll_p, 0,
674*4882a593Smuzhiyun RK3399_CLKSEL_CON(32), 15, 1, MFLAGS, 8, 5, DFLAGS,
675*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 6, GFLAGS),
676*4882a593Smuzhiyun /* i2s */
677*4882a593Smuzhiyun COMPOSITE(SCLK_I2S0_DIV, "clk_i2s0_div", mux_pll_src_cpll_gpll_p, 0,
678*4882a593Smuzhiyun RK3399_CLKSEL_CON(28), 7, 1, MFLAGS, 0, 7, DFLAGS,
679*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 3, GFLAGS),
680*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_i2s0_frac", "clk_i2s0_div", CLK_SET_RATE_PARENT,
681*4882a593Smuzhiyun RK3399_CLKSEL_CON(96), 0,
682*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 4, GFLAGS,
683*4882a593Smuzhiyun &rk3399_i2s0_fracmux),
684*4882a593Smuzhiyun GATE(SCLK_I2S0_8CH, "clk_i2s0", "clk_i2s0_mux", CLK_SET_RATE_PARENT,
685*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 5, GFLAGS),
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun COMPOSITE(SCLK_I2S1_DIV, "clk_i2s1_div", mux_pll_src_cpll_gpll_p, 0,
688*4882a593Smuzhiyun RK3399_CLKSEL_CON(29), 7, 1, MFLAGS, 0, 7, DFLAGS,
689*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 6, GFLAGS),
690*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_div", CLK_SET_RATE_PARENT,
691*4882a593Smuzhiyun RK3399_CLKSEL_CON(97), 0,
692*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 7, GFLAGS,
693*4882a593Smuzhiyun &rk3399_i2s1_fracmux),
694*4882a593Smuzhiyun GATE(SCLK_I2S1_8CH, "clk_i2s1", "clk_i2s1_mux", CLK_SET_RATE_PARENT,
695*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 8, GFLAGS),
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun COMPOSITE(SCLK_I2S2_DIV, "clk_i2s2_div", mux_pll_src_cpll_gpll_p, 0,
698*4882a593Smuzhiyun RK3399_CLKSEL_CON(30), 7, 1, MFLAGS, 0, 7, DFLAGS,
699*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 9, GFLAGS),
700*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_div", CLK_SET_RATE_PARENT,
701*4882a593Smuzhiyun RK3399_CLKSEL_CON(98), 0,
702*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 10, GFLAGS,
703*4882a593Smuzhiyun &rk3399_i2s2_fracmux),
704*4882a593Smuzhiyun GATE(SCLK_I2S2_8CH, "clk_i2s2", "clk_i2s2_mux", CLK_SET_RATE_PARENT,
705*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 11, GFLAGS),
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun MUX(SCLK_I2SOUT_SRC, "clk_i2sout_src", mux_i2sch_p, CLK_SET_RATE_PARENT,
708*4882a593Smuzhiyun RK3399_CLKSEL_CON(31), 0, 2, MFLAGS),
709*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_I2S_8CH_OUT, "clk_i2sout", mux_i2sout_p, CLK_SET_RATE_PARENT,
710*4882a593Smuzhiyun RK3399_CLKSEL_CON(31), 2, 1, MFLAGS,
711*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 12, GFLAGS),
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /* uart */
714*4882a593Smuzhiyun MUX(SCLK_UART0_SRC, "clk_uart0_src", mux_pll_src_cpll_gpll_upll_p, 0,
715*4882a593Smuzhiyun RK3399_CLKSEL_CON(33), 12, 2, MFLAGS),
716*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "clk_uart0_div", "clk_uart0_src", 0,
717*4882a593Smuzhiyun RK3399_CLKSEL_CON(33), 0, 7, DFLAGS,
718*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 0, GFLAGS),
719*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_div", CLK_SET_RATE_PARENT,
720*4882a593Smuzhiyun RK3399_CLKSEL_CON(100), 0,
721*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 1, GFLAGS,
722*4882a593Smuzhiyun &rk3399_uart0_fracmux),
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun MUX(SCLK_UART_SRC, "clk_uart_src", mux_pll_src_cpll_gpll_p, 0,
725*4882a593Smuzhiyun RK3399_CLKSEL_CON(33), 15, 1, MFLAGS),
726*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "clk_uart1_div", "clk_uart_src", 0,
727*4882a593Smuzhiyun RK3399_CLKSEL_CON(34), 0, 7, DFLAGS,
728*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 2, GFLAGS),
729*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_div", CLK_SET_RATE_PARENT,
730*4882a593Smuzhiyun RK3399_CLKSEL_CON(101), 0,
731*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 3, GFLAGS,
732*4882a593Smuzhiyun &rk3399_uart1_fracmux),
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "clk_uart2_div", "clk_uart_src", 0,
735*4882a593Smuzhiyun RK3399_CLKSEL_CON(35), 0, 7, DFLAGS,
736*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 4, GFLAGS),
737*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_div", CLK_SET_RATE_PARENT,
738*4882a593Smuzhiyun RK3399_CLKSEL_CON(102), 0,
739*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 5, GFLAGS,
740*4882a593Smuzhiyun &rk3399_uart2_fracmux),
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "clk_uart3_div", "clk_uart_src", 0,
743*4882a593Smuzhiyun RK3399_CLKSEL_CON(36), 0, 7, DFLAGS,
744*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 6, GFLAGS),
745*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_div", CLK_SET_RATE_PARENT,
746*4882a593Smuzhiyun RK3399_CLKSEL_CON(103), 0,
747*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 7, GFLAGS,
748*4882a593Smuzhiyun &rk3399_uart3_fracmux),
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun COMPOSITE(PCLK_DDR, "pclk_ddr", mux_pll_src_cpll_gpll_p, CLK_IS_CRITICAL,
751*4882a593Smuzhiyun RK3399_CLKSEL_CON(6), 15, 1, MFLAGS, 8, 5, DFLAGS,
752*4882a593Smuzhiyun RK3399_CLKGATE_CON(3), 4, GFLAGS),
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun GATE(PCLK_CENTER_MAIN_NOC, "pclk_center_main_noc", "pclk_ddr", CLK_IS_CRITICAL,
755*4882a593Smuzhiyun RK3399_CLKGATE_CON(18), 10, GFLAGS),
756*4882a593Smuzhiyun GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_ddr", 0,
757*4882a593Smuzhiyun RK3399_CLKGATE_CON(18), 12, GFLAGS),
758*4882a593Smuzhiyun GATE(PCLK_CIC, "pclk_cic", "pclk_ddr", CLK_IGNORE_UNUSED,
759*4882a593Smuzhiyun RK3399_CLKGATE_CON(18), 15, GFLAGS),
760*4882a593Smuzhiyun GATE(PCLK_DDR_SGRF, "pclk_ddr_sgrf", "pclk_ddr", CLK_IGNORE_UNUSED,
761*4882a593Smuzhiyun RK3399_CLKGATE_CON(19), 2, GFLAGS),
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun GATE(SCLK_PVTM_DDR, "clk_pvtm_ddr", "xin24m", 0,
764*4882a593Smuzhiyun RK3399_CLKGATE_CON(4), 11, GFLAGS),
765*4882a593Smuzhiyun GATE(SCLK_DFIMON0_TIMER, "clk_dfimon0_timer", "xin24m", 0,
766*4882a593Smuzhiyun RK3399_CLKGATE_CON(3), 5, GFLAGS),
767*4882a593Smuzhiyun GATE(SCLK_DFIMON1_TIMER, "clk_dfimon1_timer", "xin24m", 0,
768*4882a593Smuzhiyun RK3399_CLKGATE_CON(3), 6, GFLAGS),
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* cci */
771*4882a593Smuzhiyun GATE(0, "cpll_aclk_cci_src", "cpll", CLK_IS_CRITICAL,
772*4882a593Smuzhiyun RK3399_CLKGATE_CON(2), 0, GFLAGS),
773*4882a593Smuzhiyun GATE(0, "gpll_aclk_cci_src", "gpll", CLK_IS_CRITICAL,
774*4882a593Smuzhiyun RK3399_CLKGATE_CON(2), 1, GFLAGS),
775*4882a593Smuzhiyun GATE(0, "npll_aclk_cci_src", "npll", CLK_IS_CRITICAL,
776*4882a593Smuzhiyun RK3399_CLKGATE_CON(2), 2, GFLAGS),
777*4882a593Smuzhiyun GATE(0, "vpll_aclk_cci_src", "vpll", CLK_IS_CRITICAL,
778*4882a593Smuzhiyun RK3399_CLKGATE_CON(2), 3, GFLAGS),
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun COMPOSITE(0, "aclk_cci_pre", mux_aclk_cci_p, CLK_IS_CRITICAL,
781*4882a593Smuzhiyun RK3399_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 5, DFLAGS,
782*4882a593Smuzhiyun RK3399_CLKGATE_CON(2), 4, GFLAGS),
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun GATE(ACLK_ADB400M_PD_CORE_L, "aclk_adb400m_pd_core_l", "aclk_cci_pre", CLK_IS_CRITICAL,
785*4882a593Smuzhiyun RK3399_CLKGATE_CON(15), 0, GFLAGS),
786*4882a593Smuzhiyun GATE(ACLK_ADB400M_PD_CORE_B, "aclk_adb400m_pd_core_b", "aclk_cci_pre", CLK_IS_CRITICAL,
787*4882a593Smuzhiyun RK3399_CLKGATE_CON(15), 1, GFLAGS),
788*4882a593Smuzhiyun GATE(ACLK_CCI, "aclk_cci", "aclk_cci_pre", CLK_IS_CRITICAL,
789*4882a593Smuzhiyun RK3399_CLKGATE_CON(15), 2, GFLAGS),
790*4882a593Smuzhiyun GATE(ACLK_CCI_NOC0, "aclk_cci_noc0", "aclk_cci_pre", CLK_IS_CRITICAL,
791*4882a593Smuzhiyun RK3399_CLKGATE_CON(15), 3, GFLAGS),
792*4882a593Smuzhiyun GATE(ACLK_CCI_NOC1, "aclk_cci_noc1", "aclk_cci_pre", CLK_IS_CRITICAL,
793*4882a593Smuzhiyun RK3399_CLKGATE_CON(15), 4, GFLAGS),
794*4882a593Smuzhiyun GATE(ACLK_CCI_GRF, "aclk_cci_grf", "aclk_cci_pre", CLK_IS_CRITICAL,
795*4882a593Smuzhiyun RK3399_CLKGATE_CON(15), 7, GFLAGS),
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun GATE(0, "cpll_cci_trace", "cpll", CLK_IGNORE_UNUSED,
798*4882a593Smuzhiyun RK3399_CLKGATE_CON(2), 5, GFLAGS),
799*4882a593Smuzhiyun GATE(0, "gpll_cci_trace", "gpll", CLK_IGNORE_UNUSED,
800*4882a593Smuzhiyun RK3399_CLKGATE_CON(2), 6, GFLAGS),
801*4882a593Smuzhiyun COMPOSITE(SCLK_CCI_TRACE, "clk_cci_trace", mux_cci_trace_p, CLK_IGNORE_UNUSED,
802*4882a593Smuzhiyun RK3399_CLKSEL_CON(5), 15, 1, MFLAGS, 8, 5, DFLAGS,
803*4882a593Smuzhiyun RK3399_CLKGATE_CON(2), 7, GFLAGS),
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun GATE(0, "cpll_cs", "cpll", CLK_IS_CRITICAL,
806*4882a593Smuzhiyun RK3399_CLKGATE_CON(2), 8, GFLAGS),
807*4882a593Smuzhiyun GATE(0, "gpll_cs", "gpll", CLK_IS_CRITICAL,
808*4882a593Smuzhiyun RK3399_CLKGATE_CON(2), 9, GFLAGS),
809*4882a593Smuzhiyun GATE(0, "npll_cs", "npll", CLK_IS_CRITICAL,
810*4882a593Smuzhiyun RK3399_CLKGATE_CON(2), 10, GFLAGS),
811*4882a593Smuzhiyun COMPOSITE_NOGATE(SCLK_CS, "clk_cs", mux_cs_p, CLK_IS_CRITICAL,
812*4882a593Smuzhiyun RK3399_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS),
813*4882a593Smuzhiyun GATE(0, "clk_dbg_cxcs", "clk_cs", CLK_IGNORE_UNUSED,
814*4882a593Smuzhiyun RK3399_CLKGATE_CON(15), 5, GFLAGS),
815*4882a593Smuzhiyun GATE(0, "clk_dbg_noc", "clk_cs", CLK_IS_CRITICAL,
816*4882a593Smuzhiyun RK3399_CLKGATE_CON(15), 6, GFLAGS),
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /* vcodec */
819*4882a593Smuzhiyun COMPOSITE(0, "aclk_vcodec_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
820*4882a593Smuzhiyun RK3399_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
821*4882a593Smuzhiyun RK3399_CLKGATE_CON(4), 0, GFLAGS),
822*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "hclk_vcodec_pre", "aclk_vcodec_pre", 0,
823*4882a593Smuzhiyun RK3399_CLKSEL_CON(7), 8, 5, DFLAGS,
824*4882a593Smuzhiyun RK3399_CLKGATE_CON(4), 1, GFLAGS),
825*4882a593Smuzhiyun GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", 0,
826*4882a593Smuzhiyun RK3399_CLKGATE_CON(17), 2, GFLAGS),
827*4882a593Smuzhiyun GATE(0, "hclk_vcodec_noc", "hclk_vcodec_pre", CLK_IS_CRITICAL,
828*4882a593Smuzhiyun RK3399_CLKGATE_CON(17), 3, GFLAGS),
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", 0,
831*4882a593Smuzhiyun RK3399_CLKGATE_CON(17), 0, GFLAGS),
832*4882a593Smuzhiyun GATE(0, "aclk_vcodec_noc", "aclk_vcodec_pre", CLK_IS_CRITICAL,
833*4882a593Smuzhiyun RK3399_CLKGATE_CON(17), 1, GFLAGS),
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /* vdu */
836*4882a593Smuzhiyun COMPOSITE(SCLK_VDU_CORE, "clk_vdu_core", mux_pll_src_cpll_gpll_npll_p, 0,
837*4882a593Smuzhiyun RK3399_CLKSEL_CON(9), 6, 2, MFLAGS, 0, 5, DFLAGS,
838*4882a593Smuzhiyun RK3399_CLKGATE_CON(4), 4, GFLAGS),
839*4882a593Smuzhiyun COMPOSITE(SCLK_VDU_CA, "clk_vdu_ca", mux_pll_src_cpll_gpll_npll_p, 0,
840*4882a593Smuzhiyun RK3399_CLKSEL_CON(9), 14, 2, MFLAGS, 8, 5, DFLAGS,
841*4882a593Smuzhiyun RK3399_CLKGATE_CON(4), 5, GFLAGS),
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun COMPOSITE(0, "aclk_vdu_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
844*4882a593Smuzhiyun RK3399_CLKSEL_CON(8), 6, 2, MFLAGS, 0, 5, DFLAGS,
845*4882a593Smuzhiyun RK3399_CLKGATE_CON(4), 2, GFLAGS),
846*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "hclk_vdu_pre", "aclk_vdu_pre", 0,
847*4882a593Smuzhiyun RK3399_CLKSEL_CON(8), 8, 5, DFLAGS,
848*4882a593Smuzhiyun RK3399_CLKGATE_CON(4), 3, GFLAGS),
849*4882a593Smuzhiyun GATE(HCLK_VDU, "hclk_vdu", "hclk_vdu_pre", 0,
850*4882a593Smuzhiyun RK3399_CLKGATE_CON(17), 10, GFLAGS),
851*4882a593Smuzhiyun GATE(HCLK_VDU_NOC, "hclk_vdu_noc", "hclk_vdu_pre", CLK_IS_CRITICAL,
852*4882a593Smuzhiyun RK3399_CLKGATE_CON(17), 11, GFLAGS),
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun GATE(ACLK_VDU, "aclk_vdu", "aclk_vdu_pre", 0,
855*4882a593Smuzhiyun RK3399_CLKGATE_CON(17), 8, GFLAGS),
856*4882a593Smuzhiyun GATE(ACLK_VDU_NOC, "aclk_vdu_noc", "aclk_vdu_pre", CLK_IS_CRITICAL,
857*4882a593Smuzhiyun RK3399_CLKGATE_CON(17), 9, GFLAGS),
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /* iep */
860*4882a593Smuzhiyun COMPOSITE(0, "aclk_iep_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
861*4882a593Smuzhiyun RK3399_CLKSEL_CON(10), 6, 2, MFLAGS, 0, 5, DFLAGS,
862*4882a593Smuzhiyun RK3399_CLKGATE_CON(4), 6, GFLAGS),
863*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "hclk_iep_pre", "aclk_iep_pre", 0,
864*4882a593Smuzhiyun RK3399_CLKSEL_CON(10), 8, 5, DFLAGS,
865*4882a593Smuzhiyun RK3399_CLKGATE_CON(4), 7, GFLAGS),
866*4882a593Smuzhiyun GATE(HCLK_IEP, "hclk_iep", "hclk_iep_pre", 0,
867*4882a593Smuzhiyun RK3399_CLKGATE_CON(16), 2, GFLAGS),
868*4882a593Smuzhiyun GATE(HCLK_IEP_NOC, "hclk_iep_noc", "hclk_iep_pre", CLK_IS_CRITICAL,
869*4882a593Smuzhiyun RK3399_CLKGATE_CON(16), 3, GFLAGS),
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 0,
872*4882a593Smuzhiyun RK3399_CLKGATE_CON(16), 0, GFLAGS),
873*4882a593Smuzhiyun GATE(ACLK_IEP_NOC, "aclk_iep_noc", "aclk_iep_pre", CLK_IS_CRITICAL,
874*4882a593Smuzhiyun RK3399_CLKGATE_CON(16), 1, GFLAGS),
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun /* rga */
877*4882a593Smuzhiyun COMPOSITE(SCLK_RGA_CORE, "clk_rga_core", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
878*4882a593Smuzhiyun RK3399_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 5, DFLAGS,
879*4882a593Smuzhiyun RK3399_CLKGATE_CON(4), 10, GFLAGS),
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
882*4882a593Smuzhiyun RK3399_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 5, DFLAGS,
883*4882a593Smuzhiyun RK3399_CLKGATE_CON(4), 8, GFLAGS),
884*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "hclk_rga_pre", "aclk_rga_pre", 0,
885*4882a593Smuzhiyun RK3399_CLKSEL_CON(11), 8, 5, DFLAGS,
886*4882a593Smuzhiyun RK3399_CLKGATE_CON(4), 9, GFLAGS),
887*4882a593Smuzhiyun GATE(HCLK_RGA, "hclk_rga", "hclk_rga_pre", 0,
888*4882a593Smuzhiyun RK3399_CLKGATE_CON(16), 10, GFLAGS),
889*4882a593Smuzhiyun GATE(HCLK_RGA_NOC, "hclk_rga_noc", "hclk_rga_pre", CLK_IS_CRITICAL,
890*4882a593Smuzhiyun RK3399_CLKGATE_CON(16), 11, GFLAGS),
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0,
893*4882a593Smuzhiyun RK3399_CLKGATE_CON(16), 8, GFLAGS),
894*4882a593Smuzhiyun GATE(ACLK_RGA_NOC, "aclk_rga_noc", "aclk_rga_pre", CLK_IS_CRITICAL,
895*4882a593Smuzhiyun RK3399_CLKGATE_CON(16), 9, GFLAGS),
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* center */
898*4882a593Smuzhiyun COMPOSITE(ACLK_CENTER, "aclk_center", mux_pll_src_cpll_gpll_npll_p, CLK_IS_CRITICAL,
899*4882a593Smuzhiyun RK3399_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 5, DFLAGS,
900*4882a593Smuzhiyun RK3399_CLKGATE_CON(3), 7, GFLAGS),
901*4882a593Smuzhiyun GATE(ACLK_CENTER_MAIN_NOC, "aclk_center_main_noc", "aclk_center", CLK_IS_CRITICAL,
902*4882a593Smuzhiyun RK3399_CLKGATE_CON(19), 0, GFLAGS),
903*4882a593Smuzhiyun GATE(ACLK_CENTER_PERI_NOC, "aclk_center_peri_noc", "aclk_center", CLK_IS_CRITICAL,
904*4882a593Smuzhiyun RK3399_CLKGATE_CON(19), 1, GFLAGS),
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun /* gpu */
907*4882a593Smuzhiyun COMPOSITE(0, "aclk_gpu_pre", mux_pll_src_ppll_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
908*4882a593Smuzhiyun RK3399_CLKSEL_CON(13), 5, 3, MFLAGS, 0, 5, DFLAGS,
909*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 0, GFLAGS),
910*4882a593Smuzhiyun GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 0,
911*4882a593Smuzhiyun RK3399_CLKGATE_CON(30), 8, GFLAGS),
912*4882a593Smuzhiyun GATE(ACLK_PERF_GPU, "aclk_perf_gpu", "aclk_gpu_pre", 0,
913*4882a593Smuzhiyun RK3399_CLKGATE_CON(30), 10, GFLAGS),
914*4882a593Smuzhiyun GATE(ACLK_GPU_GRF, "aclk_gpu_grf", "aclk_gpu_pre", 0,
915*4882a593Smuzhiyun RK3399_CLKGATE_CON(30), 11, GFLAGS),
916*4882a593Smuzhiyun GATE(SCLK_PVTM_GPU, "aclk_pvtm_gpu", "xin24m", 0,
917*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 1, GFLAGS),
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /* perihp */
920*4882a593Smuzhiyun GATE(0, "cpll_aclk_perihp_src", "cpll", CLK_IS_CRITICAL,
921*4882a593Smuzhiyun RK3399_CLKGATE_CON(5), 1, GFLAGS),
922*4882a593Smuzhiyun GATE(0, "gpll_aclk_perihp_src", "gpll", CLK_IS_CRITICAL,
923*4882a593Smuzhiyun RK3399_CLKGATE_CON(5), 0, GFLAGS),
924*4882a593Smuzhiyun COMPOSITE(ACLK_PERIHP, "aclk_perihp", mux_aclk_perihp_p, CLK_IS_CRITICAL,
925*4882a593Smuzhiyun RK3399_CLKSEL_CON(14), 7, 1, MFLAGS, 0, 5, DFLAGS,
926*4882a593Smuzhiyun RK3399_CLKGATE_CON(5), 2, GFLAGS),
927*4882a593Smuzhiyun COMPOSITE_NOMUX(HCLK_PERIHP, "hclk_perihp", "aclk_perihp", CLK_IS_CRITICAL,
928*4882a593Smuzhiyun RK3399_CLKSEL_CON(14), 8, 2, DFLAGS,
929*4882a593Smuzhiyun RK3399_CLKGATE_CON(5), 3, GFLAGS),
930*4882a593Smuzhiyun COMPOSITE_NOMUX(PCLK_PERIHP, "pclk_perihp", "aclk_perihp", CLK_IS_CRITICAL,
931*4882a593Smuzhiyun RK3399_CLKSEL_CON(14), 12, 3, DFLAGS,
932*4882a593Smuzhiyun RK3399_CLKGATE_CON(5), 4, GFLAGS),
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun GATE(ACLK_PERF_PCIE, "aclk_perf_pcie", "aclk_perihp", 0,
935*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 2, GFLAGS),
936*4882a593Smuzhiyun GATE(ACLK_PCIE, "aclk_pcie", "aclk_perihp", 0,
937*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 10, GFLAGS),
938*4882a593Smuzhiyun GATE(0, "aclk_perihp_noc", "aclk_perihp", CLK_IS_CRITICAL,
939*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 12, GFLAGS),
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun GATE(HCLK_HOST0, "hclk_host0", "hclk_perihp", 0,
942*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 5, GFLAGS),
943*4882a593Smuzhiyun GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_perihp", 0,
944*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 6, GFLAGS),
945*4882a593Smuzhiyun GATE(HCLK_HOST1, "hclk_host1", "hclk_perihp", 0,
946*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 7, GFLAGS),
947*4882a593Smuzhiyun GATE(HCLK_HOST1_ARB, "hclk_host1_arb", "hclk_perihp", 0,
948*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 8, GFLAGS),
949*4882a593Smuzhiyun GATE(HCLK_HSIC, "hclk_hsic", "hclk_perihp", 0,
950*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 9, GFLAGS),
951*4882a593Smuzhiyun GATE(0, "hclk_perihp_noc", "hclk_perihp", CLK_IS_CRITICAL,
952*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 13, GFLAGS),
953*4882a593Smuzhiyun GATE(0, "hclk_ahb1tom", "hclk_perihp", CLK_IGNORE_UNUSED,
954*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 15, GFLAGS),
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun GATE(PCLK_PERIHP_GRF, "pclk_perihp_grf", "pclk_perihp", CLK_IS_CRITICAL,
957*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 4, GFLAGS),
958*4882a593Smuzhiyun GATE(PCLK_PCIE, "pclk_pcie", "pclk_perihp", 0,
959*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 11, GFLAGS),
960*4882a593Smuzhiyun GATE(0, "pclk_perihp_noc", "pclk_perihp", CLK_IS_CRITICAL,
961*4882a593Smuzhiyun RK3399_CLKGATE_CON(20), 14, GFLAGS),
962*4882a593Smuzhiyun GATE(PCLK_HSICPHY, "pclk_hsicphy", "pclk_perihp", 0,
963*4882a593Smuzhiyun RK3399_CLKGATE_CON(31), 8, GFLAGS),
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* sdio & sdmmc */
966*4882a593Smuzhiyun COMPOSITE(HCLK_SD, "hclk_sd", mux_pll_src_cpll_gpll_p, 0,
967*4882a593Smuzhiyun RK3399_CLKSEL_CON(13), 15, 1, MFLAGS, 8, 5, DFLAGS,
968*4882a593Smuzhiyun RK3399_CLKGATE_CON(12), 13, GFLAGS),
969*4882a593Smuzhiyun GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sd", 0,
970*4882a593Smuzhiyun RK3399_CLKGATE_CON(33), 8, GFLAGS),
971*4882a593Smuzhiyun GATE(0, "hclk_sdmmc_noc", "hclk_sd", CLK_IS_CRITICAL,
972*4882a593Smuzhiyun RK3399_CLKGATE_CON(33), 9, GFLAGS),
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun COMPOSITE(SCLK_SDIO, "clk_sdio", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
975*4882a593Smuzhiyun RK3399_CLKSEL_CON(15), 8, 3, MFLAGS, 0, 7, DFLAGS,
976*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 0, GFLAGS),
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun COMPOSITE(SCLK_SDMMC, "clk_sdmmc", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
979*4882a593Smuzhiyun RK3399_CLKSEL_CON(16), 8, 3, MFLAGS, 0, 7, DFLAGS,
980*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 1, GFLAGS),
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc", RK3399_SDMMC_CON0, 1),
983*4882a593Smuzhiyun MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc", RK3399_SDMMC_CON1, 1),
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio", RK3399_SDIO_CON0, 1),
986*4882a593Smuzhiyun MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio", RK3399_SDIO_CON1, 1),
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /* pcie */
989*4882a593Smuzhiyun COMPOSITE(SCLK_PCIE_PM, "clk_pcie_pm", mux_pll_src_cpll_gpll_npll_24m_p, 0,
990*4882a593Smuzhiyun RK3399_CLKSEL_CON(17), 8, 3, MFLAGS, 0, 7, DFLAGS,
991*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 2, GFLAGS),
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_PCIEPHY_REF100M, "clk_pciephy_ref100m", "npll", 0,
994*4882a593Smuzhiyun RK3399_CLKSEL_CON(18), 11, 5, DFLAGS,
995*4882a593Smuzhiyun RK3399_CLKGATE_CON(12), 6, GFLAGS),
996*4882a593Smuzhiyun MUX(SCLK_PCIEPHY_REF, "clk_pciephy_ref", mux_pll_src_24m_pciephy_p, CLK_SET_RATE_PARENT,
997*4882a593Smuzhiyun RK3399_CLKSEL_CON(18), 10, 1, MFLAGS),
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun COMPOSITE(0, "clk_pcie_core_cru", mux_pll_src_cpll_gpll_npll_p, 0,
1000*4882a593Smuzhiyun RK3399_CLKSEL_CON(18), 8, 2, MFLAGS, 0, 7, DFLAGS,
1001*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 3, GFLAGS),
1002*4882a593Smuzhiyun MUX(SCLK_PCIE_CORE, "clk_pcie_core", mux_pciecore_cru_phy_p, CLK_SET_RATE_PARENT,
1003*4882a593Smuzhiyun RK3399_CLKSEL_CON(18), 7, 1, MFLAGS),
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /* emmc */
1006*4882a593Smuzhiyun COMPOSITE(SCLK_EMMC, "clk_emmc", mux_pll_src_cpll_gpll_npll_upll_24m_p, 0,
1007*4882a593Smuzhiyun RK3399_CLKSEL_CON(22), 8, 3, MFLAGS, 0, 7, DFLAGS,
1008*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 14, GFLAGS),
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun GATE(0, "cpll_aclk_emmc_src", "cpll", CLK_IGNORE_UNUSED,
1011*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 13, GFLAGS),
1012*4882a593Smuzhiyun GATE(0, "gpll_aclk_emmc_src", "gpll", CLK_IGNORE_UNUSED,
1013*4882a593Smuzhiyun RK3399_CLKGATE_CON(6), 12, GFLAGS),
1014*4882a593Smuzhiyun COMPOSITE_NOGATE(ACLK_EMMC, "aclk_emmc", mux_aclk_emmc_p, CLK_IGNORE_UNUSED,
1015*4882a593Smuzhiyun RK3399_CLKSEL_CON(21), 7, 1, MFLAGS, 0, 5, DFLAGS),
1016*4882a593Smuzhiyun GATE(ACLK_EMMC_CORE, "aclk_emmccore", "aclk_emmc", CLK_IGNORE_UNUSED,
1017*4882a593Smuzhiyun RK3399_CLKGATE_CON(32), 8, GFLAGS),
1018*4882a593Smuzhiyun GATE(ACLK_EMMC_NOC, "aclk_emmc_noc", "aclk_emmc", CLK_IS_CRITICAL,
1019*4882a593Smuzhiyun RK3399_CLKGATE_CON(32), 9, GFLAGS),
1020*4882a593Smuzhiyun GATE(ACLK_EMMC_GRF, "aclk_emmcgrf", "aclk_emmc", CLK_IGNORE_UNUSED,
1021*4882a593Smuzhiyun RK3399_CLKGATE_CON(32), 10, GFLAGS),
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /* perilp0 */
1024*4882a593Smuzhiyun GATE(0, "cpll_aclk_perilp0_src", "cpll", CLK_IS_CRITICAL,
1025*4882a593Smuzhiyun RK3399_CLKGATE_CON(7), 1, GFLAGS),
1026*4882a593Smuzhiyun GATE(0, "gpll_aclk_perilp0_src", "gpll", CLK_IS_CRITICAL,
1027*4882a593Smuzhiyun RK3399_CLKGATE_CON(7), 0, GFLAGS),
1028*4882a593Smuzhiyun COMPOSITE(ACLK_PERILP0, "aclk_perilp0", mux_aclk_perilp0_p, CLK_IS_CRITICAL,
1029*4882a593Smuzhiyun RK3399_CLKSEL_CON(23), 7, 1, MFLAGS, 0, 5, DFLAGS,
1030*4882a593Smuzhiyun RK3399_CLKGATE_CON(7), 2, GFLAGS),
1031*4882a593Smuzhiyun COMPOSITE_NOMUX(HCLK_PERILP0, "hclk_perilp0", "aclk_perilp0", CLK_IS_CRITICAL,
1032*4882a593Smuzhiyun RK3399_CLKSEL_CON(23), 8, 2, DFLAGS,
1033*4882a593Smuzhiyun RK3399_CLKGATE_CON(7), 3, GFLAGS),
1034*4882a593Smuzhiyun COMPOSITE_NOMUX(PCLK_PERILP0, "pclk_perilp0", "aclk_perilp0", CLK_IS_CRITICAL,
1035*4882a593Smuzhiyun RK3399_CLKSEL_CON(23), 12, 3, DFLAGS,
1036*4882a593Smuzhiyun RK3399_CLKGATE_CON(7), 4, GFLAGS),
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /* aclk_perilp0 gates */
1039*4882a593Smuzhiyun GATE(ACLK_INTMEM, "aclk_intmem", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 0, GFLAGS),
1040*4882a593Smuzhiyun GATE(ACLK_TZMA, "aclk_tzma", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 1, GFLAGS),
1041*4882a593Smuzhiyun GATE(SCLK_INTMEM0, "clk_intmem0", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 2, GFLAGS),
1042*4882a593Smuzhiyun GATE(SCLK_INTMEM1, "clk_intmem1", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 3, GFLAGS),
1043*4882a593Smuzhiyun GATE(SCLK_INTMEM2, "clk_intmem2", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 4, GFLAGS),
1044*4882a593Smuzhiyun GATE(SCLK_INTMEM3, "clk_intmem3", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 5, GFLAGS),
1045*4882a593Smuzhiyun GATE(SCLK_INTMEM4, "clk_intmem4", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 6, GFLAGS),
1046*4882a593Smuzhiyun GATE(SCLK_INTMEM5, "clk_intmem5", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 7, GFLAGS),
1047*4882a593Smuzhiyun GATE(ACLK_DCF, "aclk_dcf", "aclk_perilp0", 0, RK3399_CLKGATE_CON(23), 8, GFLAGS),
1048*4882a593Smuzhiyun GATE(ACLK_DMAC0_PERILP, "aclk_dmac0_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 5, GFLAGS),
1049*4882a593Smuzhiyun GATE(ACLK_DMAC1_PERILP, "aclk_dmac1_perilp", "aclk_perilp0", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(25), 6, GFLAGS),
1050*4882a593Smuzhiyun GATE(ACLK_PERILP0_NOC, "aclk_perilp0_noc", "aclk_perilp0", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(25), 7, GFLAGS),
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /* hclk_perilp0 gates */
1053*4882a593Smuzhiyun GATE(HCLK_ROM, "hclk_rom", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 4, GFLAGS),
1054*4882a593Smuzhiyun GATE(HCLK_M_CRYPTO0, "hclk_m_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 5, GFLAGS),
1055*4882a593Smuzhiyun GATE(HCLK_S_CRYPTO0, "hclk_s_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 6, GFLAGS),
1056*4882a593Smuzhiyun GATE(HCLK_M_CRYPTO1, "hclk_m_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 14, GFLAGS),
1057*4882a593Smuzhiyun GATE(HCLK_S_CRYPTO1, "hclk_s_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 15, GFLAGS),
1058*4882a593Smuzhiyun GATE(HCLK_PERILP0_NOC, "hclk_perilp0_noc", "hclk_perilp0", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(25), 8, GFLAGS),
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /* pclk_perilp0 gates */
1061*4882a593Smuzhiyun GATE(PCLK_DCF, "pclk_dcf", "pclk_perilp0", 0, RK3399_CLKGATE_CON(23), 9, GFLAGS),
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun /* crypto */
1064*4882a593Smuzhiyun COMPOSITE(SCLK_CRYPTO0, "clk_crypto0", mux_pll_src_cpll_gpll_ppll_p, 0,
1065*4882a593Smuzhiyun RK3399_CLKSEL_CON(24), 6, 2, MFLAGS, 0, 5, DFLAGS,
1066*4882a593Smuzhiyun RK3399_CLKGATE_CON(7), 7, GFLAGS),
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun COMPOSITE(SCLK_CRYPTO1, "clk_crypto1", mux_pll_src_cpll_gpll_ppll_p, 0,
1069*4882a593Smuzhiyun RK3399_CLKSEL_CON(26), 6, 2, MFLAGS, 0, 5, DFLAGS,
1070*4882a593Smuzhiyun RK3399_CLKGATE_CON(7), 8, GFLAGS),
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /* cm0s_perilp */
1073*4882a593Smuzhiyun GATE(0, "cpll_fclk_cm0s_src", "cpll", 0,
1074*4882a593Smuzhiyun RK3399_CLKGATE_CON(7), 6, GFLAGS),
1075*4882a593Smuzhiyun GATE(0, "gpll_fclk_cm0s_src", "gpll", 0,
1076*4882a593Smuzhiyun RK3399_CLKGATE_CON(7), 5, GFLAGS),
1077*4882a593Smuzhiyun COMPOSITE(FCLK_CM0S, "fclk_cm0s", mux_fclk_cm0s_p, 0,
1078*4882a593Smuzhiyun RK3399_CLKSEL_CON(24), 15, 1, MFLAGS, 8, 5, DFLAGS,
1079*4882a593Smuzhiyun RK3399_CLKGATE_CON(7), 9, GFLAGS),
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun /* fclk_cm0s gates */
1082*4882a593Smuzhiyun GATE(SCLK_M0_PERILP, "sclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 8, GFLAGS),
1083*4882a593Smuzhiyun GATE(HCLK_M0_PERILP, "hclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 9, GFLAGS),
1084*4882a593Smuzhiyun GATE(DCLK_M0_PERILP, "dclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 10, GFLAGS),
1085*4882a593Smuzhiyun GATE(SCLK_M0_PERILP_DEC, "clk_m0_perilp_dec", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 11, GFLAGS),
1086*4882a593Smuzhiyun GATE(HCLK_M0_PERILP_NOC, "hclk_m0_perilp_noc", "fclk_cm0s", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(25), 11, GFLAGS),
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun /* perilp1 */
1089*4882a593Smuzhiyun GATE(0, "cpll_hclk_perilp1_src", "cpll", CLK_IS_CRITICAL,
1090*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 1, GFLAGS),
1091*4882a593Smuzhiyun GATE(0, "gpll_hclk_perilp1_src", "gpll", CLK_IS_CRITICAL,
1092*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 0, GFLAGS),
1093*4882a593Smuzhiyun COMPOSITE_NOGATE(HCLK_PERILP1, "hclk_perilp1", mux_hclk_perilp1_p, CLK_IS_CRITICAL,
1094*4882a593Smuzhiyun RK3399_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 5, DFLAGS),
1095*4882a593Smuzhiyun COMPOSITE_NOMUX(PCLK_PERILP1, "pclk_perilp1", "hclk_perilp1", CLK_IS_CRITICAL,
1096*4882a593Smuzhiyun RK3399_CLKSEL_CON(25), 8, 3, DFLAGS,
1097*4882a593Smuzhiyun RK3399_CLKGATE_CON(8), 2, GFLAGS),
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* hclk_perilp1 gates */
1100*4882a593Smuzhiyun GATE(0, "hclk_perilp1_noc", "hclk_perilp1", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(25), 9, GFLAGS),
1101*4882a593Smuzhiyun GATE(0, "hclk_sdio_noc", "hclk_perilp1", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(25), 12, GFLAGS),
1102*4882a593Smuzhiyun GATE(HCLK_I2S0_8CH, "hclk_i2s0", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 0, GFLAGS),
1103*4882a593Smuzhiyun GATE(HCLK_I2S1_8CH, "hclk_i2s1", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 1, GFLAGS),
1104*4882a593Smuzhiyun GATE(HCLK_I2S2_8CH, "hclk_i2s2", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 2, GFLAGS),
1105*4882a593Smuzhiyun GATE(HCLK_SPDIF, "hclk_spdif", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 3, GFLAGS),
1106*4882a593Smuzhiyun GATE(HCLK_SDIO, "hclk_sdio", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 4, GFLAGS),
1107*4882a593Smuzhiyun GATE(PCLK_SPI5, "pclk_spi5", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 5, GFLAGS),
1108*4882a593Smuzhiyun GATE(0, "hclk_sdioaudio_noc", "hclk_perilp1", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(34), 6, GFLAGS),
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun /* pclk_perilp1 gates */
1111*4882a593Smuzhiyun GATE(PCLK_UART0, "pclk_uart0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 0, GFLAGS),
1112*4882a593Smuzhiyun GATE(PCLK_UART1, "pclk_uart1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 1, GFLAGS),
1113*4882a593Smuzhiyun GATE(PCLK_UART2, "pclk_uart2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 2, GFLAGS),
1114*4882a593Smuzhiyun GATE(PCLK_UART3, "pclk_uart3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 3, GFLAGS),
1115*4882a593Smuzhiyun GATE(PCLK_I2C7, "pclk_rki2c7", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 5, GFLAGS),
1116*4882a593Smuzhiyun GATE(PCLK_I2C1, "pclk_rki2c1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 6, GFLAGS),
1117*4882a593Smuzhiyun GATE(PCLK_I2C5, "pclk_rki2c5", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 7, GFLAGS),
1118*4882a593Smuzhiyun GATE(PCLK_I2C6, "pclk_rki2c6", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 8, GFLAGS),
1119*4882a593Smuzhiyun GATE(PCLK_I2C2, "pclk_rki2c2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 9, GFLAGS),
1120*4882a593Smuzhiyun GATE(PCLK_I2C3, "pclk_rki2c3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 10, GFLAGS),
1121*4882a593Smuzhiyun GATE(PCLK_MAILBOX0, "pclk_mailbox0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 11, GFLAGS),
1122*4882a593Smuzhiyun GATE(PCLK_SARADC, "pclk_saradc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 12, GFLAGS),
1123*4882a593Smuzhiyun GATE(PCLK_TSADC, "pclk_tsadc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 13, GFLAGS),
1124*4882a593Smuzhiyun GATE(PCLK_EFUSE1024NS, "pclk_efuse1024ns", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 14, GFLAGS),
1125*4882a593Smuzhiyun GATE(PCLK_EFUSE1024S, "pclk_efuse1024s", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 15, GFLAGS),
1126*4882a593Smuzhiyun GATE(PCLK_SPI0, "pclk_spi0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 10, GFLAGS),
1127*4882a593Smuzhiyun GATE(PCLK_SPI1, "pclk_spi1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 11, GFLAGS),
1128*4882a593Smuzhiyun GATE(PCLK_SPI2, "pclk_spi2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 12, GFLAGS),
1129*4882a593Smuzhiyun GATE(PCLK_SPI4, "pclk_spi4", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 13, GFLAGS),
1130*4882a593Smuzhiyun GATE(PCLK_PERIHP_GRF, "pclk_perilp_sgrf", "pclk_perilp1", 0, RK3399_CLKGATE_CON(24), 13, GFLAGS),
1131*4882a593Smuzhiyun GATE(0, "pclk_perilp1_noc", "pclk_perilp1", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(25), 10, GFLAGS),
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun /* saradc */
1134*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
1135*4882a593Smuzhiyun RK3399_CLKSEL_CON(26), 8, 8, DFLAGS,
1136*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 11, GFLAGS),
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun /* tsadc */
1139*4882a593Smuzhiyun COMPOSITE(SCLK_TSADC, "clk_tsadc", mux_pll_p, 0,
1140*4882a593Smuzhiyun RK3399_CLKSEL_CON(27), 15, 1, MFLAGS, 0, 10, DFLAGS,
1141*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 10, GFLAGS),
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /* cif_testout */
1144*4882a593Smuzhiyun MUX(0, "clk_testout1_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1145*4882a593Smuzhiyun RK3399_CLKSEL_CON(38), 6, 2, MFLAGS),
1146*4882a593Smuzhiyun COMPOSITE(SCLK_TESTCLKOUT1, "clk_testout1", mux_clk_testout1_p, 0,
1147*4882a593Smuzhiyun RK3399_CLKSEL_CON(38), 5, 1, MFLAGS, 0, 5, DFLAGS,
1148*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 14, GFLAGS),
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun MUX(0, "clk_testout2_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1151*4882a593Smuzhiyun RK3399_CLKSEL_CON(38), 14, 2, MFLAGS),
1152*4882a593Smuzhiyun COMPOSITE(SCLK_TESTCLKOUT2, "clk_testout2", mux_clk_testout2_p, 0,
1153*4882a593Smuzhiyun RK3399_CLKSEL_CON(38), 13, 1, MFLAGS, 8, 5, DFLAGS,
1154*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 15, GFLAGS),
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /* vio */
1157*4882a593Smuzhiyun COMPOSITE(ACLK_VIO, "aclk_vio", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
1158*4882a593Smuzhiyun RK3399_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
1159*4882a593Smuzhiyun RK3399_CLKGATE_CON(11), 0, GFLAGS),
1160*4882a593Smuzhiyun COMPOSITE_NOMUX(PCLK_VIO, "pclk_vio", "aclk_vio", CLK_IS_CRITICAL,
1161*4882a593Smuzhiyun RK3399_CLKSEL_CON(43), 0, 5, DFLAGS,
1162*4882a593Smuzhiyun RK3399_CLKGATE_CON(11), 1, GFLAGS),
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun GATE(ACLK_VIO_NOC, "aclk_vio_noc", "aclk_vio", CLK_IS_CRITICAL,
1165*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 0, GFLAGS),
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "pclk_vio", 0,
1168*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 1, GFLAGS),
1169*4882a593Smuzhiyun GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "pclk_vio", 0,
1170*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 2, GFLAGS),
1171*4882a593Smuzhiyun GATE(PCLK_VIO_GRF, "pclk_vio_grf", "pclk_vio", CLK_IS_CRITICAL,
1172*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 12, GFLAGS),
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun /* hdcp */
1175*4882a593Smuzhiyun COMPOSITE_NOGATE(ACLK_HDCP, "aclk_hdcp", mux_pll_src_cpll_gpll_ppll_p, 0,
1176*4882a593Smuzhiyun RK3399_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS),
1177*4882a593Smuzhiyun COMPOSITE_NOMUX(HCLK_HDCP, "hclk_hdcp", "aclk_hdcp", 0,
1178*4882a593Smuzhiyun RK3399_CLKSEL_CON(43), 5, 5, DFLAGS,
1179*4882a593Smuzhiyun RK3399_CLKGATE_CON(11), 3, GFLAGS),
1180*4882a593Smuzhiyun COMPOSITE_NOMUX(PCLK_HDCP, "pclk_hdcp", "aclk_hdcp", 0,
1181*4882a593Smuzhiyun RK3399_CLKSEL_CON(43), 10, 5, DFLAGS,
1182*4882a593Smuzhiyun RK3399_CLKGATE_CON(11), 10, GFLAGS),
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun GATE(ACLK_HDCP_NOC, "aclk_hdcp_noc", "aclk_hdcp", CLK_IS_CRITICAL,
1185*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 4, GFLAGS),
1186*4882a593Smuzhiyun GATE(ACLK_HDCP22, "aclk_hdcp22", "aclk_hdcp", 0,
1187*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 10, GFLAGS),
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun GATE(HCLK_HDCP_NOC, "hclk_hdcp_noc", "hclk_hdcp", CLK_IS_CRITICAL,
1190*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 5, GFLAGS),
1191*4882a593Smuzhiyun GATE(HCLK_HDCP22, "hclk_hdcp22", "hclk_hdcp", 0,
1192*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 9, GFLAGS),
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun GATE(PCLK_HDCP_NOC, "pclk_hdcp_noc", "pclk_hdcp", CLK_IS_CRITICAL,
1195*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 3, GFLAGS),
1196*4882a593Smuzhiyun GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "pclk_hdcp", 0,
1197*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 6, GFLAGS),
1198*4882a593Smuzhiyun GATE(PCLK_DP_CTRL, "pclk_dp_ctrl", "pclk_hdcp", 0,
1199*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 7, GFLAGS),
1200*4882a593Smuzhiyun GATE(PCLK_HDCP22, "pclk_hdcp22", "pclk_hdcp", 0,
1201*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 8, GFLAGS),
1202*4882a593Smuzhiyun GATE(PCLK_GASKET, "pclk_gasket", "pclk_hdcp", 0,
1203*4882a593Smuzhiyun RK3399_CLKGATE_CON(29), 11, GFLAGS),
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /* edp */
1206*4882a593Smuzhiyun COMPOSITE(SCLK_DP_CORE, "clk_dp_core", mux_pll_src_npll_cpll_gpll_p, 0,
1207*4882a593Smuzhiyun RK3399_CLKSEL_CON(46), 6, 2, MFLAGS, 0, 5, DFLAGS,
1208*4882a593Smuzhiyun RK3399_CLKGATE_CON(11), 8, GFLAGS),
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun COMPOSITE(PCLK_EDP, "pclk_edp", mux_pll_src_cpll_gpll_p, 0,
1211*4882a593Smuzhiyun RK3399_CLKSEL_CON(44), 15, 1, MFLAGS, 8, 6, DFLAGS,
1212*4882a593Smuzhiyun RK3399_CLKGATE_CON(11), 11, GFLAGS),
1213*4882a593Smuzhiyun GATE(PCLK_EDP_NOC, "pclk_edp_noc", "pclk_edp", CLK_IS_CRITICAL,
1214*4882a593Smuzhiyun RK3399_CLKGATE_CON(32), 12, GFLAGS),
1215*4882a593Smuzhiyun GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "pclk_edp", 0,
1216*4882a593Smuzhiyun RK3399_CLKGATE_CON(32), 13, GFLAGS),
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /* hdmi */
1219*4882a593Smuzhiyun GATE(SCLK_HDMI_SFR, "clk_hdmi_sfr", "xin24m", 0,
1220*4882a593Smuzhiyun RK3399_CLKGATE_CON(11), 6, GFLAGS),
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun COMPOSITE(SCLK_HDMI_CEC, "clk_hdmi_cec", mux_pll_p, 0,
1223*4882a593Smuzhiyun RK3399_CLKSEL_CON(45), 15, 1, MFLAGS, 0, 10, DFLAGS,
1224*4882a593Smuzhiyun RK3399_CLKGATE_CON(11), 7, GFLAGS),
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /* vop0 */
1227*4882a593Smuzhiyun COMPOSITE(ACLK_VOP0_PRE, "aclk_vop0_pre", mux_pll_src_dmyvpll_cpll_gpll_npll_p, 0,
1228*4882a593Smuzhiyun RK3399_CLKSEL_CON(47), 6, 2, MFLAGS, 0, 5, DFLAGS,
1229*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 8, GFLAGS),
1230*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "hclk_vop0_pre", "aclk_vop0_pre", 0,
1231*4882a593Smuzhiyun RK3399_CLKSEL_CON(47), 8, 5, DFLAGS,
1232*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 9, GFLAGS),
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun GATE(ACLK_VOP0, "aclk_vop0", "aclk_vop0_pre", 0,
1235*4882a593Smuzhiyun RK3399_CLKGATE_CON(28), 3, GFLAGS),
1236*4882a593Smuzhiyun GATE(ACLK_VOP0_NOC, "aclk_vop0_noc", "aclk_vop0_pre", CLK_IS_CRITICAL,
1237*4882a593Smuzhiyun RK3399_CLKGATE_CON(28), 1, GFLAGS),
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun GATE(HCLK_VOP0, "hclk_vop0", "hclk_vop0_pre", 0,
1240*4882a593Smuzhiyun RK3399_CLKGATE_CON(28), 2, GFLAGS),
1241*4882a593Smuzhiyun GATE(HCLK_VOP0_NOC, "hclk_vop0_noc", "hclk_vop0_pre", CLK_IS_CRITICAL,
1242*4882a593Smuzhiyun RK3399_CLKGATE_CON(28), 0, GFLAGS),
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun #ifdef RK3399_TWO_PLL_FOR_VOP
1245*4882a593Smuzhiyun COMPOSITE(DCLK_VOP0_DIV, "dclk_vop0_div", mux_pll_src_vpll_cpll_gpll_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
1246*4882a593Smuzhiyun RK3399_CLKSEL_CON(49), 8, 2, MFLAGS, 0, 8, DFLAGS,
1247*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 12, GFLAGS),
1248*4882a593Smuzhiyun #else
1249*4882a593Smuzhiyun COMPOSITE(DCLK_VOP0_DIV, "dclk_vop0_div", mux_pll_src_vpll_cpll_gpll_p, CLK_SET_RATE_PARENT,
1250*4882a593Smuzhiyun RK3399_CLKSEL_CON(49), 8, 2, MFLAGS, 0, 8, DFLAGS,
1251*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 12, GFLAGS),
1252*4882a593Smuzhiyun #endif
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun /* The VOP0 is main screen, it is able to re-set parent rate. */
1255*4882a593Smuzhiyun COMPOSITE_FRACMUX_NOGATE(0, "dclk_vop0_frac", "dclk_vop0_div", CLK_SET_RATE_PARENT,
1256*4882a593Smuzhiyun RK3399_CLKSEL_CON(106), 0,
1257*4882a593Smuzhiyun &rk3399_dclk_vop0_fracmux),
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun COMPOSITE(SCLK_VOP0_PWM, "clk_vop0_pwm", mux_pll_src_dmyvpll_cpll_gpll_gpll_p, 0,
1260*4882a593Smuzhiyun RK3399_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS,
1261*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 14, GFLAGS),
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /* vop1 */
1264*4882a593Smuzhiyun COMPOSITE(ACLK_VOP1_PRE, "aclk_vop1_pre", mux_pll_src_dmyvpll_cpll_gpll_npll_p, 0,
1265*4882a593Smuzhiyun RK3399_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
1266*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 10, GFLAGS),
1267*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "hclk_vop1_pre", "aclk_vop1_pre", 0,
1268*4882a593Smuzhiyun RK3399_CLKSEL_CON(48), 8, 5, DFLAGS,
1269*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 11, GFLAGS),
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun GATE(ACLK_VOP1, "aclk_vop1", "aclk_vop1_pre", 0,
1272*4882a593Smuzhiyun RK3399_CLKGATE_CON(28), 7, GFLAGS),
1273*4882a593Smuzhiyun GATE(ACLK_VOP1_NOC, "aclk_vop1_noc", "aclk_vop1_pre", CLK_IS_CRITICAL,
1274*4882a593Smuzhiyun RK3399_CLKGATE_CON(28), 5, GFLAGS),
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun GATE(HCLK_VOP1, "hclk_vop1", "hclk_vop1_pre", 0,
1277*4882a593Smuzhiyun RK3399_CLKGATE_CON(28), 6, GFLAGS),
1278*4882a593Smuzhiyun GATE(HCLK_VOP1_NOC, "hclk_vop1_noc", "hclk_vop1_pre", CLK_IS_CRITICAL,
1279*4882a593Smuzhiyun RK3399_CLKGATE_CON(28), 4, GFLAGS),
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun /* The VOP1 is sub screen, it is note able to re-set parent rate. */
1282*4882a593Smuzhiyun #ifdef RK3399_TWO_PLL_FOR_VOP
1283*4882a593Smuzhiyun COMPOSITE(DCLK_VOP1_DIV, "dclk_vop1_div", mux_pll_src_vpll_cpll_gpll_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
1284*4882a593Smuzhiyun RK3399_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 8, DFLAGS,
1285*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 13, GFLAGS),
1286*4882a593Smuzhiyun #else
1287*4882a593Smuzhiyun COMPOSITE(DCLK_VOP1_DIV, "dclk_vop1_div", mux_pll_src_dmyvpll_cpll_gpll_p, 0,
1288*4882a593Smuzhiyun RK3399_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 8, DFLAGS,
1289*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 13, GFLAGS),
1290*4882a593Smuzhiyun #endif
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun COMPOSITE_FRACMUX_NOGATE(DCLK_VOP1_FRAC, "dclk_vop1_frac", "dclk_vop1_div", 0,
1293*4882a593Smuzhiyun RK3399_CLKSEL_CON(107), 0,
1294*4882a593Smuzhiyun &rk3399_dclk_vop1_fracmux),
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun COMPOSITE(SCLK_VOP1_PWM, "clk_vop1_pwm", mux_pll_src_dmyvpll_cpll_gpll_gpll_p, 0,
1297*4882a593Smuzhiyun RK3399_CLKSEL_CON(52), 6, 2, MFLAGS, 0, 5, DFLAGS,
1298*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 15, GFLAGS),
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun /* isp */
1301*4882a593Smuzhiyun COMPOSITE(ACLK_ISP0, "aclk_isp0", mux_pll_src_cpll_gpll_ppll_p, 0,
1302*4882a593Smuzhiyun RK3399_CLKSEL_CON(53), 6, 2, MFLAGS, 0, 5, DFLAGS,
1303*4882a593Smuzhiyun RK3399_CLKGATE_CON(12), 8, GFLAGS),
1304*4882a593Smuzhiyun COMPOSITE_NOMUX(HCLK_ISP0, "hclk_isp0", "aclk_isp0", 0,
1305*4882a593Smuzhiyun RK3399_CLKSEL_CON(53), 8, 5, DFLAGS,
1306*4882a593Smuzhiyun RK3399_CLKGATE_CON(12), 9, GFLAGS),
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun GATE(ACLK_ISP0_NOC, "aclk_isp0_noc", "aclk_isp0", CLK_IS_CRITICAL,
1309*4882a593Smuzhiyun RK3399_CLKGATE_CON(27), 1, GFLAGS),
1310*4882a593Smuzhiyun GATE(ACLK_ISP0_WRAPPER, "aclk_isp0_wrapper", "aclk_isp0", 0,
1311*4882a593Smuzhiyun RK3399_CLKGATE_CON(27), 5, GFLAGS),
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun GATE(HCLK_ISP0_NOC, "hclk_isp0_noc", "hclk_isp0", CLK_IS_CRITICAL,
1314*4882a593Smuzhiyun RK3399_CLKGATE_CON(27), 0, GFLAGS),
1315*4882a593Smuzhiyun GATE(HCLK_ISP0_WRAPPER, "hclk_isp0_wrapper", "hclk_isp0", 0,
1316*4882a593Smuzhiyun RK3399_CLKGATE_CON(27), 4, GFLAGS),
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun COMPOSITE(SCLK_ISP0, "clk_isp0", mux_pll_src_cpll_gpll_npll_p, 0,
1319*4882a593Smuzhiyun RK3399_CLKSEL_CON(55), 6, 2, MFLAGS, 0, 5, DFLAGS,
1320*4882a593Smuzhiyun RK3399_CLKGATE_CON(11), 4, GFLAGS),
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun COMPOSITE(ACLK_ISP1, "aclk_isp1", mux_pll_src_cpll_gpll_ppll_p, 0,
1323*4882a593Smuzhiyun RK3399_CLKSEL_CON(54), 6, 2, MFLAGS, 0, 5, DFLAGS,
1324*4882a593Smuzhiyun RK3399_CLKGATE_CON(12), 10, GFLAGS),
1325*4882a593Smuzhiyun COMPOSITE_NOMUX(HCLK_ISP1, "hclk_isp1", "aclk_isp1", 0,
1326*4882a593Smuzhiyun RK3399_CLKSEL_CON(54), 8, 5, DFLAGS,
1327*4882a593Smuzhiyun RK3399_CLKGATE_CON(12), 11, GFLAGS),
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun GATE(ACLK_ISP1_NOC, "aclk_isp1_noc", "aclk_isp1", CLK_IS_CRITICAL,
1330*4882a593Smuzhiyun RK3399_CLKGATE_CON(27), 3, GFLAGS),
1331*4882a593Smuzhiyun GATE(ACLK_ISP1_WRAPPER, "aclk_isp1_wrapper", "aclk_isp1", 0,
1332*4882a593Smuzhiyun RK3399_CLKGATE_CON(27), 8, GFLAGS),
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun GATE(HCLK_ISP1_NOC, "hclk_isp1_noc", "hclk_isp1", CLK_IS_CRITICAL,
1335*4882a593Smuzhiyun RK3399_CLKGATE_CON(27), 2, GFLAGS),
1336*4882a593Smuzhiyun GATE(HCLK_ISP1_WRAPPER, "hclk_isp1_wrapper", "hclk_isp1", 0,
1337*4882a593Smuzhiyun RK3399_CLKGATE_CON(27), 7, GFLAGS),
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun COMPOSITE(SCLK_ISP1, "clk_isp1", mux_pll_src_cpll_gpll_npll_p, 0,
1340*4882a593Smuzhiyun RK3399_CLKSEL_CON(55), 14, 2, MFLAGS, 8, 5, DFLAGS,
1341*4882a593Smuzhiyun RK3399_CLKGATE_CON(11), 5, GFLAGS),
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun /*
1344*4882a593Smuzhiyun * We use pclkin_cifinv by default GRF_SOC_CON20[9] (GSC20_9) setting in system,
1345*4882a593Smuzhiyun * so we ignore the mux and make clocks nodes as following,
1346*4882a593Smuzhiyun *
1347*4882a593Smuzhiyun * pclkin_cifinv --|-------\
1348*4882a593Smuzhiyun * |GSC20_9|-- pclkin_cifmux -- |G27_6| -- pclkin_isp1_wrapper
1349*4882a593Smuzhiyun * pclkin_cif --|-------/
1350*4882a593Smuzhiyun */
1351*4882a593Smuzhiyun GATE(PCLK_ISP1_WRAPPER, "pclkin_isp1_wrapper", "pclkin_cif", 0,
1352*4882a593Smuzhiyun RK3399_CLKGATE_CON(27), 6, GFLAGS),
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun /* cif */
1355*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_CIF_OUT_SRC, "clk_cifout_src", mux_pll_src_cpll_gpll_npll_p, 0,
1356*4882a593Smuzhiyun RK3399_CLKSEL_CON(56), 6, 2, MFLAGS,
1357*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 7, GFLAGS),
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun COMPOSITE_NOGATE(SCLK_CIF_OUT, "clk_cifout", mux_clk_cif_p, 0,
1360*4882a593Smuzhiyun RK3399_CLKSEL_CON(56), 5, 1, MFLAGS, 0, 5, DFLAGS),
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /* gic */
1363*4882a593Smuzhiyun COMPOSITE(ACLK_GIC_PRE, "aclk_gic_pre", mux_pll_src_cpll_gpll_p, CLK_IS_CRITICAL,
1364*4882a593Smuzhiyun RK3399_CLKSEL_CON(56), 15, 1, MFLAGS, 8, 5, DFLAGS,
1365*4882a593Smuzhiyun RK3399_CLKGATE_CON(12), 12, GFLAGS),
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun GATE(ACLK_GIC, "aclk_gic", "aclk_gic_pre", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(33), 0, GFLAGS),
1368*4882a593Smuzhiyun GATE(ACLK_GIC_NOC, "aclk_gic_noc", "aclk_gic_pre", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(33), 1, GFLAGS),
1369*4882a593Smuzhiyun GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_gic_adb400_core_l_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 2, GFLAGS),
1370*4882a593Smuzhiyun GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_gic_adb400_core_b_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 3, GFLAGS),
1371*4882a593Smuzhiyun GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_gic_adb400_gic_2_core_l", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 4, GFLAGS),
1372*4882a593Smuzhiyun GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_gic_adb400_gic_2_core_b", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 5, GFLAGS),
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun /* alive */
1375*4882a593Smuzhiyun /* pclk_alive_gpll_src is controlled by PMUGRF_SOC_CON0[6] */
1376*4882a593Smuzhiyun DIV(PCLK_ALIVE, "pclk_alive", "gpll", 0,
1377*4882a593Smuzhiyun RK3399_CLKSEL_CON(57), 0, 5, DFLAGS),
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun GATE(PCLK_USBPHY_MUX_G, "pclk_usbphy_mux_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 4, GFLAGS),
1380*4882a593Smuzhiyun GATE(PCLK_UPHY0_TCPHY_G, "pclk_uphy0_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 5, GFLAGS),
1381*4882a593Smuzhiyun GATE(PCLK_UPHY0_TCPD_G, "pclk_uphy0_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 6, GFLAGS),
1382*4882a593Smuzhiyun GATE(PCLK_UPHY1_TCPHY_G, "pclk_uphy1_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 8, GFLAGS),
1383*4882a593Smuzhiyun GATE(PCLK_UPHY1_TCPD_G, "pclk_uphy1_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 9, GFLAGS),
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun GATE(PCLK_GRF, "pclk_grf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 1, GFLAGS),
1386*4882a593Smuzhiyun GATE(PCLK_INTR_ARB, "pclk_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 2, GFLAGS),
1387*4882a593Smuzhiyun GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 3, GFLAGS),
1388*4882a593Smuzhiyun GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 4, GFLAGS),
1389*4882a593Smuzhiyun GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 5, GFLAGS),
1390*4882a593Smuzhiyun GATE(PCLK_TIMER0, "pclk_timer0", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 6, GFLAGS),
1391*4882a593Smuzhiyun GATE(PCLK_TIMER1, "pclk_timer1", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 7, GFLAGS),
1392*4882a593Smuzhiyun GATE(PCLK_PMU_INTR_ARB, "pclk_pmu_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 9, GFLAGS),
1393*4882a593Smuzhiyun GATE(PCLK_SGRF, "pclk_sgrf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 10, GFLAGS),
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun /* Watchdog pclk is controlled by RK3399 SECURE_GRF_SOC_CON3[8]. */
1396*4882a593Smuzhiyun SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_alive"),
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun GATE(SCLK_MIPIDPHY_REF, "clk_mipidphy_ref", "xin24m", 0, RK3399_CLKGATE_CON(11), 14, GFLAGS),
1399*4882a593Smuzhiyun GATE(SCLK_DPHY_PLL, "clk_dphy_pll", "clk_mipidphy_ref", 0, RK3399_CLKGATE_CON(21), 0, GFLAGS),
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun GATE(SCLK_MIPIDPHY_CFG, "clk_mipidphy_cfg", "xin24m", 0, RK3399_CLKGATE_CON(11), 15, GFLAGS),
1402*4882a593Smuzhiyun GATE(SCLK_DPHY_TX0_CFG, "clk_dphy_tx0_cfg", "clk_mipidphy_cfg", 0, RK3399_CLKGATE_CON(21), 1, GFLAGS),
1403*4882a593Smuzhiyun GATE(SCLK_DPHY_TX1RX1_CFG, "clk_dphy_tx1rx1_cfg", "clk_mipidphy_cfg", 0, RK3399_CLKGATE_CON(21), 2, GFLAGS),
1404*4882a593Smuzhiyun GATE(SCLK_DPHY_RX0_CFG, "clk_dphy_rx0_cfg", "clk_mipidphy_cfg", 0, RK3399_CLKGATE_CON(21), 3, GFLAGS),
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun /* testout */
1407*4882a593Smuzhiyun MUX(0, "clk_test_pre", mux_pll_src_cpll_gpll_p, CLK_SET_RATE_PARENT,
1408*4882a593Smuzhiyun RK3399_CLKSEL_CON(58), 7, 1, MFLAGS),
1409*4882a593Smuzhiyun COMPOSITE_FRAC(0, "clk_test_frac", "clk_test_pre", 0,
1410*4882a593Smuzhiyun RK3399_CLKSEL_CON(105), 0,
1411*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 9, GFLAGS),
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun DIV(0, "clk_test_24m", "xin24m", 0,
1414*4882a593Smuzhiyun RK3399_CLKSEL_CON(57), 6, 10, DFLAGS),
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun /* spi */
1417*4882a593Smuzhiyun COMPOSITE(SCLK_SPI0, "clk_spi0", mux_pll_src_cpll_gpll_p, 0,
1418*4882a593Smuzhiyun RK3399_CLKSEL_CON(59), 7, 1, MFLAGS, 0, 7, DFLAGS,
1419*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 12, GFLAGS),
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun COMPOSITE(SCLK_SPI1, "clk_spi1", mux_pll_src_cpll_gpll_p, 0,
1422*4882a593Smuzhiyun RK3399_CLKSEL_CON(59), 15, 1, MFLAGS, 8, 7, DFLAGS,
1423*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 13, GFLAGS),
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun COMPOSITE(SCLK_SPI2, "clk_spi2", mux_pll_src_cpll_gpll_p, 0,
1426*4882a593Smuzhiyun RK3399_CLKSEL_CON(60), 7, 1, MFLAGS, 0, 7, DFLAGS,
1427*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 14, GFLAGS),
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun COMPOSITE(SCLK_SPI4, "clk_spi4", mux_pll_src_cpll_gpll_p, 0,
1430*4882a593Smuzhiyun RK3399_CLKSEL_CON(60), 15, 1, MFLAGS, 8, 7, DFLAGS,
1431*4882a593Smuzhiyun RK3399_CLKGATE_CON(9), 15, GFLAGS),
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun COMPOSITE(SCLK_SPI5, "clk_spi5", mux_pll_src_cpll_gpll_p, 0,
1434*4882a593Smuzhiyun RK3399_CLKSEL_CON(58), 15, 1, MFLAGS, 8, 7, DFLAGS,
1435*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 13, GFLAGS),
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun /* i2c */
1438*4882a593Smuzhiyun COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_pll_src_cpll_gpll_p, 0,
1439*4882a593Smuzhiyun RK3399_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 7, DFLAGS,
1440*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 0, GFLAGS),
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_pll_src_cpll_gpll_p, 0,
1443*4882a593Smuzhiyun RK3399_CLKSEL_CON(62), 7, 1, MFLAGS, 0, 7, DFLAGS,
1444*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 2, GFLAGS),
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_pll_src_cpll_gpll_p, 0,
1447*4882a593Smuzhiyun RK3399_CLKSEL_CON(63), 7, 1, MFLAGS, 0, 7, DFLAGS,
1448*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 4, GFLAGS),
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun COMPOSITE(SCLK_I2C5, "clk_i2c5", mux_pll_src_cpll_gpll_p, 0,
1451*4882a593Smuzhiyun RK3399_CLKSEL_CON(61), 15, 1, MFLAGS, 8, 7, DFLAGS,
1452*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 1, GFLAGS),
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun COMPOSITE(SCLK_I2C6, "clk_i2c6", mux_pll_src_cpll_gpll_p, 0,
1455*4882a593Smuzhiyun RK3399_CLKSEL_CON(62), 15, 1, MFLAGS, 8, 7, DFLAGS,
1456*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 3, GFLAGS),
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun COMPOSITE(SCLK_I2C7, "clk_i2c7", mux_pll_src_cpll_gpll_p, 0,
1459*4882a593Smuzhiyun RK3399_CLKSEL_CON(63), 15, 1, MFLAGS, 8, 7, DFLAGS,
1460*4882a593Smuzhiyun RK3399_CLKGATE_CON(10), 5, GFLAGS),
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun /* timer */
1463*4882a593Smuzhiyun GATE(SCLK_TIMER00, "clk_timer00", "xin24m", 0, RK3399_CLKGATE_CON(26), 0, GFLAGS),
1464*4882a593Smuzhiyun GATE(SCLK_TIMER01, "clk_timer01", "xin24m", 0, RK3399_CLKGATE_CON(26), 1, GFLAGS),
1465*4882a593Smuzhiyun GATE(SCLK_TIMER02, "clk_timer02", "xin24m", 0, RK3399_CLKGATE_CON(26), 2, GFLAGS),
1466*4882a593Smuzhiyun GATE(SCLK_TIMER03, "clk_timer03", "xin24m", 0, RK3399_CLKGATE_CON(26), 3, GFLAGS),
1467*4882a593Smuzhiyun GATE(SCLK_TIMER04, "clk_timer04", "xin24m", 0, RK3399_CLKGATE_CON(26), 4, GFLAGS),
1468*4882a593Smuzhiyun GATE(SCLK_TIMER05, "clk_timer05", "xin24m", 0, RK3399_CLKGATE_CON(26), 5, GFLAGS),
1469*4882a593Smuzhiyun GATE(SCLK_TIMER06, "clk_timer06", "xin24m", 0, RK3399_CLKGATE_CON(26), 6, GFLAGS),
1470*4882a593Smuzhiyun GATE(SCLK_TIMER07, "clk_timer07", "xin24m", 0, RK3399_CLKGATE_CON(26), 7, GFLAGS),
1471*4882a593Smuzhiyun GATE(SCLK_TIMER08, "clk_timer08", "xin24m", 0, RK3399_CLKGATE_CON(26), 8, GFLAGS),
1472*4882a593Smuzhiyun GATE(SCLK_TIMER09, "clk_timer09", "xin24m", 0, RK3399_CLKGATE_CON(26), 9, GFLAGS),
1473*4882a593Smuzhiyun GATE(SCLK_TIMER10, "clk_timer10", "xin24m", 0, RK3399_CLKGATE_CON(26), 10, GFLAGS),
1474*4882a593Smuzhiyun GATE(SCLK_TIMER11, "clk_timer11", "xin24m", 0, RK3399_CLKGATE_CON(26), 11, GFLAGS),
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /* clk_test */
1477*4882a593Smuzhiyun /* clk_test_pre is controlled by CRU_MISC_CON[3] */
1478*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "clk_test", "clk_test_pre", CLK_IGNORE_UNUSED,
1479*4882a593Smuzhiyun RK3399_CLKSEL_CON(58), 0, 5, DFLAGS,
1480*4882a593Smuzhiyun RK3399_CLKGATE_CON(13), 11, GFLAGS),
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun /* ddrc */
1483*4882a593Smuzhiyun GATE(0, "clk_ddrc_lpll_src", "lpll", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(3),
1484*4882a593Smuzhiyun 0, GFLAGS),
1485*4882a593Smuzhiyun GATE(0, "clk_ddrc_bpll_src", "bpll", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(3),
1486*4882a593Smuzhiyun 1, GFLAGS),
1487*4882a593Smuzhiyun GATE(0, "clk_ddrc_dpll_src", "dpll", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(3),
1488*4882a593Smuzhiyun 2, GFLAGS),
1489*4882a593Smuzhiyun GATE(0, "clk_ddrc_gpll_src", "gpll", CLK_IS_CRITICAL, RK3399_CLKGATE_CON(3),
1490*4882a593Smuzhiyun 3, GFLAGS),
1491*4882a593Smuzhiyun COMPOSITE_DDRCLK(SCLK_DDRC, "sclk_ddrc", mux_ddrclk_p, 0,
1492*4882a593Smuzhiyun RK3399_CLKSEL_CON(6), 4, 2, 0, 0, ROCKCHIP_DDRCLK_SIP),
1493*4882a593Smuzhiyun };
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun static struct rockchip_clk_branch rk3399_clk_pmu_branches[] __initdata = {
1496*4882a593Smuzhiyun /*
1497*4882a593Smuzhiyun * PMU CRU Clock-Architecture
1498*4882a593Smuzhiyun */
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun GATE(0, "fclk_cm0s_pmu_ppll_src", "ppll", CLK_IS_CRITICAL,
1501*4882a593Smuzhiyun RK3399_PMU_CLKGATE_CON(0), 1, GFLAGS),
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun COMPOSITE_NOGATE(FCLK_CM0S_SRC_PMU, "fclk_cm0s_src_pmu", mux_fclk_cm0s_pmu_ppll_p, CLK_IS_CRITICAL,
1504*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(0), 15, 1, MFLAGS, 8, 5, DFLAGS),
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun COMPOSITE(SCLK_SPI3_PMU, "clk_spi3_pmu", mux_24m_ppll_p, 0,
1507*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(1), 7, 1, MFLAGS, 0, 7, DFLAGS,
1508*4882a593Smuzhiyun RK3399_PMU_CLKGATE_CON(0), 2, GFLAGS),
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun COMPOSITE(0, "clk_wifi_div", mux_ppll_24m_p, CLK_IGNORE_UNUSED,
1511*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(1), 13, 1, MFLAGS, 8, 5, DFLAGS,
1512*4882a593Smuzhiyun RK3399_PMU_CLKGATE_CON(0), 8, GFLAGS),
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun COMPOSITE_FRACMUX_NOGATE(0, "clk_wifi_frac", "clk_wifi_div", CLK_SET_RATE_PARENT,
1515*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(7), 0,
1516*4882a593Smuzhiyun &rk3399_pmuclk_wifi_fracmux),
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun MUX(0, "clk_timer_src_pmu", mux_pll_p, CLK_IGNORE_UNUSED,
1519*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(1), 15, 1, MFLAGS),
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_I2C0_PMU, "clk_i2c0_pmu", "ppll", 0,
1522*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(2), 0, 7, DFLAGS,
1523*4882a593Smuzhiyun RK3399_PMU_CLKGATE_CON(0), 9, GFLAGS),
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_I2C4_PMU, "clk_i2c4_pmu", "ppll", 0,
1526*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
1527*4882a593Smuzhiyun RK3399_PMU_CLKGATE_CON(0), 10, GFLAGS),
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_I2C8_PMU, "clk_i2c8_pmu", "ppll", 0,
1530*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(2), 8, 7, DFLAGS,
1531*4882a593Smuzhiyun RK3399_PMU_CLKGATE_CON(0), 11, GFLAGS),
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun DIV(0, "clk_32k_suspend_pmu", "xin24m", CLK_IGNORE_UNUSED,
1534*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(4), 0, 10, DFLAGS),
1535*4882a593Smuzhiyun MUX(0, "clk_testout_2io", mux_clk_testout2_2io_p, CLK_IGNORE_UNUSED,
1536*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(4), 15, 1, MFLAGS),
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun MUX(SCLK_UART4_SRC, "clk_uart4_src", mux_24m_ppll_p, CLK_SET_RATE_NO_REPARENT,
1539*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(5), 10, 1, MFLAGS),
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "clk_uart4_div", "clk_uart4_src", CLK_SET_RATE_PARENT,
1542*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(5), 0, 7, DFLAGS,
1543*4882a593Smuzhiyun RK3399_PMU_CLKGATE_CON(0), 5, GFLAGS),
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_div", CLK_SET_RATE_PARENT,
1546*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(6), 0,
1547*4882a593Smuzhiyun RK3399_PMU_CLKGATE_CON(0), 6, GFLAGS,
1548*4882a593Smuzhiyun &rk3399_uart4_pmu_fracmux),
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun DIV(PCLK_SRC_PMU, "pclk_pmu_src", "ppll", CLK_IS_CRITICAL,
1551*4882a593Smuzhiyun RK3399_PMU_CLKSEL_CON(0), 0, 5, DFLAGS),
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun /* pmu clock gates */
1554*4882a593Smuzhiyun GATE(SCLK_TIMER12_PMU, "clk_timer0_pmu", "clk_timer_src_pmu", 0, RK3399_PMU_CLKGATE_CON(0), 3, GFLAGS),
1555*4882a593Smuzhiyun GATE(SCLK_TIMER13_PMU, "clk_timer1_pmu", "clk_timer_src_pmu", 0, RK3399_PMU_CLKGATE_CON(0), 4, GFLAGS),
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", 0, RK3399_PMU_CLKGATE_CON(0), 7, GFLAGS),
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun GATE(PCLK_PMU, "pclk_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 0, GFLAGS),
1560*4882a593Smuzhiyun GATE(PCLK_PMUGRF_PMU, "pclk_pmugrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 1, GFLAGS),
1561*4882a593Smuzhiyun GATE(PCLK_INTMEM1_PMU, "pclk_intmem1_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 2, GFLAGS),
1562*4882a593Smuzhiyun GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 3, GFLAGS),
1563*4882a593Smuzhiyun GATE(PCLK_GPIO1_PMU, "pclk_gpio1_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 4, GFLAGS),
1564*4882a593Smuzhiyun GATE(PCLK_SGRF_PMU, "pclk_sgrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 5, GFLAGS),
1565*4882a593Smuzhiyun GATE(PCLK_NOC_PMU, "pclk_noc_pmu", "pclk_pmu_src", CLK_IS_CRITICAL, RK3399_PMU_CLKGATE_CON(1), 6, GFLAGS),
1566*4882a593Smuzhiyun GATE(PCLK_I2C0_PMU, "pclk_i2c0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 7, GFLAGS),
1567*4882a593Smuzhiyun GATE(PCLK_I2C4_PMU, "pclk_i2c4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 8, GFLAGS),
1568*4882a593Smuzhiyun GATE(PCLK_I2C8_PMU, "pclk_i2c8_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 9, GFLAGS),
1569*4882a593Smuzhiyun GATE(PCLK_RKPWM_PMU, "pclk_rkpwm_pmu", "pclk_pmu_src", CLK_IS_CRITICAL, RK3399_PMU_CLKGATE_CON(1), 10, GFLAGS),
1570*4882a593Smuzhiyun GATE(PCLK_SPI3_PMU, "pclk_spi3_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 11, GFLAGS),
1571*4882a593Smuzhiyun GATE(PCLK_TIMER_PMU, "pclk_timer_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 12, GFLAGS),
1572*4882a593Smuzhiyun GATE(PCLK_MAILBOX_PMU, "pclk_mailbox_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 13, GFLAGS),
1573*4882a593Smuzhiyun GATE(PCLK_UART4_PMU, "pclk_uart4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 14, GFLAGS),
1574*4882a593Smuzhiyun GATE(PCLK_WDT_M0_PMU, "pclk_wdt_m0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 15, GFLAGS),
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun GATE(FCLK_CM0S_PMU, "fclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 0, GFLAGS),
1577*4882a593Smuzhiyun GATE(SCLK_CM0S_PMU, "sclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 1, GFLAGS),
1578*4882a593Smuzhiyun GATE(HCLK_CM0S_PMU, "hclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 2, GFLAGS),
1579*4882a593Smuzhiyun GATE(DCLK_CM0S_PMU, "dclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 3, GFLAGS),
1580*4882a593Smuzhiyun GATE(HCLK_NOC_PMU, "hclk_noc_pmu", "fclk_cm0s_src_pmu", CLK_IS_CRITICAL, RK3399_PMU_CLKGATE_CON(2), 5, GFLAGS),
1581*4882a593Smuzhiyun };
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun static void __iomem *rk3399_cru_base;
1584*4882a593Smuzhiyun static void __iomem *rk3399_pmucru_base;
1585*4882a593Smuzhiyun
rk3399_dump_cru(void)1586*4882a593Smuzhiyun void rk3399_dump_cru(void)
1587*4882a593Smuzhiyun {
1588*4882a593Smuzhiyun if (rk3399_cru_base) {
1589*4882a593Smuzhiyun pr_warn("CRU:\n");
1590*4882a593Smuzhiyun print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
1591*4882a593Smuzhiyun 32, 4, rk3399_cru_base,
1592*4882a593Smuzhiyun 0x594, false);
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun if (rk3399_pmucru_base) {
1595*4882a593Smuzhiyun pr_warn("PMU CRU:\n");
1596*4882a593Smuzhiyun print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
1597*4882a593Smuzhiyun 32, 4, rk3399_pmucru_base,
1598*4882a593Smuzhiyun 0x134, false);
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rk3399_dump_cru);
1602*4882a593Smuzhiyun
rk3399_clk_panic(struct notifier_block * this,unsigned long ev,void * ptr)1603*4882a593Smuzhiyun static int rk3399_clk_panic(struct notifier_block *this,
1604*4882a593Smuzhiyun unsigned long ev, void *ptr)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun rk3399_dump_cru();
1607*4882a593Smuzhiyun return NOTIFY_DONE;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun static struct notifier_block rk3399_clk_panic_block = {
1611*4882a593Smuzhiyun .notifier_call = rk3399_clk_panic,
1612*4882a593Smuzhiyun };
1613*4882a593Smuzhiyun
rk3399_clk_init(struct device_node * np)1614*4882a593Smuzhiyun static void __init rk3399_clk_init(struct device_node *np)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun struct rockchip_clk_provider *ctx;
1617*4882a593Smuzhiyun void __iomem *reg_base;
1618*4882a593Smuzhiyun struct clk **clks;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
1621*4882a593Smuzhiyun if (!reg_base) {
1622*4882a593Smuzhiyun pr_err("%s: could not map cru region\n", __func__);
1623*4882a593Smuzhiyun return;
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun rk3399_cru_base = reg_base;
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
1629*4882a593Smuzhiyun if (IS_ERR(ctx)) {
1630*4882a593Smuzhiyun pr_err("%s: rockchip clk init failed\n", __func__);
1631*4882a593Smuzhiyun iounmap(reg_base);
1632*4882a593Smuzhiyun return;
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun clks = ctx->clk_data.clks;
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun rockchip_clk_register_plls(ctx, rk3399_pll_clks,
1637*4882a593Smuzhiyun ARRAY_SIZE(rk3399_pll_clks), -1);
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun rockchip_clk_register_branches(ctx, rk3399_clk_branches,
1640*4882a593Smuzhiyun ARRAY_SIZE(rk3399_clk_branches));
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun rockchip_clk_register_armclk(ctx, ARMCLKL, "armclkl",
1643*4882a593Smuzhiyun 4, clks[PLL_APLLL], clks[PLL_GPLL],
1644*4882a593Smuzhiyun &rk3399_cpuclkl_data, rk3399_cpuclkl_rates,
1645*4882a593Smuzhiyun ARRAY_SIZE(rk3399_cpuclkl_rates));
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun rockchip_clk_register_armclk(ctx, ARMCLKB, "armclkb",
1648*4882a593Smuzhiyun 4, clks[PLL_APLLB], clks[PLL_GPLL],
1649*4882a593Smuzhiyun &rk3399_cpuclkb_data, rk3399_cpuclkb_rates,
1650*4882a593Smuzhiyun ARRAY_SIZE(rk3399_cpuclkb_rates));
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun rockchip_register_softrst(np, 21, reg_base + RK3399_SOFTRST_CON(0),
1653*4882a593Smuzhiyun ROCKCHIP_SOFTRST_HIWORD_MASK);
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun rockchip_register_restart_notifier(ctx, RK3399_GLB_SRST_FST, NULL);
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun rockchip_clk_of_add_provider(np, ctx);
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun CLK_OF_DECLARE(rk3399_cru, "rockchip,rk3399-cru", rk3399_clk_init);
1660*4882a593Smuzhiyun
rk3399_pmu_clk_init(struct device_node * np)1661*4882a593Smuzhiyun static void __init rk3399_pmu_clk_init(struct device_node *np)
1662*4882a593Smuzhiyun {
1663*4882a593Smuzhiyun struct rockchip_clk_provider *ctx;
1664*4882a593Smuzhiyun void __iomem *reg_base;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
1667*4882a593Smuzhiyun if (!reg_base) {
1668*4882a593Smuzhiyun pr_err("%s: could not map cru pmu region\n", __func__);
1669*4882a593Smuzhiyun return;
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun rk3399_pmucru_base = reg_base;
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
1675*4882a593Smuzhiyun if (IS_ERR(ctx)) {
1676*4882a593Smuzhiyun pr_err("%s: rockchip pmu clk init failed\n", __func__);
1677*4882a593Smuzhiyun iounmap(reg_base);
1678*4882a593Smuzhiyun return;
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun rockchip_clk_register_plls(ctx, rk3399_pmu_pll_clks,
1682*4882a593Smuzhiyun ARRAY_SIZE(rk3399_pmu_pll_clks), -1);
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun rockchip_clk_register_branches(ctx, rk3399_clk_pmu_branches,
1685*4882a593Smuzhiyun ARRAY_SIZE(rk3399_clk_pmu_branches));
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun rockchip_register_softrst(np, 2, reg_base + RK3399_PMU_SOFTRST_CON(0),
1688*4882a593Smuzhiyun ROCKCHIP_SOFTRST_HIWORD_MASK);
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun rockchip_clk_of_add_provider(np, ctx);
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun atomic_notifier_chain_register(&panic_notifier_list,
1693*4882a593Smuzhiyun &rk3399_clk_panic_block);
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun CLK_OF_DECLARE(rk3399_cru_pmu, "rockchip,rk3399-pmucru", rk3399_pmu_clk_init);
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun #ifdef MODULE
1698*4882a593Smuzhiyun struct clk_rk3399_inits {
1699*4882a593Smuzhiyun void (*inits)(struct device_node *np);
1700*4882a593Smuzhiyun };
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun static const struct clk_rk3399_inits clk_rk3399_pmucru_init = {
1703*4882a593Smuzhiyun .inits = rk3399_pmu_clk_init,
1704*4882a593Smuzhiyun };
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun static const struct clk_rk3399_inits clk_rk3399_cru_init = {
1707*4882a593Smuzhiyun .inits = rk3399_clk_init,
1708*4882a593Smuzhiyun };
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun static const struct of_device_id clk_rk3399_match_table[] = {
1711*4882a593Smuzhiyun {
1712*4882a593Smuzhiyun .compatible = "rockchip,rk3399-cru",
1713*4882a593Smuzhiyun .data = &clk_rk3399_cru_init,
1714*4882a593Smuzhiyun }, {
1715*4882a593Smuzhiyun .compatible = "rockchip,rk3399-pmucru",
1716*4882a593Smuzhiyun .data = &clk_rk3399_pmucru_init,
1717*4882a593Smuzhiyun },
1718*4882a593Smuzhiyun { }
1719*4882a593Smuzhiyun };
1720*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_rk3399_match_table);
1721*4882a593Smuzhiyun
clk_rk3399_probe(struct platform_device * pdev)1722*4882a593Smuzhiyun static int clk_rk3399_probe(struct platform_device *pdev)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1725*4882a593Smuzhiyun const struct of_device_id *match;
1726*4882a593Smuzhiyun const struct clk_rk3399_inits *init_data;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun match = of_match_device(clk_rk3399_match_table, &pdev->dev);
1729*4882a593Smuzhiyun if (!match || !match->data)
1730*4882a593Smuzhiyun return -EINVAL;
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun init_data = match->data;
1733*4882a593Smuzhiyun if (init_data->inits)
1734*4882a593Smuzhiyun init_data->inits(np);
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun return 0;
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun static struct platform_driver clk_rk3399_driver = {
1740*4882a593Smuzhiyun .probe = clk_rk3399_probe,
1741*4882a593Smuzhiyun .driver = {
1742*4882a593Smuzhiyun .name = "clk-rk3399",
1743*4882a593Smuzhiyun .of_match_table = clk_rk3399_match_table,
1744*4882a593Smuzhiyun .suppress_bind_attrs = true,
1745*4882a593Smuzhiyun },
1746*4882a593Smuzhiyun };
1747*4882a593Smuzhiyun module_platform_driver(clk_rk3399_driver);
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RK3399 Clock Driver");
1750*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1751*4882a593Smuzhiyun MODULE_ALIAS("platform:clk-rk3399");
1752*4882a593Smuzhiyun #endif /* MODULE */
1753