1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun * Author: Chanwoo Choi <cw00.choi@samsung.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Common Clock Framework support for Exynos5433 SoC.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <dt-bindings/clock/exynos5433.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "clk.h"
21*4882a593Smuzhiyun #include "clk-cpu.h"
22*4882a593Smuzhiyun #include "clk-pll.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun * Register offset definitions for CMU_TOP
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun #define ISP_PLL_LOCK 0x0000
28*4882a593Smuzhiyun #define AUD_PLL_LOCK 0x0004
29*4882a593Smuzhiyun #define ISP_PLL_CON0 0x0100
30*4882a593Smuzhiyun #define ISP_PLL_CON1 0x0104
31*4882a593Smuzhiyun #define ISP_PLL_FREQ_DET 0x0108
32*4882a593Smuzhiyun #define AUD_PLL_CON0 0x0110
33*4882a593Smuzhiyun #define AUD_PLL_CON1 0x0114
34*4882a593Smuzhiyun #define AUD_PLL_CON2 0x0118
35*4882a593Smuzhiyun #define AUD_PLL_FREQ_DET 0x011c
36*4882a593Smuzhiyun #define MUX_SEL_TOP0 0x0200
37*4882a593Smuzhiyun #define MUX_SEL_TOP1 0x0204
38*4882a593Smuzhiyun #define MUX_SEL_TOP2 0x0208
39*4882a593Smuzhiyun #define MUX_SEL_TOP3 0x020c
40*4882a593Smuzhiyun #define MUX_SEL_TOP4 0x0210
41*4882a593Smuzhiyun #define MUX_SEL_TOP_MSCL 0x0220
42*4882a593Smuzhiyun #define MUX_SEL_TOP_CAM1 0x0224
43*4882a593Smuzhiyun #define MUX_SEL_TOP_DISP 0x0228
44*4882a593Smuzhiyun #define MUX_SEL_TOP_FSYS0 0x0230
45*4882a593Smuzhiyun #define MUX_SEL_TOP_FSYS1 0x0234
46*4882a593Smuzhiyun #define MUX_SEL_TOP_PERIC0 0x0238
47*4882a593Smuzhiyun #define MUX_SEL_TOP_PERIC1 0x023c
48*4882a593Smuzhiyun #define MUX_ENABLE_TOP0 0x0300
49*4882a593Smuzhiyun #define MUX_ENABLE_TOP1 0x0304
50*4882a593Smuzhiyun #define MUX_ENABLE_TOP2 0x0308
51*4882a593Smuzhiyun #define MUX_ENABLE_TOP3 0x030c
52*4882a593Smuzhiyun #define MUX_ENABLE_TOP4 0x0310
53*4882a593Smuzhiyun #define MUX_ENABLE_TOP_MSCL 0x0320
54*4882a593Smuzhiyun #define MUX_ENABLE_TOP_CAM1 0x0324
55*4882a593Smuzhiyun #define MUX_ENABLE_TOP_DISP 0x0328
56*4882a593Smuzhiyun #define MUX_ENABLE_TOP_FSYS0 0x0330
57*4882a593Smuzhiyun #define MUX_ENABLE_TOP_FSYS1 0x0334
58*4882a593Smuzhiyun #define MUX_ENABLE_TOP_PERIC0 0x0338
59*4882a593Smuzhiyun #define MUX_ENABLE_TOP_PERIC1 0x033c
60*4882a593Smuzhiyun #define MUX_STAT_TOP0 0x0400
61*4882a593Smuzhiyun #define MUX_STAT_TOP1 0x0404
62*4882a593Smuzhiyun #define MUX_STAT_TOP2 0x0408
63*4882a593Smuzhiyun #define MUX_STAT_TOP3 0x040c
64*4882a593Smuzhiyun #define MUX_STAT_TOP4 0x0410
65*4882a593Smuzhiyun #define MUX_STAT_TOP_MSCL 0x0420
66*4882a593Smuzhiyun #define MUX_STAT_TOP_CAM1 0x0424
67*4882a593Smuzhiyun #define MUX_STAT_TOP_FSYS0 0x0430
68*4882a593Smuzhiyun #define MUX_STAT_TOP_FSYS1 0x0434
69*4882a593Smuzhiyun #define MUX_STAT_TOP_PERIC0 0x0438
70*4882a593Smuzhiyun #define MUX_STAT_TOP_PERIC1 0x043c
71*4882a593Smuzhiyun #define DIV_TOP0 0x0600
72*4882a593Smuzhiyun #define DIV_TOP1 0x0604
73*4882a593Smuzhiyun #define DIV_TOP2 0x0608
74*4882a593Smuzhiyun #define DIV_TOP3 0x060c
75*4882a593Smuzhiyun #define DIV_TOP4 0x0610
76*4882a593Smuzhiyun #define DIV_TOP_MSCL 0x0618
77*4882a593Smuzhiyun #define DIV_TOP_CAM10 0x061c
78*4882a593Smuzhiyun #define DIV_TOP_CAM11 0x0620
79*4882a593Smuzhiyun #define DIV_TOP_FSYS0 0x062c
80*4882a593Smuzhiyun #define DIV_TOP_FSYS1 0x0630
81*4882a593Smuzhiyun #define DIV_TOP_FSYS2 0x0634
82*4882a593Smuzhiyun #define DIV_TOP_PERIC0 0x0638
83*4882a593Smuzhiyun #define DIV_TOP_PERIC1 0x063c
84*4882a593Smuzhiyun #define DIV_TOP_PERIC2 0x0640
85*4882a593Smuzhiyun #define DIV_TOP_PERIC3 0x0644
86*4882a593Smuzhiyun #define DIV_TOP_PERIC4 0x0648
87*4882a593Smuzhiyun #define DIV_TOP_PLL_FREQ_DET 0x064c
88*4882a593Smuzhiyun #define DIV_STAT_TOP0 0x0700
89*4882a593Smuzhiyun #define DIV_STAT_TOP1 0x0704
90*4882a593Smuzhiyun #define DIV_STAT_TOP2 0x0708
91*4882a593Smuzhiyun #define DIV_STAT_TOP3 0x070c
92*4882a593Smuzhiyun #define DIV_STAT_TOP4 0x0710
93*4882a593Smuzhiyun #define DIV_STAT_TOP_MSCL 0x0718
94*4882a593Smuzhiyun #define DIV_STAT_TOP_CAM10 0x071c
95*4882a593Smuzhiyun #define DIV_STAT_TOP_CAM11 0x0720
96*4882a593Smuzhiyun #define DIV_STAT_TOP_FSYS0 0x072c
97*4882a593Smuzhiyun #define DIV_STAT_TOP_FSYS1 0x0730
98*4882a593Smuzhiyun #define DIV_STAT_TOP_FSYS2 0x0734
99*4882a593Smuzhiyun #define DIV_STAT_TOP_PERIC0 0x0738
100*4882a593Smuzhiyun #define DIV_STAT_TOP_PERIC1 0x073c
101*4882a593Smuzhiyun #define DIV_STAT_TOP_PERIC2 0x0740
102*4882a593Smuzhiyun #define DIV_STAT_TOP_PERIC3 0x0744
103*4882a593Smuzhiyun #define DIV_STAT_TOP_PLL_FREQ_DET 0x074c
104*4882a593Smuzhiyun #define ENABLE_ACLK_TOP 0x0800
105*4882a593Smuzhiyun #define ENABLE_SCLK_TOP 0x0a00
106*4882a593Smuzhiyun #define ENABLE_SCLK_TOP_MSCL 0x0a04
107*4882a593Smuzhiyun #define ENABLE_SCLK_TOP_CAM1 0x0a08
108*4882a593Smuzhiyun #define ENABLE_SCLK_TOP_DISP 0x0a0c
109*4882a593Smuzhiyun #define ENABLE_SCLK_TOP_FSYS 0x0a10
110*4882a593Smuzhiyun #define ENABLE_SCLK_TOP_PERIC 0x0a14
111*4882a593Smuzhiyun #define ENABLE_IP_TOP 0x0b00
112*4882a593Smuzhiyun #define ENABLE_CMU_TOP 0x0c00
113*4882a593Smuzhiyun #define ENABLE_CMU_TOP_DIV_STAT 0x0c04
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static const unsigned long top_clk_regs[] __initconst = {
116*4882a593Smuzhiyun ISP_PLL_LOCK,
117*4882a593Smuzhiyun AUD_PLL_LOCK,
118*4882a593Smuzhiyun ISP_PLL_CON0,
119*4882a593Smuzhiyun ISP_PLL_CON1,
120*4882a593Smuzhiyun ISP_PLL_FREQ_DET,
121*4882a593Smuzhiyun AUD_PLL_CON0,
122*4882a593Smuzhiyun AUD_PLL_CON1,
123*4882a593Smuzhiyun AUD_PLL_CON2,
124*4882a593Smuzhiyun AUD_PLL_FREQ_DET,
125*4882a593Smuzhiyun MUX_SEL_TOP0,
126*4882a593Smuzhiyun MUX_SEL_TOP1,
127*4882a593Smuzhiyun MUX_SEL_TOP2,
128*4882a593Smuzhiyun MUX_SEL_TOP3,
129*4882a593Smuzhiyun MUX_SEL_TOP4,
130*4882a593Smuzhiyun MUX_SEL_TOP_MSCL,
131*4882a593Smuzhiyun MUX_SEL_TOP_CAM1,
132*4882a593Smuzhiyun MUX_SEL_TOP_DISP,
133*4882a593Smuzhiyun MUX_SEL_TOP_FSYS0,
134*4882a593Smuzhiyun MUX_SEL_TOP_FSYS1,
135*4882a593Smuzhiyun MUX_SEL_TOP_PERIC0,
136*4882a593Smuzhiyun MUX_SEL_TOP_PERIC1,
137*4882a593Smuzhiyun MUX_ENABLE_TOP0,
138*4882a593Smuzhiyun MUX_ENABLE_TOP1,
139*4882a593Smuzhiyun MUX_ENABLE_TOP2,
140*4882a593Smuzhiyun MUX_ENABLE_TOP3,
141*4882a593Smuzhiyun MUX_ENABLE_TOP4,
142*4882a593Smuzhiyun MUX_ENABLE_TOP_MSCL,
143*4882a593Smuzhiyun MUX_ENABLE_TOP_CAM1,
144*4882a593Smuzhiyun MUX_ENABLE_TOP_DISP,
145*4882a593Smuzhiyun MUX_ENABLE_TOP_FSYS0,
146*4882a593Smuzhiyun MUX_ENABLE_TOP_FSYS1,
147*4882a593Smuzhiyun MUX_ENABLE_TOP_PERIC0,
148*4882a593Smuzhiyun MUX_ENABLE_TOP_PERIC1,
149*4882a593Smuzhiyun DIV_TOP0,
150*4882a593Smuzhiyun DIV_TOP1,
151*4882a593Smuzhiyun DIV_TOP2,
152*4882a593Smuzhiyun DIV_TOP3,
153*4882a593Smuzhiyun DIV_TOP4,
154*4882a593Smuzhiyun DIV_TOP_MSCL,
155*4882a593Smuzhiyun DIV_TOP_CAM10,
156*4882a593Smuzhiyun DIV_TOP_CAM11,
157*4882a593Smuzhiyun DIV_TOP_FSYS0,
158*4882a593Smuzhiyun DIV_TOP_FSYS1,
159*4882a593Smuzhiyun DIV_TOP_FSYS2,
160*4882a593Smuzhiyun DIV_TOP_PERIC0,
161*4882a593Smuzhiyun DIV_TOP_PERIC1,
162*4882a593Smuzhiyun DIV_TOP_PERIC2,
163*4882a593Smuzhiyun DIV_TOP_PERIC3,
164*4882a593Smuzhiyun DIV_TOP_PERIC4,
165*4882a593Smuzhiyun DIV_TOP_PLL_FREQ_DET,
166*4882a593Smuzhiyun ENABLE_ACLK_TOP,
167*4882a593Smuzhiyun ENABLE_SCLK_TOP,
168*4882a593Smuzhiyun ENABLE_SCLK_TOP_MSCL,
169*4882a593Smuzhiyun ENABLE_SCLK_TOP_CAM1,
170*4882a593Smuzhiyun ENABLE_SCLK_TOP_DISP,
171*4882a593Smuzhiyun ENABLE_SCLK_TOP_FSYS,
172*4882a593Smuzhiyun ENABLE_SCLK_TOP_PERIC,
173*4882a593Smuzhiyun ENABLE_IP_TOP,
174*4882a593Smuzhiyun ENABLE_CMU_TOP,
175*4882a593Smuzhiyun ENABLE_CMU_TOP_DIV_STAT,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static const struct samsung_clk_reg_dump top_suspend_regs[] = {
179*4882a593Smuzhiyun /* force all aclk clocks enabled */
180*4882a593Smuzhiyun { ENABLE_ACLK_TOP, 0x67ecffed },
181*4882a593Smuzhiyun /* force all sclk_uart clocks enabled */
182*4882a593Smuzhiyun { ENABLE_SCLK_TOP_PERIC, 0x38 },
183*4882a593Smuzhiyun /* ISP PLL has to be enabled for suspend: reset value + ENABLE bit */
184*4882a593Smuzhiyun { ISP_PLL_CON0, 0x85cc0502 },
185*4882a593Smuzhiyun /* ISP PLL has to be enabled for suspend: reset value + ENABLE bit */
186*4882a593Smuzhiyun { AUD_PLL_CON0, 0x84830202 },
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* list of all parent clock list */
190*4882a593Smuzhiyun PNAME(mout_aud_pll_p) = { "oscclk", "fout_aud_pll", };
191*4882a593Smuzhiyun PNAME(mout_isp_pll_p) = { "oscclk", "fout_isp_pll", };
192*4882a593Smuzhiyun PNAME(mout_aud_pll_user_p) = { "oscclk", "mout_aud_pll", };
193*4882a593Smuzhiyun PNAME(mout_mphy_pll_user_p) = { "oscclk", "sclk_mphy_pll", };
194*4882a593Smuzhiyun PNAME(mout_mfc_pll_user_p) = { "oscclk", "sclk_mfc_pll", };
195*4882a593Smuzhiyun PNAME(mout_bus_pll_user_p) = { "oscclk", "sclk_bus_pll", };
196*4882a593Smuzhiyun PNAME(mout_bus_pll_user_t_p) = { "oscclk", "mout_bus_pll_user", };
197*4882a593Smuzhiyun PNAME(mout_mphy_pll_user_t_p) = { "oscclk", "mout_mphy_pll_user", };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun PNAME(mout_bus_mfc_pll_user_p) = { "mout_bus_pll_user", "mout_mfc_pll_user",};
200*4882a593Smuzhiyun PNAME(mout_mfc_bus_pll_user_p) = { "mout_mfc_pll_user", "mout_bus_pll_user",};
201*4882a593Smuzhiyun PNAME(mout_aclk_cam1_552_b_p) = { "mout_aclk_cam1_552_a",
202*4882a593Smuzhiyun "mout_mfc_pll_user", };
203*4882a593Smuzhiyun PNAME(mout_aclk_cam1_552_a_p) = { "mout_isp_pll", "mout_bus_pll_user", };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun PNAME(mout_aclk_mfc_400_c_p) = { "mout_aclk_mfc_400_b",
206*4882a593Smuzhiyun "mout_mphy_pll_user", };
207*4882a593Smuzhiyun PNAME(mout_aclk_mfc_400_b_p) = { "mout_aclk_mfc_400_a",
208*4882a593Smuzhiyun "mout_bus_pll_user", };
209*4882a593Smuzhiyun PNAME(mout_aclk_mfc_400_a_p) = { "mout_mfc_pll_user", "mout_isp_pll", };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun PNAME(mout_bus_mphy_pll_user_p) = { "mout_bus_pll_user",
212*4882a593Smuzhiyun "mout_mphy_pll_user", };
213*4882a593Smuzhiyun PNAME(mout_aclk_mscl_b_p) = { "mout_aclk_mscl_400_a",
214*4882a593Smuzhiyun "mout_mphy_pll_user", };
215*4882a593Smuzhiyun PNAME(mout_aclk_g2d_400_b_p) = { "mout_aclk_g2d_400_a",
216*4882a593Smuzhiyun "mout_mphy_pll_user", };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun PNAME(mout_sclk_jpeg_c_p) = { "mout_sclk_jpeg_b", "mout_mphy_pll_user",};
219*4882a593Smuzhiyun PNAME(mout_sclk_jpeg_b_p) = { "mout_sclk_jpeg_a", "mout_mfc_pll_user", };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun PNAME(mout_sclk_mmc2_b_p) = { "mout_sclk_mmc2_a", "mout_mfc_pll_user",};
222*4882a593Smuzhiyun PNAME(mout_sclk_mmc1_b_p) = { "mout_sclk_mmc1_a", "mout_mfc_pll_user",};
223*4882a593Smuzhiyun PNAME(mout_sclk_mmc0_d_p) = { "mout_sclk_mmc0_c", "mout_isp_pll", };
224*4882a593Smuzhiyun PNAME(mout_sclk_mmc0_c_p) = { "mout_sclk_mmc0_b", "mout_mphy_pll_user",};
225*4882a593Smuzhiyun PNAME(mout_sclk_mmc0_b_p) = { "mout_sclk_mmc0_a", "mout_mfc_pll_user", };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun PNAME(mout_sclk_spdif_p) = { "sclk_audio0", "sclk_audio1",
228*4882a593Smuzhiyun "oscclk", "ioclk_spdif_extclk", };
229*4882a593Smuzhiyun PNAME(mout_sclk_audio1_p) = { "ioclk_audiocdclk1", "oscclk",
230*4882a593Smuzhiyun "mout_aud_pll_user_t",};
231*4882a593Smuzhiyun PNAME(mout_sclk_audio0_p) = { "ioclk_audiocdclk0", "oscclk",
232*4882a593Smuzhiyun "mout_aud_pll_user_t",};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun PNAME(mout_sclk_hdmi_spdif_p) = { "sclk_audio1", "ioclk_spdif_extclk", };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static const struct samsung_fixed_factor_clock top_fixed_factor_clks[] __initconst = {
237*4882a593Smuzhiyun FFACTOR(0, "oscclk_efuse_common", "oscclk", 1, 1, 0),
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock top_fixed_clks[] __initconst = {
241*4882a593Smuzhiyun /* Xi2s{0|1}CDCLK input clock for I2S/PCM */
242*4882a593Smuzhiyun FRATE(0, "ioclk_audiocdclk1", NULL, 0, 100000000),
243*4882a593Smuzhiyun FRATE(0, "ioclk_audiocdclk0", NULL, 0, 100000000),
244*4882a593Smuzhiyun /* Xi2s1SDI input clock for SPDIF */
245*4882a593Smuzhiyun FRATE(0, "ioclk_spdif_extclk", NULL, 0, 100000000),
246*4882a593Smuzhiyun /* XspiCLK[4:0] input clock for SPI */
247*4882a593Smuzhiyun FRATE(0, "ioclk_spi4_clk_in", NULL, 0, 50000000),
248*4882a593Smuzhiyun FRATE(0, "ioclk_spi3_clk_in", NULL, 0, 50000000),
249*4882a593Smuzhiyun FRATE(0, "ioclk_spi2_clk_in", NULL, 0, 50000000),
250*4882a593Smuzhiyun FRATE(0, "ioclk_spi1_clk_in", NULL, 0, 50000000),
251*4882a593Smuzhiyun FRATE(0, "ioclk_spi0_clk_in", NULL, 0, 50000000),
252*4882a593Smuzhiyun /* Xi2s1SCLK input clock for I2S1_BCLK */
253*4882a593Smuzhiyun FRATE(0, "ioclk_i2s1_bclk_in", NULL, 0, 12288000),
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static const struct samsung_mux_clock top_mux_clks[] __initconst = {
257*4882a593Smuzhiyun /* MUX_SEL_TOP0 */
258*4882a593Smuzhiyun MUX(CLK_MOUT_AUD_PLL, "mout_aud_pll", mout_aud_pll_p, MUX_SEL_TOP0,
259*4882a593Smuzhiyun 4, 1),
260*4882a593Smuzhiyun MUX(CLK_MOUT_ISP_PLL, "mout_isp_pll", mout_isp_pll_p, MUX_SEL_TOP0,
261*4882a593Smuzhiyun 0, 1),
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* MUX_SEL_TOP1 */
264*4882a593Smuzhiyun MUX(CLK_MOUT_AUD_PLL_USER_T, "mout_aud_pll_user_t",
265*4882a593Smuzhiyun mout_aud_pll_user_p, MUX_SEL_TOP1, 12, 1),
266*4882a593Smuzhiyun MUX(CLK_MOUT_MPHY_PLL_USER, "mout_mphy_pll_user", mout_mphy_pll_user_p,
267*4882a593Smuzhiyun MUX_SEL_TOP1, 8, 1),
268*4882a593Smuzhiyun MUX(CLK_MOUT_MFC_PLL_USER, "mout_mfc_pll_user", mout_mfc_pll_user_p,
269*4882a593Smuzhiyun MUX_SEL_TOP1, 4, 1),
270*4882a593Smuzhiyun MUX(CLK_MOUT_BUS_PLL_USER, "mout_bus_pll_user", mout_bus_pll_user_p,
271*4882a593Smuzhiyun MUX_SEL_TOP1, 0, 1),
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* MUX_SEL_TOP2 */
274*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_HEVC_400, "mout_aclk_hevc_400",
275*4882a593Smuzhiyun mout_bus_mfc_pll_user_p, MUX_SEL_TOP2, 28, 1),
276*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CAM1_333, "mout_aclk_cam1_333",
277*4882a593Smuzhiyun mout_mfc_bus_pll_user_p, MUX_SEL_TOP2, 16, 1),
278*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CAM1_552_B, "mout_aclk_cam1_552_b",
279*4882a593Smuzhiyun mout_aclk_cam1_552_b_p, MUX_SEL_TOP2, 12, 1),
280*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CAM1_552_A, "mout_aclk_cam1_552_a",
281*4882a593Smuzhiyun mout_aclk_cam1_552_a_p, MUX_SEL_TOP2, 8, 1),
282*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_ISP_DIS_400, "mout_aclk_isp_dis_400",
283*4882a593Smuzhiyun mout_bus_mfc_pll_user_p, MUX_SEL_TOP2, 4, 1),
284*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_ISP_400, "mout_aclk_isp_400",
285*4882a593Smuzhiyun mout_bus_mfc_pll_user_p, MUX_SEL_TOP2, 0, 1),
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* MUX_SEL_TOP3 */
288*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_BUS0_400, "mout_aclk_bus0_400",
289*4882a593Smuzhiyun mout_bus_mphy_pll_user_p, MUX_SEL_TOP3, 20, 1),
290*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_MSCL_400_B, "mout_aclk_mscl_400_b",
291*4882a593Smuzhiyun mout_aclk_mscl_b_p, MUX_SEL_TOP3, 16, 1),
292*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_MSCL_400_A, "mout_aclk_mscl_400_a",
293*4882a593Smuzhiyun mout_bus_mfc_pll_user_p, MUX_SEL_TOP3, 12, 1),
294*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_GSCL_333, "mout_aclk_gscl_333",
295*4882a593Smuzhiyun mout_mfc_bus_pll_user_p, MUX_SEL_TOP3, 8, 1),
296*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_G2D_400_B, "mout_aclk_g2d_400_b",
297*4882a593Smuzhiyun mout_aclk_g2d_400_b_p, MUX_SEL_TOP3, 4, 1),
298*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_G2D_400_A, "mout_aclk_g2d_400_a",
299*4882a593Smuzhiyun mout_bus_mfc_pll_user_p, MUX_SEL_TOP3, 0, 1),
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* MUX_SEL_TOP4 */
302*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_MFC_400_C, "mout_aclk_mfc_400_c",
303*4882a593Smuzhiyun mout_aclk_mfc_400_c_p, MUX_SEL_TOP4, 8, 1),
304*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_MFC_400_B, "mout_aclk_mfc_400_b",
305*4882a593Smuzhiyun mout_aclk_mfc_400_b_p, MUX_SEL_TOP4, 4, 1),
306*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_MFC_400_A, "mout_aclk_mfc_400_a",
307*4882a593Smuzhiyun mout_aclk_mfc_400_a_p, MUX_SEL_TOP4, 0, 1),
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* MUX_SEL_TOP_MSCL */
310*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_JPEG_C, "mout_sclk_jpeg_c", mout_sclk_jpeg_c_p,
311*4882a593Smuzhiyun MUX_SEL_TOP_MSCL, 8, 1),
312*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_JPEG_B, "mout_sclk_jpeg_b", mout_sclk_jpeg_b_p,
313*4882a593Smuzhiyun MUX_SEL_TOP_MSCL, 4, 1),
314*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_JPEG_A, "mout_sclk_jpeg_a", mout_bus_pll_user_t_p,
315*4882a593Smuzhiyun MUX_SEL_TOP_MSCL, 0, 1),
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* MUX_SEL_TOP_CAM1 */
318*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_ISP_SENSOR2, "mout_sclk_isp_sensor2",
319*4882a593Smuzhiyun mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 24, 1),
320*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_ISP_SENSOR1, "mout_sclk_isp_sensor1",
321*4882a593Smuzhiyun mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 20, 1),
322*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_ISP_SENSOR0, "mout_sclk_isp_sensor0",
323*4882a593Smuzhiyun mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 16, 1),
324*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_ISP_UART, "mout_sclk_isp_uart",
325*4882a593Smuzhiyun mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 8, 1),
326*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_ISP_SPI1, "mout_sclk_isp_spi1",
327*4882a593Smuzhiyun mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 4, 1),
328*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_ISP_SPI0, "mout_sclk_isp_spi0",
329*4882a593Smuzhiyun mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 0, 1),
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* MUX_SEL_TOP_FSYS0 */
332*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_MMC2_B, "mout_sclk_mmc2_b", mout_sclk_mmc2_b_p,
333*4882a593Smuzhiyun MUX_SEL_TOP_FSYS0, 28, 1),
334*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_MMC2_A, "mout_sclk_mmc2_a", mout_bus_pll_user_t_p,
335*4882a593Smuzhiyun MUX_SEL_TOP_FSYS0, 24, 1),
336*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_MMC1_B, "mout_sclk_mmc1_b", mout_sclk_mmc1_b_p,
337*4882a593Smuzhiyun MUX_SEL_TOP_FSYS0, 20, 1),
338*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_MMC1_A, "mout_sclk_mmc1_a", mout_bus_pll_user_t_p,
339*4882a593Smuzhiyun MUX_SEL_TOP_FSYS0, 16, 1),
340*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_MMC0_D, "mout_sclk_mmc0_d", mout_sclk_mmc0_d_p,
341*4882a593Smuzhiyun MUX_SEL_TOP_FSYS0, 12, 1),
342*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_MMC0_C, "mout_sclk_mmc0_c", mout_sclk_mmc0_c_p,
343*4882a593Smuzhiyun MUX_SEL_TOP_FSYS0, 8, 1),
344*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_MMC0_B, "mout_sclk_mmc0_b", mout_sclk_mmc0_b_p,
345*4882a593Smuzhiyun MUX_SEL_TOP_FSYS0, 4, 1),
346*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_MMC0_A, "mout_sclk_mmc0_a", mout_bus_pll_user_t_p,
347*4882a593Smuzhiyun MUX_SEL_TOP_FSYS0, 0, 1),
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* MUX_SEL_TOP_FSYS1 */
350*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_PCIE_100, "mout_sclk_pcie_100", mout_bus_pll_user_t_p,
351*4882a593Smuzhiyun MUX_SEL_TOP_FSYS1, 12, 1),
352*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_UFSUNIPRO, "mout_sclk_ufsunipro",
353*4882a593Smuzhiyun mout_mphy_pll_user_t_p, MUX_SEL_TOP_FSYS1, 8, 1),
354*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_USBHOST30, "mout_sclk_usbhost30",
355*4882a593Smuzhiyun mout_bus_pll_user_t_p, MUX_SEL_TOP_FSYS1, 4, 1),
356*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_USBDRD30, "mout_sclk_usbdrd30",
357*4882a593Smuzhiyun mout_bus_pll_user_t_p, MUX_SEL_TOP_FSYS1, 0, 1),
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* MUX_SEL_TOP_PERIC0 */
360*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_SPI4, "mout_sclk_spi4", mout_bus_pll_user_t_p,
361*4882a593Smuzhiyun MUX_SEL_TOP_PERIC0, 28, 1),
362*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_SPI3, "mout_sclk_spi3", mout_bus_pll_user_t_p,
363*4882a593Smuzhiyun MUX_SEL_TOP_PERIC0, 24, 1),
364*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_UART2, "mout_sclk_uart2", mout_bus_pll_user_t_p,
365*4882a593Smuzhiyun MUX_SEL_TOP_PERIC0, 20, 1),
366*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_UART1, "mout_sclk_uart1", mout_bus_pll_user_t_p,
367*4882a593Smuzhiyun MUX_SEL_TOP_PERIC0, 16, 1),
368*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_UART0, "mout_sclk_uart0", mout_bus_pll_user_t_p,
369*4882a593Smuzhiyun MUX_SEL_TOP_PERIC0, 12, 1),
370*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_SPI2, "mout_sclk_spi2", mout_bus_pll_user_t_p,
371*4882a593Smuzhiyun MUX_SEL_TOP_PERIC0, 8, 1),
372*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_SPI1, "mout_sclk_spi1", mout_bus_pll_user_t_p,
373*4882a593Smuzhiyun MUX_SEL_TOP_PERIC0, 4, 1),
374*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_SPI0, "mout_sclk_spi0", mout_bus_pll_user_t_p,
375*4882a593Smuzhiyun MUX_SEL_TOP_PERIC0, 0, 1),
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* MUX_SEL_TOP_PERIC1 */
378*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_SLIMBUS, "mout_sclk_slimbus", mout_aud_pll_user_p,
379*4882a593Smuzhiyun MUX_SEL_TOP_PERIC1, 16, 1),
380*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_SPDIF, "mout_sclk_spdif", mout_sclk_spdif_p,
381*4882a593Smuzhiyun MUX_SEL_TOP_PERIC1, 12, 2),
382*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_AUDIO1, "mout_sclk_audio1", mout_sclk_audio1_p,
383*4882a593Smuzhiyun MUX_SEL_TOP_PERIC1, 4, 2),
384*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_AUDIO0, "mout_sclk_audio0", mout_sclk_audio0_p,
385*4882a593Smuzhiyun MUX_SEL_TOP_PERIC1, 0, 2),
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* MUX_SEL_TOP_DISP */
388*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_HDMI_SPDIF, "mout_sclk_hdmi_spdif",
389*4882a593Smuzhiyun mout_sclk_hdmi_spdif_p, MUX_SEL_TOP_DISP, 0, 1),
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun static const struct samsung_div_clock top_div_clks[] __initconst = {
393*4882a593Smuzhiyun /* DIV_TOP0 */
394*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_CAM1_333, "div_aclk_cam1_333", "mout_aclk_cam1_333",
395*4882a593Smuzhiyun DIV_TOP0, 28, 3),
396*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_CAM1_400, "div_aclk_cam1_400", "mout_bus_pll_user",
397*4882a593Smuzhiyun DIV_TOP0, 24, 3),
398*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_CAM1_552, "div_aclk_cam1_552", "mout_aclk_cam1_552_b",
399*4882a593Smuzhiyun DIV_TOP0, 20, 3),
400*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_CAM0_333, "div_aclk_cam0_333", "mout_mfc_pll_user",
401*4882a593Smuzhiyun DIV_TOP0, 16, 3),
402*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_CAM0_400, "div_aclk_cam0_400", "mout_bus_pll_user",
403*4882a593Smuzhiyun DIV_TOP0, 12, 3),
404*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_CAM0_552, "div_aclk_cam0_552", "mout_isp_pll",
405*4882a593Smuzhiyun DIV_TOP0, 8, 3),
406*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_ISP_DIS_400, "div_aclk_isp_dis_400",
407*4882a593Smuzhiyun "mout_aclk_isp_dis_400", DIV_TOP0, 4, 4),
408*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_ISP_400, "div_aclk_isp_400",
409*4882a593Smuzhiyun "mout_aclk_isp_400", DIV_TOP0, 0, 4),
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* DIV_TOP1 */
412*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_GSCL_111, "div_aclk_gscl_111", "mout_aclk_gscl_333",
413*4882a593Smuzhiyun DIV_TOP1, 28, 3),
414*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_GSCL_333, "div_aclk_gscl_333", "mout_aclk_gscl_333",
415*4882a593Smuzhiyun DIV_TOP1, 24, 3),
416*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_HEVC_400, "div_aclk_hevc_400", "mout_aclk_hevc_400",
417*4882a593Smuzhiyun DIV_TOP1, 20, 3),
418*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_MFC_400, "div_aclk_mfc_400", "mout_aclk_mfc_400_c",
419*4882a593Smuzhiyun DIV_TOP1, 12, 3),
420*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_G2D_266, "div_aclk_g2d_266", "mout_bus_pll_user",
421*4882a593Smuzhiyun DIV_TOP1, 8, 3),
422*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_G2D_400, "div_aclk_g2d_400", "mout_aclk_g2d_400_b",
423*4882a593Smuzhiyun DIV_TOP1, 0, 3),
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* DIV_TOP2 */
426*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_MSCL_400, "div_aclk_mscl_400", "mout_aclk_mscl_400_b",
427*4882a593Smuzhiyun DIV_TOP2, 4, 3),
428*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_FSYS_200, "div_aclk_fsys_200", "mout_bus_pll_user",
429*4882a593Smuzhiyun DIV_TOP2, 0, 3),
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* DIV_TOP3 */
432*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_IMEM_SSSX_266, "div_aclk_imem_sssx_266",
433*4882a593Smuzhiyun "mout_bus_pll_user", DIV_TOP3, 24, 3),
434*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_IMEM_200, "div_aclk_imem_200",
435*4882a593Smuzhiyun "mout_bus_pll_user", DIV_TOP3, 20, 3),
436*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_IMEM_266, "div_aclk_imem_266",
437*4882a593Smuzhiyun "mout_bus_pll_user", DIV_TOP3, 16, 3),
438*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_PERIC_66_B, "div_aclk_peric_66_b",
439*4882a593Smuzhiyun "div_aclk_peric_66_a", DIV_TOP3, 12, 3),
440*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_PERIC_66_A, "div_aclk_peric_66_a",
441*4882a593Smuzhiyun "mout_bus_pll_user", DIV_TOP3, 8, 3),
442*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_PERIS_66_B, "div_aclk_peris_66_b",
443*4882a593Smuzhiyun "div_aclk_peris_66_a", DIV_TOP3, 4, 3),
444*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_PERIS_66_A, "div_aclk_peris_66_a",
445*4882a593Smuzhiyun "mout_bus_pll_user", DIV_TOP3, 0, 3),
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* DIV_TOP4 */
448*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_G3D_400, "div_aclk_g3d_400", "mout_bus_pll_user",
449*4882a593Smuzhiyun DIV_TOP4, 8, 3),
450*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_BUS0_400, "div_aclk_bus0_400", "mout_aclk_bus0_400",
451*4882a593Smuzhiyun DIV_TOP4, 4, 3),
452*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_BUS1_400, "div_aclk_bus1_400", "mout_bus_pll_user",
453*4882a593Smuzhiyun DIV_TOP4, 0, 3),
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* DIV_TOP_MSCL */
456*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_JPEG, "div_sclk_jpeg", "mout_sclk_jpeg_c",
457*4882a593Smuzhiyun DIV_TOP_MSCL, 0, 4),
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* DIV_TOP_CAM10 */
460*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_ISP_UART, "div_sclk_isp_uart", "mout_sclk_isp_uart",
461*4882a593Smuzhiyun DIV_TOP_CAM10, 24, 5),
462*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_ISP_SPI1_B, "div_sclk_isp_spi1_b",
463*4882a593Smuzhiyun "div_sclk_isp_spi1_a", DIV_TOP_CAM10, 16, 8),
464*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_ISP_SPI1_A, "div_sclk_isp_spi1_a",
465*4882a593Smuzhiyun "mout_sclk_isp_spi1", DIV_TOP_CAM10, 12, 4),
466*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_ISP_SPI0_B, "div_sclk_isp_spi0_b",
467*4882a593Smuzhiyun "div_sclk_isp_spi0_a", DIV_TOP_CAM10, 4, 8),
468*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_ISP_SPI0_A, "div_sclk_isp_spi0_a",
469*4882a593Smuzhiyun "mout_sclk_isp_spi0", DIV_TOP_CAM10, 0, 4),
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* DIV_TOP_CAM11 */
472*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_ISP_SENSOR2_B, "div_sclk_isp_sensor2_b",
473*4882a593Smuzhiyun "div_sclk_isp_sensor2_a", DIV_TOP_CAM11, 20, 4),
474*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_ISP_SENSOR2_A, "div_sclk_isp_sensor2_a",
475*4882a593Smuzhiyun "mout_sclk_isp_sensor2", DIV_TOP_CAM11, 16, 4),
476*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_ISP_SENSOR1_B, "div_sclk_isp_sensor1_b",
477*4882a593Smuzhiyun "div_sclk_isp_sensor1_a", DIV_TOP_CAM11, 12, 4),
478*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_ISP_SENSOR1_A, "div_sclk_isp_sensor1_a",
479*4882a593Smuzhiyun "mout_sclk_isp_sensor1", DIV_TOP_CAM11, 8, 4),
480*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_ISP_SENSOR0_B, "div_sclk_isp_sensor0_b",
481*4882a593Smuzhiyun "div_sclk_isp_sensor0_a", DIV_TOP_CAM11, 4, 4),
482*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_ISP_SENSOR0_A, "div_sclk_isp_sensor0_a",
483*4882a593Smuzhiyun "mout_sclk_isp_sensor0", DIV_TOP_CAM11, 0, 4),
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* DIV_TOP_FSYS0 */
486*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_MMC1_B, "div_sclk_mmc1_b", "div_sclk_mmc1_a",
487*4882a593Smuzhiyun DIV_TOP_FSYS0, 16, 8),
488*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_MMC1_A, "div_sclk_mmc1_a", "mout_sclk_mmc1_b",
489*4882a593Smuzhiyun DIV_TOP_FSYS0, 12, 4),
490*4882a593Smuzhiyun DIV_F(CLK_DIV_SCLK_MMC0_B, "div_sclk_mmc0_b", "div_sclk_mmc0_a",
491*4882a593Smuzhiyun DIV_TOP_FSYS0, 4, 8, CLK_SET_RATE_PARENT, 0),
492*4882a593Smuzhiyun DIV_F(CLK_DIV_SCLK_MMC0_A, "div_sclk_mmc0_a", "mout_sclk_mmc0_d",
493*4882a593Smuzhiyun DIV_TOP_FSYS0, 0, 4, CLK_SET_RATE_PARENT, 0),
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* DIV_TOP_FSYS1 */
496*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_MMC2_B, "div_sclk_mmc2_b", "div_sclk_mmc2_a",
497*4882a593Smuzhiyun DIV_TOP_FSYS1, 4, 8),
498*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_MMC2_A, "div_sclk_mmc2_a", "mout_sclk_mmc2_b",
499*4882a593Smuzhiyun DIV_TOP_FSYS1, 0, 4),
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* DIV_TOP_FSYS2 */
502*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_PCIE_100, "div_sclk_pcie_100", "mout_sclk_pcie_100",
503*4882a593Smuzhiyun DIV_TOP_FSYS2, 12, 3),
504*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_USBHOST30, "div_sclk_usbhost30",
505*4882a593Smuzhiyun "mout_sclk_usbhost30", DIV_TOP_FSYS2, 8, 4),
506*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_UFSUNIPRO, "div_sclk_ufsunipro",
507*4882a593Smuzhiyun "mout_sclk_ufsunipro", DIV_TOP_FSYS2, 4, 4),
508*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_USBDRD30, "div_sclk_usbdrd30", "mout_sclk_usbdrd30",
509*4882a593Smuzhiyun DIV_TOP_FSYS2, 0, 4),
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* DIV_TOP_PERIC0 */
512*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_SPI1_B, "div_sclk_spi1_b", "div_sclk_spi1_a",
513*4882a593Smuzhiyun DIV_TOP_PERIC0, 16, 8),
514*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_SPI1_A, "div_sclk_spi1_a", "mout_sclk_spi1",
515*4882a593Smuzhiyun DIV_TOP_PERIC0, 12, 4),
516*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_SPI0_B, "div_sclk_spi0_b", "div_sclk_spi0_a",
517*4882a593Smuzhiyun DIV_TOP_PERIC0, 4, 8),
518*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_SPI0_A, "div_sclk_spi0_a", "mout_sclk_spi0",
519*4882a593Smuzhiyun DIV_TOP_PERIC0, 0, 4),
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* DIV_TOP_PERIC1 */
522*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_SPI2_B, "div_sclk_spi2_b", "div_sclk_spi2_a",
523*4882a593Smuzhiyun DIV_TOP_PERIC1, 4, 8),
524*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_SPI2_A, "div_sclk_spi2_a", "mout_sclk_spi2",
525*4882a593Smuzhiyun DIV_TOP_PERIC1, 0, 4),
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* DIV_TOP_PERIC2 */
528*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_UART2, "div_sclk_uart2", "mout_sclk_uart2",
529*4882a593Smuzhiyun DIV_TOP_PERIC2, 8, 4),
530*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_UART1, "div_sclk_uart1", "mout_sclk_uart0",
531*4882a593Smuzhiyun DIV_TOP_PERIC2, 4, 4),
532*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_UART0, "div_sclk_uart0", "mout_sclk_uart1",
533*4882a593Smuzhiyun DIV_TOP_PERIC2, 0, 4),
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* DIV_TOP_PERIC3 */
536*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_I2S1, "div_sclk_i2s1", "sclk_audio1",
537*4882a593Smuzhiyun DIV_TOP_PERIC3, 16, 6),
538*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_PCM1, "div_sclk_pcm1", "sclk_audio1",
539*4882a593Smuzhiyun DIV_TOP_PERIC3, 8, 8),
540*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_AUDIO1, "div_sclk_audio1", "mout_sclk_audio1",
541*4882a593Smuzhiyun DIV_TOP_PERIC3, 4, 4),
542*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_AUDIO0, "div_sclk_audio0", "mout_sclk_audio0",
543*4882a593Smuzhiyun DIV_TOP_PERIC3, 0, 4),
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* DIV_TOP_PERIC4 */
546*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_SPI4_B, "div_sclk_spi4_b", "div_sclk_spi4_a",
547*4882a593Smuzhiyun DIV_TOP_PERIC4, 16, 8),
548*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_SPI4_A, "div_sclk_spi4_a", "mout_sclk_spi4",
549*4882a593Smuzhiyun DIV_TOP_PERIC4, 12, 4),
550*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_SPI3_B, "div_sclk_spi3_b", "div_sclk_spi3_a",
551*4882a593Smuzhiyun DIV_TOP_PERIC4, 4, 8),
552*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_SPI3_A, "div_sclk_spi3_a", "mout_sclk_spi3",
553*4882a593Smuzhiyun DIV_TOP_PERIC4, 0, 4),
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static const struct samsung_gate_clock top_gate_clks[] __initconst = {
557*4882a593Smuzhiyun /* ENABLE_ACLK_TOP */
558*4882a593Smuzhiyun GATE(CLK_ACLK_G3D_400, "aclk_g3d_400", "div_aclk_g3d_400",
559*4882a593Smuzhiyun ENABLE_ACLK_TOP, 30, CLK_IS_CRITICAL, 0),
560*4882a593Smuzhiyun GATE(CLK_ACLK_IMEM_SSSX_266, "aclk_imem_sssx_266",
561*4882a593Smuzhiyun "div_aclk_imem_sssx_266", ENABLE_ACLK_TOP,
562*4882a593Smuzhiyun 29, CLK_IGNORE_UNUSED, 0),
563*4882a593Smuzhiyun GATE(CLK_ACLK_BUS0_400, "aclk_bus0_400", "div_aclk_bus0_400",
564*4882a593Smuzhiyun ENABLE_ACLK_TOP, 26,
565*4882a593Smuzhiyun CLK_IS_CRITICAL | CLK_SET_RATE_PARENT, 0),
566*4882a593Smuzhiyun GATE(CLK_ACLK_BUS1_400, "aclk_bus1_400", "div_aclk_bus1_400",
567*4882a593Smuzhiyun ENABLE_ACLK_TOP, 25,
568*4882a593Smuzhiyun CLK_IS_CRITICAL | CLK_SET_RATE_PARENT, 0),
569*4882a593Smuzhiyun GATE(CLK_ACLK_IMEM_200, "aclk_imem_200", "div_aclk_imem_200",
570*4882a593Smuzhiyun ENABLE_ACLK_TOP, 24,
571*4882a593Smuzhiyun CLK_IS_CRITICAL | CLK_SET_RATE_PARENT, 0),
572*4882a593Smuzhiyun GATE(CLK_ACLK_IMEM_266, "aclk_imem_266", "div_aclk_imem_266",
573*4882a593Smuzhiyun ENABLE_ACLK_TOP, 23,
574*4882a593Smuzhiyun CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
575*4882a593Smuzhiyun GATE(CLK_ACLK_PERIC_66, "aclk_peric_66", "div_aclk_peric_66_b",
576*4882a593Smuzhiyun ENABLE_ACLK_TOP, 22,
577*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0),
578*4882a593Smuzhiyun GATE(CLK_ACLK_PERIS_66, "aclk_peris_66", "div_aclk_peris_66_b",
579*4882a593Smuzhiyun ENABLE_ACLK_TOP, 21,
580*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0),
581*4882a593Smuzhiyun GATE(CLK_ACLK_MSCL_400, "aclk_mscl_400", "div_aclk_mscl_400",
582*4882a593Smuzhiyun ENABLE_ACLK_TOP, 19,
583*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0),
584*4882a593Smuzhiyun GATE(CLK_ACLK_FSYS_200, "aclk_fsys_200", "div_aclk_fsys_200",
585*4882a593Smuzhiyun ENABLE_ACLK_TOP, 18,
586*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0),
587*4882a593Smuzhiyun GATE(CLK_ACLK_GSCL_111, "aclk_gscl_111", "div_aclk_gscl_111",
588*4882a593Smuzhiyun ENABLE_ACLK_TOP, 15,
589*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0),
590*4882a593Smuzhiyun GATE(CLK_ACLK_GSCL_333, "aclk_gscl_333", "div_aclk_gscl_333",
591*4882a593Smuzhiyun ENABLE_ACLK_TOP, 14,
592*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
593*4882a593Smuzhiyun GATE(CLK_ACLK_CAM1_333, "aclk_cam1_333", "div_aclk_cam1_333",
594*4882a593Smuzhiyun ENABLE_ACLK_TOP, 13,
595*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
596*4882a593Smuzhiyun GATE(CLK_ACLK_CAM1_400, "aclk_cam1_400", "div_aclk_cam1_400",
597*4882a593Smuzhiyun ENABLE_ACLK_TOP, 12,
598*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0),
599*4882a593Smuzhiyun GATE(CLK_ACLK_CAM1_552, "aclk_cam1_552", "div_aclk_cam1_552",
600*4882a593Smuzhiyun ENABLE_ACLK_TOP, 11,
601*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
602*4882a593Smuzhiyun GATE(CLK_ACLK_CAM0_333, "aclk_cam0_333", "div_aclk_cam0_333",
603*4882a593Smuzhiyun ENABLE_ACLK_TOP, 10,
604*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
605*4882a593Smuzhiyun GATE(CLK_ACLK_CAM0_400, "aclk_cam0_400", "div_aclk_cam0_400",
606*4882a593Smuzhiyun ENABLE_ACLK_TOP, 9,
607*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0),
608*4882a593Smuzhiyun GATE(CLK_ACLK_CAM0_552, "aclk_cam0_552", "div_aclk_cam0_552",
609*4882a593Smuzhiyun ENABLE_ACLK_TOP, 8,
610*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
611*4882a593Smuzhiyun GATE(CLK_ACLK_ISP_DIS_400, "aclk_isp_dis_400", "div_aclk_isp_dis_400",
612*4882a593Smuzhiyun ENABLE_ACLK_TOP, 7,
613*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
614*4882a593Smuzhiyun GATE(CLK_ACLK_ISP_400, "aclk_isp_400", "div_aclk_isp_400",
615*4882a593Smuzhiyun ENABLE_ACLK_TOP, 6,
616*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0),
617*4882a593Smuzhiyun GATE(CLK_ACLK_HEVC_400, "aclk_hevc_400", "div_aclk_hevc_400",
618*4882a593Smuzhiyun ENABLE_ACLK_TOP, 5,
619*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0),
620*4882a593Smuzhiyun GATE(CLK_ACLK_MFC_400, "aclk_mfc_400", "div_aclk_mfc_400",
621*4882a593Smuzhiyun ENABLE_ACLK_TOP, 3,
622*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0),
623*4882a593Smuzhiyun GATE(CLK_ACLK_G2D_266, "aclk_g2d_266", "div_aclk_g2d_266",
624*4882a593Smuzhiyun ENABLE_ACLK_TOP, 2,
625*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
626*4882a593Smuzhiyun GATE(CLK_ACLK_G2D_400, "aclk_g2d_400", "div_aclk_g2d_400",
627*4882a593Smuzhiyun ENABLE_ACLK_TOP, 0,
628*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0),
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* ENABLE_SCLK_TOP_MSCL */
631*4882a593Smuzhiyun GATE(CLK_SCLK_JPEG_MSCL, "sclk_jpeg_mscl", "div_sclk_jpeg",
632*4882a593Smuzhiyun ENABLE_SCLK_TOP_MSCL, 0, CLK_SET_RATE_PARENT, 0),
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* ENABLE_SCLK_TOP_CAM1 */
635*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_SENSOR2, "sclk_isp_sensor2", "div_sclk_isp_sensor2_b",
636*4882a593Smuzhiyun ENABLE_SCLK_TOP_CAM1, 7, 0, 0),
637*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_SENSOR1, "sclk_isp_sensor1", "div_sclk_isp_sensor1_b",
638*4882a593Smuzhiyun ENABLE_SCLK_TOP_CAM1, 6, 0, 0),
639*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_SENSOR0, "sclk_isp_sensor0", "div_sclk_isp_sensor0_b",
640*4882a593Smuzhiyun ENABLE_SCLK_TOP_CAM1, 5, 0, 0),
641*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_MCTADC_CAM1, "sclk_isp_mctadc_cam1", "oscclk",
642*4882a593Smuzhiyun ENABLE_SCLK_TOP_CAM1, 4, 0, 0),
643*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_UART_CAM1, "sclk_isp_uart_cam1", "div_sclk_isp_uart",
644*4882a593Smuzhiyun ENABLE_SCLK_TOP_CAM1, 2, 0, 0),
645*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_SPI1_CAM1, "sclk_isp_spi1_cam1", "div_sclk_isp_spi1_b",
646*4882a593Smuzhiyun ENABLE_SCLK_TOP_CAM1, 1, 0, 0),
647*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_SPI0_CAM1, "sclk_isp_spi0_cam1", "div_sclk_isp_spi0_b",
648*4882a593Smuzhiyun ENABLE_SCLK_TOP_CAM1, 0, 0, 0),
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /* ENABLE_SCLK_TOP_DISP */
651*4882a593Smuzhiyun GATE(CLK_SCLK_HDMI_SPDIF_DISP, "sclk_hdmi_spdif_disp",
652*4882a593Smuzhiyun "mout_sclk_hdmi_spdif", ENABLE_SCLK_TOP_DISP, 0,
653*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0),
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /* ENABLE_SCLK_TOP_FSYS */
656*4882a593Smuzhiyun GATE(CLK_SCLK_PCIE_100_FSYS, "sclk_pcie_100_fsys", "div_sclk_pcie_100",
657*4882a593Smuzhiyun ENABLE_SCLK_TOP_FSYS, 7, CLK_IGNORE_UNUSED, 0),
658*4882a593Smuzhiyun GATE(CLK_SCLK_MMC2_FSYS, "sclk_mmc2_fsys", "div_sclk_mmc2_b",
659*4882a593Smuzhiyun ENABLE_SCLK_TOP_FSYS, 6, CLK_SET_RATE_PARENT, 0),
660*4882a593Smuzhiyun GATE(CLK_SCLK_MMC1_FSYS, "sclk_mmc1_fsys", "div_sclk_mmc1_b",
661*4882a593Smuzhiyun ENABLE_SCLK_TOP_FSYS, 5, CLK_SET_RATE_PARENT, 0),
662*4882a593Smuzhiyun GATE(CLK_SCLK_MMC0_FSYS, "sclk_mmc0_fsys", "div_sclk_mmc0_b",
663*4882a593Smuzhiyun ENABLE_SCLK_TOP_FSYS, 4, CLK_SET_RATE_PARENT, 0),
664*4882a593Smuzhiyun GATE(CLK_SCLK_UFSUNIPRO_FSYS, "sclk_ufsunipro_fsys",
665*4882a593Smuzhiyun "div_sclk_ufsunipro", ENABLE_SCLK_TOP_FSYS,
666*4882a593Smuzhiyun 3, CLK_SET_RATE_PARENT, 0),
667*4882a593Smuzhiyun GATE(CLK_SCLK_USBHOST30_FSYS, "sclk_usbhost30_fsys",
668*4882a593Smuzhiyun "div_sclk_usbhost30", ENABLE_SCLK_TOP_FSYS,
669*4882a593Smuzhiyun 1, CLK_SET_RATE_PARENT, 0),
670*4882a593Smuzhiyun GATE(CLK_SCLK_USBDRD30_FSYS, "sclk_usbdrd30_fsys",
671*4882a593Smuzhiyun "div_sclk_usbdrd30", ENABLE_SCLK_TOP_FSYS,
672*4882a593Smuzhiyun 0, CLK_SET_RATE_PARENT, 0),
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /* ENABLE_SCLK_TOP_PERIC */
675*4882a593Smuzhiyun GATE(CLK_SCLK_SPI4_PERIC, "sclk_spi4_peric", "div_sclk_spi4_b",
676*4882a593Smuzhiyun ENABLE_SCLK_TOP_PERIC, 12, CLK_SET_RATE_PARENT, 0),
677*4882a593Smuzhiyun GATE(CLK_SCLK_SPI3_PERIC, "sclk_spi3_peric", "div_sclk_spi3_b",
678*4882a593Smuzhiyun ENABLE_SCLK_TOP_PERIC, 11, CLK_SET_RATE_PARENT, 0),
679*4882a593Smuzhiyun GATE(CLK_SCLK_SPDIF_PERIC, "sclk_spdif_peric", "mout_sclk_spdif",
680*4882a593Smuzhiyun ENABLE_SCLK_TOP_PERIC, 9, CLK_SET_RATE_PARENT, 0),
681*4882a593Smuzhiyun GATE(CLK_SCLK_I2S1_PERIC, "sclk_i2s1_peric", "div_sclk_i2s1",
682*4882a593Smuzhiyun ENABLE_SCLK_TOP_PERIC, 8, CLK_SET_RATE_PARENT, 0),
683*4882a593Smuzhiyun GATE(CLK_SCLK_PCM1_PERIC, "sclk_pcm1_peric", "div_sclk_pcm1",
684*4882a593Smuzhiyun ENABLE_SCLK_TOP_PERIC, 7, CLK_SET_RATE_PARENT, 0),
685*4882a593Smuzhiyun GATE(CLK_SCLK_UART2_PERIC, "sclk_uart2_peric", "div_sclk_uart2",
686*4882a593Smuzhiyun ENABLE_SCLK_TOP_PERIC, 5, CLK_SET_RATE_PARENT |
687*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0),
688*4882a593Smuzhiyun GATE(CLK_SCLK_UART1_PERIC, "sclk_uart1_peric", "div_sclk_uart1",
689*4882a593Smuzhiyun ENABLE_SCLK_TOP_PERIC, 4, CLK_SET_RATE_PARENT |
690*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0),
691*4882a593Smuzhiyun GATE(CLK_SCLK_UART0_PERIC, "sclk_uart0_peric", "div_sclk_uart0",
692*4882a593Smuzhiyun ENABLE_SCLK_TOP_PERIC, 3, CLK_SET_RATE_PARENT |
693*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0),
694*4882a593Smuzhiyun GATE(CLK_SCLK_SPI2_PERIC, "sclk_spi2_peric", "div_sclk_spi2_b",
695*4882a593Smuzhiyun ENABLE_SCLK_TOP_PERIC, 2, CLK_SET_RATE_PARENT, 0),
696*4882a593Smuzhiyun GATE(CLK_SCLK_SPI1_PERIC, "sclk_spi1_peric", "div_sclk_spi1_b",
697*4882a593Smuzhiyun ENABLE_SCLK_TOP_PERIC, 1, CLK_SET_RATE_PARENT, 0),
698*4882a593Smuzhiyun GATE(CLK_SCLK_SPI0_PERIC, "sclk_spi0_peric", "div_sclk_spi0_b",
699*4882a593Smuzhiyun ENABLE_SCLK_TOP_PERIC, 0, CLK_SET_RATE_PARENT, 0),
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /* MUX_ENABLE_TOP_PERIC1 */
702*4882a593Smuzhiyun GATE(CLK_SCLK_SLIMBUS, "sclk_slimbus", "mout_sclk_slimbus",
703*4882a593Smuzhiyun MUX_ENABLE_TOP_PERIC1, 16, 0, 0),
704*4882a593Smuzhiyun GATE(CLK_SCLK_AUDIO1, "sclk_audio1", "div_sclk_audio1",
705*4882a593Smuzhiyun MUX_ENABLE_TOP_PERIC1, 4, 0, 0),
706*4882a593Smuzhiyun GATE(CLK_SCLK_AUDIO0, "sclk_audio0", "div_sclk_audio0",
707*4882a593Smuzhiyun MUX_ENABLE_TOP_PERIC1, 0, 0, 0),
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /*
711*4882a593Smuzhiyun * ATLAS_PLL & APOLLO_PLL & MEM0_PLL & MEM1_PLL & BUS_PLL & MFC_PLL
712*4882a593Smuzhiyun * & MPHY_PLL & G3D_PLL & DISP_PLL & ISP_PLL
713*4882a593Smuzhiyun */
714*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos5433_pll_rates[] __initconst = {
715*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 2500000000U, 625, 6, 0),
716*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 2400000000U, 500, 5, 0),
717*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 2300000000U, 575, 6, 0),
718*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 2200000000U, 550, 6, 0),
719*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 2100000000U, 350, 4, 0),
720*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 2000000000U, 500, 6, 0),
721*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1900000000U, 475, 6, 0),
722*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1800000000U, 375, 5, 0),
723*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1700000000U, 425, 6, 0),
724*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1600000000U, 400, 6, 0),
725*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1500000000U, 250, 4, 0),
726*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1400000000U, 350, 6, 0),
727*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1332000000U, 222, 4, 0),
728*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1300000000U, 325, 6, 0),
729*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1200000000U, 500, 5, 1),
730*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1100000000U, 550, 6, 1),
731*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1086000000U, 362, 4, 1),
732*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1066000000U, 533, 6, 1),
733*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 1000000000U, 500, 6, 1),
734*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 933000000U, 311, 4, 1),
735*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 921000000U, 307, 4, 1),
736*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 900000000U, 375, 5, 1),
737*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 825000000U, 275, 4, 1),
738*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 800000000U, 400, 6, 1),
739*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 733000000U, 733, 12, 1),
740*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 700000000U, 175, 3, 1),
741*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 666000000U, 222, 4, 1),
742*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 633000000U, 211, 4, 1),
743*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 600000000U, 500, 5, 2),
744*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 552000000U, 460, 5, 2),
745*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 550000000U, 550, 6, 2),
746*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 543000000U, 362, 4, 2),
747*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 533000000U, 533, 6, 2),
748*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 500000000U, 500, 6, 2),
749*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 444000000U, 370, 5, 2),
750*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 420000000U, 350, 5, 2),
751*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 400000000U, 400, 6, 2),
752*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 350000000U, 350, 6, 2),
753*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 333000000U, 222, 4, 2),
754*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 300000000U, 500, 5, 3),
755*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 278000000U, 556, 6, 3),
756*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 266000000U, 532, 6, 3),
757*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 250000000U, 500, 6, 3),
758*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 200000000U, 400, 6, 3),
759*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 166000000U, 332, 6, 3),
760*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 160000000U, 320, 6, 3),
761*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 133000000U, 532, 6, 4),
762*4882a593Smuzhiyun PLL_35XX_RATE(24 * MHZ, 100000000U, 400, 6, 4),
763*4882a593Smuzhiyun { /* sentinel */ }
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* AUD_PLL */
767*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos5433_aud_pll_rates[] __initconst = {
768*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 400000000U, 200, 3, 2, 0),
769*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 393216003U, 197, 3, 2, -25690),
770*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 384000000U, 128, 2, 2, 0),
771*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 368639991U, 246, 4, 2, -15729),
772*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 361507202U, 181, 3, 2, -16148),
773*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 338687988U, 113, 2, 2, -6816),
774*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 294912002U, 98, 1, 3, 19923),
775*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 288000000U, 96, 1, 3, 0),
776*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 252000000U, 84, 1, 3, 0),
777*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 196608001U, 197, 3, 3, -25690),
778*4882a593Smuzhiyun { /* sentinel */ }
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun static const struct samsung_pll_clock top_pll_clks[] __initconst = {
782*4882a593Smuzhiyun PLL(pll_35xx, CLK_FOUT_ISP_PLL, "fout_isp_pll", "oscclk",
783*4882a593Smuzhiyun ISP_PLL_LOCK, ISP_PLL_CON0, exynos5433_pll_rates),
784*4882a593Smuzhiyun PLL(pll_36xx, CLK_FOUT_AUD_PLL, "fout_aud_pll", "oscclk",
785*4882a593Smuzhiyun AUD_PLL_LOCK, AUD_PLL_CON0, exynos5433_aud_pll_rates),
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun static const struct samsung_cmu_info top_cmu_info __initconst = {
789*4882a593Smuzhiyun .pll_clks = top_pll_clks,
790*4882a593Smuzhiyun .nr_pll_clks = ARRAY_SIZE(top_pll_clks),
791*4882a593Smuzhiyun .mux_clks = top_mux_clks,
792*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(top_mux_clks),
793*4882a593Smuzhiyun .div_clks = top_div_clks,
794*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(top_div_clks),
795*4882a593Smuzhiyun .gate_clks = top_gate_clks,
796*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(top_gate_clks),
797*4882a593Smuzhiyun .fixed_clks = top_fixed_clks,
798*4882a593Smuzhiyun .nr_fixed_clks = ARRAY_SIZE(top_fixed_clks),
799*4882a593Smuzhiyun .fixed_factor_clks = top_fixed_factor_clks,
800*4882a593Smuzhiyun .nr_fixed_factor_clks = ARRAY_SIZE(top_fixed_factor_clks),
801*4882a593Smuzhiyun .nr_clk_ids = TOP_NR_CLK,
802*4882a593Smuzhiyun .clk_regs = top_clk_regs,
803*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(top_clk_regs),
804*4882a593Smuzhiyun .suspend_regs = top_suspend_regs,
805*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(top_suspend_regs),
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun
exynos5433_cmu_top_init(struct device_node * np)808*4882a593Smuzhiyun static void __init exynos5433_cmu_top_init(struct device_node *np)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun samsung_cmu_register_one(np, &top_cmu_info);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5433_cmu_top, "samsung,exynos5433-cmu-top",
813*4882a593Smuzhiyun exynos5433_cmu_top_init);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /*
816*4882a593Smuzhiyun * Register offset definitions for CMU_CPIF
817*4882a593Smuzhiyun */
818*4882a593Smuzhiyun #define MPHY_PLL_LOCK 0x0000
819*4882a593Smuzhiyun #define MPHY_PLL_CON0 0x0100
820*4882a593Smuzhiyun #define MPHY_PLL_CON1 0x0104
821*4882a593Smuzhiyun #define MPHY_PLL_FREQ_DET 0x010c
822*4882a593Smuzhiyun #define MUX_SEL_CPIF0 0x0200
823*4882a593Smuzhiyun #define DIV_CPIF 0x0600
824*4882a593Smuzhiyun #define ENABLE_SCLK_CPIF 0x0a00
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun static const unsigned long cpif_clk_regs[] __initconst = {
827*4882a593Smuzhiyun MPHY_PLL_LOCK,
828*4882a593Smuzhiyun MPHY_PLL_CON0,
829*4882a593Smuzhiyun MPHY_PLL_CON1,
830*4882a593Smuzhiyun MPHY_PLL_FREQ_DET,
831*4882a593Smuzhiyun MUX_SEL_CPIF0,
832*4882a593Smuzhiyun DIV_CPIF,
833*4882a593Smuzhiyun ENABLE_SCLK_CPIF,
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun static const struct samsung_clk_reg_dump cpif_suspend_regs[] = {
837*4882a593Smuzhiyun /* force all sclk clocks enabled */
838*4882a593Smuzhiyun { ENABLE_SCLK_CPIF, 0x3ff },
839*4882a593Smuzhiyun /* MPHY PLL has to be enabled for suspend: reset value + ENABLE bit */
840*4882a593Smuzhiyun { MPHY_PLL_CON0, 0x81c70601 },
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* list of all parent clock list */
844*4882a593Smuzhiyun PNAME(mout_mphy_pll_p) = { "oscclk", "fout_mphy_pll", };
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun static const struct samsung_pll_clock cpif_pll_clks[] __initconst = {
847*4882a593Smuzhiyun PLL(pll_35xx, CLK_FOUT_MPHY_PLL, "fout_mphy_pll", "oscclk",
848*4882a593Smuzhiyun MPHY_PLL_LOCK, MPHY_PLL_CON0, exynos5433_pll_rates),
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun static const struct samsung_mux_clock cpif_mux_clks[] __initconst = {
852*4882a593Smuzhiyun /* MUX_SEL_CPIF0 */
853*4882a593Smuzhiyun MUX(CLK_MOUT_MPHY_PLL, "mout_mphy_pll", mout_mphy_pll_p, MUX_SEL_CPIF0,
854*4882a593Smuzhiyun 0, 1),
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun static const struct samsung_div_clock cpif_div_clks[] __initconst = {
858*4882a593Smuzhiyun /* DIV_CPIF */
859*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_MPHY, "div_sclk_mphy", "mout_mphy_pll", DIV_CPIF,
860*4882a593Smuzhiyun 0, 6),
861*4882a593Smuzhiyun };
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun static const struct samsung_gate_clock cpif_gate_clks[] __initconst = {
864*4882a593Smuzhiyun /* ENABLE_SCLK_CPIF */
865*4882a593Smuzhiyun GATE(CLK_SCLK_MPHY_PLL, "sclk_mphy_pll", "mout_mphy_pll",
866*4882a593Smuzhiyun ENABLE_SCLK_CPIF, 9, CLK_IGNORE_UNUSED, 0),
867*4882a593Smuzhiyun GATE(CLK_SCLK_UFS_MPHY, "sclk_ufs_mphy", "div_sclk_mphy",
868*4882a593Smuzhiyun ENABLE_SCLK_CPIF, 4, 0, 0),
869*4882a593Smuzhiyun };
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun static const struct samsung_cmu_info cpif_cmu_info __initconst = {
872*4882a593Smuzhiyun .pll_clks = cpif_pll_clks,
873*4882a593Smuzhiyun .nr_pll_clks = ARRAY_SIZE(cpif_pll_clks),
874*4882a593Smuzhiyun .mux_clks = cpif_mux_clks,
875*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(cpif_mux_clks),
876*4882a593Smuzhiyun .div_clks = cpif_div_clks,
877*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(cpif_div_clks),
878*4882a593Smuzhiyun .gate_clks = cpif_gate_clks,
879*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(cpif_gate_clks),
880*4882a593Smuzhiyun .nr_clk_ids = CPIF_NR_CLK,
881*4882a593Smuzhiyun .clk_regs = cpif_clk_regs,
882*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(cpif_clk_regs),
883*4882a593Smuzhiyun .suspend_regs = cpif_suspend_regs,
884*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(cpif_suspend_regs),
885*4882a593Smuzhiyun };
886*4882a593Smuzhiyun
exynos5433_cmu_cpif_init(struct device_node * np)887*4882a593Smuzhiyun static void __init exynos5433_cmu_cpif_init(struct device_node *np)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun samsung_cmu_register_one(np, &cpif_cmu_info);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5433_cmu_cpif, "samsung,exynos5433-cmu-cpif",
892*4882a593Smuzhiyun exynos5433_cmu_cpif_init);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /*
895*4882a593Smuzhiyun * Register offset definitions for CMU_MIF
896*4882a593Smuzhiyun */
897*4882a593Smuzhiyun #define MEM0_PLL_LOCK 0x0000
898*4882a593Smuzhiyun #define MEM1_PLL_LOCK 0x0004
899*4882a593Smuzhiyun #define BUS_PLL_LOCK 0x0008
900*4882a593Smuzhiyun #define MFC_PLL_LOCK 0x000c
901*4882a593Smuzhiyun #define MEM0_PLL_CON0 0x0100
902*4882a593Smuzhiyun #define MEM0_PLL_CON1 0x0104
903*4882a593Smuzhiyun #define MEM0_PLL_FREQ_DET 0x010c
904*4882a593Smuzhiyun #define MEM1_PLL_CON0 0x0110
905*4882a593Smuzhiyun #define MEM1_PLL_CON1 0x0114
906*4882a593Smuzhiyun #define MEM1_PLL_FREQ_DET 0x011c
907*4882a593Smuzhiyun #define BUS_PLL_CON0 0x0120
908*4882a593Smuzhiyun #define BUS_PLL_CON1 0x0124
909*4882a593Smuzhiyun #define BUS_PLL_FREQ_DET 0x012c
910*4882a593Smuzhiyun #define MFC_PLL_CON0 0x0130
911*4882a593Smuzhiyun #define MFC_PLL_CON1 0x0134
912*4882a593Smuzhiyun #define MFC_PLL_FREQ_DET 0x013c
913*4882a593Smuzhiyun #define MUX_SEL_MIF0 0x0200
914*4882a593Smuzhiyun #define MUX_SEL_MIF1 0x0204
915*4882a593Smuzhiyun #define MUX_SEL_MIF2 0x0208
916*4882a593Smuzhiyun #define MUX_SEL_MIF3 0x020c
917*4882a593Smuzhiyun #define MUX_SEL_MIF4 0x0210
918*4882a593Smuzhiyun #define MUX_SEL_MIF5 0x0214
919*4882a593Smuzhiyun #define MUX_SEL_MIF6 0x0218
920*4882a593Smuzhiyun #define MUX_SEL_MIF7 0x021c
921*4882a593Smuzhiyun #define MUX_ENABLE_MIF0 0x0300
922*4882a593Smuzhiyun #define MUX_ENABLE_MIF1 0x0304
923*4882a593Smuzhiyun #define MUX_ENABLE_MIF2 0x0308
924*4882a593Smuzhiyun #define MUX_ENABLE_MIF3 0x030c
925*4882a593Smuzhiyun #define MUX_ENABLE_MIF4 0x0310
926*4882a593Smuzhiyun #define MUX_ENABLE_MIF5 0x0314
927*4882a593Smuzhiyun #define MUX_ENABLE_MIF6 0x0318
928*4882a593Smuzhiyun #define MUX_ENABLE_MIF7 0x031c
929*4882a593Smuzhiyun #define MUX_STAT_MIF0 0x0400
930*4882a593Smuzhiyun #define MUX_STAT_MIF1 0x0404
931*4882a593Smuzhiyun #define MUX_STAT_MIF2 0x0408
932*4882a593Smuzhiyun #define MUX_STAT_MIF3 0x040c
933*4882a593Smuzhiyun #define MUX_STAT_MIF4 0x0410
934*4882a593Smuzhiyun #define MUX_STAT_MIF5 0x0414
935*4882a593Smuzhiyun #define MUX_STAT_MIF6 0x0418
936*4882a593Smuzhiyun #define MUX_STAT_MIF7 0x041c
937*4882a593Smuzhiyun #define DIV_MIF1 0x0604
938*4882a593Smuzhiyun #define DIV_MIF2 0x0608
939*4882a593Smuzhiyun #define DIV_MIF3 0x060c
940*4882a593Smuzhiyun #define DIV_MIF4 0x0610
941*4882a593Smuzhiyun #define DIV_MIF5 0x0614
942*4882a593Smuzhiyun #define DIV_MIF_PLL_FREQ_DET 0x0618
943*4882a593Smuzhiyun #define DIV_STAT_MIF1 0x0704
944*4882a593Smuzhiyun #define DIV_STAT_MIF2 0x0708
945*4882a593Smuzhiyun #define DIV_STAT_MIF3 0x070c
946*4882a593Smuzhiyun #define DIV_STAT_MIF4 0x0710
947*4882a593Smuzhiyun #define DIV_STAT_MIF5 0x0714
948*4882a593Smuzhiyun #define DIV_STAT_MIF_PLL_FREQ_DET 0x0718
949*4882a593Smuzhiyun #define ENABLE_ACLK_MIF0 0x0800
950*4882a593Smuzhiyun #define ENABLE_ACLK_MIF1 0x0804
951*4882a593Smuzhiyun #define ENABLE_ACLK_MIF2 0x0808
952*4882a593Smuzhiyun #define ENABLE_ACLK_MIF3 0x080c
953*4882a593Smuzhiyun #define ENABLE_PCLK_MIF 0x0900
954*4882a593Smuzhiyun #define ENABLE_PCLK_MIF_SECURE_DREX0_TZ 0x0904
955*4882a593Smuzhiyun #define ENABLE_PCLK_MIF_SECURE_DREX1_TZ 0x0908
956*4882a593Smuzhiyun #define ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT 0x090c
957*4882a593Smuzhiyun #define ENABLE_PCLK_MIF_SECURE_RTC 0x0910
958*4882a593Smuzhiyun #define ENABLE_SCLK_MIF 0x0a00
959*4882a593Smuzhiyun #define ENABLE_IP_MIF0 0x0b00
960*4882a593Smuzhiyun #define ENABLE_IP_MIF1 0x0b04
961*4882a593Smuzhiyun #define ENABLE_IP_MIF2 0x0b08
962*4882a593Smuzhiyun #define ENABLE_IP_MIF3 0x0b0c
963*4882a593Smuzhiyun #define ENABLE_IP_MIF_SECURE_DREX0_TZ 0x0b10
964*4882a593Smuzhiyun #define ENABLE_IP_MIF_SECURE_DREX1_TZ 0x0b14
965*4882a593Smuzhiyun #define ENABLE_IP_MIF_SECURE_MONOTONIC_CNT 0x0b18
966*4882a593Smuzhiyun #define ENABLE_IP_MIF_SECURE_RTC 0x0b1c
967*4882a593Smuzhiyun #define CLKOUT_CMU_MIF 0x0c00
968*4882a593Smuzhiyun #define CLKOUT_CMU_MIF_DIV_STAT 0x0c04
969*4882a593Smuzhiyun #define DREX_FREQ_CTRL0 0x1000
970*4882a593Smuzhiyun #define DREX_FREQ_CTRL1 0x1004
971*4882a593Smuzhiyun #define PAUSE 0x1008
972*4882a593Smuzhiyun #define DDRPHY_LOCK_CTRL 0x100c
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun static const unsigned long mif_clk_regs[] __initconst = {
975*4882a593Smuzhiyun MEM0_PLL_LOCK,
976*4882a593Smuzhiyun MEM1_PLL_LOCK,
977*4882a593Smuzhiyun BUS_PLL_LOCK,
978*4882a593Smuzhiyun MFC_PLL_LOCK,
979*4882a593Smuzhiyun MEM0_PLL_CON0,
980*4882a593Smuzhiyun MEM0_PLL_CON1,
981*4882a593Smuzhiyun MEM0_PLL_FREQ_DET,
982*4882a593Smuzhiyun MEM1_PLL_CON0,
983*4882a593Smuzhiyun MEM1_PLL_CON1,
984*4882a593Smuzhiyun MEM1_PLL_FREQ_DET,
985*4882a593Smuzhiyun BUS_PLL_CON0,
986*4882a593Smuzhiyun BUS_PLL_CON1,
987*4882a593Smuzhiyun BUS_PLL_FREQ_DET,
988*4882a593Smuzhiyun MFC_PLL_CON0,
989*4882a593Smuzhiyun MFC_PLL_CON1,
990*4882a593Smuzhiyun MFC_PLL_FREQ_DET,
991*4882a593Smuzhiyun MUX_SEL_MIF0,
992*4882a593Smuzhiyun MUX_SEL_MIF1,
993*4882a593Smuzhiyun MUX_SEL_MIF2,
994*4882a593Smuzhiyun MUX_SEL_MIF3,
995*4882a593Smuzhiyun MUX_SEL_MIF4,
996*4882a593Smuzhiyun MUX_SEL_MIF5,
997*4882a593Smuzhiyun MUX_SEL_MIF6,
998*4882a593Smuzhiyun MUX_SEL_MIF7,
999*4882a593Smuzhiyun MUX_ENABLE_MIF0,
1000*4882a593Smuzhiyun MUX_ENABLE_MIF1,
1001*4882a593Smuzhiyun MUX_ENABLE_MIF2,
1002*4882a593Smuzhiyun MUX_ENABLE_MIF3,
1003*4882a593Smuzhiyun MUX_ENABLE_MIF4,
1004*4882a593Smuzhiyun MUX_ENABLE_MIF5,
1005*4882a593Smuzhiyun MUX_ENABLE_MIF6,
1006*4882a593Smuzhiyun MUX_ENABLE_MIF7,
1007*4882a593Smuzhiyun DIV_MIF1,
1008*4882a593Smuzhiyun DIV_MIF2,
1009*4882a593Smuzhiyun DIV_MIF3,
1010*4882a593Smuzhiyun DIV_MIF4,
1011*4882a593Smuzhiyun DIV_MIF5,
1012*4882a593Smuzhiyun DIV_MIF_PLL_FREQ_DET,
1013*4882a593Smuzhiyun ENABLE_ACLK_MIF0,
1014*4882a593Smuzhiyun ENABLE_ACLK_MIF1,
1015*4882a593Smuzhiyun ENABLE_ACLK_MIF2,
1016*4882a593Smuzhiyun ENABLE_ACLK_MIF3,
1017*4882a593Smuzhiyun ENABLE_PCLK_MIF,
1018*4882a593Smuzhiyun ENABLE_PCLK_MIF_SECURE_DREX0_TZ,
1019*4882a593Smuzhiyun ENABLE_PCLK_MIF_SECURE_DREX1_TZ,
1020*4882a593Smuzhiyun ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT,
1021*4882a593Smuzhiyun ENABLE_PCLK_MIF_SECURE_RTC,
1022*4882a593Smuzhiyun ENABLE_SCLK_MIF,
1023*4882a593Smuzhiyun ENABLE_IP_MIF0,
1024*4882a593Smuzhiyun ENABLE_IP_MIF1,
1025*4882a593Smuzhiyun ENABLE_IP_MIF2,
1026*4882a593Smuzhiyun ENABLE_IP_MIF3,
1027*4882a593Smuzhiyun ENABLE_IP_MIF_SECURE_DREX0_TZ,
1028*4882a593Smuzhiyun ENABLE_IP_MIF_SECURE_DREX1_TZ,
1029*4882a593Smuzhiyun ENABLE_IP_MIF_SECURE_MONOTONIC_CNT,
1030*4882a593Smuzhiyun ENABLE_IP_MIF_SECURE_RTC,
1031*4882a593Smuzhiyun CLKOUT_CMU_MIF,
1032*4882a593Smuzhiyun CLKOUT_CMU_MIF_DIV_STAT,
1033*4882a593Smuzhiyun DREX_FREQ_CTRL0,
1034*4882a593Smuzhiyun DREX_FREQ_CTRL1,
1035*4882a593Smuzhiyun PAUSE,
1036*4882a593Smuzhiyun DDRPHY_LOCK_CTRL,
1037*4882a593Smuzhiyun };
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun static const struct samsung_pll_clock mif_pll_clks[] __initconst = {
1040*4882a593Smuzhiyun PLL(pll_35xx, CLK_FOUT_MEM0_PLL, "fout_mem0_pll", "oscclk",
1041*4882a593Smuzhiyun MEM0_PLL_LOCK, MEM0_PLL_CON0, exynos5433_pll_rates),
1042*4882a593Smuzhiyun PLL(pll_35xx, CLK_FOUT_MEM1_PLL, "fout_mem1_pll", "oscclk",
1043*4882a593Smuzhiyun MEM1_PLL_LOCK, MEM1_PLL_CON0, exynos5433_pll_rates),
1044*4882a593Smuzhiyun PLL(pll_35xx, CLK_FOUT_BUS_PLL, "fout_bus_pll", "oscclk",
1045*4882a593Smuzhiyun BUS_PLL_LOCK, BUS_PLL_CON0, exynos5433_pll_rates),
1046*4882a593Smuzhiyun PLL(pll_35xx, CLK_FOUT_MFC_PLL, "fout_mfc_pll", "oscclk",
1047*4882a593Smuzhiyun MFC_PLL_LOCK, MFC_PLL_CON0, exynos5433_pll_rates),
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /* list of all parent clock list */
1051*4882a593Smuzhiyun PNAME(mout_mfc_pll_div2_p) = { "mout_mfc_pll", "dout_mfc_pll", };
1052*4882a593Smuzhiyun PNAME(mout_bus_pll_div2_p) = { "mout_bus_pll", "dout_bus_pll", };
1053*4882a593Smuzhiyun PNAME(mout_mem1_pll_div2_p) = { "mout_mem1_pll", "dout_mem1_pll", };
1054*4882a593Smuzhiyun PNAME(mout_mem0_pll_div2_p) = { "mout_mem0_pll", "dout_mem0_pll", };
1055*4882a593Smuzhiyun PNAME(mout_mfc_pll_p) = { "oscclk", "fout_mfc_pll", };
1056*4882a593Smuzhiyun PNAME(mout_bus_pll_p) = { "oscclk", "fout_bus_pll", };
1057*4882a593Smuzhiyun PNAME(mout_mem1_pll_p) = { "oscclk", "fout_mem1_pll", };
1058*4882a593Smuzhiyun PNAME(mout_mem0_pll_p) = { "oscclk", "fout_mem0_pll", };
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun PNAME(mout_clk2x_phy_c_p) = { "mout_mem0_pll_div2", "mout_clkm_phy_b", };
1061*4882a593Smuzhiyun PNAME(mout_clk2x_phy_b_p) = { "mout_bus_pll_div2", "mout_clkm_phy_a", };
1062*4882a593Smuzhiyun PNAME(mout_clk2x_phy_a_p) = { "mout_bus_pll_div2", "mout_mfc_pll_div2", };
1063*4882a593Smuzhiyun PNAME(mout_clkm_phy_b_p) = { "mout_mem1_pll_div2", "mout_clkm_phy_a", };
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun PNAME(mout_aclk_mifnm_200_p) = { "mout_mem0_pll_div2", "div_mif_pre", };
1066*4882a593Smuzhiyun PNAME(mout_aclk_mifnm_400_p) = { "mout_mem1_pll_div2", "mout_bus_pll_div2",};
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun PNAME(mout_aclk_disp_333_b_p) = { "mout_aclk_disp_333_a",
1069*4882a593Smuzhiyun "mout_bus_pll_div2", };
1070*4882a593Smuzhiyun PNAME(mout_aclk_disp_333_a_p) = { "mout_mfc_pll_div2", "sclk_mphy_pll", };
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun PNAME(mout_sclk_decon_vclk_c_p) = { "mout_sclk_decon_vclk_b",
1073*4882a593Smuzhiyun "sclk_mphy_pll", };
1074*4882a593Smuzhiyun PNAME(mout_sclk_decon_vclk_b_p) = { "mout_sclk_decon_vclk_a",
1075*4882a593Smuzhiyun "mout_mfc_pll_div2", };
1076*4882a593Smuzhiyun PNAME(mout_sclk_decon_p) = { "oscclk", "mout_bus_pll_div2", };
1077*4882a593Smuzhiyun PNAME(mout_sclk_decon_eclk_c_p) = { "mout_sclk_decon_eclk_b",
1078*4882a593Smuzhiyun "sclk_mphy_pll", };
1079*4882a593Smuzhiyun PNAME(mout_sclk_decon_eclk_b_p) = { "mout_sclk_decon_eclk_a",
1080*4882a593Smuzhiyun "mout_mfc_pll_div2", };
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun PNAME(mout_sclk_decon_tv_eclk_c_p) = { "mout_sclk_decon_tv_eclk_b",
1083*4882a593Smuzhiyun "sclk_mphy_pll", };
1084*4882a593Smuzhiyun PNAME(mout_sclk_decon_tv_eclk_b_p) = { "mout_sclk_decon_tv_eclk_a",
1085*4882a593Smuzhiyun "mout_mfc_pll_div2", };
1086*4882a593Smuzhiyun PNAME(mout_sclk_dsd_c_p) = { "mout_sclk_dsd_b", "mout_bus_pll_div2", };
1087*4882a593Smuzhiyun PNAME(mout_sclk_dsd_b_p) = { "mout_sclk_dsd_a", "sclk_mphy_pll", };
1088*4882a593Smuzhiyun PNAME(mout_sclk_dsd_a_p) = { "oscclk", "mout_mfc_pll_div2", };
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun PNAME(mout_sclk_dsim0_c_p) = { "mout_sclk_dsim0_b", "sclk_mphy_pll", };
1091*4882a593Smuzhiyun PNAME(mout_sclk_dsim0_b_p) = { "mout_sclk_dsim0_a", "mout_mfc_pll_div2" };
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun PNAME(mout_sclk_decon_tv_vclk_c_p) = { "mout_sclk_decon_tv_vclk_b",
1094*4882a593Smuzhiyun "sclk_mphy_pll", };
1095*4882a593Smuzhiyun PNAME(mout_sclk_decon_tv_vclk_b_p) = { "mout_sclk_decon_tv_vclk_a",
1096*4882a593Smuzhiyun "mout_mfc_pll_div2", };
1097*4882a593Smuzhiyun PNAME(mout_sclk_dsim1_c_p) = { "mout_sclk_dsim1_b", "sclk_mphy_pll", };
1098*4882a593Smuzhiyun PNAME(mout_sclk_dsim1_b_p) = { "mout_sclk_dsim1_a", "mout_mfc_pll_div2",};
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun static const struct samsung_fixed_factor_clock mif_fixed_factor_clks[] __initconst = {
1101*4882a593Smuzhiyun /* dout_{mfc|bus|mem1|mem0}_pll is half fixed rate from parent mux */
1102*4882a593Smuzhiyun FFACTOR(CLK_DOUT_MFC_PLL, "dout_mfc_pll", "mout_mfc_pll", 1, 1, 0),
1103*4882a593Smuzhiyun FFACTOR(CLK_DOUT_BUS_PLL, "dout_bus_pll", "mout_bus_pll", 1, 1, 0),
1104*4882a593Smuzhiyun FFACTOR(CLK_DOUT_MEM1_PLL, "dout_mem1_pll", "mout_mem1_pll", 1, 1, 0),
1105*4882a593Smuzhiyun FFACTOR(CLK_DOUT_MEM0_PLL, "dout_mem0_pll", "mout_mem0_pll", 1, 1, 0),
1106*4882a593Smuzhiyun };
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun static const struct samsung_mux_clock mif_mux_clks[] __initconst = {
1109*4882a593Smuzhiyun /* MUX_SEL_MIF0 */
1110*4882a593Smuzhiyun MUX(CLK_MOUT_MFC_PLL_DIV2, "mout_mfc_pll_div2", mout_mfc_pll_div2_p,
1111*4882a593Smuzhiyun MUX_SEL_MIF0, 28, 1),
1112*4882a593Smuzhiyun MUX(CLK_MOUT_BUS_PLL_DIV2, "mout_bus_pll_div2", mout_bus_pll_div2_p,
1113*4882a593Smuzhiyun MUX_SEL_MIF0, 24, 1),
1114*4882a593Smuzhiyun MUX(CLK_MOUT_MEM1_PLL_DIV2, "mout_mem1_pll_div2", mout_mem1_pll_div2_p,
1115*4882a593Smuzhiyun MUX_SEL_MIF0, 20, 1),
1116*4882a593Smuzhiyun MUX(CLK_MOUT_MEM0_PLL_DIV2, "mout_mem0_pll_div2", mout_mem0_pll_div2_p,
1117*4882a593Smuzhiyun MUX_SEL_MIF0, 16, 1),
1118*4882a593Smuzhiyun MUX(CLK_MOUT_MFC_PLL, "mout_mfc_pll", mout_mfc_pll_p, MUX_SEL_MIF0,
1119*4882a593Smuzhiyun 12, 1),
1120*4882a593Smuzhiyun MUX(CLK_MOUT_BUS_PLL, "mout_bus_pll", mout_bus_pll_p, MUX_SEL_MIF0,
1121*4882a593Smuzhiyun 8, 1),
1122*4882a593Smuzhiyun MUX(CLK_MOUT_MEM1_PLL, "mout_mem1_pll", mout_mem1_pll_p, MUX_SEL_MIF0,
1123*4882a593Smuzhiyun 4, 1),
1124*4882a593Smuzhiyun MUX(CLK_MOUT_MEM0_PLL, "mout_mem0_pll", mout_mem0_pll_p, MUX_SEL_MIF0,
1125*4882a593Smuzhiyun 0, 1),
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* MUX_SEL_MIF1 */
1128*4882a593Smuzhiyun MUX(CLK_MOUT_CLK2X_PHY_C, "mout_clk2x_phy_c", mout_clk2x_phy_c_p,
1129*4882a593Smuzhiyun MUX_SEL_MIF1, 24, 1),
1130*4882a593Smuzhiyun MUX(CLK_MOUT_CLK2X_PHY_B, "mout_clk2x_phy_b", mout_clk2x_phy_b_p,
1131*4882a593Smuzhiyun MUX_SEL_MIF1, 20, 1),
1132*4882a593Smuzhiyun MUX(CLK_MOUT_CLK2X_PHY_A, "mout_clk2x_phy_a", mout_clk2x_phy_a_p,
1133*4882a593Smuzhiyun MUX_SEL_MIF1, 16, 1),
1134*4882a593Smuzhiyun MUX(CLK_MOUT_CLKM_PHY_C, "mout_clkm_phy_c", mout_clk2x_phy_c_p,
1135*4882a593Smuzhiyun MUX_SEL_MIF1, 12, 1),
1136*4882a593Smuzhiyun MUX(CLK_MOUT_CLKM_PHY_B, "mout_clkm_phy_b", mout_clkm_phy_b_p,
1137*4882a593Smuzhiyun MUX_SEL_MIF1, 8, 1),
1138*4882a593Smuzhiyun MUX(CLK_MOUT_CLKM_PHY_A, "mout_clkm_phy_a", mout_clk2x_phy_a_p,
1139*4882a593Smuzhiyun MUX_SEL_MIF1, 4, 1),
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /* MUX_SEL_MIF2 */
1142*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_MIFNM_200, "mout_aclk_mifnm_200",
1143*4882a593Smuzhiyun mout_aclk_mifnm_200_p, MUX_SEL_MIF2, 8, 1),
1144*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_MIFNM_400, "mout_aclk_mifnm_400",
1145*4882a593Smuzhiyun mout_aclk_mifnm_400_p, MUX_SEL_MIF2, 0, 1),
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun /* MUX_SEL_MIF3 */
1148*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_DISP_333_B, "mout_aclk_disp_333_b",
1149*4882a593Smuzhiyun mout_aclk_disp_333_b_p, MUX_SEL_MIF3, 4, 1),
1150*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_DISP_333_A, "mout_aclk_disp_333_a",
1151*4882a593Smuzhiyun mout_aclk_disp_333_a_p, MUX_SEL_MIF3, 0, 1),
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun /* MUX_SEL_MIF4 */
1154*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_VCLK_C, "mout_sclk_decon_vclk_c",
1155*4882a593Smuzhiyun mout_sclk_decon_vclk_c_p, MUX_SEL_MIF4, 24, 1),
1156*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_VCLK_B, "mout_sclk_decon_vclk_b",
1157*4882a593Smuzhiyun mout_sclk_decon_vclk_b_p, MUX_SEL_MIF4, 20, 1),
1158*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_VCLK_A, "mout_sclk_decon_vclk_a",
1159*4882a593Smuzhiyun mout_sclk_decon_p, MUX_SEL_MIF4, 16, 1),
1160*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_ECLK_C, "mout_sclk_decon_eclk_c",
1161*4882a593Smuzhiyun mout_sclk_decon_eclk_c_p, MUX_SEL_MIF4, 8, 1),
1162*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_ECLK_B, "mout_sclk_decon_eclk_b",
1163*4882a593Smuzhiyun mout_sclk_decon_eclk_b_p, MUX_SEL_MIF4, 4, 1),
1164*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_ECLK_A, "mout_sclk_decon_eclk_a",
1165*4882a593Smuzhiyun mout_sclk_decon_p, MUX_SEL_MIF4, 0, 1),
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun /* MUX_SEL_MIF5 */
1168*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_C, "mout_sclk_decon_tv_eclk_c",
1169*4882a593Smuzhiyun mout_sclk_decon_tv_eclk_c_p, MUX_SEL_MIF5, 24, 1),
1170*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_B, "mout_sclk_decon_tv_eclk_b",
1171*4882a593Smuzhiyun mout_sclk_decon_tv_eclk_b_p, MUX_SEL_MIF5, 20, 1),
1172*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_A, "mout_sclk_decon_tv_eclk_a",
1173*4882a593Smuzhiyun mout_sclk_decon_p, MUX_SEL_MIF5, 16, 1),
1174*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSD_C, "mout_sclk_dsd_c", mout_sclk_dsd_c_p,
1175*4882a593Smuzhiyun MUX_SEL_MIF5, 8, 1),
1176*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSD_B, "mout_sclk_dsd_b", mout_sclk_dsd_b_p,
1177*4882a593Smuzhiyun MUX_SEL_MIF5, 4, 1),
1178*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSD_A, "mout_sclk_dsd_a", mout_sclk_dsd_a_p,
1179*4882a593Smuzhiyun MUX_SEL_MIF5, 0, 1),
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun /* MUX_SEL_MIF6 */
1182*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSIM0_C, "mout_sclk_dsim0_c", mout_sclk_dsim0_c_p,
1183*4882a593Smuzhiyun MUX_SEL_MIF6, 8, 1),
1184*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSIM0_B, "mout_sclk_dsim0_b", mout_sclk_dsim0_b_p,
1185*4882a593Smuzhiyun MUX_SEL_MIF6, 4, 1),
1186*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSIM0_A, "mout_sclk_dsim0_a", mout_sclk_decon_p,
1187*4882a593Smuzhiyun MUX_SEL_MIF6, 0, 1),
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /* MUX_SEL_MIF7 */
1190*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_C, "mout_sclk_decon_tv_vclk_c",
1191*4882a593Smuzhiyun mout_sclk_decon_tv_vclk_c_p, MUX_SEL_MIF7, 24, 1),
1192*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_B, "mout_sclk_decon_tv_vclk_b",
1193*4882a593Smuzhiyun mout_sclk_decon_tv_vclk_b_p, MUX_SEL_MIF7, 20, 1),
1194*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_A, "mout_sclk_decon_tv_vclk_a",
1195*4882a593Smuzhiyun mout_sclk_decon_p, MUX_SEL_MIF7, 16, 1),
1196*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSIM1_C, "mout_sclk_dsim1_c", mout_sclk_dsim1_c_p,
1197*4882a593Smuzhiyun MUX_SEL_MIF7, 8, 1),
1198*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSIM1_B, "mout_sclk_dsim1_b", mout_sclk_dsim1_b_p,
1199*4882a593Smuzhiyun MUX_SEL_MIF7, 4, 1),
1200*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSIM1_A, "mout_sclk_dsim1_a", mout_sclk_decon_p,
1201*4882a593Smuzhiyun MUX_SEL_MIF7, 0, 1),
1202*4882a593Smuzhiyun };
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun static const struct samsung_div_clock mif_div_clks[] __initconst = {
1205*4882a593Smuzhiyun /* DIV_MIF1 */
1206*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_HPM_MIF, "div_sclk_hpm_mif", "div_clk2x_phy",
1207*4882a593Smuzhiyun DIV_MIF1, 16, 2),
1208*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_DREX1, "div_aclk_drex1", "div_clk2x_phy", DIV_MIF1,
1209*4882a593Smuzhiyun 12, 2),
1210*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_DREX0, "div_aclk_drex0", "div_clk2x_phy", DIV_MIF1,
1211*4882a593Smuzhiyun 8, 2),
1212*4882a593Smuzhiyun DIV(CLK_DIV_CLK2XPHY, "div_clk2x_phy", "mout_clk2x_phy_c", DIV_MIF1,
1213*4882a593Smuzhiyun 4, 4),
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* DIV_MIF2 */
1216*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_MIF_266, "div_aclk_mif_266", "mout_bus_pll_div2",
1217*4882a593Smuzhiyun DIV_MIF2, 20, 3),
1218*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_MIFND_133, "div_aclk_mifnd_133", "div_mif_pre",
1219*4882a593Smuzhiyun DIV_MIF2, 16, 4),
1220*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_MIF_133, "div_aclk_mif_133", "div_mif_pre",
1221*4882a593Smuzhiyun DIV_MIF2, 12, 4),
1222*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_MIFNM_200, "div_aclk_mifnm_200",
1223*4882a593Smuzhiyun "mout_aclk_mifnm_200", DIV_MIF2, 8, 3),
1224*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_MIF_200, "div_aclk_mif_200", "div_aclk_mif_400",
1225*4882a593Smuzhiyun DIV_MIF2, 4, 2),
1226*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_MIF_400, "div_aclk_mif_400", "mout_aclk_mifnm_400",
1227*4882a593Smuzhiyun DIV_MIF2, 0, 3),
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun /* DIV_MIF3 */
1230*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_BUS2_400, "div_aclk_bus2_400", "div_mif_pre",
1231*4882a593Smuzhiyun DIV_MIF3, 16, 4),
1232*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_DISP_333, "div_aclk_disp_333", "mout_aclk_disp_333_b",
1233*4882a593Smuzhiyun DIV_MIF3, 4, 3),
1234*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_CPIF_200, "div_aclk_cpif_200", "mout_aclk_mifnm_200",
1235*4882a593Smuzhiyun DIV_MIF3, 0, 3),
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun /* DIV_MIF4 */
1238*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DSIM1, "div_sclk_dsim1", "mout_sclk_dsim1_c",
1239*4882a593Smuzhiyun DIV_MIF4, 24, 4),
1240*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DECON_TV_VCLK, "div_sclk_decon_tv_vclk",
1241*4882a593Smuzhiyun "mout_sclk_decon_tv_vclk_c", DIV_MIF4, 20, 4),
1242*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DSIM0, "div_sclk_dsim0", "mout_sclk_dsim0_c",
1243*4882a593Smuzhiyun DIV_MIF4, 16, 4),
1244*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DSD, "div_sclk_dsd", "mout_sclk_dsd_c",
1245*4882a593Smuzhiyun DIV_MIF4, 12, 4),
1246*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DECON_TV_ECLK, "div_sclk_decon_tv_eclk",
1247*4882a593Smuzhiyun "mout_sclk_decon_tv_eclk_c", DIV_MIF4, 8, 4),
1248*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DECON_VCLK, "div_sclk_decon_vclk",
1249*4882a593Smuzhiyun "mout_sclk_decon_vclk_c", DIV_MIF4, 4, 4),
1250*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DECON_ECLK, "div_sclk_decon_eclk",
1251*4882a593Smuzhiyun "mout_sclk_decon_eclk_c", DIV_MIF4, 0, 4),
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun /* DIV_MIF5 */
1254*4882a593Smuzhiyun DIV(CLK_DIV_MIF_PRE, "div_mif_pre", "mout_bus_pll_div2", DIV_MIF5,
1255*4882a593Smuzhiyun 0, 3),
1256*4882a593Smuzhiyun };
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun static const struct samsung_gate_clock mif_gate_clks[] __initconst = {
1259*4882a593Smuzhiyun /* ENABLE_ACLK_MIF0 */
1260*4882a593Smuzhiyun GATE(CLK_CLK2X_PHY1, "clk2k_phy1", "div_clk2x_phy", ENABLE_ACLK_MIF0,
1261*4882a593Smuzhiyun 19, CLK_IGNORE_UNUSED, 0),
1262*4882a593Smuzhiyun GATE(CLK_CLK2X_PHY0, "clk2x_phy0", "div_clk2x_phy", ENABLE_ACLK_MIF0,
1263*4882a593Smuzhiyun 18, CLK_IGNORE_UNUSED, 0),
1264*4882a593Smuzhiyun GATE(CLK_CLKM_PHY1, "clkm_phy1", "mout_clkm_phy_c", ENABLE_ACLK_MIF0,
1265*4882a593Smuzhiyun 17, CLK_IGNORE_UNUSED, 0),
1266*4882a593Smuzhiyun GATE(CLK_CLKM_PHY0, "clkm_phy0", "mout_clkm_phy_c", ENABLE_ACLK_MIF0,
1267*4882a593Smuzhiyun 16, CLK_IGNORE_UNUSED, 0),
1268*4882a593Smuzhiyun GATE(CLK_RCLK_DREX1, "rclk_drex1", "oscclk", ENABLE_ACLK_MIF0,
1269*4882a593Smuzhiyun 15, CLK_IGNORE_UNUSED, 0),
1270*4882a593Smuzhiyun GATE(CLK_RCLK_DREX0, "rclk_drex0", "oscclk", ENABLE_ACLK_MIF0,
1271*4882a593Smuzhiyun 14, CLK_IGNORE_UNUSED, 0),
1272*4882a593Smuzhiyun GATE(CLK_ACLK_DREX1_TZ, "aclk_drex1_tz", "div_aclk_drex1",
1273*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 13, CLK_IGNORE_UNUSED, 0),
1274*4882a593Smuzhiyun GATE(CLK_ACLK_DREX0_TZ, "aclk_drex0_tz", "div_aclk_drex0",
1275*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 12, CLK_IGNORE_UNUSED, 0),
1276*4882a593Smuzhiyun GATE(CLK_ACLK_DREX1_PEREV, "aclk_drex1_perev", "div_aclk_drex1",
1277*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 11, CLK_IGNORE_UNUSED, 0),
1278*4882a593Smuzhiyun GATE(CLK_ACLK_DREX0_PEREV, "aclk_drex0_perev", "div_aclk_drex0",
1279*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 10, CLK_IGNORE_UNUSED, 0),
1280*4882a593Smuzhiyun GATE(CLK_ACLK_DREX1_MEMIF, "aclk_drex1_memif", "div_aclk_drex1",
1281*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 9, CLK_IGNORE_UNUSED, 0),
1282*4882a593Smuzhiyun GATE(CLK_ACLK_DREX0_MEMIF, "aclk_drex0_memif", "div_aclk_drex0",
1283*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 8, CLK_IGNORE_UNUSED, 0),
1284*4882a593Smuzhiyun GATE(CLK_ACLK_DREX1_SCH, "aclk_drex1_sch", "div_aclk_drex1",
1285*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 7, CLK_IGNORE_UNUSED, 0),
1286*4882a593Smuzhiyun GATE(CLK_ACLK_DREX0_SCH, "aclk_drex0_sch", "div_aclk_drex0",
1287*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 6, CLK_IGNORE_UNUSED, 0),
1288*4882a593Smuzhiyun GATE(CLK_ACLK_DREX1_BUSIF, "aclk_drex1_busif", "div_aclk_drex1",
1289*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 5, CLK_IGNORE_UNUSED, 0),
1290*4882a593Smuzhiyun GATE(CLK_ACLK_DREX0_BUSIF, "aclk_drex0_busif", "div_aclk_drex0",
1291*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 4, CLK_IGNORE_UNUSED, 0),
1292*4882a593Smuzhiyun GATE(CLK_ACLK_DREX1_BUSIF_RD, "aclk_drex1_busif_rd", "div_aclk_drex1",
1293*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 3, CLK_IGNORE_UNUSED, 0),
1294*4882a593Smuzhiyun GATE(CLK_ACLK_DREX0_BUSIF_RD, "aclk_drex0_busif_rd", "div_aclk_drex0",
1295*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 2, CLK_IGNORE_UNUSED, 0),
1296*4882a593Smuzhiyun GATE(CLK_ACLK_DREX1, "aclk_drex1", "div_aclk_drex1",
1297*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 2, CLK_IGNORE_UNUSED, 0),
1298*4882a593Smuzhiyun GATE(CLK_ACLK_DREX0, "aclk_drex0", "div_aclk_drex0",
1299*4882a593Smuzhiyun ENABLE_ACLK_MIF0, 1, CLK_IGNORE_UNUSED, 0),
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun /* ENABLE_ACLK_MIF1 */
1302*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_MIF_IMEM, "aclk_asyncaxis_mif_imem",
1303*4882a593Smuzhiyun "div_aclk_mif_200", ENABLE_ACLK_MIF1, 28,
1304*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0),
1305*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_NOC_P_CCI, "aclk_asyncaxis_noc_p_cci",
1306*4882a593Smuzhiyun "div_aclk_mif_200", ENABLE_ACLK_MIF1,
1307*4882a593Smuzhiyun 27, CLK_IGNORE_UNUSED, 0),
1308*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_NOC_P_CCI, "aclk_asyncaxim_noc_p_cci",
1309*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1310*4882a593Smuzhiyun 26, CLK_IGNORE_UNUSED, 0),
1311*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_CP1, "aclk_asyncaxis_cp1",
1312*4882a593Smuzhiyun "div_aclk_mifnm_200", ENABLE_ACLK_MIF1,
1313*4882a593Smuzhiyun 25, CLK_IGNORE_UNUSED, 0),
1314*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_CP1, "aclk_asyncaxim_cp1",
1315*4882a593Smuzhiyun "div_aclk_drex1", ENABLE_ACLK_MIF1,
1316*4882a593Smuzhiyun 24, CLK_IGNORE_UNUSED, 0),
1317*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_CP0, "aclk_asyncaxis_cp0",
1318*4882a593Smuzhiyun "div_aclk_mifnm_200", ENABLE_ACLK_MIF1,
1319*4882a593Smuzhiyun 23, CLK_IGNORE_UNUSED, 0),
1320*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_CP0, "aclk_asyncaxim_cp0",
1321*4882a593Smuzhiyun "div_aclk_drex0", ENABLE_ACLK_MIF1,
1322*4882a593Smuzhiyun 22, CLK_IGNORE_UNUSED, 0),
1323*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_DREX1_3, "aclk_asyncaxis_drex1_3",
1324*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1325*4882a593Smuzhiyun 21, CLK_IGNORE_UNUSED, 0),
1326*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_DREX1_3, "aclk_asyncaxim_drex1_3",
1327*4882a593Smuzhiyun "div_aclk_drex1", ENABLE_ACLK_MIF1,
1328*4882a593Smuzhiyun 20, CLK_IGNORE_UNUSED, 0),
1329*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_DREX1_1, "aclk_asyncaxis_drex1_1",
1330*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1331*4882a593Smuzhiyun 19, CLK_IGNORE_UNUSED, 0),
1332*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_DREX1_1, "aclk_asyncaxim_drex1_1",
1333*4882a593Smuzhiyun "div_aclk_drex1", ENABLE_ACLK_MIF1,
1334*4882a593Smuzhiyun 18, CLK_IGNORE_UNUSED, 0),
1335*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_DREX1_0, "aclk_asyncaxis_drex1_0",
1336*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1337*4882a593Smuzhiyun 17, CLK_IGNORE_UNUSED, 0),
1338*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_DREX1_0, "aclk_asyncaxim_drex1_0",
1339*4882a593Smuzhiyun "div_aclk_drex1", ENABLE_ACLK_MIF1,
1340*4882a593Smuzhiyun 16, CLK_IGNORE_UNUSED, 0),
1341*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_DREX0_3, "aclk_asyncaxis_drex0_3",
1342*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1343*4882a593Smuzhiyun 15, CLK_IGNORE_UNUSED, 0),
1344*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_DREX0_3, "aclk_asyncaxim_drex0_3",
1345*4882a593Smuzhiyun "div_aclk_drex0", ENABLE_ACLK_MIF1,
1346*4882a593Smuzhiyun 14, CLK_IGNORE_UNUSED, 0),
1347*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_DREX0_1, "aclk_asyncaxis_drex0_1",
1348*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1349*4882a593Smuzhiyun 13, CLK_IGNORE_UNUSED, 0),
1350*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_DREX0_1, "aclk_asyncaxim_drex0_1",
1351*4882a593Smuzhiyun "div_aclk_drex0", ENABLE_ACLK_MIF1,
1352*4882a593Smuzhiyun 12, CLK_IGNORE_UNUSED, 0),
1353*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_DREX0_0, "aclk_asyncaxis_drex0_0",
1354*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1355*4882a593Smuzhiyun 11, CLK_IGNORE_UNUSED, 0),
1356*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_DREX0_0, "aclk_asyncaxim_drex0_0",
1357*4882a593Smuzhiyun "div_aclk_drex0", ENABLE_ACLK_MIF1,
1358*4882a593Smuzhiyun 10, CLK_IGNORE_UNUSED, 0),
1359*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_MIF2P, "aclk_ahb2apb_mif2p", "div_aclk_mif_133",
1360*4882a593Smuzhiyun ENABLE_ACLK_MIF1, 9, CLK_IGNORE_UNUSED, 0),
1361*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_MIF1P, "aclk_ahb2apb_mif1p", "div_aclk_mif_133",
1362*4882a593Smuzhiyun ENABLE_ACLK_MIF1, 8, CLK_IGNORE_UNUSED, 0),
1363*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_MIF0P, "aclk_ahb2apb_mif0p", "div_aclk_mif_133",
1364*4882a593Smuzhiyun ENABLE_ACLK_MIF1, 7, CLK_IGNORE_UNUSED, 0),
1365*4882a593Smuzhiyun GATE(CLK_ACLK_IXIU_CCI, "aclk_ixiu_cci", "div_aclk_mif_400",
1366*4882a593Smuzhiyun ENABLE_ACLK_MIF1, 6, CLK_IGNORE_UNUSED, 0),
1367*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_MIFSFRX, "aclk_xiu_mifsfrx", "div_aclk_mif_200",
1368*4882a593Smuzhiyun ENABLE_ACLK_MIF1, 5, CLK_IGNORE_UNUSED, 0),
1369*4882a593Smuzhiyun GATE(CLK_ACLK_MIFNP_133, "aclk_mifnp_133", "div_aclk_mif_133",
1370*4882a593Smuzhiyun ENABLE_ACLK_MIF1, 4, CLK_IGNORE_UNUSED, 0),
1371*4882a593Smuzhiyun GATE(CLK_ACLK_MIFNM_200, "aclk_mifnm_200", "div_aclk_mifnm_200",
1372*4882a593Smuzhiyun ENABLE_ACLK_MIF1, 3, CLK_IGNORE_UNUSED, 0),
1373*4882a593Smuzhiyun GATE(CLK_ACLK_MIFND_133, "aclk_mifnd_133", "div_aclk_mifnd_133",
1374*4882a593Smuzhiyun ENABLE_ACLK_MIF1, 2, CLK_IGNORE_UNUSED, 0),
1375*4882a593Smuzhiyun GATE(CLK_ACLK_MIFND_400, "aclk_mifnd_400", "div_aclk_mif_400",
1376*4882a593Smuzhiyun ENABLE_ACLK_MIF1, 1, CLK_IGNORE_UNUSED, 0),
1377*4882a593Smuzhiyun GATE(CLK_ACLK_CCI, "aclk_cci", "div_aclk_mif_400", ENABLE_ACLK_MIF1,
1378*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun /* ENABLE_ACLK_MIF2 */
1381*4882a593Smuzhiyun GATE(CLK_ACLK_MIFND_266, "aclk_mifnd_266", "div_aclk_mif_266",
1382*4882a593Smuzhiyun ENABLE_ACLK_MIF2, 20, CLK_IGNORE_UNUSED, 0),
1383*4882a593Smuzhiyun GATE(CLK_ACLK_PPMU_DREX1S3, "aclk_ppmu_drex1s3", "div_aclk_drex1",
1384*4882a593Smuzhiyun ENABLE_ACLK_MIF2, 17, CLK_IGNORE_UNUSED, 0),
1385*4882a593Smuzhiyun GATE(CLK_ACLK_PPMU_DREX1S1, "aclk_ppmu_drex1s1", "div_aclk_drex1",
1386*4882a593Smuzhiyun ENABLE_ACLK_MIF2, 16, CLK_IGNORE_UNUSED, 0),
1387*4882a593Smuzhiyun GATE(CLK_ACLK_PPMU_DREX1S0, "aclk_ppmu_drex1s0", "div_aclk_drex1",
1388*4882a593Smuzhiyun ENABLE_ACLK_MIF2, 15, CLK_IGNORE_UNUSED, 0),
1389*4882a593Smuzhiyun GATE(CLK_ACLK_PPMU_DREX0S3, "aclk_ppmu_drex0s3", "div_aclk_drex0",
1390*4882a593Smuzhiyun ENABLE_ACLK_MIF2, 14, CLK_IGNORE_UNUSED, 0),
1391*4882a593Smuzhiyun GATE(CLK_ACLK_PPMU_DREX0S1, "aclk_ppmu_drex0s1", "div_aclk_drex0",
1392*4882a593Smuzhiyun ENABLE_ACLK_MIF2, 13, CLK_IGNORE_UNUSED, 0),
1393*4882a593Smuzhiyun GATE(CLK_ACLK_PPMU_DREX0S0, "aclk_ppmu_drex0s0", "div_aclk_drex0",
1394*4882a593Smuzhiyun ENABLE_ACLK_MIF2, 12, CLK_IGNORE_UNUSED, 0),
1395*4882a593Smuzhiyun GATE(CLK_ACLK_AXIDS_CCI_MIFSFRX, "aclk_axids_cci_mifsfrx",
1396*4882a593Smuzhiyun "div_aclk_mif_200", ENABLE_ACLK_MIF2, 7,
1397*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0),
1398*4882a593Smuzhiyun GATE(CLK_ACLK_AXISYNCDNS_CCI, "aclk_axisyncdns_cci",
1399*4882a593Smuzhiyun "div_aclk_mif_400", ENABLE_ACLK_MIF2,
1400*4882a593Smuzhiyun 5, CLK_IGNORE_UNUSED, 0),
1401*4882a593Smuzhiyun GATE(CLK_ACLK_AXISYNCDN_CCI, "aclk_axisyncdn_cci", "div_aclk_mif_400",
1402*4882a593Smuzhiyun ENABLE_ACLK_MIF2, 4, CLK_IGNORE_UNUSED, 0),
1403*4882a593Smuzhiyun GATE(CLK_ACLK_AXISYNCDN_NOC_D, "aclk_axisyncdn_noc_d",
1404*4882a593Smuzhiyun "div_aclk_mif_200", ENABLE_ACLK_MIF2,
1405*4882a593Smuzhiyun 3, CLK_IGNORE_UNUSED, 0),
1406*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBS_MIF_CSSYS, "aclk_asyncapbs_mif_cssys",
1407*4882a593Smuzhiyun "div_aclk_mifnd_133", ENABLE_ACLK_MIF2, 0, 0, 0),
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun /* ENABLE_ACLK_MIF3 */
1410*4882a593Smuzhiyun GATE(CLK_ACLK_BUS2_400, "aclk_bus2_400", "div_aclk_bus2_400",
1411*4882a593Smuzhiyun ENABLE_ACLK_MIF3, 4,
1412*4882a593Smuzhiyun CLK_IS_CRITICAL | CLK_SET_RATE_PARENT, 0),
1413*4882a593Smuzhiyun GATE(CLK_ACLK_DISP_333, "aclk_disp_333", "div_aclk_disp_333",
1414*4882a593Smuzhiyun ENABLE_ACLK_MIF3, 1,
1415*4882a593Smuzhiyun CLK_IS_CRITICAL | CLK_SET_RATE_PARENT, 0),
1416*4882a593Smuzhiyun GATE(CLK_ACLK_CPIF_200, "aclk_cpif_200", "div_aclk_cpif_200",
1417*4882a593Smuzhiyun ENABLE_ACLK_MIF3, 0,
1418*4882a593Smuzhiyun CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun /* ENABLE_PCLK_MIF */
1421*4882a593Smuzhiyun GATE(CLK_PCLK_PPMU_DREX1S3, "pclk_ppmu_drex1s3", "div_aclk_drex1",
1422*4882a593Smuzhiyun ENABLE_PCLK_MIF, 29, CLK_IGNORE_UNUSED, 0),
1423*4882a593Smuzhiyun GATE(CLK_PCLK_PPMU_DREX1S1, "pclk_ppmu_drex1s1", "div_aclk_drex1",
1424*4882a593Smuzhiyun ENABLE_PCLK_MIF, 28, CLK_IGNORE_UNUSED, 0),
1425*4882a593Smuzhiyun GATE(CLK_PCLK_PPMU_DREX1S0, "pclk_ppmu_drex1s0", "div_aclk_drex1",
1426*4882a593Smuzhiyun ENABLE_PCLK_MIF, 27, CLK_IGNORE_UNUSED, 0),
1427*4882a593Smuzhiyun GATE(CLK_PCLK_PPMU_DREX0S3, "pclk_ppmu_drex0s3", "div_aclk_drex0",
1428*4882a593Smuzhiyun ENABLE_PCLK_MIF, 26, CLK_IGNORE_UNUSED, 0),
1429*4882a593Smuzhiyun GATE(CLK_PCLK_PPMU_DREX0S1, "pclk_ppmu_drex0s1", "div_aclk_drex0",
1430*4882a593Smuzhiyun ENABLE_PCLK_MIF, 25, CLK_IGNORE_UNUSED, 0),
1431*4882a593Smuzhiyun GATE(CLK_PCLK_PPMU_DREX0S0, "pclk_ppmu_drex0s0", "div_aclk_drex0",
1432*4882a593Smuzhiyun ENABLE_PCLK_MIF, 24, CLK_IGNORE_UNUSED, 0),
1433*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_NOC_P_CCI, "pclk_asyncaxi_noc_p_cci",
1434*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_PCLK_MIF, 21,
1435*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0),
1436*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_CP1, "pclk_asyncaxi_cp1", "div_aclk_mif_133",
1437*4882a593Smuzhiyun ENABLE_PCLK_MIF, 19, 0, 0),
1438*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_CP0, "pclk_asyncaxi_cp0", "div_aclk_mif_133",
1439*4882a593Smuzhiyun ENABLE_PCLK_MIF, 18, 0, 0),
1440*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_DREX1_3, "pclk_asyncaxi_drex1_3",
1441*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_PCLK_MIF, 17, 0, 0),
1442*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_DREX1_1, "pclk_asyncaxi_drex1_1",
1443*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_PCLK_MIF, 16, 0, 0),
1444*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_DREX1_0, "pclk_asyncaxi_drex1_0",
1445*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_PCLK_MIF, 15, 0, 0),
1446*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_DREX0_3, "pclk_asyncaxi_drex0_3",
1447*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_PCLK_MIF, 14, 0, 0),
1448*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_DREX0_1, "pclk_asyncaxi_drex0_1",
1449*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_PCLK_MIF, 13, 0, 0),
1450*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_DREX0_0, "pclk_asyncaxi_drex0_0",
1451*4882a593Smuzhiyun "div_aclk_mif_133", ENABLE_PCLK_MIF, 12, 0, 0),
1452*4882a593Smuzhiyun GATE(CLK_PCLK_MIFSRVND_133, "pclk_mifsrvnd_133", "div_aclk_mif_133",
1453*4882a593Smuzhiyun ENABLE_PCLK_MIF, 11, 0, 0),
1454*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_MIF, "pclk_pmu_mif", "div_aclk_mif_133",
1455*4882a593Smuzhiyun ENABLE_PCLK_MIF, 10, CLK_IGNORE_UNUSED, 0),
1456*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_MIF, "pclk_sysreg_mif", "div_aclk_mif_133",
1457*4882a593Smuzhiyun ENABLE_PCLK_MIF, 9, CLK_IGNORE_UNUSED, 0),
1458*4882a593Smuzhiyun GATE(CLK_PCLK_GPIO_ALIVE, "pclk_gpio_alive", "div_aclk_mif_133",
1459*4882a593Smuzhiyun ENABLE_PCLK_MIF, 8, CLK_IGNORE_UNUSED, 0),
1460*4882a593Smuzhiyun GATE(CLK_PCLK_ABB, "pclk_abb", "div_aclk_mif_133",
1461*4882a593Smuzhiyun ENABLE_PCLK_MIF, 7, 0, 0),
1462*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_APBIF, "pclk_pmu_apbif", "div_aclk_mif_133",
1463*4882a593Smuzhiyun ENABLE_PCLK_MIF, 6, CLK_IGNORE_UNUSED, 0),
1464*4882a593Smuzhiyun GATE(CLK_PCLK_DDR_PHY1, "pclk_ddr_phy1", "div_aclk_mif_133",
1465*4882a593Smuzhiyun ENABLE_PCLK_MIF, 5, 0, 0),
1466*4882a593Smuzhiyun GATE(CLK_PCLK_DREX1, "pclk_drex1", "div_aclk_mif_133",
1467*4882a593Smuzhiyun ENABLE_PCLK_MIF, 3, CLK_IGNORE_UNUSED, 0),
1468*4882a593Smuzhiyun GATE(CLK_PCLK_DDR_PHY0, "pclk_ddr_phy0", "div_aclk_mif_133",
1469*4882a593Smuzhiyun ENABLE_PCLK_MIF, 2, 0, 0),
1470*4882a593Smuzhiyun GATE(CLK_PCLK_DREX0, "pclk_drex0", "div_aclk_mif_133",
1471*4882a593Smuzhiyun ENABLE_PCLK_MIF, 0, CLK_IGNORE_UNUSED, 0),
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /* ENABLE_PCLK_MIF_SECURE_DREX0_TZ */
1474*4882a593Smuzhiyun GATE(CLK_PCLK_DREX0_TZ, "pclk_drex0_tz", "div_aclk_mif_133",
1475*4882a593Smuzhiyun ENABLE_PCLK_MIF_SECURE_DREX0_TZ, 0,
1476*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0),
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun /* ENABLE_PCLK_MIF_SECURE_DREX1_TZ */
1479*4882a593Smuzhiyun GATE(CLK_PCLK_DREX1_TZ, "pclk_drex1_tz", "div_aclk_mif_133",
1480*4882a593Smuzhiyun ENABLE_PCLK_MIF_SECURE_DREX1_TZ, 0,
1481*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0),
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun /* ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT */
1484*4882a593Smuzhiyun GATE(CLK_PCLK_MONOTONIC_CNT, "pclk_monotonic_cnt", "div_aclk_mif_133",
1485*4882a593Smuzhiyun ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT, 0, 0, 0),
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun /* ENABLE_PCLK_MIF_SECURE_RTC */
1488*4882a593Smuzhiyun GATE(CLK_PCLK_RTC, "pclk_rtc", "div_aclk_mif_133",
1489*4882a593Smuzhiyun ENABLE_PCLK_MIF_SECURE_RTC, 0, 0, 0),
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun /* ENABLE_SCLK_MIF */
1492*4882a593Smuzhiyun GATE(CLK_SCLK_DSIM1_DISP, "sclk_dsim1_disp", "div_sclk_dsim1",
1493*4882a593Smuzhiyun ENABLE_SCLK_MIF, 15, CLK_IGNORE_UNUSED, 0),
1494*4882a593Smuzhiyun GATE(CLK_SCLK_DECON_TV_VCLK_DISP, "sclk_decon_tv_vclk_disp",
1495*4882a593Smuzhiyun "div_sclk_decon_tv_vclk", ENABLE_SCLK_MIF,
1496*4882a593Smuzhiyun 14, CLK_IGNORE_UNUSED, 0),
1497*4882a593Smuzhiyun GATE(CLK_SCLK_DSIM0_DISP, "sclk_dsim0_disp", "div_sclk_dsim0",
1498*4882a593Smuzhiyun ENABLE_SCLK_MIF, 9, CLK_IGNORE_UNUSED, 0),
1499*4882a593Smuzhiyun GATE(CLK_SCLK_DSD_DISP, "sclk_dsd_disp", "div_sclk_dsd",
1500*4882a593Smuzhiyun ENABLE_SCLK_MIF, 8, CLK_IGNORE_UNUSED, 0),
1501*4882a593Smuzhiyun GATE(CLK_SCLK_DECON_TV_ECLK_DISP, "sclk_decon_tv_eclk_disp",
1502*4882a593Smuzhiyun "div_sclk_decon_tv_eclk", ENABLE_SCLK_MIF,
1503*4882a593Smuzhiyun 7, CLK_IGNORE_UNUSED, 0),
1504*4882a593Smuzhiyun GATE(CLK_SCLK_DECON_VCLK_DISP, "sclk_decon_vclk_disp",
1505*4882a593Smuzhiyun "div_sclk_decon_vclk", ENABLE_SCLK_MIF,
1506*4882a593Smuzhiyun 6, CLK_IGNORE_UNUSED, 0),
1507*4882a593Smuzhiyun GATE(CLK_SCLK_DECON_ECLK_DISP, "sclk_decon_eclk_disp",
1508*4882a593Smuzhiyun "div_sclk_decon_eclk", ENABLE_SCLK_MIF,
1509*4882a593Smuzhiyun 5, CLK_IGNORE_UNUSED, 0),
1510*4882a593Smuzhiyun GATE(CLK_SCLK_HPM_MIF, "sclk_hpm_mif", "div_sclk_hpm_mif",
1511*4882a593Smuzhiyun ENABLE_SCLK_MIF, 4,
1512*4882a593Smuzhiyun CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1513*4882a593Smuzhiyun GATE(CLK_SCLK_MFC_PLL, "sclk_mfc_pll", "mout_mfc_pll_div2",
1514*4882a593Smuzhiyun ENABLE_SCLK_MIF, 3, CLK_IGNORE_UNUSED, 0),
1515*4882a593Smuzhiyun GATE(CLK_SCLK_BUS_PLL, "sclk_bus_pll", "mout_bus_pll_div2",
1516*4882a593Smuzhiyun ENABLE_SCLK_MIF, 2, CLK_IGNORE_UNUSED, 0),
1517*4882a593Smuzhiyun GATE(CLK_SCLK_BUS_PLL_APOLLO, "sclk_bus_pll_apollo", "sclk_bus_pll",
1518*4882a593Smuzhiyun ENABLE_SCLK_MIF, 1, CLK_IGNORE_UNUSED, 0),
1519*4882a593Smuzhiyun GATE(CLK_SCLK_BUS_PLL_ATLAS, "sclk_bus_pll_atlas", "sclk_bus_pll",
1520*4882a593Smuzhiyun ENABLE_SCLK_MIF, 0, CLK_IGNORE_UNUSED, 0),
1521*4882a593Smuzhiyun };
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun static const struct samsung_cmu_info mif_cmu_info __initconst = {
1524*4882a593Smuzhiyun .pll_clks = mif_pll_clks,
1525*4882a593Smuzhiyun .nr_pll_clks = ARRAY_SIZE(mif_pll_clks),
1526*4882a593Smuzhiyun .mux_clks = mif_mux_clks,
1527*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(mif_mux_clks),
1528*4882a593Smuzhiyun .div_clks = mif_div_clks,
1529*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(mif_div_clks),
1530*4882a593Smuzhiyun .gate_clks = mif_gate_clks,
1531*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(mif_gate_clks),
1532*4882a593Smuzhiyun .fixed_factor_clks = mif_fixed_factor_clks,
1533*4882a593Smuzhiyun .nr_fixed_factor_clks = ARRAY_SIZE(mif_fixed_factor_clks),
1534*4882a593Smuzhiyun .nr_clk_ids = MIF_NR_CLK,
1535*4882a593Smuzhiyun .clk_regs = mif_clk_regs,
1536*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(mif_clk_regs),
1537*4882a593Smuzhiyun };
1538*4882a593Smuzhiyun
exynos5433_cmu_mif_init(struct device_node * np)1539*4882a593Smuzhiyun static void __init exynos5433_cmu_mif_init(struct device_node *np)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun samsung_cmu_register_one(np, &mif_cmu_info);
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5433_cmu_mif, "samsung,exynos5433-cmu-mif",
1544*4882a593Smuzhiyun exynos5433_cmu_mif_init);
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun /*
1547*4882a593Smuzhiyun * Register offset definitions for CMU_PERIC
1548*4882a593Smuzhiyun */
1549*4882a593Smuzhiyun #define DIV_PERIC 0x0600
1550*4882a593Smuzhiyun #define DIV_STAT_PERIC 0x0700
1551*4882a593Smuzhiyun #define ENABLE_ACLK_PERIC 0x0800
1552*4882a593Smuzhiyun #define ENABLE_PCLK_PERIC0 0x0900
1553*4882a593Smuzhiyun #define ENABLE_PCLK_PERIC1 0x0904
1554*4882a593Smuzhiyun #define ENABLE_SCLK_PERIC 0x0A00
1555*4882a593Smuzhiyun #define ENABLE_IP_PERIC0 0x0B00
1556*4882a593Smuzhiyun #define ENABLE_IP_PERIC1 0x0B04
1557*4882a593Smuzhiyun #define ENABLE_IP_PERIC2 0x0B08
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun static const unsigned long peric_clk_regs[] __initconst = {
1560*4882a593Smuzhiyun DIV_PERIC,
1561*4882a593Smuzhiyun ENABLE_ACLK_PERIC,
1562*4882a593Smuzhiyun ENABLE_PCLK_PERIC0,
1563*4882a593Smuzhiyun ENABLE_PCLK_PERIC1,
1564*4882a593Smuzhiyun ENABLE_SCLK_PERIC,
1565*4882a593Smuzhiyun ENABLE_IP_PERIC0,
1566*4882a593Smuzhiyun ENABLE_IP_PERIC1,
1567*4882a593Smuzhiyun ENABLE_IP_PERIC2,
1568*4882a593Smuzhiyun };
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun static const struct samsung_clk_reg_dump peric_suspend_regs[] = {
1571*4882a593Smuzhiyun /* pclk: sci, pmu, sysreg, gpio_{finger, ese, touch, nfc}, uart2-0 */
1572*4882a593Smuzhiyun { ENABLE_PCLK_PERIC0, 0xe00ff000 },
1573*4882a593Smuzhiyun /* sclk: uart2-0 */
1574*4882a593Smuzhiyun { ENABLE_SCLK_PERIC, 0x7 },
1575*4882a593Smuzhiyun };
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun static const struct samsung_div_clock peric_div_clks[] __initconst = {
1578*4882a593Smuzhiyun /* DIV_PERIC */
1579*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_SCI, "div_sclk_sci", "oscclk", DIV_PERIC, 4, 4),
1580*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_SC_IN, "div_sclk_sc_in", "oscclk", DIV_PERIC, 0, 4),
1581*4882a593Smuzhiyun };
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun static const struct samsung_gate_clock peric_gate_clks[] __initconst = {
1584*4882a593Smuzhiyun /* ENABLE_ACLK_PERIC */
1585*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_PERIC2P, "aclk_ahb2apb_peric2p", "aclk_peric_66",
1586*4882a593Smuzhiyun ENABLE_ACLK_PERIC, 3, CLK_IGNORE_UNUSED, 0),
1587*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_PERIC1P, "aclk_ahb2apb_peric1p", "aclk_peric_66",
1588*4882a593Smuzhiyun ENABLE_ACLK_PERIC, 2, CLK_IGNORE_UNUSED, 0),
1589*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_PERIC0P, "aclk_ahb2apb_peric0p", "aclk_peric_66",
1590*4882a593Smuzhiyun ENABLE_ACLK_PERIC, 1, CLK_IGNORE_UNUSED, 0),
1591*4882a593Smuzhiyun GATE(CLK_ACLK_PERICNP_66, "aclk_pericnp_66", "aclk_peric_66",
1592*4882a593Smuzhiyun ENABLE_ACLK_PERIC, 0, CLK_IGNORE_UNUSED, 0),
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun /* ENABLE_PCLK_PERIC0 */
1595*4882a593Smuzhiyun GATE(CLK_PCLK_SCI, "pclk_sci", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1596*4882a593Smuzhiyun 31, CLK_SET_RATE_PARENT, 0),
1597*4882a593Smuzhiyun GATE(CLK_PCLK_GPIO_FINGER, "pclk_gpio_finger", "aclk_peric_66",
1598*4882a593Smuzhiyun ENABLE_PCLK_PERIC0, 30, CLK_IGNORE_UNUSED, 0),
1599*4882a593Smuzhiyun GATE(CLK_PCLK_GPIO_ESE, "pclk_gpio_ese", "aclk_peric_66",
1600*4882a593Smuzhiyun ENABLE_PCLK_PERIC0, 29, CLK_IGNORE_UNUSED, 0),
1601*4882a593Smuzhiyun GATE(CLK_PCLK_PWM, "pclk_pwm", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1602*4882a593Smuzhiyun 28, CLK_SET_RATE_PARENT, 0),
1603*4882a593Smuzhiyun GATE(CLK_PCLK_SPDIF, "pclk_spdif", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1604*4882a593Smuzhiyun 26, CLK_SET_RATE_PARENT, 0),
1605*4882a593Smuzhiyun GATE(CLK_PCLK_PCM1, "pclk_pcm1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1606*4882a593Smuzhiyun 25, CLK_SET_RATE_PARENT, 0),
1607*4882a593Smuzhiyun GATE(CLK_PCLK_I2S1, "pclk_i2s", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1608*4882a593Smuzhiyun 24, CLK_SET_RATE_PARENT, 0),
1609*4882a593Smuzhiyun GATE(CLK_PCLK_SPI2, "pclk_spi2", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1610*4882a593Smuzhiyun 23, CLK_SET_RATE_PARENT, 0),
1611*4882a593Smuzhiyun GATE(CLK_PCLK_SPI1, "pclk_spi1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1612*4882a593Smuzhiyun 22, CLK_SET_RATE_PARENT, 0),
1613*4882a593Smuzhiyun GATE(CLK_PCLK_SPI0, "pclk_spi0", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1614*4882a593Smuzhiyun 21, CLK_SET_RATE_PARENT, 0),
1615*4882a593Smuzhiyun GATE(CLK_PCLK_ADCIF, "pclk_adcif", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1616*4882a593Smuzhiyun 20, CLK_SET_RATE_PARENT, 0),
1617*4882a593Smuzhiyun GATE(CLK_PCLK_GPIO_TOUCH, "pclk_gpio_touch", "aclk_peric_66",
1618*4882a593Smuzhiyun ENABLE_PCLK_PERIC0, 19, CLK_IGNORE_UNUSED, 0),
1619*4882a593Smuzhiyun GATE(CLK_PCLK_GPIO_NFC, "pclk_gpio_nfc", "aclk_peric_66",
1620*4882a593Smuzhiyun ENABLE_PCLK_PERIC0, 18, CLK_IGNORE_UNUSED, 0),
1621*4882a593Smuzhiyun GATE(CLK_PCLK_GPIO_PERIC, "pclk_gpio_peric", "aclk_peric_66",
1622*4882a593Smuzhiyun ENABLE_PCLK_PERIC0, 17, CLK_IGNORE_UNUSED, 0),
1623*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_PERIC, "pclk_pmu_peric", "aclk_peric_66",
1624*4882a593Smuzhiyun ENABLE_PCLK_PERIC0, 16, CLK_SET_RATE_PARENT, 0),
1625*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_PERIC, "pclk_sysreg_peric", "aclk_peric_66",
1626*4882a593Smuzhiyun ENABLE_PCLK_PERIC0, 15,
1627*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
1628*4882a593Smuzhiyun GATE(CLK_PCLK_UART2, "pclk_uart2", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1629*4882a593Smuzhiyun 14, CLK_SET_RATE_PARENT, 0),
1630*4882a593Smuzhiyun GATE(CLK_PCLK_UART1, "pclk_uart1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1631*4882a593Smuzhiyun 13, CLK_SET_RATE_PARENT, 0),
1632*4882a593Smuzhiyun GATE(CLK_PCLK_UART0, "pclk_uart0", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1633*4882a593Smuzhiyun 12, CLK_SET_RATE_PARENT, 0),
1634*4882a593Smuzhiyun GATE(CLK_PCLK_HSI2C3, "pclk_hsi2c3", "aclk_peric_66",
1635*4882a593Smuzhiyun ENABLE_PCLK_PERIC0, 11, CLK_SET_RATE_PARENT, 0),
1636*4882a593Smuzhiyun GATE(CLK_PCLK_HSI2C2, "pclk_hsi2c2", "aclk_peric_66",
1637*4882a593Smuzhiyun ENABLE_PCLK_PERIC0, 10, CLK_SET_RATE_PARENT, 0),
1638*4882a593Smuzhiyun GATE(CLK_PCLK_HSI2C1, "pclk_hsi2c1", "aclk_peric_66",
1639*4882a593Smuzhiyun ENABLE_PCLK_PERIC0, 9, CLK_SET_RATE_PARENT, 0),
1640*4882a593Smuzhiyun GATE(CLK_PCLK_HSI2C0, "pclk_hsi2c0", "aclk_peric_66",
1641*4882a593Smuzhiyun ENABLE_PCLK_PERIC0, 8, CLK_SET_RATE_PARENT, 0),
1642*4882a593Smuzhiyun GATE(CLK_PCLK_I2C7, "pclk_i2c7", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1643*4882a593Smuzhiyun 7, CLK_SET_RATE_PARENT, 0),
1644*4882a593Smuzhiyun GATE(CLK_PCLK_I2C6, "pclk_i2c6", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1645*4882a593Smuzhiyun 6, CLK_SET_RATE_PARENT, 0),
1646*4882a593Smuzhiyun GATE(CLK_PCLK_I2C5, "pclk_i2c5", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1647*4882a593Smuzhiyun 5, CLK_SET_RATE_PARENT, 0),
1648*4882a593Smuzhiyun GATE(CLK_PCLK_I2C4, "pclk_i2c4", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1649*4882a593Smuzhiyun 4, CLK_SET_RATE_PARENT, 0),
1650*4882a593Smuzhiyun GATE(CLK_PCLK_I2C3, "pclk_i2c3", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1651*4882a593Smuzhiyun 3, CLK_SET_RATE_PARENT, 0),
1652*4882a593Smuzhiyun GATE(CLK_PCLK_I2C2, "pclk_i2c2", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1653*4882a593Smuzhiyun 2, CLK_SET_RATE_PARENT, 0),
1654*4882a593Smuzhiyun GATE(CLK_PCLK_I2C1, "pclk_i2c1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1655*4882a593Smuzhiyun 1, CLK_SET_RATE_PARENT, 0),
1656*4882a593Smuzhiyun GATE(CLK_PCLK_I2C0, "pclk_i2c0", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1657*4882a593Smuzhiyun 0, CLK_SET_RATE_PARENT, 0),
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun /* ENABLE_PCLK_PERIC1 */
1660*4882a593Smuzhiyun GATE(CLK_PCLK_SPI4, "pclk_spi4", "aclk_peric_66", ENABLE_PCLK_PERIC1,
1661*4882a593Smuzhiyun 9, CLK_SET_RATE_PARENT, 0),
1662*4882a593Smuzhiyun GATE(CLK_PCLK_SPI3, "pclk_spi3", "aclk_peric_66", ENABLE_PCLK_PERIC1,
1663*4882a593Smuzhiyun 8, CLK_SET_RATE_PARENT, 0),
1664*4882a593Smuzhiyun GATE(CLK_PCLK_HSI2C11, "pclk_hsi2c11", "aclk_peric_66",
1665*4882a593Smuzhiyun ENABLE_PCLK_PERIC1, 7, CLK_SET_RATE_PARENT, 0),
1666*4882a593Smuzhiyun GATE(CLK_PCLK_HSI2C10, "pclk_hsi2c10", "aclk_peric_66",
1667*4882a593Smuzhiyun ENABLE_PCLK_PERIC1, 6, CLK_SET_RATE_PARENT, 0),
1668*4882a593Smuzhiyun GATE(CLK_PCLK_HSI2C9, "pclk_hsi2c9", "aclk_peric_66",
1669*4882a593Smuzhiyun ENABLE_PCLK_PERIC1, 5, CLK_SET_RATE_PARENT, 0),
1670*4882a593Smuzhiyun GATE(CLK_PCLK_HSI2C8, "pclk_hsi2c8", "aclk_peric_66",
1671*4882a593Smuzhiyun ENABLE_PCLK_PERIC1, 4, CLK_SET_RATE_PARENT, 0),
1672*4882a593Smuzhiyun GATE(CLK_PCLK_HSI2C7, "pclk_hsi2c7", "aclk_peric_66",
1673*4882a593Smuzhiyun ENABLE_PCLK_PERIC1, 3, CLK_SET_RATE_PARENT, 0),
1674*4882a593Smuzhiyun GATE(CLK_PCLK_HSI2C6, "pclk_hsi2c6", "aclk_peric_66",
1675*4882a593Smuzhiyun ENABLE_PCLK_PERIC1, 2, CLK_SET_RATE_PARENT, 0),
1676*4882a593Smuzhiyun GATE(CLK_PCLK_HSI2C5, "pclk_hsi2c5", "aclk_peric_66",
1677*4882a593Smuzhiyun ENABLE_PCLK_PERIC1, 1, CLK_SET_RATE_PARENT, 0),
1678*4882a593Smuzhiyun GATE(CLK_PCLK_HSI2C4, "pclk_hsi2c4", "aclk_peric_66",
1679*4882a593Smuzhiyun ENABLE_PCLK_PERIC1, 0, CLK_SET_RATE_PARENT, 0),
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun /* ENABLE_SCLK_PERIC */
1682*4882a593Smuzhiyun GATE(CLK_SCLK_IOCLK_SPI4, "sclk_ioclk_spi4", "ioclk_spi4_clk_in",
1683*4882a593Smuzhiyun ENABLE_SCLK_PERIC, 21, CLK_SET_RATE_PARENT, 0),
1684*4882a593Smuzhiyun GATE(CLK_SCLK_IOCLK_SPI3, "sclk_ioclk_spi3", "ioclk_spi3_clk_in",
1685*4882a593Smuzhiyun ENABLE_SCLK_PERIC, 20, CLK_SET_RATE_PARENT, 0),
1686*4882a593Smuzhiyun GATE(CLK_SCLK_SPI4, "sclk_spi4", "sclk_spi4_peric", ENABLE_SCLK_PERIC,
1687*4882a593Smuzhiyun 19, CLK_SET_RATE_PARENT, 0),
1688*4882a593Smuzhiyun GATE(CLK_SCLK_SPI3, "sclk_spi3", "sclk_spi3_peric", ENABLE_SCLK_PERIC,
1689*4882a593Smuzhiyun 18, CLK_SET_RATE_PARENT, 0),
1690*4882a593Smuzhiyun GATE(CLK_SCLK_SCI, "sclk_sci", "div_sclk_sci", ENABLE_SCLK_PERIC,
1691*4882a593Smuzhiyun 17, 0, 0),
1692*4882a593Smuzhiyun GATE(CLK_SCLK_SC_IN, "sclk_sc_in", "div_sclk_sc_in", ENABLE_SCLK_PERIC,
1693*4882a593Smuzhiyun 16, 0, 0),
1694*4882a593Smuzhiyun GATE(CLK_SCLK_PWM, "sclk_pwm", "oscclk", ENABLE_SCLK_PERIC, 15, 0, 0),
1695*4882a593Smuzhiyun GATE(CLK_SCLK_IOCLK_SPI2, "sclk_ioclk_spi2", "ioclk_spi2_clk_in",
1696*4882a593Smuzhiyun ENABLE_SCLK_PERIC, 13, CLK_SET_RATE_PARENT, 0),
1697*4882a593Smuzhiyun GATE(CLK_SCLK_IOCLK_SPI1, "sclk_ioclk_spi1", "ioclk_spi1_clk_in",
1698*4882a593Smuzhiyun ENABLE_SCLK_PERIC, 12, CLK_SET_RATE_PARENT, 0),
1699*4882a593Smuzhiyun GATE(CLK_SCLK_IOCLK_SPI0, "sclk_ioclk_spi0", "ioclk_spi0_clk_in",
1700*4882a593Smuzhiyun ENABLE_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0),
1701*4882a593Smuzhiyun GATE(CLK_SCLK_IOCLK_I2S1_BCLK, "sclk_ioclk_i2s1_bclk",
1702*4882a593Smuzhiyun "ioclk_i2s1_bclk_in", ENABLE_SCLK_PERIC, 10,
1703*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
1704*4882a593Smuzhiyun GATE(CLK_SCLK_SPDIF, "sclk_spdif", "sclk_spdif_peric",
1705*4882a593Smuzhiyun ENABLE_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0),
1706*4882a593Smuzhiyun GATE(CLK_SCLK_PCM1, "sclk_pcm1", "sclk_pcm1_peric",
1707*4882a593Smuzhiyun ENABLE_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0),
1708*4882a593Smuzhiyun GATE(CLK_SCLK_I2S1, "sclk_i2s1", "sclk_i2s1_peric",
1709*4882a593Smuzhiyun ENABLE_SCLK_PERIC, 6,
1710*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
1711*4882a593Smuzhiyun GATE(CLK_SCLK_SPI2, "sclk_spi2", "sclk_spi2_peric", ENABLE_SCLK_PERIC,
1712*4882a593Smuzhiyun 5, CLK_SET_RATE_PARENT, 0),
1713*4882a593Smuzhiyun GATE(CLK_SCLK_SPI1, "sclk_spi1", "sclk_spi1_peric", ENABLE_SCLK_PERIC,
1714*4882a593Smuzhiyun 4, CLK_SET_RATE_PARENT, 0),
1715*4882a593Smuzhiyun GATE(CLK_SCLK_SPI0, "sclk_spi0", "sclk_spi0_peric", ENABLE_SCLK_PERIC,
1716*4882a593Smuzhiyun 3, CLK_SET_RATE_PARENT, 0),
1717*4882a593Smuzhiyun GATE(CLK_SCLK_UART2, "sclk_uart2", "sclk_uart2_peric",
1718*4882a593Smuzhiyun ENABLE_SCLK_PERIC, 2,
1719*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
1720*4882a593Smuzhiyun GATE(CLK_SCLK_UART1, "sclk_uart1", "sclk_uart1_peric",
1721*4882a593Smuzhiyun ENABLE_SCLK_PERIC, 1,
1722*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
1723*4882a593Smuzhiyun GATE(CLK_SCLK_UART0, "sclk_uart0", "sclk_uart0_peric",
1724*4882a593Smuzhiyun ENABLE_SCLK_PERIC, 0,
1725*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
1726*4882a593Smuzhiyun };
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun static const struct samsung_cmu_info peric_cmu_info __initconst = {
1729*4882a593Smuzhiyun .div_clks = peric_div_clks,
1730*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(peric_div_clks),
1731*4882a593Smuzhiyun .gate_clks = peric_gate_clks,
1732*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(peric_gate_clks),
1733*4882a593Smuzhiyun .nr_clk_ids = PERIC_NR_CLK,
1734*4882a593Smuzhiyun .clk_regs = peric_clk_regs,
1735*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(peric_clk_regs),
1736*4882a593Smuzhiyun .suspend_regs = peric_suspend_regs,
1737*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(peric_suspend_regs),
1738*4882a593Smuzhiyun };
1739*4882a593Smuzhiyun
exynos5433_cmu_peric_init(struct device_node * np)1740*4882a593Smuzhiyun static void __init exynos5433_cmu_peric_init(struct device_node *np)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun samsung_cmu_register_one(np, &peric_cmu_info);
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5433_cmu_peric, "samsung,exynos5433-cmu-peric",
1746*4882a593Smuzhiyun exynos5433_cmu_peric_init);
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun /*
1749*4882a593Smuzhiyun * Register offset definitions for CMU_PERIS
1750*4882a593Smuzhiyun */
1751*4882a593Smuzhiyun #define ENABLE_ACLK_PERIS 0x0800
1752*4882a593Smuzhiyun #define ENABLE_PCLK_PERIS 0x0900
1753*4882a593Smuzhiyun #define ENABLE_PCLK_PERIS_SECURE_TZPC 0x0904
1754*4882a593Smuzhiyun #define ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF 0x0908
1755*4882a593Smuzhiyun #define ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF 0x090c
1756*4882a593Smuzhiyun #define ENABLE_PCLK_PERIS_SECURE_TOPRTC 0x0910
1757*4882a593Smuzhiyun #define ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF 0x0914
1758*4882a593Smuzhiyun #define ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF 0x0918
1759*4882a593Smuzhiyun #define ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF 0x091c
1760*4882a593Smuzhiyun #define ENABLE_SCLK_PERIS 0x0a00
1761*4882a593Smuzhiyun #define ENABLE_SCLK_PERIS_SECURE_SECKEY 0x0a04
1762*4882a593Smuzhiyun #define ENABLE_SCLK_PERIS_SECURE_CHIPID 0x0a08
1763*4882a593Smuzhiyun #define ENABLE_SCLK_PERIS_SECURE_TOPRTC 0x0a0c
1764*4882a593Smuzhiyun #define ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE 0x0a10
1765*4882a593Smuzhiyun #define ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT 0x0a14
1766*4882a593Smuzhiyun #define ENABLE_SCLK_PERIS_SECURE_OTP_CON 0x0a18
1767*4882a593Smuzhiyun #define ENABLE_IP_PERIS0 0x0b00
1768*4882a593Smuzhiyun #define ENABLE_IP_PERIS1 0x0b04
1769*4882a593Smuzhiyun #define ENABLE_IP_PERIS_SECURE_TZPC 0x0b08
1770*4882a593Smuzhiyun #define ENABLE_IP_PERIS_SECURE_SECKEY 0x0b0c
1771*4882a593Smuzhiyun #define ENABLE_IP_PERIS_SECURE_CHIPID 0x0b10
1772*4882a593Smuzhiyun #define ENABLE_IP_PERIS_SECURE_TOPRTC 0x0b14
1773*4882a593Smuzhiyun #define ENABLE_IP_PERIS_SECURE_CUSTOM_EFUSE 0x0b18
1774*4882a593Smuzhiyun #define ENABLE_IP_PERIS_SECURE_ANTIBRK_CNT 0x0b1c
1775*4882a593Smuzhiyun #define ENABLE_IP_PERIS_SECURE_OTP_CON 0x0b20
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun static const unsigned long peris_clk_regs[] __initconst = {
1778*4882a593Smuzhiyun ENABLE_ACLK_PERIS,
1779*4882a593Smuzhiyun ENABLE_PCLK_PERIS,
1780*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC,
1781*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF,
1782*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF,
1783*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TOPRTC,
1784*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF,
1785*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF,
1786*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF,
1787*4882a593Smuzhiyun ENABLE_SCLK_PERIS,
1788*4882a593Smuzhiyun ENABLE_SCLK_PERIS_SECURE_SECKEY,
1789*4882a593Smuzhiyun ENABLE_SCLK_PERIS_SECURE_CHIPID,
1790*4882a593Smuzhiyun ENABLE_SCLK_PERIS_SECURE_TOPRTC,
1791*4882a593Smuzhiyun ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE,
1792*4882a593Smuzhiyun ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT,
1793*4882a593Smuzhiyun ENABLE_SCLK_PERIS_SECURE_OTP_CON,
1794*4882a593Smuzhiyun ENABLE_IP_PERIS0,
1795*4882a593Smuzhiyun ENABLE_IP_PERIS1,
1796*4882a593Smuzhiyun ENABLE_IP_PERIS_SECURE_TZPC,
1797*4882a593Smuzhiyun ENABLE_IP_PERIS_SECURE_SECKEY,
1798*4882a593Smuzhiyun ENABLE_IP_PERIS_SECURE_CHIPID,
1799*4882a593Smuzhiyun ENABLE_IP_PERIS_SECURE_TOPRTC,
1800*4882a593Smuzhiyun ENABLE_IP_PERIS_SECURE_CUSTOM_EFUSE,
1801*4882a593Smuzhiyun ENABLE_IP_PERIS_SECURE_ANTIBRK_CNT,
1802*4882a593Smuzhiyun ENABLE_IP_PERIS_SECURE_OTP_CON,
1803*4882a593Smuzhiyun };
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun static const struct samsung_gate_clock peris_gate_clks[] __initconst = {
1806*4882a593Smuzhiyun /* ENABLE_ACLK_PERIS */
1807*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_PERIS1P, "aclk_ahb2apb_peris1p", "aclk_peris_66",
1808*4882a593Smuzhiyun ENABLE_ACLK_PERIS, 2, CLK_IGNORE_UNUSED, 0),
1809*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_PERIS0P, "aclk_ahb2apb_peris0p", "aclk_peris_66",
1810*4882a593Smuzhiyun ENABLE_ACLK_PERIS, 1, CLK_IGNORE_UNUSED, 0),
1811*4882a593Smuzhiyun GATE(CLK_ACLK_PERISNP_66, "aclk_perisnp_66", "aclk_peris_66",
1812*4882a593Smuzhiyun ENABLE_ACLK_PERIS, 0, CLK_IGNORE_UNUSED, 0),
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun /* ENABLE_PCLK_PERIS */
1815*4882a593Smuzhiyun GATE(CLK_PCLK_HPM_APBIF, "pclk_hpm_apbif", "aclk_peris_66",
1816*4882a593Smuzhiyun ENABLE_PCLK_PERIS, 30, CLK_IGNORE_UNUSED, 0),
1817*4882a593Smuzhiyun GATE(CLK_PCLK_TMU1_APBIF, "pclk_tmu1_apbif", "aclk_peris_66",
1818*4882a593Smuzhiyun ENABLE_PCLK_PERIS, 24, CLK_IGNORE_UNUSED, 0),
1819*4882a593Smuzhiyun GATE(CLK_PCLK_TMU0_APBIF, "pclk_tmu0_apbif", "aclk_peris_66",
1820*4882a593Smuzhiyun ENABLE_PCLK_PERIS, 23, CLK_IGNORE_UNUSED, 0),
1821*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_PERIS, "pclk_pmu_peris", "aclk_peris_66",
1822*4882a593Smuzhiyun ENABLE_PCLK_PERIS, 22, CLK_IGNORE_UNUSED, 0),
1823*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_PERIS, "pclk_sysreg_peris", "aclk_peris_66",
1824*4882a593Smuzhiyun ENABLE_PCLK_PERIS, 21, CLK_IGNORE_UNUSED, 0),
1825*4882a593Smuzhiyun GATE(CLK_PCLK_CMU_TOP_APBIF, "pclk_cmu_top_apbif", "aclk_peris_66",
1826*4882a593Smuzhiyun ENABLE_PCLK_PERIS, 20, CLK_IGNORE_UNUSED, 0),
1827*4882a593Smuzhiyun GATE(CLK_PCLK_WDT_APOLLO, "pclk_wdt_apollo", "aclk_peris_66",
1828*4882a593Smuzhiyun ENABLE_PCLK_PERIS, 17, CLK_IGNORE_UNUSED, 0),
1829*4882a593Smuzhiyun GATE(CLK_PCLK_WDT_ATLAS, "pclk_wdt_atlas", "aclk_peris_66",
1830*4882a593Smuzhiyun ENABLE_PCLK_PERIS, 16, CLK_IGNORE_UNUSED, 0),
1831*4882a593Smuzhiyun GATE(CLK_PCLK_MCT, "pclk_mct", "aclk_peris_66",
1832*4882a593Smuzhiyun ENABLE_PCLK_PERIS, 15, CLK_IGNORE_UNUSED, 0),
1833*4882a593Smuzhiyun GATE(CLK_PCLK_HDMI_CEC, "pclk_hdmi_cec", "aclk_peris_66",
1834*4882a593Smuzhiyun ENABLE_PCLK_PERIS, 14, CLK_IGNORE_UNUSED, 0),
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun /* ENABLE_PCLK_PERIS_SECURE_TZPC */
1837*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC12, "pclk_tzpc12", "aclk_peris_66",
1838*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 12, CLK_IGNORE_UNUSED, 0),
1839*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC11, "pclk_tzpc11", "aclk_peris_66",
1840*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 11, CLK_IGNORE_UNUSED, 0),
1841*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC10, "pclk_tzpc10", "aclk_peris_66",
1842*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 10, CLK_IGNORE_UNUSED, 0),
1843*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC9, "pclk_tzpc9", "aclk_peris_66",
1844*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 9, CLK_IGNORE_UNUSED, 0),
1845*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC8, "pclk_tzpc8", "aclk_peris_66",
1846*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 8, CLK_IGNORE_UNUSED, 0),
1847*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC7, "pclk_tzpc7", "aclk_peris_66",
1848*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 7, CLK_IGNORE_UNUSED, 0),
1849*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC6, "pclk_tzpc6", "aclk_peris_66",
1850*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 6, CLK_IGNORE_UNUSED, 0),
1851*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC5, "pclk_tzpc5", "aclk_peris_66",
1852*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 5, CLK_IGNORE_UNUSED, 0),
1853*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC4, "pclk_tzpc4", "aclk_peris_66",
1854*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 4, CLK_IGNORE_UNUSED, 0),
1855*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC3, "pclk_tzpc3", "aclk_peris_66",
1856*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 3, CLK_IGNORE_UNUSED, 0),
1857*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC2, "pclk_tzpc2", "aclk_peris_66",
1858*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 2, CLK_IGNORE_UNUSED, 0),
1859*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC1, "pclk_tzpc1", "aclk_peris_66",
1860*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 1, CLK_IGNORE_UNUSED, 0),
1861*4882a593Smuzhiyun GATE(CLK_PCLK_TZPC0, "pclk_tzpc0", "aclk_peris_66",
1862*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TZPC, 0, CLK_IGNORE_UNUSED, 0),
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun /* ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF */
1865*4882a593Smuzhiyun GATE(CLK_PCLK_SECKEY_APBIF, "pclk_seckey_apbif", "aclk_peris_66",
1866*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF, 0, CLK_IGNORE_UNUSED, 0),
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun /* ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF */
1869*4882a593Smuzhiyun GATE(CLK_PCLK_CHIPID_APBIF, "pclk_chipid_apbif", "aclk_peris_66",
1870*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF, 0, CLK_IGNORE_UNUSED, 0),
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun /* ENABLE_PCLK_PERIS_SECURE_TOPRTC */
1873*4882a593Smuzhiyun GATE(CLK_PCLK_TOPRTC, "pclk_toprtc", "aclk_peris_66",
1874*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_TOPRTC, 0, 0, 0),
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun /* ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF */
1877*4882a593Smuzhiyun GATE(CLK_PCLK_CUSTOM_EFUSE_APBIF, "pclk_custom_efuse_apbif",
1878*4882a593Smuzhiyun "aclk_peris_66",
1879*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF, 0, 0, 0),
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun /* ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF */
1882*4882a593Smuzhiyun GATE(CLK_PCLK_ANTIRBK_CNT_APBIF, "pclk_antirbk_cnt_apbif",
1883*4882a593Smuzhiyun "aclk_peris_66",
1884*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF, 0, 0, 0),
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun /* ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF */
1887*4882a593Smuzhiyun GATE(CLK_PCLK_OTP_CON_APBIF, "pclk_otp_con_apbif",
1888*4882a593Smuzhiyun "aclk_peris_66",
1889*4882a593Smuzhiyun ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF, 0, 0, 0),
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun /* ENABLE_SCLK_PERIS */
1892*4882a593Smuzhiyun GATE(CLK_SCLK_ASV_TB, "sclk_asv_tb", "oscclk_efuse_common",
1893*4882a593Smuzhiyun ENABLE_SCLK_PERIS, 10, 0, 0),
1894*4882a593Smuzhiyun GATE(CLK_SCLK_TMU1, "sclk_tmu1", "oscclk_efuse_common",
1895*4882a593Smuzhiyun ENABLE_SCLK_PERIS, 4, 0, 0),
1896*4882a593Smuzhiyun GATE(CLK_SCLK_TMU0, "sclk_tmu0", "oscclk_efuse_common",
1897*4882a593Smuzhiyun ENABLE_SCLK_PERIS, 3, 0, 0),
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun /* ENABLE_SCLK_PERIS_SECURE_SECKEY */
1900*4882a593Smuzhiyun GATE(CLK_SCLK_SECKEY, "sclk_seckey", "oscclk_efuse_common",
1901*4882a593Smuzhiyun ENABLE_SCLK_PERIS_SECURE_SECKEY, 0, CLK_IGNORE_UNUSED, 0),
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun /* ENABLE_SCLK_PERIS_SECURE_CHIPID */
1904*4882a593Smuzhiyun GATE(CLK_SCLK_CHIPID, "sclk_chipid", "oscclk_efuse_common",
1905*4882a593Smuzhiyun ENABLE_SCLK_PERIS_SECURE_CHIPID, 0, CLK_IGNORE_UNUSED, 0),
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun /* ENABLE_SCLK_PERIS_SECURE_TOPRTC */
1908*4882a593Smuzhiyun GATE(CLK_SCLK_TOPRTC, "sclk_toprtc", "oscclk_efuse_common",
1909*4882a593Smuzhiyun ENABLE_SCLK_PERIS_SECURE_TOPRTC, 0, 0, 0),
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun /* ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE */
1912*4882a593Smuzhiyun GATE(CLK_SCLK_CUSTOM_EFUSE, "sclk_custom_efuse", "oscclk_efuse_common",
1913*4882a593Smuzhiyun ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE, 0, 0, 0),
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun /* ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT */
1916*4882a593Smuzhiyun GATE(CLK_SCLK_ANTIRBK_CNT, "sclk_antirbk_cnt", "oscclk_efuse_common",
1917*4882a593Smuzhiyun ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT, 0, 0, 0),
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun /* ENABLE_SCLK_PERIS_SECURE_OTP_CON */
1920*4882a593Smuzhiyun GATE(CLK_SCLK_OTP_CON, "sclk_otp_con", "oscclk_efuse_common",
1921*4882a593Smuzhiyun ENABLE_SCLK_PERIS_SECURE_OTP_CON, 0, 0, 0),
1922*4882a593Smuzhiyun };
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun static const struct samsung_cmu_info peris_cmu_info __initconst = {
1925*4882a593Smuzhiyun .gate_clks = peris_gate_clks,
1926*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(peris_gate_clks),
1927*4882a593Smuzhiyun .nr_clk_ids = PERIS_NR_CLK,
1928*4882a593Smuzhiyun .clk_regs = peris_clk_regs,
1929*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(peris_clk_regs),
1930*4882a593Smuzhiyun };
1931*4882a593Smuzhiyun
exynos5433_cmu_peris_init(struct device_node * np)1932*4882a593Smuzhiyun static void __init exynos5433_cmu_peris_init(struct device_node *np)
1933*4882a593Smuzhiyun {
1934*4882a593Smuzhiyun samsung_cmu_register_one(np, &peris_cmu_info);
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5433_cmu_peris, "samsung,exynos5433-cmu-peris",
1938*4882a593Smuzhiyun exynos5433_cmu_peris_init);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun /*
1941*4882a593Smuzhiyun * Register offset definitions for CMU_FSYS
1942*4882a593Smuzhiyun */
1943*4882a593Smuzhiyun #define MUX_SEL_FSYS0 0x0200
1944*4882a593Smuzhiyun #define MUX_SEL_FSYS1 0x0204
1945*4882a593Smuzhiyun #define MUX_SEL_FSYS2 0x0208
1946*4882a593Smuzhiyun #define MUX_SEL_FSYS3 0x020c
1947*4882a593Smuzhiyun #define MUX_SEL_FSYS4 0x0210
1948*4882a593Smuzhiyun #define MUX_ENABLE_FSYS0 0x0300
1949*4882a593Smuzhiyun #define MUX_ENABLE_FSYS1 0x0304
1950*4882a593Smuzhiyun #define MUX_ENABLE_FSYS2 0x0308
1951*4882a593Smuzhiyun #define MUX_ENABLE_FSYS3 0x030c
1952*4882a593Smuzhiyun #define MUX_ENABLE_FSYS4 0x0310
1953*4882a593Smuzhiyun #define MUX_STAT_FSYS0 0x0400
1954*4882a593Smuzhiyun #define MUX_STAT_FSYS1 0x0404
1955*4882a593Smuzhiyun #define MUX_STAT_FSYS2 0x0408
1956*4882a593Smuzhiyun #define MUX_STAT_FSYS3 0x040c
1957*4882a593Smuzhiyun #define MUX_STAT_FSYS4 0x0410
1958*4882a593Smuzhiyun #define MUX_IGNORE_FSYS2 0x0508
1959*4882a593Smuzhiyun #define MUX_IGNORE_FSYS3 0x050c
1960*4882a593Smuzhiyun #define ENABLE_ACLK_FSYS0 0x0800
1961*4882a593Smuzhiyun #define ENABLE_ACLK_FSYS1 0x0804
1962*4882a593Smuzhiyun #define ENABLE_PCLK_FSYS 0x0900
1963*4882a593Smuzhiyun #define ENABLE_SCLK_FSYS 0x0a00
1964*4882a593Smuzhiyun #define ENABLE_IP_FSYS0 0x0b00
1965*4882a593Smuzhiyun #define ENABLE_IP_FSYS1 0x0b04
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun /* list of all parent clock list */
1968*4882a593Smuzhiyun PNAME(mout_sclk_ufs_mphy_user_p) = { "oscclk", "sclk_ufs_mphy", };
1969*4882a593Smuzhiyun PNAME(mout_aclk_fsys_200_user_p) = { "oscclk", "aclk_fsys_200", };
1970*4882a593Smuzhiyun PNAME(mout_sclk_pcie_100_user_p) = { "oscclk", "sclk_pcie_100_fsys",};
1971*4882a593Smuzhiyun PNAME(mout_sclk_ufsunipro_user_p) = { "oscclk", "sclk_ufsunipro_fsys",};
1972*4882a593Smuzhiyun PNAME(mout_sclk_mmc2_user_p) = { "oscclk", "sclk_mmc2_fsys", };
1973*4882a593Smuzhiyun PNAME(mout_sclk_mmc1_user_p) = { "oscclk", "sclk_mmc1_fsys", };
1974*4882a593Smuzhiyun PNAME(mout_sclk_mmc0_user_p) = { "oscclk", "sclk_mmc0_fsys", };
1975*4882a593Smuzhiyun PNAME(mout_sclk_usbhost30_user_p) = { "oscclk", "sclk_usbhost30_fsys",};
1976*4882a593Smuzhiyun PNAME(mout_sclk_usbdrd30_user_p) = { "oscclk", "sclk_usbdrd30_fsys", };
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun PNAME(mout_phyclk_usbhost30_uhost30_pipe_pclk_user_p)
1979*4882a593Smuzhiyun = { "oscclk", "phyclk_usbhost30_uhost30_pipe_pclk_phy", };
1980*4882a593Smuzhiyun PNAME(mout_phyclk_usbhost30_uhost30_phyclock_user_p)
1981*4882a593Smuzhiyun = { "oscclk", "phyclk_usbhost30_uhost30_phyclock_phy", };
1982*4882a593Smuzhiyun PNAME(mout_phyclk_usbhost20_phy_hsic1_p)
1983*4882a593Smuzhiyun = { "oscclk", "phyclk_usbhost20_phy_hsic1_phy", };
1984*4882a593Smuzhiyun PNAME(mout_phyclk_usbhost20_phy_clk48mohci_user_p)
1985*4882a593Smuzhiyun = { "oscclk", "phyclk_usbhost20_phy_clk48mohci_phy", };
1986*4882a593Smuzhiyun PNAME(mout_phyclk_usbhost20_phy_phyclock_user_p)
1987*4882a593Smuzhiyun = { "oscclk", "phyclk_usbhost20_phy_phyclock_phy", };
1988*4882a593Smuzhiyun PNAME(mout_phyclk_usbhost20_phy_freeclk_user_p)
1989*4882a593Smuzhiyun = { "oscclk", "phyclk_usbhost20_phy_freeclk_phy", };
1990*4882a593Smuzhiyun PNAME(mout_phyclk_usbdrd30_udrd30_pipe_pclk_p)
1991*4882a593Smuzhiyun = { "oscclk", "phyclk_usbdrd30_udrd30_pipe_pclk_phy", };
1992*4882a593Smuzhiyun PNAME(mout_phyclk_usbdrd30_udrd30_phyclock_user_p)
1993*4882a593Smuzhiyun = { "oscclk", "phyclk_usbdrd30_udrd30_phyclock_phy", };
1994*4882a593Smuzhiyun PNAME(mout_phyclk_ufs_rx1_symbol_user_p)
1995*4882a593Smuzhiyun = { "oscclk", "phyclk_ufs_rx1_symbol_phy", };
1996*4882a593Smuzhiyun PNAME(mout_phyclk_ufs_rx0_symbol_user_p)
1997*4882a593Smuzhiyun = { "oscclk", "phyclk_ufs_rx0_symbol_phy", };
1998*4882a593Smuzhiyun PNAME(mout_phyclk_ufs_tx1_symbol_user_p)
1999*4882a593Smuzhiyun = { "oscclk", "phyclk_ufs_tx1_symbol_phy", };
2000*4882a593Smuzhiyun PNAME(mout_phyclk_ufs_tx0_symbol_user_p)
2001*4882a593Smuzhiyun = { "oscclk", "phyclk_ufs_tx0_symbol_phy", };
2002*4882a593Smuzhiyun PNAME(mout_phyclk_lli_mphy_to_ufs_user_p)
2003*4882a593Smuzhiyun = { "oscclk", "phyclk_lli_mphy_to_ufs_phy", };
2004*4882a593Smuzhiyun PNAME(mout_sclk_mphy_p)
2005*4882a593Smuzhiyun = { "mout_sclk_ufs_mphy_user",
2006*4882a593Smuzhiyun "mout_phyclk_lli_mphy_to_ufs_user", };
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun static const unsigned long fsys_clk_regs[] __initconst = {
2009*4882a593Smuzhiyun MUX_SEL_FSYS0,
2010*4882a593Smuzhiyun MUX_SEL_FSYS1,
2011*4882a593Smuzhiyun MUX_SEL_FSYS2,
2012*4882a593Smuzhiyun MUX_SEL_FSYS3,
2013*4882a593Smuzhiyun MUX_SEL_FSYS4,
2014*4882a593Smuzhiyun MUX_ENABLE_FSYS0,
2015*4882a593Smuzhiyun MUX_ENABLE_FSYS1,
2016*4882a593Smuzhiyun MUX_ENABLE_FSYS2,
2017*4882a593Smuzhiyun MUX_ENABLE_FSYS3,
2018*4882a593Smuzhiyun MUX_ENABLE_FSYS4,
2019*4882a593Smuzhiyun MUX_IGNORE_FSYS2,
2020*4882a593Smuzhiyun MUX_IGNORE_FSYS3,
2021*4882a593Smuzhiyun ENABLE_ACLK_FSYS0,
2022*4882a593Smuzhiyun ENABLE_ACLK_FSYS1,
2023*4882a593Smuzhiyun ENABLE_PCLK_FSYS,
2024*4882a593Smuzhiyun ENABLE_SCLK_FSYS,
2025*4882a593Smuzhiyun ENABLE_IP_FSYS0,
2026*4882a593Smuzhiyun ENABLE_IP_FSYS1,
2027*4882a593Smuzhiyun };
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun static const struct samsung_clk_reg_dump fsys_suspend_regs[] = {
2030*4882a593Smuzhiyun { MUX_SEL_FSYS0, 0 },
2031*4882a593Smuzhiyun { MUX_SEL_FSYS1, 0 },
2032*4882a593Smuzhiyun { MUX_SEL_FSYS2, 0 },
2033*4882a593Smuzhiyun { MUX_SEL_FSYS3, 0 },
2034*4882a593Smuzhiyun { MUX_SEL_FSYS4, 0 },
2035*4882a593Smuzhiyun };
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock fsys_fixed_clks[] __initconst = {
2038*4882a593Smuzhiyun /* PHY clocks from USBDRD30_PHY */
2039*4882a593Smuzhiyun FRATE(CLK_PHYCLK_USBDRD30_UDRD30_PHYCLOCK_PHY,
2040*4882a593Smuzhiyun "phyclk_usbdrd30_udrd30_phyclock_phy", NULL,
2041*4882a593Smuzhiyun 0, 60000000),
2042*4882a593Smuzhiyun FRATE(CLK_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK_PHY,
2043*4882a593Smuzhiyun "phyclk_usbdrd30_udrd30_pipe_pclk_phy", NULL,
2044*4882a593Smuzhiyun 0, 125000000),
2045*4882a593Smuzhiyun /* PHY clocks from USBHOST30_PHY */
2046*4882a593Smuzhiyun FRATE(CLK_PHYCLK_USBHOST30_UHOST30_PHYCLOCK_PHY,
2047*4882a593Smuzhiyun "phyclk_usbhost30_uhost30_phyclock_phy", NULL,
2048*4882a593Smuzhiyun 0, 60000000),
2049*4882a593Smuzhiyun FRATE(CLK_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK_PHY,
2050*4882a593Smuzhiyun "phyclk_usbhost30_uhost30_pipe_pclk_phy", NULL,
2051*4882a593Smuzhiyun 0, 125000000),
2052*4882a593Smuzhiyun /* PHY clocks from USBHOST20_PHY */
2053*4882a593Smuzhiyun FRATE(CLK_PHYCLK_USBHOST20_PHY_FREECLK_PHY,
2054*4882a593Smuzhiyun "phyclk_usbhost20_phy_freeclk_phy", NULL, 0, 60000000),
2055*4882a593Smuzhiyun FRATE(CLK_PHYCLK_USBHOST20_PHY_PHYCLOCK_PHY,
2056*4882a593Smuzhiyun "phyclk_usbhost20_phy_phyclock_phy", NULL, 0, 60000000),
2057*4882a593Smuzhiyun FRATE(CLK_PHYCLK_USBHOST20_PHY_CLK48MOHCI_PHY,
2058*4882a593Smuzhiyun "phyclk_usbhost20_phy_clk48mohci_phy", NULL,
2059*4882a593Smuzhiyun 0, 48000000),
2060*4882a593Smuzhiyun FRATE(CLK_PHYCLK_USBHOST20_PHY_HSIC1_PHY,
2061*4882a593Smuzhiyun "phyclk_usbhost20_phy_hsic1_phy", NULL, 0,
2062*4882a593Smuzhiyun 60000000),
2063*4882a593Smuzhiyun /* PHY clocks from UFS_PHY */
2064*4882a593Smuzhiyun FRATE(CLK_PHYCLK_UFS_TX0_SYMBOL_PHY, "phyclk_ufs_tx0_symbol_phy",
2065*4882a593Smuzhiyun NULL, 0, 300000000),
2066*4882a593Smuzhiyun FRATE(CLK_PHYCLK_UFS_RX0_SYMBOL_PHY, "phyclk_ufs_rx0_symbol_phy",
2067*4882a593Smuzhiyun NULL, 0, 300000000),
2068*4882a593Smuzhiyun FRATE(CLK_PHYCLK_UFS_TX1_SYMBOL_PHY, "phyclk_ufs_tx1_symbol_phy",
2069*4882a593Smuzhiyun NULL, 0, 300000000),
2070*4882a593Smuzhiyun FRATE(CLK_PHYCLK_UFS_RX1_SYMBOL_PHY, "phyclk_ufs_rx1_symbol_phy",
2071*4882a593Smuzhiyun NULL, 0, 300000000),
2072*4882a593Smuzhiyun /* PHY clocks from LLI_PHY */
2073*4882a593Smuzhiyun FRATE(CLK_PHYCLK_LLI_MPHY_TO_UFS_PHY, "phyclk_lli_mphy_to_ufs_phy",
2074*4882a593Smuzhiyun NULL, 0, 26000000),
2075*4882a593Smuzhiyun };
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun static const struct samsung_mux_clock fsys_mux_clks[] __initconst = {
2078*4882a593Smuzhiyun /* MUX_SEL_FSYS0 */
2079*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_UFS_MPHY_USER, "mout_sclk_ufs_mphy_user",
2080*4882a593Smuzhiyun mout_sclk_ufs_mphy_user_p, MUX_SEL_FSYS0, 4, 1),
2081*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_FSYS_200_USER, "mout_aclk_fsys_200_user",
2082*4882a593Smuzhiyun mout_aclk_fsys_200_user_p, MUX_SEL_FSYS0, 0, 1),
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun /* MUX_SEL_FSYS1 */
2085*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_PCIE_100_USER, "mout_sclk_pcie_100_user",
2086*4882a593Smuzhiyun mout_sclk_pcie_100_user_p, MUX_SEL_FSYS1, 28, 1),
2087*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_UFSUNIPRO_USER, "mout_sclk_ufsunipro_user",
2088*4882a593Smuzhiyun mout_sclk_ufsunipro_user_p, MUX_SEL_FSYS1, 24, 1),
2089*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_MMC2_USER, "mout_sclk_mmc2_user",
2090*4882a593Smuzhiyun mout_sclk_mmc2_user_p, MUX_SEL_FSYS1, 20, 1),
2091*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_MMC1_USER, "mout_sclk_mmc1_user",
2092*4882a593Smuzhiyun mout_sclk_mmc1_user_p, MUX_SEL_FSYS1, 16, 1),
2093*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_MMC0_USER, "mout_sclk_mmc0_user",
2094*4882a593Smuzhiyun mout_sclk_mmc0_user_p, MUX_SEL_FSYS1, 12, 1),
2095*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_USBHOST30_USER, "mout_sclk_usbhost30_user",
2096*4882a593Smuzhiyun mout_sclk_usbhost30_user_p, MUX_SEL_FSYS1, 4, 1),
2097*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_USBDRD30_USER, "mout_sclk_usbdrd30_user",
2098*4882a593Smuzhiyun mout_sclk_usbdrd30_user_p, MUX_SEL_FSYS1, 0, 1),
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun /* MUX_SEL_FSYS2 */
2101*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK_USER,
2102*4882a593Smuzhiyun "mout_phyclk_usbhost30_uhost30_pipe_pclk_user",
2103*4882a593Smuzhiyun mout_phyclk_usbhost30_uhost30_pipe_pclk_user_p,
2104*4882a593Smuzhiyun MUX_SEL_FSYS2, 28, 1),
2105*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_USBHOST30_UHOST30_PHYCLOCK_USER,
2106*4882a593Smuzhiyun "mout_phyclk_usbhost30_uhost30_phyclock_user",
2107*4882a593Smuzhiyun mout_phyclk_usbhost30_uhost30_phyclock_user_p,
2108*4882a593Smuzhiyun MUX_SEL_FSYS2, 24, 1),
2109*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_HSIC1_USER,
2110*4882a593Smuzhiyun "mout_phyclk_usbhost20_phy_hsic1",
2111*4882a593Smuzhiyun mout_phyclk_usbhost20_phy_hsic1_p,
2112*4882a593Smuzhiyun MUX_SEL_FSYS2, 20, 1),
2113*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_CLK48MOHCI_USER,
2114*4882a593Smuzhiyun "mout_phyclk_usbhost20_phy_clk48mohci_user",
2115*4882a593Smuzhiyun mout_phyclk_usbhost20_phy_clk48mohci_user_p,
2116*4882a593Smuzhiyun MUX_SEL_FSYS2, 16, 1),
2117*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_PHYCLOCK_USER,
2118*4882a593Smuzhiyun "mout_phyclk_usbhost20_phy_phyclock_user",
2119*4882a593Smuzhiyun mout_phyclk_usbhost20_phy_phyclock_user_p,
2120*4882a593Smuzhiyun MUX_SEL_FSYS2, 12, 1),
2121*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_PHY_FREECLK_USER,
2122*4882a593Smuzhiyun "mout_phyclk_usbhost20_phy_freeclk_user",
2123*4882a593Smuzhiyun mout_phyclk_usbhost20_phy_freeclk_user_p,
2124*4882a593Smuzhiyun MUX_SEL_FSYS2, 8, 1),
2125*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK_USER,
2126*4882a593Smuzhiyun "mout_phyclk_usbdrd30_udrd30_pipe_pclk_user",
2127*4882a593Smuzhiyun mout_phyclk_usbdrd30_udrd30_pipe_pclk_p,
2128*4882a593Smuzhiyun MUX_SEL_FSYS2, 4, 1),
2129*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_USBDRD30_UDRD30_PHYCLOCK_USER,
2130*4882a593Smuzhiyun "mout_phyclk_usbdrd30_udrd30_phyclock_user",
2131*4882a593Smuzhiyun mout_phyclk_usbdrd30_udrd30_phyclock_user_p,
2132*4882a593Smuzhiyun MUX_SEL_FSYS2, 0, 1),
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun /* MUX_SEL_FSYS3 */
2135*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_UFS_RX1_SYMBOL_USER,
2136*4882a593Smuzhiyun "mout_phyclk_ufs_rx1_symbol_user",
2137*4882a593Smuzhiyun mout_phyclk_ufs_rx1_symbol_user_p,
2138*4882a593Smuzhiyun MUX_SEL_FSYS3, 16, 1),
2139*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_UFS_RX0_SYMBOL_USER,
2140*4882a593Smuzhiyun "mout_phyclk_ufs_rx0_symbol_user",
2141*4882a593Smuzhiyun mout_phyclk_ufs_rx0_symbol_user_p,
2142*4882a593Smuzhiyun MUX_SEL_FSYS3, 12, 1),
2143*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_UFS_TX1_SYMBOL_USER,
2144*4882a593Smuzhiyun "mout_phyclk_ufs_tx1_symbol_user",
2145*4882a593Smuzhiyun mout_phyclk_ufs_tx1_symbol_user_p,
2146*4882a593Smuzhiyun MUX_SEL_FSYS3, 8, 1),
2147*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_UFS_TX0_SYMBOL_USER,
2148*4882a593Smuzhiyun "mout_phyclk_ufs_tx0_symbol_user",
2149*4882a593Smuzhiyun mout_phyclk_ufs_tx0_symbol_user_p,
2150*4882a593Smuzhiyun MUX_SEL_FSYS3, 4, 1),
2151*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_LLI_MPHY_TO_UFS_USER,
2152*4882a593Smuzhiyun "mout_phyclk_lli_mphy_to_ufs_user",
2153*4882a593Smuzhiyun mout_phyclk_lli_mphy_to_ufs_user_p,
2154*4882a593Smuzhiyun MUX_SEL_FSYS3, 0, 1),
2155*4882a593Smuzhiyun
2156*4882a593Smuzhiyun /* MUX_SEL_FSYS4 */
2157*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_MPHY, "mout_sclk_mphy", mout_sclk_mphy_p,
2158*4882a593Smuzhiyun MUX_SEL_FSYS4, 0, 1),
2159*4882a593Smuzhiyun };
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun static const struct samsung_gate_clock fsys_gate_clks[] __initconst = {
2162*4882a593Smuzhiyun /* ENABLE_ACLK_FSYS0 */
2163*4882a593Smuzhiyun GATE(CLK_ACLK_PCIE, "aclk_pcie", "mout_aclk_fsys_200_user",
2164*4882a593Smuzhiyun ENABLE_ACLK_FSYS0, 13, CLK_IGNORE_UNUSED, 0),
2165*4882a593Smuzhiyun GATE(CLK_ACLK_PDMA1, "aclk_pdma1", "mout_aclk_fsys_200_user",
2166*4882a593Smuzhiyun ENABLE_ACLK_FSYS0, 11, CLK_IGNORE_UNUSED, 0),
2167*4882a593Smuzhiyun GATE(CLK_ACLK_TSI, "aclk_tsi", "mout_aclk_fsys_200_user",
2168*4882a593Smuzhiyun ENABLE_ACLK_FSYS0, 10, CLK_IGNORE_UNUSED, 0),
2169*4882a593Smuzhiyun GATE(CLK_ACLK_MMC2, "aclk_mmc2", "mout_aclk_fsys_200_user",
2170*4882a593Smuzhiyun ENABLE_ACLK_FSYS0, 8, CLK_IGNORE_UNUSED, 0),
2171*4882a593Smuzhiyun GATE(CLK_ACLK_MMC1, "aclk_mmc1", "mout_aclk_fsys_200_user",
2172*4882a593Smuzhiyun ENABLE_ACLK_FSYS0, 7, CLK_IGNORE_UNUSED, 0),
2173*4882a593Smuzhiyun GATE(CLK_ACLK_MMC0, "aclk_mmc0", "mout_aclk_fsys_200_user",
2174*4882a593Smuzhiyun ENABLE_ACLK_FSYS0, 6, CLK_IGNORE_UNUSED, 0),
2175*4882a593Smuzhiyun GATE(CLK_ACLK_UFS, "aclk_ufs", "mout_aclk_fsys_200_user",
2176*4882a593Smuzhiyun ENABLE_ACLK_FSYS0, 5, CLK_IGNORE_UNUSED, 0),
2177*4882a593Smuzhiyun GATE(CLK_ACLK_USBHOST20, "aclk_usbhost20", "mout_aclk_fsys_200_user",
2178*4882a593Smuzhiyun ENABLE_ACLK_FSYS0, 3, CLK_IGNORE_UNUSED, 0),
2179*4882a593Smuzhiyun GATE(CLK_ACLK_USBHOST30, "aclk_usbhost30", "mout_aclk_fsys_200_user",
2180*4882a593Smuzhiyun ENABLE_ACLK_FSYS0, 2, CLK_IGNORE_UNUSED, 0),
2181*4882a593Smuzhiyun GATE(CLK_ACLK_USBDRD30, "aclk_usbdrd30", "mout_aclk_fsys_200_user",
2182*4882a593Smuzhiyun ENABLE_ACLK_FSYS0, 1, CLK_IGNORE_UNUSED, 0),
2183*4882a593Smuzhiyun GATE(CLK_ACLK_PDMA0, "aclk_pdma0", "mout_aclk_fsys_200_user",
2184*4882a593Smuzhiyun ENABLE_ACLK_FSYS0, 0, CLK_IGNORE_UNUSED, 0),
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun /* ENABLE_ACLK_FSYS1 */
2187*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_FSYSPX, "aclk_xiu_fsyspx", "mout_aclk_fsys_200_user",
2188*4882a593Smuzhiyun ENABLE_ACLK_FSYS1, 27, CLK_IGNORE_UNUSED, 0),
2189*4882a593Smuzhiyun GATE(CLK_ACLK_AHB_USBLINKH1, "aclk_ahb_usblinkh1",
2190*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2191*4882a593Smuzhiyun 26, CLK_IGNORE_UNUSED, 0),
2192*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_PDMA1, "aclk_smmu_pdma1", "mout_aclk_fsys_200_user",
2193*4882a593Smuzhiyun ENABLE_ACLK_FSYS1, 25, CLK_IGNORE_UNUSED, 0),
2194*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_PCIE, "aclk_bts_pcie", "mout_aclk_fsys_200_user",
2195*4882a593Smuzhiyun ENABLE_ACLK_FSYS1, 24, CLK_IGNORE_UNUSED, 0),
2196*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_PDMA1, "aclk_axius_pdma1",
2197*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2198*4882a593Smuzhiyun 22, CLK_IGNORE_UNUSED, 0),
2199*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_PDMA0, "aclk_smmu_pdma0", "mout_aclk_fsys_200_user",
2200*4882a593Smuzhiyun ENABLE_ACLK_FSYS1, 17, CLK_IGNORE_UNUSED, 0),
2201*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_UFS, "aclk_bts_ufs", "mout_aclk_fsys_200_user",
2202*4882a593Smuzhiyun ENABLE_ACLK_FSYS1, 14, CLK_IGNORE_UNUSED, 0),
2203*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_USBHOST30, "aclk_bts_usbhost30",
2204*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2205*4882a593Smuzhiyun 13, 0, 0),
2206*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_USBDRD30, "aclk_bts_usbdrd30",
2207*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2208*4882a593Smuzhiyun 12, 0, 0),
2209*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_PDMA0, "aclk_axius_pdma0",
2210*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2211*4882a593Smuzhiyun 11, CLK_IGNORE_UNUSED, 0),
2212*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_USBHS, "aclk_axius_usbhs",
2213*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2214*4882a593Smuzhiyun 10, CLK_IGNORE_UNUSED, 0),
2215*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_FSYSSX, "aclk_axius_fsyssx",
2216*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2217*4882a593Smuzhiyun 9, CLK_IGNORE_UNUSED, 0),
2218*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_FSYSP, "aclk_ahb2apb_fsysp",
2219*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2220*4882a593Smuzhiyun 8, CLK_IGNORE_UNUSED, 0),
2221*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2AXI_USBHS, "aclk_ahb2axi_usbhs",
2222*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2223*4882a593Smuzhiyun 7, CLK_IGNORE_UNUSED, 0),
2224*4882a593Smuzhiyun GATE(CLK_ACLK_AHB_USBLINKH0, "aclk_ahb_usblinkh0",
2225*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2226*4882a593Smuzhiyun 6, CLK_IGNORE_UNUSED, 0),
2227*4882a593Smuzhiyun GATE(CLK_ACLK_AHB_USBHS, "aclk_ahb_usbhs", "mout_aclk_fsys_200_user",
2228*4882a593Smuzhiyun ENABLE_ACLK_FSYS1, 5, CLK_IGNORE_UNUSED, 0),
2229*4882a593Smuzhiyun GATE(CLK_ACLK_AHB_FSYSH, "aclk_ahb_fsysh", "mout_aclk_fsys_200_user",
2230*4882a593Smuzhiyun ENABLE_ACLK_FSYS1, 4, CLK_IGNORE_UNUSED, 0),
2231*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_FSYSX, "aclk_xiu_fsysx", "mout_aclk_fsys_200_user",
2232*4882a593Smuzhiyun ENABLE_ACLK_FSYS1, 3, CLK_IGNORE_UNUSED, 0),
2233*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_FSYSSX, "aclk_xiu_fsyssx", "mout_aclk_fsys_200_user",
2234*4882a593Smuzhiyun ENABLE_ACLK_FSYS1, 2, CLK_IGNORE_UNUSED, 0),
2235*4882a593Smuzhiyun GATE(CLK_ACLK_FSYSNP_200, "aclk_fsysnp_200", "mout_aclk_fsys_200_user",
2236*4882a593Smuzhiyun ENABLE_ACLK_FSYS1, 1, CLK_IGNORE_UNUSED, 0),
2237*4882a593Smuzhiyun GATE(CLK_ACLK_FSYSND_200, "aclk_fsysnd_200", "mout_aclk_fsys_200_user",
2238*4882a593Smuzhiyun ENABLE_ACLK_FSYS1, 0, CLK_IGNORE_UNUSED, 0),
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun /* ENABLE_PCLK_FSYS */
2241*4882a593Smuzhiyun GATE(CLK_PCLK_PCIE_CTRL, "pclk_pcie_ctrl", "mout_aclk_fsys_200_user",
2242*4882a593Smuzhiyun ENABLE_PCLK_FSYS, 17, CLK_IGNORE_UNUSED, 0),
2243*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_PDMA1, "pclk_smmu_pdma1", "mout_aclk_fsys_200_user",
2244*4882a593Smuzhiyun ENABLE_PCLK_FSYS, 16, CLK_IGNORE_UNUSED, 0),
2245*4882a593Smuzhiyun GATE(CLK_PCLK_PCIE_PHY, "pclk_pcie_phy", "mout_aclk_fsys_200_user",
2246*4882a593Smuzhiyun ENABLE_PCLK_FSYS, 14, CLK_IGNORE_UNUSED, 0),
2247*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_PCIE, "pclk_bts_pcie", "mout_aclk_fsys_200_user",
2248*4882a593Smuzhiyun ENABLE_PCLK_FSYS, 13, CLK_IGNORE_UNUSED, 0),
2249*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_PDMA0, "pclk_smmu_pdma0", "mout_aclk_fsys_200_user",
2250*4882a593Smuzhiyun ENABLE_PCLK_FSYS, 8, CLK_IGNORE_UNUSED, 0),
2251*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_UFS, "pclk_bts_ufs", "mout_aclk_fsys_200_user",
2252*4882a593Smuzhiyun ENABLE_PCLK_FSYS, 5, 0, 0),
2253*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_USBHOST30, "pclk_bts_usbhost30",
2254*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_PCLK_FSYS, 4, 0, 0),
2255*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_USBDRD30, "pclk_bts_usbdrd30",
2256*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_PCLK_FSYS, 3, 0, 0),
2257*4882a593Smuzhiyun GATE(CLK_PCLK_GPIO_FSYS, "pclk_gpio_fsys", "mout_aclk_fsys_200_user",
2258*4882a593Smuzhiyun ENABLE_PCLK_FSYS, 2, CLK_IGNORE_UNUSED, 0),
2259*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_FSYS, "pclk_pmu_fsys", "mout_aclk_fsys_200_user",
2260*4882a593Smuzhiyun ENABLE_PCLK_FSYS, 1, CLK_IGNORE_UNUSED, 0),
2261*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_FSYS, "pclk_sysreg_fsys",
2262*4882a593Smuzhiyun "mout_aclk_fsys_200_user", ENABLE_PCLK_FSYS,
2263*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun /* ENABLE_SCLK_FSYS */
2266*4882a593Smuzhiyun GATE(CLK_SCLK_PCIE_100, "sclk_pcie_100", "mout_sclk_pcie_100_user",
2267*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 21, 0, 0),
2268*4882a593Smuzhiyun GATE(CLK_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK,
2269*4882a593Smuzhiyun "phyclk_usbhost30_uhost30_pipe_pclk",
2270*4882a593Smuzhiyun "mout_phyclk_usbhost30_uhost30_pipe_pclk_user",
2271*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 18, 0, 0),
2272*4882a593Smuzhiyun GATE(CLK_PHYCLK_USBHOST30_UHOST30_PHYCLOCK,
2273*4882a593Smuzhiyun "phyclk_usbhost30_uhost30_phyclock",
2274*4882a593Smuzhiyun "mout_phyclk_usbhost30_uhost30_phyclock_user",
2275*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 17, 0, 0),
2276*4882a593Smuzhiyun GATE(CLK_PHYCLK_UFS_RX1_SYMBOL, "phyclk_ufs_rx1_symbol",
2277*4882a593Smuzhiyun "mout_phyclk_ufs_rx1_symbol_user", ENABLE_SCLK_FSYS,
2278*4882a593Smuzhiyun 16, 0, 0),
2279*4882a593Smuzhiyun GATE(CLK_PHYCLK_UFS_RX0_SYMBOL, "phyclk_ufs_rx0_symbol",
2280*4882a593Smuzhiyun "mout_phyclk_ufs_rx0_symbol_user", ENABLE_SCLK_FSYS,
2281*4882a593Smuzhiyun 15, 0, 0),
2282*4882a593Smuzhiyun GATE(CLK_PHYCLK_UFS_TX1_SYMBOL, "phyclk_ufs_tx1_symbol",
2283*4882a593Smuzhiyun "mout_phyclk_ufs_tx1_symbol_user", ENABLE_SCLK_FSYS,
2284*4882a593Smuzhiyun 14, 0, 0),
2285*4882a593Smuzhiyun GATE(CLK_PHYCLK_UFS_TX0_SYMBOL, "phyclk_ufs_tx0_symbol",
2286*4882a593Smuzhiyun "mout_phyclk_ufs_tx0_symbol_user", ENABLE_SCLK_FSYS,
2287*4882a593Smuzhiyun 13, 0, 0),
2288*4882a593Smuzhiyun GATE(CLK_PHYCLK_USBHOST20_PHY_HSIC1, "phyclk_usbhost20_phy_hsic1",
2289*4882a593Smuzhiyun "mout_phyclk_usbhost20_phy_hsic1", ENABLE_SCLK_FSYS,
2290*4882a593Smuzhiyun 12, 0, 0),
2291*4882a593Smuzhiyun GATE(CLK_PHYCLK_USBHOST20_PHY_CLK48MOHCI,
2292*4882a593Smuzhiyun "phyclk_usbhost20_phy_clk48mohci",
2293*4882a593Smuzhiyun "mout_phyclk_usbhost20_phy_clk48mohci_user",
2294*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 11, 0, 0),
2295*4882a593Smuzhiyun GATE(CLK_PHYCLK_USBHOST20_PHY_PHYCLOCK,
2296*4882a593Smuzhiyun "phyclk_usbhost20_phy_phyclock",
2297*4882a593Smuzhiyun "mout_phyclk_usbhost20_phy_phyclock_user",
2298*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 10, 0, 0),
2299*4882a593Smuzhiyun GATE(CLK_PHYCLK_USBHOST20_PHY_FREECLK,
2300*4882a593Smuzhiyun "phyclk_usbhost20_phy_freeclk",
2301*4882a593Smuzhiyun "mout_phyclk_usbhost20_phy_freeclk_user",
2302*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 9, 0, 0),
2303*4882a593Smuzhiyun GATE(CLK_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK,
2304*4882a593Smuzhiyun "phyclk_usbdrd30_udrd30_pipe_pclk",
2305*4882a593Smuzhiyun "mout_phyclk_usbdrd30_udrd30_pipe_pclk_user",
2306*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 8, 0, 0),
2307*4882a593Smuzhiyun GATE(CLK_PHYCLK_USBDRD30_UDRD30_PHYCLOCK,
2308*4882a593Smuzhiyun "phyclk_usbdrd30_udrd30_phyclock",
2309*4882a593Smuzhiyun "mout_phyclk_usbdrd30_udrd30_phyclock_user",
2310*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 7, 0, 0),
2311*4882a593Smuzhiyun GATE(CLK_SCLK_MPHY, "sclk_mphy", "mout_sclk_mphy",
2312*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 6, 0, 0),
2313*4882a593Smuzhiyun GATE(CLK_SCLK_UFSUNIPRO, "sclk_ufsunipro", "mout_sclk_ufsunipro_user",
2314*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 5, 0, 0),
2315*4882a593Smuzhiyun GATE(CLK_SCLK_MMC2, "sclk_mmc2", "mout_sclk_mmc2_user",
2316*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 4, CLK_SET_RATE_PARENT, 0),
2317*4882a593Smuzhiyun GATE(CLK_SCLK_MMC1, "sclk_mmc1", "mout_sclk_mmc1_user",
2318*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 3, CLK_SET_RATE_PARENT, 0),
2319*4882a593Smuzhiyun GATE(CLK_SCLK_MMC0, "sclk_mmc0", "mout_sclk_mmc0_user",
2320*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
2321*4882a593Smuzhiyun GATE(CLK_SCLK_USBHOST30, "sclk_usbhost30", "mout_sclk_usbhost30_user",
2322*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 1, 0, 0),
2323*4882a593Smuzhiyun GATE(CLK_SCLK_USBDRD30, "sclk_usbdrd30", "mout_sclk_usbdrd30_user",
2324*4882a593Smuzhiyun ENABLE_SCLK_FSYS, 0, 0, 0),
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun /* ENABLE_IP_FSYS0 */
2327*4882a593Smuzhiyun GATE(CLK_PCIE, "pcie", "sclk_pcie_100", ENABLE_IP_FSYS0, 17, 0, 0),
2328*4882a593Smuzhiyun GATE(CLK_PDMA1, "pdma1", "aclk_pdma1", ENABLE_IP_FSYS0, 15, 0, 0),
2329*4882a593Smuzhiyun GATE(CLK_PDMA0, "pdma0", "aclk_pdma0", ENABLE_IP_FSYS0, 0, 0, 0),
2330*4882a593Smuzhiyun };
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun static const struct samsung_cmu_info fsys_cmu_info __initconst = {
2333*4882a593Smuzhiyun .mux_clks = fsys_mux_clks,
2334*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(fsys_mux_clks),
2335*4882a593Smuzhiyun .gate_clks = fsys_gate_clks,
2336*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(fsys_gate_clks),
2337*4882a593Smuzhiyun .fixed_clks = fsys_fixed_clks,
2338*4882a593Smuzhiyun .nr_fixed_clks = ARRAY_SIZE(fsys_fixed_clks),
2339*4882a593Smuzhiyun .nr_clk_ids = FSYS_NR_CLK,
2340*4882a593Smuzhiyun .clk_regs = fsys_clk_regs,
2341*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(fsys_clk_regs),
2342*4882a593Smuzhiyun .suspend_regs = fsys_suspend_regs,
2343*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(fsys_suspend_regs),
2344*4882a593Smuzhiyun .clk_name = "aclk_fsys_200",
2345*4882a593Smuzhiyun };
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun /*
2348*4882a593Smuzhiyun * Register offset definitions for CMU_G2D
2349*4882a593Smuzhiyun */
2350*4882a593Smuzhiyun #define MUX_SEL_G2D0 0x0200
2351*4882a593Smuzhiyun #define MUX_SEL_ENABLE_G2D0 0x0300
2352*4882a593Smuzhiyun #define MUX_SEL_STAT_G2D0 0x0400
2353*4882a593Smuzhiyun #define DIV_G2D 0x0600
2354*4882a593Smuzhiyun #define DIV_STAT_G2D 0x0700
2355*4882a593Smuzhiyun #define DIV_ENABLE_ACLK_G2D 0x0800
2356*4882a593Smuzhiyun #define DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D 0x0804
2357*4882a593Smuzhiyun #define DIV_ENABLE_PCLK_G2D 0x0900
2358*4882a593Smuzhiyun #define DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D 0x0904
2359*4882a593Smuzhiyun #define DIV_ENABLE_IP_G2D0 0x0b00
2360*4882a593Smuzhiyun #define DIV_ENABLE_IP_G2D1 0x0b04
2361*4882a593Smuzhiyun #define DIV_ENABLE_IP_G2D_SECURE_SMMU_G2D 0x0b08
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun static const unsigned long g2d_clk_regs[] __initconst = {
2364*4882a593Smuzhiyun MUX_SEL_G2D0,
2365*4882a593Smuzhiyun MUX_SEL_ENABLE_G2D0,
2366*4882a593Smuzhiyun DIV_G2D,
2367*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D,
2368*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D,
2369*4882a593Smuzhiyun DIV_ENABLE_PCLK_G2D,
2370*4882a593Smuzhiyun DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D,
2371*4882a593Smuzhiyun DIV_ENABLE_IP_G2D0,
2372*4882a593Smuzhiyun DIV_ENABLE_IP_G2D1,
2373*4882a593Smuzhiyun DIV_ENABLE_IP_G2D_SECURE_SMMU_G2D,
2374*4882a593Smuzhiyun };
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun static const struct samsung_clk_reg_dump g2d_suspend_regs[] = {
2377*4882a593Smuzhiyun { MUX_SEL_G2D0, 0 },
2378*4882a593Smuzhiyun };
2379*4882a593Smuzhiyun
2380*4882a593Smuzhiyun /* list of all parent clock list */
2381*4882a593Smuzhiyun PNAME(mout_aclk_g2d_266_user_p) = { "oscclk", "aclk_g2d_266", };
2382*4882a593Smuzhiyun PNAME(mout_aclk_g2d_400_user_p) = { "oscclk", "aclk_g2d_400", };
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun static const struct samsung_mux_clock g2d_mux_clks[] __initconst = {
2385*4882a593Smuzhiyun /* MUX_SEL_G2D0 */
2386*4882a593Smuzhiyun MUX(CLK_MUX_ACLK_G2D_266_USER, "mout_aclk_g2d_266_user",
2387*4882a593Smuzhiyun mout_aclk_g2d_266_user_p, MUX_SEL_G2D0, 4, 1),
2388*4882a593Smuzhiyun MUX(CLK_MUX_ACLK_G2D_400_USER, "mout_aclk_g2d_400_user",
2389*4882a593Smuzhiyun mout_aclk_g2d_400_user_p, MUX_SEL_G2D0, 0, 1),
2390*4882a593Smuzhiyun };
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun static const struct samsung_div_clock g2d_div_clks[] __initconst = {
2393*4882a593Smuzhiyun /* DIV_G2D */
2394*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_G2D, "div_pclk_g2d", "mout_aclk_g2d_266_user",
2395*4882a593Smuzhiyun DIV_G2D, 0, 2),
2396*4882a593Smuzhiyun };
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun static const struct samsung_gate_clock g2d_gate_clks[] __initconst = {
2399*4882a593Smuzhiyun /* DIV_ENABLE_ACLK_G2D */
2400*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_MDMA1, "aclk_smmu_mdma1", "mout_aclk_g2d_266_user",
2401*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D, 12, 0, 0),
2402*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_MDMA1, "aclk_bts_mdam1", "mout_aclk_g2d_266_user",
2403*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D, 11, 0, 0),
2404*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_G2D, "aclk_bts_g2d", "mout_aclk_g2d_400_user",
2405*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D, 10, 0, 0),
2406*4882a593Smuzhiyun GATE(CLK_ACLK_ALB_G2D, "aclk_alb_g2d", "mout_aclk_g2d_400_user",
2407*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D, 9, 0, 0),
2408*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_G2DX, "aclk_axius_g2dx", "mout_aclk_g2d_400_user",
2409*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D, 8, 0, 0),
2410*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXI_SYSX, "aclk_asyncaxi_sysx",
2411*4882a593Smuzhiyun "mout_aclk_g2d_400_user", DIV_ENABLE_ACLK_G2D,
2412*4882a593Smuzhiyun 7, 0, 0),
2413*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_G2D1P, "aclk_ahb2apb_g2d1p", "div_pclk_g2d",
2414*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D, 6, CLK_IGNORE_UNUSED, 0),
2415*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_G2D0P, "aclk_ahb2apb_g2d0p", "div_pclk_g2d",
2416*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D, 5, CLK_IGNORE_UNUSED, 0),
2417*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_G2DX, "aclk_xiu_g2dx", "mout_aclk_g2d_400_user",
2418*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D, 4, CLK_IGNORE_UNUSED, 0),
2419*4882a593Smuzhiyun GATE(CLK_ACLK_G2DNP_133, "aclk_g2dnp_133", "div_pclk_g2d",
2420*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D, 3, CLK_IGNORE_UNUSED, 0),
2421*4882a593Smuzhiyun GATE(CLK_ACLK_G2DND_400, "aclk_g2dnd_400", "mout_aclk_g2d_400_user",
2422*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D, 2, CLK_IGNORE_UNUSED, 0),
2423*4882a593Smuzhiyun GATE(CLK_ACLK_MDMA1, "aclk_mdma1", "mout_aclk_g2d_266_user",
2424*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D, 1, 0, 0),
2425*4882a593Smuzhiyun GATE(CLK_ACLK_G2D, "aclk_g2d", "mout_aclk_g2d_400_user",
2426*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D, 0, 0, 0),
2427*4882a593Smuzhiyun
2428*4882a593Smuzhiyun /* DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D */
2429*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_G2D, "aclk_smmu_g2d", "mout_aclk_g2d_400_user",
2430*4882a593Smuzhiyun DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D, 0, 0, 0),
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun /* DIV_ENABLE_PCLK_G2D */
2433*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_MDMA1, "pclk_smmu_mdma1", "div_pclk_g2d",
2434*4882a593Smuzhiyun DIV_ENABLE_PCLK_G2D, 7, 0, 0),
2435*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_MDMA1, "pclk_bts_mdam1", "div_pclk_g2d",
2436*4882a593Smuzhiyun DIV_ENABLE_PCLK_G2D, 6, 0, 0),
2437*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_G2D, "pclk_bts_g2d", "div_pclk_g2d",
2438*4882a593Smuzhiyun DIV_ENABLE_PCLK_G2D, 5, 0, 0),
2439*4882a593Smuzhiyun GATE(CLK_PCLK_ALB_G2D, "pclk_alb_g2d", "div_pclk_g2d",
2440*4882a593Smuzhiyun DIV_ENABLE_PCLK_G2D, 4, 0, 0),
2441*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_SYSX, "pclk_asyncaxi_sysx", "div_pclk_g2d",
2442*4882a593Smuzhiyun DIV_ENABLE_PCLK_G2D, 3, 0, 0),
2443*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_G2D, "pclk_pmu_g2d", "div_pclk_g2d",
2444*4882a593Smuzhiyun DIV_ENABLE_PCLK_G2D, 2, CLK_IGNORE_UNUSED, 0),
2445*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_G2D, "pclk_sysreg_g2d", "div_pclk_g2d",
2446*4882a593Smuzhiyun DIV_ENABLE_PCLK_G2D, 1, CLK_IGNORE_UNUSED, 0),
2447*4882a593Smuzhiyun GATE(CLK_PCLK_G2D, "pclk_g2d", "div_pclk_g2d", DIV_ENABLE_PCLK_G2D,
2448*4882a593Smuzhiyun 0, 0, 0),
2449*4882a593Smuzhiyun
2450*4882a593Smuzhiyun /* DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D */
2451*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_G2D, "pclk_smmu_g2d", "div_pclk_g2d",
2452*4882a593Smuzhiyun DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D, 0, 0, 0),
2453*4882a593Smuzhiyun };
2454*4882a593Smuzhiyun
2455*4882a593Smuzhiyun static const struct samsung_cmu_info g2d_cmu_info __initconst = {
2456*4882a593Smuzhiyun .mux_clks = g2d_mux_clks,
2457*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(g2d_mux_clks),
2458*4882a593Smuzhiyun .div_clks = g2d_div_clks,
2459*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(g2d_div_clks),
2460*4882a593Smuzhiyun .gate_clks = g2d_gate_clks,
2461*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(g2d_gate_clks),
2462*4882a593Smuzhiyun .nr_clk_ids = G2D_NR_CLK,
2463*4882a593Smuzhiyun .clk_regs = g2d_clk_regs,
2464*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(g2d_clk_regs),
2465*4882a593Smuzhiyun .suspend_regs = g2d_suspend_regs,
2466*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(g2d_suspend_regs),
2467*4882a593Smuzhiyun .clk_name = "aclk_g2d_400",
2468*4882a593Smuzhiyun };
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun /*
2471*4882a593Smuzhiyun * Register offset definitions for CMU_DISP
2472*4882a593Smuzhiyun */
2473*4882a593Smuzhiyun #define DISP_PLL_LOCK 0x0000
2474*4882a593Smuzhiyun #define DISP_PLL_CON0 0x0100
2475*4882a593Smuzhiyun #define DISP_PLL_CON1 0x0104
2476*4882a593Smuzhiyun #define DISP_PLL_FREQ_DET 0x0108
2477*4882a593Smuzhiyun #define MUX_SEL_DISP0 0x0200
2478*4882a593Smuzhiyun #define MUX_SEL_DISP1 0x0204
2479*4882a593Smuzhiyun #define MUX_SEL_DISP2 0x0208
2480*4882a593Smuzhiyun #define MUX_SEL_DISP3 0x020c
2481*4882a593Smuzhiyun #define MUX_SEL_DISP4 0x0210
2482*4882a593Smuzhiyun #define MUX_ENABLE_DISP0 0x0300
2483*4882a593Smuzhiyun #define MUX_ENABLE_DISP1 0x0304
2484*4882a593Smuzhiyun #define MUX_ENABLE_DISP2 0x0308
2485*4882a593Smuzhiyun #define MUX_ENABLE_DISP3 0x030c
2486*4882a593Smuzhiyun #define MUX_ENABLE_DISP4 0x0310
2487*4882a593Smuzhiyun #define MUX_STAT_DISP0 0x0400
2488*4882a593Smuzhiyun #define MUX_STAT_DISP1 0x0404
2489*4882a593Smuzhiyun #define MUX_STAT_DISP2 0x0408
2490*4882a593Smuzhiyun #define MUX_STAT_DISP3 0x040c
2491*4882a593Smuzhiyun #define MUX_STAT_DISP4 0x0410
2492*4882a593Smuzhiyun #define MUX_IGNORE_DISP2 0x0508
2493*4882a593Smuzhiyun #define DIV_DISP 0x0600
2494*4882a593Smuzhiyun #define DIV_DISP_PLL_FREQ_DET 0x0604
2495*4882a593Smuzhiyun #define DIV_STAT_DISP 0x0700
2496*4882a593Smuzhiyun #define DIV_STAT_DISP_PLL_FREQ_DET 0x0704
2497*4882a593Smuzhiyun #define ENABLE_ACLK_DISP0 0x0800
2498*4882a593Smuzhiyun #define ENABLE_ACLK_DISP1 0x0804
2499*4882a593Smuzhiyun #define ENABLE_PCLK_DISP 0x0900
2500*4882a593Smuzhiyun #define ENABLE_SCLK_DISP 0x0a00
2501*4882a593Smuzhiyun #define ENABLE_IP_DISP0 0x0b00
2502*4882a593Smuzhiyun #define ENABLE_IP_DISP1 0x0b04
2503*4882a593Smuzhiyun #define CLKOUT_CMU_DISP 0x0c00
2504*4882a593Smuzhiyun #define CLKOUT_CMU_DISP_DIV_STAT 0x0c04
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun static const unsigned long disp_clk_regs[] __initconst = {
2507*4882a593Smuzhiyun DISP_PLL_LOCK,
2508*4882a593Smuzhiyun DISP_PLL_CON0,
2509*4882a593Smuzhiyun DISP_PLL_CON1,
2510*4882a593Smuzhiyun DISP_PLL_FREQ_DET,
2511*4882a593Smuzhiyun MUX_SEL_DISP0,
2512*4882a593Smuzhiyun MUX_SEL_DISP1,
2513*4882a593Smuzhiyun MUX_SEL_DISP2,
2514*4882a593Smuzhiyun MUX_SEL_DISP3,
2515*4882a593Smuzhiyun MUX_SEL_DISP4,
2516*4882a593Smuzhiyun MUX_ENABLE_DISP0,
2517*4882a593Smuzhiyun MUX_ENABLE_DISP1,
2518*4882a593Smuzhiyun MUX_ENABLE_DISP2,
2519*4882a593Smuzhiyun MUX_ENABLE_DISP3,
2520*4882a593Smuzhiyun MUX_ENABLE_DISP4,
2521*4882a593Smuzhiyun MUX_IGNORE_DISP2,
2522*4882a593Smuzhiyun DIV_DISP,
2523*4882a593Smuzhiyun DIV_DISP_PLL_FREQ_DET,
2524*4882a593Smuzhiyun ENABLE_ACLK_DISP0,
2525*4882a593Smuzhiyun ENABLE_ACLK_DISP1,
2526*4882a593Smuzhiyun ENABLE_PCLK_DISP,
2527*4882a593Smuzhiyun ENABLE_SCLK_DISP,
2528*4882a593Smuzhiyun ENABLE_IP_DISP0,
2529*4882a593Smuzhiyun ENABLE_IP_DISP1,
2530*4882a593Smuzhiyun CLKOUT_CMU_DISP,
2531*4882a593Smuzhiyun CLKOUT_CMU_DISP_DIV_STAT,
2532*4882a593Smuzhiyun };
2533*4882a593Smuzhiyun
2534*4882a593Smuzhiyun static const struct samsung_clk_reg_dump disp_suspend_regs[] = {
2535*4882a593Smuzhiyun /* PLL has to be enabled for suspend */
2536*4882a593Smuzhiyun { DISP_PLL_CON0, 0x85f40502 },
2537*4882a593Smuzhiyun /* ignore status of external PHY muxes during suspend to avoid hangs */
2538*4882a593Smuzhiyun { MUX_IGNORE_DISP2, 0x00111111 },
2539*4882a593Smuzhiyun { MUX_SEL_DISP0, 0 },
2540*4882a593Smuzhiyun { MUX_SEL_DISP1, 0 },
2541*4882a593Smuzhiyun { MUX_SEL_DISP2, 0 },
2542*4882a593Smuzhiyun { MUX_SEL_DISP3, 0 },
2543*4882a593Smuzhiyun { MUX_SEL_DISP4, 0 },
2544*4882a593Smuzhiyun };
2545*4882a593Smuzhiyun
2546*4882a593Smuzhiyun /* list of all parent clock list */
2547*4882a593Smuzhiyun PNAME(mout_disp_pll_p) = { "oscclk", "fout_disp_pll", };
2548*4882a593Smuzhiyun PNAME(mout_sclk_dsim1_user_p) = { "oscclk", "sclk_dsim1_disp", };
2549*4882a593Smuzhiyun PNAME(mout_sclk_dsim0_user_p) = { "oscclk", "sclk_dsim0_disp", };
2550*4882a593Smuzhiyun PNAME(mout_sclk_dsd_user_p) = { "oscclk", "sclk_dsd_disp", };
2551*4882a593Smuzhiyun PNAME(mout_sclk_decon_tv_eclk_user_p) = { "oscclk",
2552*4882a593Smuzhiyun "sclk_decon_tv_eclk_disp", };
2553*4882a593Smuzhiyun PNAME(mout_sclk_decon_vclk_user_p) = { "oscclk",
2554*4882a593Smuzhiyun "sclk_decon_vclk_disp", };
2555*4882a593Smuzhiyun PNAME(mout_sclk_decon_eclk_user_p) = { "oscclk",
2556*4882a593Smuzhiyun "sclk_decon_eclk_disp", };
2557*4882a593Smuzhiyun PNAME(mout_sclk_decon_tv_vlkc_user_p) = { "oscclk",
2558*4882a593Smuzhiyun "sclk_decon_tv_vclk_disp", };
2559*4882a593Smuzhiyun PNAME(mout_aclk_disp_333_user_p) = { "oscclk", "aclk_disp_333", };
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun PNAME(mout_phyclk_mipidphy1_bitclkdiv8_user_p) = { "oscclk",
2562*4882a593Smuzhiyun "phyclk_mipidphy1_bitclkdiv8_phy", };
2563*4882a593Smuzhiyun PNAME(mout_phyclk_mipidphy1_rxclkesc0_user_p) = { "oscclk",
2564*4882a593Smuzhiyun "phyclk_mipidphy1_rxclkesc0_phy", };
2565*4882a593Smuzhiyun PNAME(mout_phyclk_mipidphy0_bitclkdiv8_user_p) = { "oscclk",
2566*4882a593Smuzhiyun "phyclk_mipidphy0_bitclkdiv8_phy", };
2567*4882a593Smuzhiyun PNAME(mout_phyclk_mipidphy0_rxclkesc0_user_p) = { "oscclk",
2568*4882a593Smuzhiyun "phyclk_mipidphy0_rxclkesc0_phy", };
2569*4882a593Smuzhiyun PNAME(mout_phyclk_hdmiphy_tmds_clko_user_p) = { "oscclk",
2570*4882a593Smuzhiyun "phyclk_hdmiphy_tmds_clko_phy", };
2571*4882a593Smuzhiyun PNAME(mout_phyclk_hdmiphy_pixel_clko_user_p) = { "oscclk",
2572*4882a593Smuzhiyun "phyclk_hdmiphy_pixel_clko_phy", };
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun PNAME(mout_sclk_dsim0_p) = { "mout_disp_pll",
2575*4882a593Smuzhiyun "mout_sclk_dsim0_user", };
2576*4882a593Smuzhiyun PNAME(mout_sclk_decon_tv_eclk_p) = { "mout_disp_pll",
2577*4882a593Smuzhiyun "mout_sclk_decon_tv_eclk_user", };
2578*4882a593Smuzhiyun PNAME(mout_sclk_decon_vclk_p) = { "mout_disp_pll",
2579*4882a593Smuzhiyun "mout_sclk_decon_vclk_user", };
2580*4882a593Smuzhiyun PNAME(mout_sclk_decon_eclk_p) = { "mout_disp_pll",
2581*4882a593Smuzhiyun "mout_sclk_decon_eclk_user", };
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun PNAME(mout_sclk_dsim1_b_disp_p) = { "mout_sclk_dsim1_a_disp",
2584*4882a593Smuzhiyun "mout_sclk_dsim1_user", };
2585*4882a593Smuzhiyun PNAME(mout_sclk_decon_tv_vclk_c_disp_p) = {
2586*4882a593Smuzhiyun "mout_phyclk_hdmiphy_pixel_clko_user",
2587*4882a593Smuzhiyun "mout_sclk_decon_tv_vclk_b_disp", };
2588*4882a593Smuzhiyun PNAME(mout_sclk_decon_tv_vclk_b_disp_p) = { "mout_sclk_decon_tv_vclk_a_disp",
2589*4882a593Smuzhiyun "mout_sclk_decon_tv_vclk_user", };
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun static const struct samsung_pll_clock disp_pll_clks[] __initconst = {
2592*4882a593Smuzhiyun PLL(pll_35xx, CLK_FOUT_DISP_PLL, "fout_disp_pll", "oscclk",
2593*4882a593Smuzhiyun DISP_PLL_LOCK, DISP_PLL_CON0, exynos5433_pll_rates),
2594*4882a593Smuzhiyun };
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun static const struct samsung_fixed_factor_clock disp_fixed_factor_clks[] __initconst = {
2597*4882a593Smuzhiyun /*
2598*4882a593Smuzhiyun * sclk_rgb_{vclk|tv_vclk} is half clock of sclk_decon_{vclk|tv_vclk}.
2599*4882a593Smuzhiyun * The divider has fixed value (2) between sclk_rgb_{vclk|tv_vclk}
2600*4882a593Smuzhiyun * and sclk_decon_{vclk|tv_vclk}.
2601*4882a593Smuzhiyun */
2602*4882a593Smuzhiyun FFACTOR(CLK_SCLK_RGB_VCLK, "sclk_rgb_vclk", "sclk_decon_vclk",
2603*4882a593Smuzhiyun 1, 2, 0),
2604*4882a593Smuzhiyun FFACTOR(CLK_SCLK_RGB_TV_VCLK, "sclk_rgb_tv_vclk", "sclk_decon_tv_vclk",
2605*4882a593Smuzhiyun 1, 2, 0),
2606*4882a593Smuzhiyun };
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock disp_fixed_clks[] __initconst = {
2609*4882a593Smuzhiyun /* PHY clocks from MIPI_DPHY1 */
2610*4882a593Smuzhiyun FRATE(0, "phyclk_mipidphy1_bitclkdiv8_phy", NULL, 0, 188000000),
2611*4882a593Smuzhiyun FRATE(0, "phyclk_mipidphy1_rxclkesc0_phy", NULL, 0, 100000000),
2612*4882a593Smuzhiyun /* PHY clocks from MIPI_DPHY0 */
2613*4882a593Smuzhiyun FRATE(CLK_PHYCLK_MIPIDPHY0_BITCLKDIV8_PHY, "phyclk_mipidphy0_bitclkdiv8_phy",
2614*4882a593Smuzhiyun NULL, 0, 188000000),
2615*4882a593Smuzhiyun FRATE(CLK_PHYCLK_MIPIDPHY0_RXCLKESC0_PHY, "phyclk_mipidphy0_rxclkesc0_phy",
2616*4882a593Smuzhiyun NULL, 0, 100000000),
2617*4882a593Smuzhiyun /* PHY clocks from HDMI_PHY */
2618*4882a593Smuzhiyun FRATE(CLK_PHYCLK_HDMIPHY_TMDS_CLKO_PHY, "phyclk_hdmiphy_tmds_clko_phy",
2619*4882a593Smuzhiyun NULL, 0, 300000000),
2620*4882a593Smuzhiyun FRATE(CLK_PHYCLK_HDMIPHY_PIXEL_CLKO_PHY, "phyclk_hdmiphy_pixel_clko_phy",
2621*4882a593Smuzhiyun NULL, 0, 166000000),
2622*4882a593Smuzhiyun };
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun static const struct samsung_mux_clock disp_mux_clks[] __initconst = {
2625*4882a593Smuzhiyun /* MUX_SEL_DISP0 */
2626*4882a593Smuzhiyun MUX(CLK_MOUT_DISP_PLL, "mout_disp_pll", mout_disp_pll_p, MUX_SEL_DISP0,
2627*4882a593Smuzhiyun 0, 1),
2628*4882a593Smuzhiyun
2629*4882a593Smuzhiyun /* MUX_SEL_DISP1 */
2630*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSIM1_USER, "mout_sclk_dsim1_user",
2631*4882a593Smuzhiyun mout_sclk_dsim1_user_p, MUX_SEL_DISP1, 28, 1),
2632*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSIM0_USER, "mout_sclk_dsim0_user",
2633*4882a593Smuzhiyun mout_sclk_dsim0_user_p, MUX_SEL_DISP1, 24, 1),
2634*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSD_USER, "mout_sclk_dsd_user", mout_sclk_dsd_user_p,
2635*4882a593Smuzhiyun MUX_SEL_DISP1, 20, 1),
2636*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_USER, "mout_sclk_decon_tv_eclk_user",
2637*4882a593Smuzhiyun mout_sclk_decon_tv_eclk_user_p, MUX_SEL_DISP1, 16, 1),
2638*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_VCLK_USER, "mout_sclk_decon_vclk_user",
2639*4882a593Smuzhiyun mout_sclk_decon_vclk_user_p, MUX_SEL_DISP1, 12, 1),
2640*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_ECLK_USER, "mout_sclk_decon_eclk_user",
2641*4882a593Smuzhiyun mout_sclk_decon_eclk_user_p, MUX_SEL_DISP1, 8, 1),
2642*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_USER, "mout_sclk_decon_tv_vclk_user",
2643*4882a593Smuzhiyun mout_sclk_decon_tv_vlkc_user_p, MUX_SEL_DISP1, 4, 1),
2644*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_DISP_333_USER, "mout_aclk_disp_333_user",
2645*4882a593Smuzhiyun mout_aclk_disp_333_user_p, MUX_SEL_DISP1, 0, 1),
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun /* MUX_SEL_DISP2 */
2648*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_MIPIDPHY1_BITCLKDIV8_USER,
2649*4882a593Smuzhiyun "mout_phyclk_mipidphy1_bitclkdiv8_user",
2650*4882a593Smuzhiyun mout_phyclk_mipidphy1_bitclkdiv8_user_p, MUX_SEL_DISP2,
2651*4882a593Smuzhiyun 20, 1),
2652*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_MIPIDPHY1_RXCLKESC0_USER,
2653*4882a593Smuzhiyun "mout_phyclk_mipidphy1_rxclkesc0_user",
2654*4882a593Smuzhiyun mout_phyclk_mipidphy1_rxclkesc0_user_p, MUX_SEL_DISP2,
2655*4882a593Smuzhiyun 16, 1),
2656*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_MIPIDPHY0_BITCLKDIV8_USER,
2657*4882a593Smuzhiyun "mout_phyclk_mipidphy0_bitclkdiv8_user",
2658*4882a593Smuzhiyun mout_phyclk_mipidphy0_bitclkdiv8_user_p, MUX_SEL_DISP2,
2659*4882a593Smuzhiyun 12, 1),
2660*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_MIPIDPHY0_RXCLKESC0_USER,
2661*4882a593Smuzhiyun "mout_phyclk_mipidphy0_rxclkesc0_user",
2662*4882a593Smuzhiyun mout_phyclk_mipidphy0_rxclkesc0_user_p, MUX_SEL_DISP2,
2663*4882a593Smuzhiyun 8, 1),
2664*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_HDMIPHY_TMDS_CLKO_USER,
2665*4882a593Smuzhiyun "mout_phyclk_hdmiphy_tmds_clko_user",
2666*4882a593Smuzhiyun mout_phyclk_hdmiphy_tmds_clko_user_p, MUX_SEL_DISP2,
2667*4882a593Smuzhiyun 4, 1),
2668*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_HDMIPHY_PIXEL_CLKO_USER,
2669*4882a593Smuzhiyun "mout_phyclk_hdmiphy_pixel_clko_user",
2670*4882a593Smuzhiyun mout_phyclk_hdmiphy_pixel_clko_user_p, MUX_SEL_DISP2,
2671*4882a593Smuzhiyun 0, 1),
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun /* MUX_SEL_DISP3 */
2674*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSIM0, "mout_sclk_dsim0", mout_sclk_dsim0_p,
2675*4882a593Smuzhiyun MUX_SEL_DISP3, 12, 1),
2676*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_TV_ECLK, "mout_sclk_decon_tv_eclk",
2677*4882a593Smuzhiyun mout_sclk_decon_tv_eclk_p, MUX_SEL_DISP3, 8, 1),
2678*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_VCLK, "mout_sclk_decon_vclk",
2679*4882a593Smuzhiyun mout_sclk_decon_vclk_p, MUX_SEL_DISP3, 4, 1),
2680*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_ECLK, "mout_sclk_decon_eclk",
2681*4882a593Smuzhiyun mout_sclk_decon_eclk_p, MUX_SEL_DISP3, 0, 1),
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun /* MUX_SEL_DISP4 */
2684*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSIM1_B_DISP, "mout_sclk_dsim1_b_disp",
2685*4882a593Smuzhiyun mout_sclk_dsim1_b_disp_p, MUX_SEL_DISP4, 16, 1),
2686*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DSIM1_A_DISP, "mout_sclk_dsim1_a_disp",
2687*4882a593Smuzhiyun mout_sclk_dsim0_p, MUX_SEL_DISP4, 12, 1),
2688*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_C_DISP,
2689*4882a593Smuzhiyun "mout_sclk_decon_tv_vclk_c_disp",
2690*4882a593Smuzhiyun mout_sclk_decon_tv_vclk_c_disp_p, MUX_SEL_DISP4, 8, 1),
2691*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_B_DISP,
2692*4882a593Smuzhiyun "mout_sclk_decon_tv_vclk_b_disp",
2693*4882a593Smuzhiyun mout_sclk_decon_tv_vclk_b_disp_p, MUX_SEL_DISP4, 4, 1),
2694*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_A_DISP,
2695*4882a593Smuzhiyun "mout_sclk_decon_tv_vclk_a_disp",
2696*4882a593Smuzhiyun mout_sclk_decon_vclk_p, MUX_SEL_DISP4, 0, 1),
2697*4882a593Smuzhiyun };
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun static const struct samsung_div_clock disp_div_clks[] __initconst = {
2700*4882a593Smuzhiyun /* DIV_DISP */
2701*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DSIM1_DISP, "div_sclk_dsim1_disp",
2702*4882a593Smuzhiyun "mout_sclk_dsim1_b_disp", DIV_DISP, 24, 3),
2703*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DECON_TV_VCLK_DISP, "div_sclk_decon_tv_vclk_disp",
2704*4882a593Smuzhiyun "mout_sclk_decon_tv_vclk_c_disp", DIV_DISP, 20, 3),
2705*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DSIM0_DISP, "div_sclk_dsim0_disp", "mout_sclk_dsim0",
2706*4882a593Smuzhiyun DIV_DISP, 16, 3),
2707*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DECON_TV_ECLK_DISP, "div_sclk_decon_tv_eclk_disp",
2708*4882a593Smuzhiyun "mout_sclk_decon_tv_eclk", DIV_DISP, 12, 3),
2709*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DECON_VCLK_DISP, "div_sclk_decon_vclk_disp",
2710*4882a593Smuzhiyun "mout_sclk_decon_vclk", DIV_DISP, 8, 3),
2711*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_DECON_ECLK_DISP, "div_sclk_decon_eclk_disp",
2712*4882a593Smuzhiyun "mout_sclk_decon_eclk", DIV_DISP, 4, 3),
2713*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_DISP, "div_pclk_disp", "mout_aclk_disp_333_user",
2714*4882a593Smuzhiyun DIV_DISP, 0, 2),
2715*4882a593Smuzhiyun };
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun static const struct samsung_gate_clock disp_gate_clks[] __initconst = {
2718*4882a593Smuzhiyun /* ENABLE_ACLK_DISP0 */
2719*4882a593Smuzhiyun GATE(CLK_ACLK_DECON_TV, "aclk_decon_tv", "mout_aclk_disp_333_user",
2720*4882a593Smuzhiyun ENABLE_ACLK_DISP0, 2, 0, 0),
2721*4882a593Smuzhiyun GATE(CLK_ACLK_DECON, "aclk_decon", "mout_aclk_disp_333_user",
2722*4882a593Smuzhiyun ENABLE_ACLK_DISP0, 0, 0, 0),
2723*4882a593Smuzhiyun
2724*4882a593Smuzhiyun /* ENABLE_ACLK_DISP1 */
2725*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_TV1X, "aclk_smmu_tv1x", "mout_aclk_disp_333_user",
2726*4882a593Smuzhiyun ENABLE_ACLK_DISP1, 25, 0, 0),
2727*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_TV0X, "aclk_smmu_tv0x", "mout_aclk_disp_333_user",
2728*4882a593Smuzhiyun ENABLE_ACLK_DISP1, 24, 0, 0),
2729*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_DECON1X, "aclk_smmu_decon1x",
2730*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 23, 0, 0),
2731*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_DECON0X, "aclk_smmu_decon0x",
2732*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 22, 0, 0),
2733*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_DECON_TV_M3, "aclk_bts_decon_tv_m3",
2734*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 21, 0, 0),
2735*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_DECON_TV_M2, "aclk_bts_decon_tv_m2",
2736*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 20, 0, 0),
2737*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_DECON_TV_M1, "aclk_bts_decon_tv_m1",
2738*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 19, 0, 0),
2739*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_DECON_TV_M0, "aclk-bts_decon_tv_m0",
2740*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 18, 0, 0),
2741*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_DECON_NM4, "aclk_bts_decon_nm4",
2742*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 17, 0, 0),
2743*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_DECON_NM3, "aclk_bts_decon_nm3",
2744*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 16, 0, 0),
2745*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_DECON_NM2, "aclk_bts_decon_nm2",
2746*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 15, 0, 0),
2747*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_DECON_NM1, "aclk_bts_decon_nm1",
2748*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 14, 0, 0),
2749*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_DECON_NM0, "aclk_bts_decon_nm0",
2750*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 13, 0, 0),
2751*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_DISPSFR2P, "aclk_ahb2apb_dispsfr2p",
2752*4882a593Smuzhiyun "div_pclk_disp", ENABLE_ACLK_DISP1,
2753*4882a593Smuzhiyun 12, CLK_IGNORE_UNUSED, 0),
2754*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_DISPSFR1P, "aclk_ahb2apb_dispsfr1p",
2755*4882a593Smuzhiyun "div_pclk_disp", ENABLE_ACLK_DISP1,
2756*4882a593Smuzhiyun 11, CLK_IGNORE_UNUSED, 0),
2757*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_DISPSFR0P, "aclk_ahb2apb_dispsfr0p",
2758*4882a593Smuzhiyun "div_pclk_disp", ENABLE_ACLK_DISP1,
2759*4882a593Smuzhiyun 10, CLK_IGNORE_UNUSED, 0),
2760*4882a593Smuzhiyun GATE(CLK_ACLK_AHB_DISPH, "aclk_ahb_disph", "div_pclk_disp",
2761*4882a593Smuzhiyun ENABLE_ACLK_DISP1, 8, CLK_IGNORE_UNUSED, 0),
2762*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_TV1X, "aclk_xiu_tv1x", "mout_aclk_disp_333_user",
2763*4882a593Smuzhiyun ENABLE_ACLK_DISP1, 7, 0, 0),
2764*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_TV0X, "aclk_xiu_tv0x", "mout_aclk_disp_333_user",
2765*4882a593Smuzhiyun ENABLE_ACLK_DISP1, 6, 0, 0),
2766*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_DECON1X, "aclk_xiu_decon1x",
2767*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 5, 0, 0),
2768*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_DECON0X, "aclk_xiu_decon0x",
2769*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 4, 0, 0),
2770*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_DISP1X, "aclk_xiu_disp1x", "mout_aclk_disp_333_user",
2771*4882a593Smuzhiyun ENABLE_ACLK_DISP1, 3, CLK_IGNORE_UNUSED, 0),
2772*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_DISPNP_100, "aclk_xiu_dispnp_100", "div_pclk_disp",
2773*4882a593Smuzhiyun ENABLE_ACLK_DISP1, 2, CLK_IGNORE_UNUSED, 0),
2774*4882a593Smuzhiyun GATE(CLK_ACLK_DISP1ND_333, "aclk_disp1nd_333",
2775*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 1,
2776*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0),
2777*4882a593Smuzhiyun GATE(CLK_ACLK_DISP0ND_333, "aclk_disp0nd_333",
2778*4882a593Smuzhiyun "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1,
2779*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
2780*4882a593Smuzhiyun
2781*4882a593Smuzhiyun /* ENABLE_PCLK_DISP */
2782*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_TV1X, "pclk_smmu_tv1x", "div_pclk_disp",
2783*4882a593Smuzhiyun ENABLE_PCLK_DISP, 23, 0, 0),
2784*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_TV0X, "pclk_smmu_tv0x", "div_pclk_disp",
2785*4882a593Smuzhiyun ENABLE_PCLK_DISP, 22, 0, 0),
2786*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_DECON1X, "pclk_smmu_decon1x", "div_pclk_disp",
2787*4882a593Smuzhiyun ENABLE_PCLK_DISP, 21, 0, 0),
2788*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_DECON0X, "pclk_smmu_decon0x", "div_pclk_disp",
2789*4882a593Smuzhiyun ENABLE_PCLK_DISP, 20, 0, 0),
2790*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_DECON_TV_M3, "pclk_bts_decon_tv_m3", "div_pclk_disp",
2791*4882a593Smuzhiyun ENABLE_PCLK_DISP, 19, 0, 0),
2792*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_DECON_TV_M2, "pclk_bts_decon_tv_m2", "div_pclk_disp",
2793*4882a593Smuzhiyun ENABLE_PCLK_DISP, 18, 0, 0),
2794*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_DECON_TV_M1, "pclk_bts_decon_tv_m1", "div_pclk_disp",
2795*4882a593Smuzhiyun ENABLE_PCLK_DISP, 17, 0, 0),
2796*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_DECON_TV_M0, "pclk_bts_decon_tv_m0", "div_pclk_disp",
2797*4882a593Smuzhiyun ENABLE_PCLK_DISP, 16, 0, 0),
2798*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_DECONM4, "pclk_bts_deconm4", "div_pclk_disp",
2799*4882a593Smuzhiyun ENABLE_PCLK_DISP, 15, 0, 0),
2800*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_DECONM3, "pclk_bts_deconm3", "div_pclk_disp",
2801*4882a593Smuzhiyun ENABLE_PCLK_DISP, 14, 0, 0),
2802*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_DECONM2, "pclk_bts_deconm2", "div_pclk_disp",
2803*4882a593Smuzhiyun ENABLE_PCLK_DISP, 13, 0, 0),
2804*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_DECONM1, "pclk_bts_deconm1", "div_pclk_disp",
2805*4882a593Smuzhiyun ENABLE_PCLK_DISP, 12, 0, 0),
2806*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_DECONM0, "pclk_bts_deconm0", "div_pclk_disp",
2807*4882a593Smuzhiyun ENABLE_PCLK_DISP, 11, 0, 0),
2808*4882a593Smuzhiyun GATE(CLK_PCLK_MIC1, "pclk_mic1", "div_pclk_disp",
2809*4882a593Smuzhiyun ENABLE_PCLK_DISP, 10, 0, 0),
2810*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_DISP, "pclk_pmu_disp", "div_pclk_disp",
2811*4882a593Smuzhiyun ENABLE_PCLK_DISP, 9, CLK_IGNORE_UNUSED, 0),
2812*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_DISP, "pclk_sysreg_disp", "div_pclk_disp",
2813*4882a593Smuzhiyun ENABLE_PCLK_DISP, 8, CLK_IGNORE_UNUSED, 0),
2814*4882a593Smuzhiyun GATE(CLK_PCLK_HDMIPHY, "pclk_hdmiphy", "div_pclk_disp",
2815*4882a593Smuzhiyun ENABLE_PCLK_DISP, 7, 0, 0),
2816*4882a593Smuzhiyun GATE(CLK_PCLK_HDMI, "pclk_hdmi", "div_pclk_disp",
2817*4882a593Smuzhiyun ENABLE_PCLK_DISP, 6, 0, 0),
2818*4882a593Smuzhiyun GATE(CLK_PCLK_MIC0, "pclk_mic0", "div_pclk_disp",
2819*4882a593Smuzhiyun ENABLE_PCLK_DISP, 5, 0, 0),
2820*4882a593Smuzhiyun GATE(CLK_PCLK_DSIM1, "pclk_dsim1", "div_pclk_disp",
2821*4882a593Smuzhiyun ENABLE_PCLK_DISP, 3, 0, 0),
2822*4882a593Smuzhiyun GATE(CLK_PCLK_DSIM0, "pclk_dsim0", "div_pclk_disp",
2823*4882a593Smuzhiyun ENABLE_PCLK_DISP, 2, 0, 0),
2824*4882a593Smuzhiyun GATE(CLK_PCLK_DECON_TV, "pclk_decon_tv", "div_pclk_disp",
2825*4882a593Smuzhiyun ENABLE_PCLK_DISP, 1, 0, 0),
2826*4882a593Smuzhiyun GATE(CLK_PCLK_DECON, "pclk_decon", "div_pclk_disp",
2827*4882a593Smuzhiyun ENABLE_PCLK_DISP, 0, 0, 0),
2828*4882a593Smuzhiyun
2829*4882a593Smuzhiyun /* ENABLE_SCLK_DISP */
2830*4882a593Smuzhiyun GATE(CLK_PHYCLK_MIPIDPHY1_BITCLKDIV8, "phyclk_mipidphy1_bitclkdiv8",
2831*4882a593Smuzhiyun "mout_phyclk_mipidphy1_bitclkdiv8_user",
2832*4882a593Smuzhiyun ENABLE_SCLK_DISP, 26, 0, 0),
2833*4882a593Smuzhiyun GATE(CLK_PHYCLK_MIPIDPHY1_RXCLKESC0, "phyclk_mipidphy1_rxclkesc0",
2834*4882a593Smuzhiyun "mout_phyclk_mipidphy1_rxclkesc0_user",
2835*4882a593Smuzhiyun ENABLE_SCLK_DISP, 25, 0, 0),
2836*4882a593Smuzhiyun GATE(CLK_SCLK_RGB_TV_VCLK_TO_DSIM1, "sclk_rgb_tv_vclk_to_dsim1",
2837*4882a593Smuzhiyun "sclk_rgb_tv_vclk", ENABLE_SCLK_DISP, 24, 0, 0),
2838*4882a593Smuzhiyun GATE(CLK_SCLK_RGB_TV_VCLK_TO_MIC1, "sclk_rgb_tv_vclk_to_mic1",
2839*4882a593Smuzhiyun "sclk_rgb_tv_vclk", ENABLE_SCLK_DISP, 23, 0, 0),
2840*4882a593Smuzhiyun GATE(CLK_SCLK_DSIM1, "sclk_dsim1", "div_sclk_dsim1_disp",
2841*4882a593Smuzhiyun ENABLE_SCLK_DISP, 22, 0, 0),
2842*4882a593Smuzhiyun GATE(CLK_SCLK_DECON_TV_VCLK, "sclk_decon_tv_vclk",
2843*4882a593Smuzhiyun "div_sclk_decon_tv_vclk_disp",
2844*4882a593Smuzhiyun ENABLE_SCLK_DISP, 21, 0, 0),
2845*4882a593Smuzhiyun GATE(CLK_PHYCLK_MIPIDPHY0_BITCLKDIV8, "phyclk_mipidphy0_bitclkdiv8",
2846*4882a593Smuzhiyun "mout_phyclk_mipidphy0_bitclkdiv8_user",
2847*4882a593Smuzhiyun ENABLE_SCLK_DISP, 15, 0, 0),
2848*4882a593Smuzhiyun GATE(CLK_PHYCLK_MIPIDPHY0_RXCLKESC0, "phyclk_mipidphy0_rxclkesc0",
2849*4882a593Smuzhiyun "mout_phyclk_mipidphy0_rxclkesc0_user",
2850*4882a593Smuzhiyun ENABLE_SCLK_DISP, 14, 0, 0),
2851*4882a593Smuzhiyun GATE(CLK_PHYCLK_HDMIPHY_TMDS_CLKO, "phyclk_hdmiphy_tmds_clko",
2852*4882a593Smuzhiyun "mout_phyclk_hdmiphy_tmds_clko_user",
2853*4882a593Smuzhiyun ENABLE_SCLK_DISP, 13, 0, 0),
2854*4882a593Smuzhiyun GATE(CLK_PHYCLK_HDMI_PIXEL, "phyclk_hdmi_pixel",
2855*4882a593Smuzhiyun "sclk_rgb_tv_vclk", ENABLE_SCLK_DISP, 12, 0, 0),
2856*4882a593Smuzhiyun GATE(CLK_SCLK_RGB_VCLK_TO_SMIES, "sclk_rgb_vclk_to_smies",
2857*4882a593Smuzhiyun "sclk_rgb_vclk", ENABLE_SCLK_DISP, 11, 0, 0),
2858*4882a593Smuzhiyun GATE(CLK_SCLK_RGB_VCLK_TO_DSIM0, "sclk_rgb_vclk_to_dsim0",
2859*4882a593Smuzhiyun "sclk_rgb_vclk", ENABLE_SCLK_DISP, 9, 0, 0),
2860*4882a593Smuzhiyun GATE(CLK_SCLK_RGB_VCLK_TO_MIC0, "sclk_rgb_vclk_to_mic0",
2861*4882a593Smuzhiyun "sclk_rgb_vclk", ENABLE_SCLK_DISP, 8, 0, 0),
2862*4882a593Smuzhiyun GATE(CLK_SCLK_DSD, "sclk_dsd", "mout_sclk_dsd_user",
2863*4882a593Smuzhiyun ENABLE_SCLK_DISP, 7, 0, 0),
2864*4882a593Smuzhiyun GATE(CLK_SCLK_HDMI_SPDIF, "sclk_hdmi_spdif", "sclk_hdmi_spdif_disp",
2865*4882a593Smuzhiyun ENABLE_SCLK_DISP, 6, 0, 0),
2866*4882a593Smuzhiyun GATE(CLK_SCLK_DSIM0, "sclk_dsim0", "div_sclk_dsim0_disp",
2867*4882a593Smuzhiyun ENABLE_SCLK_DISP, 5, 0, 0),
2868*4882a593Smuzhiyun GATE(CLK_SCLK_DECON_TV_ECLK, "sclk_decon_tv_eclk",
2869*4882a593Smuzhiyun "div_sclk_decon_tv_eclk_disp",
2870*4882a593Smuzhiyun ENABLE_SCLK_DISP, 4, 0, 0),
2871*4882a593Smuzhiyun GATE(CLK_SCLK_DECON_VCLK, "sclk_decon_vclk",
2872*4882a593Smuzhiyun "div_sclk_decon_vclk_disp", ENABLE_SCLK_DISP, 3, 0, 0),
2873*4882a593Smuzhiyun GATE(CLK_SCLK_DECON_ECLK, "sclk_decon_eclk",
2874*4882a593Smuzhiyun "div_sclk_decon_eclk_disp", ENABLE_SCLK_DISP, 2, 0, 0),
2875*4882a593Smuzhiyun };
2876*4882a593Smuzhiyun
2877*4882a593Smuzhiyun static const struct samsung_cmu_info disp_cmu_info __initconst = {
2878*4882a593Smuzhiyun .pll_clks = disp_pll_clks,
2879*4882a593Smuzhiyun .nr_pll_clks = ARRAY_SIZE(disp_pll_clks),
2880*4882a593Smuzhiyun .mux_clks = disp_mux_clks,
2881*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(disp_mux_clks),
2882*4882a593Smuzhiyun .div_clks = disp_div_clks,
2883*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(disp_div_clks),
2884*4882a593Smuzhiyun .gate_clks = disp_gate_clks,
2885*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(disp_gate_clks),
2886*4882a593Smuzhiyun .fixed_clks = disp_fixed_clks,
2887*4882a593Smuzhiyun .nr_fixed_clks = ARRAY_SIZE(disp_fixed_clks),
2888*4882a593Smuzhiyun .fixed_factor_clks = disp_fixed_factor_clks,
2889*4882a593Smuzhiyun .nr_fixed_factor_clks = ARRAY_SIZE(disp_fixed_factor_clks),
2890*4882a593Smuzhiyun .nr_clk_ids = DISP_NR_CLK,
2891*4882a593Smuzhiyun .clk_regs = disp_clk_regs,
2892*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(disp_clk_regs),
2893*4882a593Smuzhiyun .suspend_regs = disp_suspend_regs,
2894*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(disp_suspend_regs),
2895*4882a593Smuzhiyun .clk_name = "aclk_disp_333",
2896*4882a593Smuzhiyun };
2897*4882a593Smuzhiyun
2898*4882a593Smuzhiyun /*
2899*4882a593Smuzhiyun * Register offset definitions for CMU_AUD
2900*4882a593Smuzhiyun */
2901*4882a593Smuzhiyun #define MUX_SEL_AUD0 0x0200
2902*4882a593Smuzhiyun #define MUX_SEL_AUD1 0x0204
2903*4882a593Smuzhiyun #define MUX_ENABLE_AUD0 0x0300
2904*4882a593Smuzhiyun #define MUX_ENABLE_AUD1 0x0304
2905*4882a593Smuzhiyun #define MUX_STAT_AUD0 0x0400
2906*4882a593Smuzhiyun #define DIV_AUD0 0x0600
2907*4882a593Smuzhiyun #define DIV_AUD1 0x0604
2908*4882a593Smuzhiyun #define DIV_STAT_AUD0 0x0700
2909*4882a593Smuzhiyun #define DIV_STAT_AUD1 0x0704
2910*4882a593Smuzhiyun #define ENABLE_ACLK_AUD 0x0800
2911*4882a593Smuzhiyun #define ENABLE_PCLK_AUD 0x0900
2912*4882a593Smuzhiyun #define ENABLE_SCLK_AUD0 0x0a00
2913*4882a593Smuzhiyun #define ENABLE_SCLK_AUD1 0x0a04
2914*4882a593Smuzhiyun #define ENABLE_IP_AUD0 0x0b00
2915*4882a593Smuzhiyun #define ENABLE_IP_AUD1 0x0b04
2916*4882a593Smuzhiyun
2917*4882a593Smuzhiyun static const unsigned long aud_clk_regs[] __initconst = {
2918*4882a593Smuzhiyun MUX_SEL_AUD0,
2919*4882a593Smuzhiyun MUX_SEL_AUD1,
2920*4882a593Smuzhiyun MUX_ENABLE_AUD0,
2921*4882a593Smuzhiyun MUX_ENABLE_AUD1,
2922*4882a593Smuzhiyun DIV_AUD0,
2923*4882a593Smuzhiyun DIV_AUD1,
2924*4882a593Smuzhiyun ENABLE_ACLK_AUD,
2925*4882a593Smuzhiyun ENABLE_PCLK_AUD,
2926*4882a593Smuzhiyun ENABLE_SCLK_AUD0,
2927*4882a593Smuzhiyun ENABLE_SCLK_AUD1,
2928*4882a593Smuzhiyun ENABLE_IP_AUD0,
2929*4882a593Smuzhiyun ENABLE_IP_AUD1,
2930*4882a593Smuzhiyun };
2931*4882a593Smuzhiyun
2932*4882a593Smuzhiyun static const struct samsung_clk_reg_dump aud_suspend_regs[] = {
2933*4882a593Smuzhiyun { MUX_SEL_AUD0, 0 },
2934*4882a593Smuzhiyun { MUX_SEL_AUD1, 0 },
2935*4882a593Smuzhiyun };
2936*4882a593Smuzhiyun
2937*4882a593Smuzhiyun /* list of all parent clock list */
2938*4882a593Smuzhiyun PNAME(mout_aud_pll_user_aud_p) = { "oscclk", "fout_aud_pll", };
2939*4882a593Smuzhiyun PNAME(mout_sclk_aud_pcm_p) = { "mout_aud_pll_user", "ioclk_audiocdclk0",};
2940*4882a593Smuzhiyun
2941*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock aud_fixed_clks[] __initconst = {
2942*4882a593Smuzhiyun FRATE(0, "ioclk_jtag_tclk", NULL, 0, 33000000),
2943*4882a593Smuzhiyun FRATE(0, "ioclk_slimbus_clk", NULL, 0, 25000000),
2944*4882a593Smuzhiyun FRATE(0, "ioclk_i2s_bclk", NULL, 0, 50000000),
2945*4882a593Smuzhiyun };
2946*4882a593Smuzhiyun
2947*4882a593Smuzhiyun static const struct samsung_mux_clock aud_mux_clks[] __initconst = {
2948*4882a593Smuzhiyun /* MUX_SEL_AUD0 */
2949*4882a593Smuzhiyun MUX(CLK_MOUT_AUD_PLL_USER, "mout_aud_pll_user",
2950*4882a593Smuzhiyun mout_aud_pll_user_aud_p, MUX_SEL_AUD0, 0, 1),
2951*4882a593Smuzhiyun
2952*4882a593Smuzhiyun /* MUX_SEL_AUD1 */
2953*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_AUD_PCM, "mout_sclk_aud_pcm", mout_sclk_aud_pcm_p,
2954*4882a593Smuzhiyun MUX_SEL_AUD1, 8, 1),
2955*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_AUD_I2S, "mout_sclk_aud_i2s", mout_sclk_aud_pcm_p,
2956*4882a593Smuzhiyun MUX_SEL_AUD1, 0, 1),
2957*4882a593Smuzhiyun };
2958*4882a593Smuzhiyun
2959*4882a593Smuzhiyun static const struct samsung_div_clock aud_div_clks[] __initconst = {
2960*4882a593Smuzhiyun /* DIV_AUD0 */
2961*4882a593Smuzhiyun DIV(CLK_DIV_ATCLK_AUD, "div_atclk_aud", "div_aud_ca5", DIV_AUD0,
2962*4882a593Smuzhiyun 12, 4),
2963*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_DBG_AUD, "div_pclk_dbg_aud", "div_aud_ca5", DIV_AUD0,
2964*4882a593Smuzhiyun 8, 4),
2965*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_AUD, "div_aclk_aud", "div_aud_ca5", DIV_AUD0,
2966*4882a593Smuzhiyun 4, 4),
2967*4882a593Smuzhiyun DIV(CLK_DIV_AUD_CA5, "div_aud_ca5", "mout_aud_pll_user", DIV_AUD0,
2968*4882a593Smuzhiyun 0, 4),
2969*4882a593Smuzhiyun
2970*4882a593Smuzhiyun /* DIV_AUD1 */
2971*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_AUD_SLIMBUS, "div_sclk_aud_slimbus",
2972*4882a593Smuzhiyun "mout_aud_pll_user", DIV_AUD1, 16, 5),
2973*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_AUD_UART, "div_sclk_aud_uart", "mout_aud_pll_user",
2974*4882a593Smuzhiyun DIV_AUD1, 12, 4),
2975*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_AUD_PCM, "div_sclk_aud_pcm", "mout_sclk_aud_pcm",
2976*4882a593Smuzhiyun DIV_AUD1, 4, 8),
2977*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_AUD_I2S, "div_sclk_aud_i2s", "mout_sclk_aud_i2s",
2978*4882a593Smuzhiyun DIV_AUD1, 0, 4),
2979*4882a593Smuzhiyun };
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun static const struct samsung_gate_clock aud_gate_clks[] __initconst = {
2982*4882a593Smuzhiyun /* ENABLE_ACLK_AUD */
2983*4882a593Smuzhiyun GATE(CLK_ACLK_INTR_CTRL, "aclk_intr_ctrl", "div_aclk_aud",
2984*4882a593Smuzhiyun ENABLE_ACLK_AUD, 12, 0, 0),
2985*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_LPASSX, "aclk_smmu_lpassx", "div_aclk_aud",
2986*4882a593Smuzhiyun ENABLE_ACLK_AUD, 7, 0, 0),
2987*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_LPASSX, "aclk_xiu_lpassx", "div_aclk_aud",
2988*4882a593Smuzhiyun ENABLE_ACLK_AUD, 0, 4, 0),
2989*4882a593Smuzhiyun GATE(CLK_ACLK_AUDNP_133, "aclk_audnp_133", "div_aclk_aud",
2990*4882a593Smuzhiyun ENABLE_ACLK_AUD, 0, 3, 0),
2991*4882a593Smuzhiyun GATE(CLK_ACLK_AUDND_133, "aclk_audnd_133", "div_aclk_aud",
2992*4882a593Smuzhiyun ENABLE_ACLK_AUD, 0, 2, 0),
2993*4882a593Smuzhiyun GATE(CLK_ACLK_SRAMC, "aclk_sramc", "div_aclk_aud", ENABLE_ACLK_AUD,
2994*4882a593Smuzhiyun 0, 1, 0),
2995*4882a593Smuzhiyun GATE(CLK_ACLK_DMAC, "aclk_dmac", "div_aclk_aud", ENABLE_ACLK_AUD,
2996*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
2997*4882a593Smuzhiyun
2998*4882a593Smuzhiyun /* ENABLE_PCLK_AUD */
2999*4882a593Smuzhiyun GATE(CLK_PCLK_WDT1, "pclk_wdt1", "div_aclk_aud", ENABLE_PCLK_AUD,
3000*4882a593Smuzhiyun 13, 0, 0),
3001*4882a593Smuzhiyun GATE(CLK_PCLK_WDT0, "pclk_wdt0", "div_aclk_aud", ENABLE_PCLK_AUD,
3002*4882a593Smuzhiyun 12, 0, 0),
3003*4882a593Smuzhiyun GATE(CLK_PCLK_SFR1, "pclk_sfr1", "div_aclk_aud", ENABLE_PCLK_AUD,
3004*4882a593Smuzhiyun 11, 0, 0),
3005*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_LPASSX, "pclk_smmu_lpassx", "div_aclk_aud",
3006*4882a593Smuzhiyun ENABLE_PCLK_AUD, 10, 0, 0),
3007*4882a593Smuzhiyun GATE(CLK_PCLK_GPIO_AUD, "pclk_gpio_aud", "div_aclk_aud",
3008*4882a593Smuzhiyun ENABLE_PCLK_AUD, 9, CLK_IGNORE_UNUSED, 0),
3009*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_AUD, "pclk_pmu_aud", "div_aclk_aud",
3010*4882a593Smuzhiyun ENABLE_PCLK_AUD, 8, CLK_IGNORE_UNUSED, 0),
3011*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_AUD, "pclk_sysreg_aud", "div_aclk_aud",
3012*4882a593Smuzhiyun ENABLE_PCLK_AUD, 7, CLK_IGNORE_UNUSED, 0),
3013*4882a593Smuzhiyun GATE(CLK_PCLK_AUD_SLIMBUS, "pclk_aud_slimbus", "div_aclk_aud",
3014*4882a593Smuzhiyun ENABLE_PCLK_AUD, 6, 0, 0),
3015*4882a593Smuzhiyun GATE(CLK_PCLK_AUD_UART, "pclk_aud_uart", "div_aclk_aud",
3016*4882a593Smuzhiyun ENABLE_PCLK_AUD, 5, 0, 0),
3017*4882a593Smuzhiyun GATE(CLK_PCLK_AUD_PCM, "pclk_aud_pcm", "div_aclk_aud",
3018*4882a593Smuzhiyun ENABLE_PCLK_AUD, 4, 0, 0),
3019*4882a593Smuzhiyun GATE(CLK_PCLK_AUD_I2S, "pclk_aud_i2s", "div_aclk_aud",
3020*4882a593Smuzhiyun ENABLE_PCLK_AUD, 3, 0, 0),
3021*4882a593Smuzhiyun GATE(CLK_PCLK_TIMER, "pclk_timer", "div_aclk_aud", ENABLE_PCLK_AUD,
3022*4882a593Smuzhiyun 2, 0, 0),
3023*4882a593Smuzhiyun GATE(CLK_PCLK_SFR0_CTRL, "pclk_sfr0_ctrl", "div_aclk_aud",
3024*4882a593Smuzhiyun ENABLE_PCLK_AUD, 0, 0, 0),
3025*4882a593Smuzhiyun
3026*4882a593Smuzhiyun /* ENABLE_SCLK_AUD0 */
3027*4882a593Smuzhiyun GATE(CLK_ATCLK_AUD, "atclk_aud", "div_atclk_aud", ENABLE_SCLK_AUD0,
3028*4882a593Smuzhiyun 2, CLK_IGNORE_UNUSED, 0),
3029*4882a593Smuzhiyun GATE(CLK_PCLK_DBG_AUD, "pclk_dbg_aud", "div_pclk_dbg_aud",
3030*4882a593Smuzhiyun ENABLE_SCLK_AUD0, 1, 0, 0),
3031*4882a593Smuzhiyun GATE(CLK_SCLK_AUD_CA5, "sclk_aud_ca5", "div_aud_ca5", ENABLE_SCLK_AUD0,
3032*4882a593Smuzhiyun 0, 0, 0),
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun /* ENABLE_SCLK_AUD1 */
3035*4882a593Smuzhiyun GATE(CLK_SCLK_JTAG_TCK, "sclk_jtag_tck", "ioclk_jtag_tclk",
3036*4882a593Smuzhiyun ENABLE_SCLK_AUD1, 6, 0, 0),
3037*4882a593Smuzhiyun GATE(CLK_SCLK_SLIMBUS_CLKIN, "sclk_slimbus_clkin", "ioclk_slimbus_clk",
3038*4882a593Smuzhiyun ENABLE_SCLK_AUD1, 5, 0, 0),
3039*4882a593Smuzhiyun GATE(CLK_SCLK_AUD_SLIMBUS, "sclk_aud_slimbus", "div_sclk_aud_slimbus",
3040*4882a593Smuzhiyun ENABLE_SCLK_AUD1, 4, 0, 0),
3041*4882a593Smuzhiyun GATE(CLK_SCLK_AUD_UART, "sclk_aud_uart", "div_sclk_aud_uart",
3042*4882a593Smuzhiyun ENABLE_SCLK_AUD1, 3, CLK_IGNORE_UNUSED, 0),
3043*4882a593Smuzhiyun GATE(CLK_SCLK_AUD_PCM, "sclk_aud_pcm", "div_sclk_aud_pcm",
3044*4882a593Smuzhiyun ENABLE_SCLK_AUD1, 2, 0, 0),
3045*4882a593Smuzhiyun GATE(CLK_SCLK_I2S_BCLK, "sclk_i2s_bclk", "ioclk_i2s_bclk",
3046*4882a593Smuzhiyun ENABLE_SCLK_AUD1, 1, CLK_IGNORE_UNUSED, 0),
3047*4882a593Smuzhiyun GATE(CLK_SCLK_AUD_I2S, "sclk_aud_i2s", "div_sclk_aud_i2s",
3048*4882a593Smuzhiyun ENABLE_SCLK_AUD1, 0, CLK_IGNORE_UNUSED, 0),
3049*4882a593Smuzhiyun };
3050*4882a593Smuzhiyun
3051*4882a593Smuzhiyun static const struct samsung_cmu_info aud_cmu_info __initconst = {
3052*4882a593Smuzhiyun .mux_clks = aud_mux_clks,
3053*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(aud_mux_clks),
3054*4882a593Smuzhiyun .div_clks = aud_div_clks,
3055*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(aud_div_clks),
3056*4882a593Smuzhiyun .gate_clks = aud_gate_clks,
3057*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(aud_gate_clks),
3058*4882a593Smuzhiyun .fixed_clks = aud_fixed_clks,
3059*4882a593Smuzhiyun .nr_fixed_clks = ARRAY_SIZE(aud_fixed_clks),
3060*4882a593Smuzhiyun .nr_clk_ids = AUD_NR_CLK,
3061*4882a593Smuzhiyun .clk_regs = aud_clk_regs,
3062*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(aud_clk_regs),
3063*4882a593Smuzhiyun .suspend_regs = aud_suspend_regs,
3064*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(aud_suspend_regs),
3065*4882a593Smuzhiyun .clk_name = "fout_aud_pll",
3066*4882a593Smuzhiyun };
3067*4882a593Smuzhiyun
3068*4882a593Smuzhiyun /*
3069*4882a593Smuzhiyun * Register offset definitions for CMU_BUS{0|1|2}
3070*4882a593Smuzhiyun */
3071*4882a593Smuzhiyun #define DIV_BUS 0x0600
3072*4882a593Smuzhiyun #define DIV_STAT_BUS 0x0700
3073*4882a593Smuzhiyun #define ENABLE_ACLK_BUS 0x0800
3074*4882a593Smuzhiyun #define ENABLE_PCLK_BUS 0x0900
3075*4882a593Smuzhiyun #define ENABLE_IP_BUS0 0x0b00
3076*4882a593Smuzhiyun #define ENABLE_IP_BUS1 0x0b04
3077*4882a593Smuzhiyun
3078*4882a593Smuzhiyun #define MUX_SEL_BUS2 0x0200 /* Only for CMU_BUS2 */
3079*4882a593Smuzhiyun #define MUX_ENABLE_BUS2 0x0300 /* Only for CMU_BUS2 */
3080*4882a593Smuzhiyun #define MUX_STAT_BUS2 0x0400 /* Only for CMU_BUS2 */
3081*4882a593Smuzhiyun
3082*4882a593Smuzhiyun /* list of all parent clock list */
3083*4882a593Smuzhiyun PNAME(mout_aclk_bus2_400_p) = { "oscclk", "aclk_bus2_400", };
3084*4882a593Smuzhiyun
3085*4882a593Smuzhiyun #define CMU_BUS_COMMON_CLK_REGS \
3086*4882a593Smuzhiyun DIV_BUS, \
3087*4882a593Smuzhiyun ENABLE_ACLK_BUS, \
3088*4882a593Smuzhiyun ENABLE_PCLK_BUS, \
3089*4882a593Smuzhiyun ENABLE_IP_BUS0, \
3090*4882a593Smuzhiyun ENABLE_IP_BUS1
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun static const unsigned long bus01_clk_regs[] __initconst = {
3093*4882a593Smuzhiyun CMU_BUS_COMMON_CLK_REGS,
3094*4882a593Smuzhiyun };
3095*4882a593Smuzhiyun
3096*4882a593Smuzhiyun static const unsigned long bus2_clk_regs[] __initconst = {
3097*4882a593Smuzhiyun MUX_SEL_BUS2,
3098*4882a593Smuzhiyun MUX_ENABLE_BUS2,
3099*4882a593Smuzhiyun CMU_BUS_COMMON_CLK_REGS,
3100*4882a593Smuzhiyun };
3101*4882a593Smuzhiyun
3102*4882a593Smuzhiyun static const struct samsung_div_clock bus0_div_clks[] __initconst = {
3103*4882a593Smuzhiyun /* DIV_BUS0 */
3104*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_BUS_133, "div_pclk_bus0_133", "aclk_bus0_400",
3105*4882a593Smuzhiyun DIV_BUS, 0, 3),
3106*4882a593Smuzhiyun };
3107*4882a593Smuzhiyun
3108*4882a593Smuzhiyun /* CMU_BUS0 clocks */
3109*4882a593Smuzhiyun static const struct samsung_gate_clock bus0_gate_clks[] __initconst = {
3110*4882a593Smuzhiyun /* ENABLE_ACLK_BUS0 */
3111*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_BUSP, "aclk_ahb2apb_bus0p", "div_pclk_bus0_133",
3112*4882a593Smuzhiyun ENABLE_ACLK_BUS, 4, CLK_IGNORE_UNUSED, 0),
3113*4882a593Smuzhiyun GATE(CLK_ACLK_BUSNP_133, "aclk_bus0np_133", "div_pclk_bus0_133",
3114*4882a593Smuzhiyun ENABLE_ACLK_BUS, 2, CLK_IGNORE_UNUSED, 0),
3115*4882a593Smuzhiyun GATE(CLK_ACLK_BUSND_400, "aclk_bus0nd_400", "aclk_bus0_400",
3116*4882a593Smuzhiyun ENABLE_ACLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun /* ENABLE_PCLK_BUS0 */
3119*4882a593Smuzhiyun GATE(CLK_PCLK_BUSSRVND_133, "pclk_bus0srvnd_133", "div_pclk_bus0_133",
3120*4882a593Smuzhiyun ENABLE_PCLK_BUS, 2, 0, 0),
3121*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_BUS, "pclk_pmu_bus0", "div_pclk_bus0_133",
3122*4882a593Smuzhiyun ENABLE_PCLK_BUS, 1, CLK_IGNORE_UNUSED, 0),
3123*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_BUS, "pclk_sysreg_bus0", "div_pclk_bus0_133",
3124*4882a593Smuzhiyun ENABLE_PCLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3125*4882a593Smuzhiyun };
3126*4882a593Smuzhiyun
3127*4882a593Smuzhiyun /* CMU_BUS1 clocks */
3128*4882a593Smuzhiyun static const struct samsung_div_clock bus1_div_clks[] __initconst = {
3129*4882a593Smuzhiyun /* DIV_BUS1 */
3130*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_BUS_133, "div_pclk_bus1_133", "aclk_bus1_400",
3131*4882a593Smuzhiyun DIV_BUS, 0, 3),
3132*4882a593Smuzhiyun };
3133*4882a593Smuzhiyun
3134*4882a593Smuzhiyun static const struct samsung_gate_clock bus1_gate_clks[] __initconst = {
3135*4882a593Smuzhiyun /* ENABLE_ACLK_BUS1 */
3136*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_BUSP, "aclk_ahb2apb_bus1p", "div_pclk_bus1_133",
3137*4882a593Smuzhiyun ENABLE_ACLK_BUS, 4, CLK_IGNORE_UNUSED, 0),
3138*4882a593Smuzhiyun GATE(CLK_ACLK_BUSNP_133, "aclk_bus1np_133", "div_pclk_bus1_133",
3139*4882a593Smuzhiyun ENABLE_ACLK_BUS, 2, CLK_IGNORE_UNUSED, 0),
3140*4882a593Smuzhiyun GATE(CLK_ACLK_BUSND_400, "aclk_bus1nd_400", "aclk_bus1_400",
3141*4882a593Smuzhiyun ENABLE_ACLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3142*4882a593Smuzhiyun
3143*4882a593Smuzhiyun /* ENABLE_PCLK_BUS1 */
3144*4882a593Smuzhiyun GATE(CLK_PCLK_BUSSRVND_133, "pclk_bus1srvnd_133", "div_pclk_bus1_133",
3145*4882a593Smuzhiyun ENABLE_PCLK_BUS, 2, 0, 0),
3146*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_BUS, "pclk_pmu_bus1", "div_pclk_bus1_133",
3147*4882a593Smuzhiyun ENABLE_PCLK_BUS, 1, CLK_IGNORE_UNUSED, 0),
3148*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_BUS, "pclk_sysreg_bus1", "div_pclk_bus1_133",
3149*4882a593Smuzhiyun ENABLE_PCLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3150*4882a593Smuzhiyun };
3151*4882a593Smuzhiyun
3152*4882a593Smuzhiyun /* CMU_BUS2 clocks */
3153*4882a593Smuzhiyun static const struct samsung_mux_clock bus2_mux_clks[] __initconst = {
3154*4882a593Smuzhiyun /* MUX_SEL_BUS2 */
3155*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_BUS2_400_USER, "mout_aclk_bus2_400_user",
3156*4882a593Smuzhiyun mout_aclk_bus2_400_p, MUX_SEL_BUS2, 0, 1),
3157*4882a593Smuzhiyun };
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun static const struct samsung_div_clock bus2_div_clks[] __initconst = {
3160*4882a593Smuzhiyun /* DIV_BUS2 */
3161*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_BUS_133, "div_pclk_bus2_133",
3162*4882a593Smuzhiyun "mout_aclk_bus2_400_user", DIV_BUS, 0, 3),
3163*4882a593Smuzhiyun };
3164*4882a593Smuzhiyun
3165*4882a593Smuzhiyun static const struct samsung_gate_clock bus2_gate_clks[] __initconst = {
3166*4882a593Smuzhiyun /* ENABLE_ACLK_BUS2 */
3167*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_BUSP, "aclk_ahb2apb_bus2p", "div_pclk_bus2_133",
3168*4882a593Smuzhiyun ENABLE_ACLK_BUS, 3, CLK_IGNORE_UNUSED, 0),
3169*4882a593Smuzhiyun GATE(CLK_ACLK_BUSNP_133, "aclk_bus2np_133", "div_pclk_bus2_133",
3170*4882a593Smuzhiyun ENABLE_ACLK_BUS, 2, CLK_IGNORE_UNUSED, 0),
3171*4882a593Smuzhiyun GATE(CLK_ACLK_BUS2BEND_400, "aclk_bus2bend_400",
3172*4882a593Smuzhiyun "mout_aclk_bus2_400_user", ENABLE_ACLK_BUS,
3173*4882a593Smuzhiyun 1, CLK_IGNORE_UNUSED, 0),
3174*4882a593Smuzhiyun GATE(CLK_ACLK_BUS2RTND_400, "aclk_bus2rtnd_400",
3175*4882a593Smuzhiyun "mout_aclk_bus2_400_user", ENABLE_ACLK_BUS,
3176*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
3177*4882a593Smuzhiyun
3178*4882a593Smuzhiyun /* ENABLE_PCLK_BUS2 */
3179*4882a593Smuzhiyun GATE(CLK_PCLK_BUSSRVND_133, "pclk_bus2srvnd_133", "div_pclk_bus2_133",
3180*4882a593Smuzhiyun ENABLE_PCLK_BUS, 2, 0, 0),
3181*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_BUS, "pclk_pmu_bus2", "div_pclk_bus2_133",
3182*4882a593Smuzhiyun ENABLE_PCLK_BUS, 1, CLK_IGNORE_UNUSED, 0),
3183*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_BUS, "pclk_sysreg_bus2", "div_pclk_bus2_133",
3184*4882a593Smuzhiyun ENABLE_PCLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3185*4882a593Smuzhiyun };
3186*4882a593Smuzhiyun
3187*4882a593Smuzhiyun #define CMU_BUS_INFO_CLKS(id) \
3188*4882a593Smuzhiyun .div_clks = bus##id##_div_clks, \
3189*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(bus##id##_div_clks), \
3190*4882a593Smuzhiyun .gate_clks = bus##id##_gate_clks, \
3191*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(bus##id##_gate_clks), \
3192*4882a593Smuzhiyun .nr_clk_ids = BUSx_NR_CLK
3193*4882a593Smuzhiyun
3194*4882a593Smuzhiyun static const struct samsung_cmu_info bus0_cmu_info __initconst = {
3195*4882a593Smuzhiyun CMU_BUS_INFO_CLKS(0),
3196*4882a593Smuzhiyun .clk_regs = bus01_clk_regs,
3197*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(bus01_clk_regs),
3198*4882a593Smuzhiyun };
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun static const struct samsung_cmu_info bus1_cmu_info __initconst = {
3201*4882a593Smuzhiyun CMU_BUS_INFO_CLKS(1),
3202*4882a593Smuzhiyun .clk_regs = bus01_clk_regs,
3203*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(bus01_clk_regs),
3204*4882a593Smuzhiyun };
3205*4882a593Smuzhiyun
3206*4882a593Smuzhiyun static const struct samsung_cmu_info bus2_cmu_info __initconst = {
3207*4882a593Smuzhiyun CMU_BUS_INFO_CLKS(2),
3208*4882a593Smuzhiyun .mux_clks = bus2_mux_clks,
3209*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(bus2_mux_clks),
3210*4882a593Smuzhiyun .clk_regs = bus2_clk_regs,
3211*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(bus2_clk_regs),
3212*4882a593Smuzhiyun };
3213*4882a593Smuzhiyun
3214*4882a593Smuzhiyun #define exynos5433_cmu_bus_init(id) \
3215*4882a593Smuzhiyun static void __init exynos5433_cmu_bus##id##_init(struct device_node *np)\
3216*4882a593Smuzhiyun { \
3217*4882a593Smuzhiyun samsung_cmu_register_one(np, &bus##id##_cmu_info); \
3218*4882a593Smuzhiyun } \
3219*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5433_cmu_bus##id, \
3220*4882a593Smuzhiyun "samsung,exynos5433-cmu-bus"#id, \
3221*4882a593Smuzhiyun exynos5433_cmu_bus##id##_init)
3222*4882a593Smuzhiyun
3223*4882a593Smuzhiyun exynos5433_cmu_bus_init(0);
3224*4882a593Smuzhiyun exynos5433_cmu_bus_init(1);
3225*4882a593Smuzhiyun exynos5433_cmu_bus_init(2);
3226*4882a593Smuzhiyun
3227*4882a593Smuzhiyun /*
3228*4882a593Smuzhiyun * Register offset definitions for CMU_G3D
3229*4882a593Smuzhiyun */
3230*4882a593Smuzhiyun #define G3D_PLL_LOCK 0x0000
3231*4882a593Smuzhiyun #define G3D_PLL_CON0 0x0100
3232*4882a593Smuzhiyun #define G3D_PLL_CON1 0x0104
3233*4882a593Smuzhiyun #define G3D_PLL_FREQ_DET 0x010c
3234*4882a593Smuzhiyun #define MUX_SEL_G3D 0x0200
3235*4882a593Smuzhiyun #define MUX_ENABLE_G3D 0x0300
3236*4882a593Smuzhiyun #define MUX_STAT_G3D 0x0400
3237*4882a593Smuzhiyun #define DIV_G3D 0x0600
3238*4882a593Smuzhiyun #define DIV_G3D_PLL_FREQ_DET 0x0604
3239*4882a593Smuzhiyun #define DIV_STAT_G3D 0x0700
3240*4882a593Smuzhiyun #define DIV_STAT_G3D_PLL_FREQ_DET 0x0704
3241*4882a593Smuzhiyun #define ENABLE_ACLK_G3D 0x0800
3242*4882a593Smuzhiyun #define ENABLE_PCLK_G3D 0x0900
3243*4882a593Smuzhiyun #define ENABLE_SCLK_G3D 0x0a00
3244*4882a593Smuzhiyun #define ENABLE_IP_G3D0 0x0b00
3245*4882a593Smuzhiyun #define ENABLE_IP_G3D1 0x0b04
3246*4882a593Smuzhiyun #define CLKOUT_CMU_G3D 0x0c00
3247*4882a593Smuzhiyun #define CLKOUT_CMU_G3D_DIV_STAT 0x0c04
3248*4882a593Smuzhiyun #define CLK_STOPCTRL 0x1000
3249*4882a593Smuzhiyun
3250*4882a593Smuzhiyun static const unsigned long g3d_clk_regs[] __initconst = {
3251*4882a593Smuzhiyun G3D_PLL_LOCK,
3252*4882a593Smuzhiyun G3D_PLL_CON0,
3253*4882a593Smuzhiyun G3D_PLL_CON1,
3254*4882a593Smuzhiyun G3D_PLL_FREQ_DET,
3255*4882a593Smuzhiyun MUX_SEL_G3D,
3256*4882a593Smuzhiyun MUX_ENABLE_G3D,
3257*4882a593Smuzhiyun DIV_G3D,
3258*4882a593Smuzhiyun DIV_G3D_PLL_FREQ_DET,
3259*4882a593Smuzhiyun ENABLE_ACLK_G3D,
3260*4882a593Smuzhiyun ENABLE_PCLK_G3D,
3261*4882a593Smuzhiyun ENABLE_SCLK_G3D,
3262*4882a593Smuzhiyun ENABLE_IP_G3D0,
3263*4882a593Smuzhiyun ENABLE_IP_G3D1,
3264*4882a593Smuzhiyun CLKOUT_CMU_G3D,
3265*4882a593Smuzhiyun CLKOUT_CMU_G3D_DIV_STAT,
3266*4882a593Smuzhiyun CLK_STOPCTRL,
3267*4882a593Smuzhiyun };
3268*4882a593Smuzhiyun
3269*4882a593Smuzhiyun static const struct samsung_clk_reg_dump g3d_suspend_regs[] = {
3270*4882a593Smuzhiyun { MUX_SEL_G3D, 0 },
3271*4882a593Smuzhiyun };
3272*4882a593Smuzhiyun
3273*4882a593Smuzhiyun /* list of all parent clock list */
3274*4882a593Smuzhiyun PNAME(mout_aclk_g3d_400_p) = { "mout_g3d_pll", "aclk_g3d_400", };
3275*4882a593Smuzhiyun PNAME(mout_g3d_pll_p) = { "oscclk", "fout_g3d_pll", };
3276*4882a593Smuzhiyun
3277*4882a593Smuzhiyun static const struct samsung_pll_clock g3d_pll_clks[] __initconst = {
3278*4882a593Smuzhiyun PLL(pll_35xx, CLK_FOUT_G3D_PLL, "fout_g3d_pll", "oscclk",
3279*4882a593Smuzhiyun G3D_PLL_LOCK, G3D_PLL_CON0, exynos5433_pll_rates),
3280*4882a593Smuzhiyun };
3281*4882a593Smuzhiyun
3282*4882a593Smuzhiyun static const struct samsung_mux_clock g3d_mux_clks[] __initconst = {
3283*4882a593Smuzhiyun /* MUX_SEL_G3D */
3284*4882a593Smuzhiyun MUX_F(CLK_MOUT_ACLK_G3D_400, "mout_aclk_g3d_400", mout_aclk_g3d_400_p,
3285*4882a593Smuzhiyun MUX_SEL_G3D, 8, 1, CLK_SET_RATE_PARENT, 0),
3286*4882a593Smuzhiyun MUX_F(CLK_MOUT_G3D_PLL, "mout_g3d_pll", mout_g3d_pll_p,
3287*4882a593Smuzhiyun MUX_SEL_G3D, 0, 1, CLK_SET_RATE_PARENT, 0),
3288*4882a593Smuzhiyun };
3289*4882a593Smuzhiyun
3290*4882a593Smuzhiyun static const struct samsung_div_clock g3d_div_clks[] __initconst = {
3291*4882a593Smuzhiyun /* DIV_G3D */
3292*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_HPM_G3D, "div_sclk_hpm_g3d", "mout_g3d_pll", DIV_G3D,
3293*4882a593Smuzhiyun 8, 2),
3294*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_G3D, "div_pclk_g3d", "div_aclk_g3d", DIV_G3D,
3295*4882a593Smuzhiyun 4, 3),
3296*4882a593Smuzhiyun DIV_F(CLK_DIV_ACLK_G3D, "div_aclk_g3d", "mout_aclk_g3d_400", DIV_G3D,
3297*4882a593Smuzhiyun 0, 3, CLK_SET_RATE_PARENT, 0),
3298*4882a593Smuzhiyun };
3299*4882a593Smuzhiyun
3300*4882a593Smuzhiyun static const struct samsung_gate_clock g3d_gate_clks[] __initconst = {
3301*4882a593Smuzhiyun /* ENABLE_ACLK_G3D */
3302*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_G3D1, "aclk_bts_g3d1", "div_aclk_g3d",
3303*4882a593Smuzhiyun ENABLE_ACLK_G3D, 7, 0, 0),
3304*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_G3D0, "aclk_bts_g3d0", "div_aclk_g3d",
3305*4882a593Smuzhiyun ENABLE_ACLK_G3D, 6, 0, 0),
3306*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBS_G3D, "aclk_asyncapbs_g3d", "div_pclk_g3d",
3307*4882a593Smuzhiyun ENABLE_ACLK_G3D, 5, CLK_IGNORE_UNUSED, 0),
3308*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBM_G3D, "aclk_asyncapbm_g3d", "div_aclk_g3d",
3309*4882a593Smuzhiyun ENABLE_ACLK_G3D, 4, CLK_IGNORE_UNUSED, 0),
3310*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_G3DP, "aclk_ahb2apb_g3dp", "div_pclk_g3d",
3311*4882a593Smuzhiyun ENABLE_ACLK_G3D, 3, CLK_IGNORE_UNUSED, 0),
3312*4882a593Smuzhiyun GATE(CLK_ACLK_G3DNP_150, "aclk_g3dnp_150", "div_pclk_g3d",
3313*4882a593Smuzhiyun ENABLE_ACLK_G3D, 2, CLK_IGNORE_UNUSED, 0),
3314*4882a593Smuzhiyun GATE(CLK_ACLK_G3DND_600, "aclk_g3dnd_600", "div_aclk_g3d",
3315*4882a593Smuzhiyun ENABLE_ACLK_G3D, 1, CLK_IGNORE_UNUSED, 0),
3316*4882a593Smuzhiyun GATE(CLK_ACLK_G3D, "aclk_g3d", "div_aclk_g3d",
3317*4882a593Smuzhiyun ENABLE_ACLK_G3D, 0, CLK_SET_RATE_PARENT, 0),
3318*4882a593Smuzhiyun
3319*4882a593Smuzhiyun /* ENABLE_PCLK_G3D */
3320*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_G3D1, "pclk_bts_g3d1", "div_pclk_g3d",
3321*4882a593Smuzhiyun ENABLE_PCLK_G3D, 3, 0, 0),
3322*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_G3D0, "pclk_bts_g3d0", "div_pclk_g3d",
3323*4882a593Smuzhiyun ENABLE_PCLK_G3D, 2, 0, 0),
3324*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_G3D, "pclk_pmu_g3d", "div_pclk_g3d",
3325*4882a593Smuzhiyun ENABLE_PCLK_G3D, 1, CLK_IGNORE_UNUSED, 0),
3326*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_G3D, "pclk_sysreg_g3d", "div_pclk_g3d",
3327*4882a593Smuzhiyun ENABLE_PCLK_G3D, 0, CLK_IGNORE_UNUSED, 0),
3328*4882a593Smuzhiyun
3329*4882a593Smuzhiyun /* ENABLE_SCLK_G3D */
3330*4882a593Smuzhiyun GATE(CLK_SCLK_HPM_G3D, "sclk_hpm_g3d", "div_sclk_hpm_g3d",
3331*4882a593Smuzhiyun ENABLE_SCLK_G3D, 0, 0, 0),
3332*4882a593Smuzhiyun };
3333*4882a593Smuzhiyun
3334*4882a593Smuzhiyun static const struct samsung_cmu_info g3d_cmu_info __initconst = {
3335*4882a593Smuzhiyun .pll_clks = g3d_pll_clks,
3336*4882a593Smuzhiyun .nr_pll_clks = ARRAY_SIZE(g3d_pll_clks),
3337*4882a593Smuzhiyun .mux_clks = g3d_mux_clks,
3338*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(g3d_mux_clks),
3339*4882a593Smuzhiyun .div_clks = g3d_div_clks,
3340*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(g3d_div_clks),
3341*4882a593Smuzhiyun .gate_clks = g3d_gate_clks,
3342*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(g3d_gate_clks),
3343*4882a593Smuzhiyun .nr_clk_ids = G3D_NR_CLK,
3344*4882a593Smuzhiyun .clk_regs = g3d_clk_regs,
3345*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(g3d_clk_regs),
3346*4882a593Smuzhiyun .suspend_regs = g3d_suspend_regs,
3347*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(g3d_suspend_regs),
3348*4882a593Smuzhiyun .clk_name = "aclk_g3d_400",
3349*4882a593Smuzhiyun };
3350*4882a593Smuzhiyun
3351*4882a593Smuzhiyun /*
3352*4882a593Smuzhiyun * Register offset definitions for CMU_GSCL
3353*4882a593Smuzhiyun */
3354*4882a593Smuzhiyun #define MUX_SEL_GSCL 0x0200
3355*4882a593Smuzhiyun #define MUX_ENABLE_GSCL 0x0300
3356*4882a593Smuzhiyun #define MUX_STAT_GSCL 0x0400
3357*4882a593Smuzhiyun #define ENABLE_ACLK_GSCL 0x0800
3358*4882a593Smuzhiyun #define ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0 0x0804
3359*4882a593Smuzhiyun #define ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1 0x0808
3360*4882a593Smuzhiyun #define ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2 0x080c
3361*4882a593Smuzhiyun #define ENABLE_PCLK_GSCL 0x0900
3362*4882a593Smuzhiyun #define ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0 0x0904
3363*4882a593Smuzhiyun #define ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1 0x0908
3364*4882a593Smuzhiyun #define ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2 0x090c
3365*4882a593Smuzhiyun #define ENABLE_IP_GSCL0 0x0b00
3366*4882a593Smuzhiyun #define ENABLE_IP_GSCL1 0x0b04
3367*4882a593Smuzhiyun #define ENABLE_IP_GSCL_SECURE_SMMU_GSCL0 0x0b08
3368*4882a593Smuzhiyun #define ENABLE_IP_GSCL_SECURE_SMMU_GSCL1 0x0b0c
3369*4882a593Smuzhiyun #define ENABLE_IP_GSCL_SECURE_SMMU_GSCL2 0x0b10
3370*4882a593Smuzhiyun
3371*4882a593Smuzhiyun static const unsigned long gscl_clk_regs[] __initconst = {
3372*4882a593Smuzhiyun MUX_SEL_GSCL,
3373*4882a593Smuzhiyun MUX_ENABLE_GSCL,
3374*4882a593Smuzhiyun ENABLE_ACLK_GSCL,
3375*4882a593Smuzhiyun ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0,
3376*4882a593Smuzhiyun ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1,
3377*4882a593Smuzhiyun ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2,
3378*4882a593Smuzhiyun ENABLE_PCLK_GSCL,
3379*4882a593Smuzhiyun ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0,
3380*4882a593Smuzhiyun ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1,
3381*4882a593Smuzhiyun ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2,
3382*4882a593Smuzhiyun ENABLE_IP_GSCL0,
3383*4882a593Smuzhiyun ENABLE_IP_GSCL1,
3384*4882a593Smuzhiyun ENABLE_IP_GSCL_SECURE_SMMU_GSCL0,
3385*4882a593Smuzhiyun ENABLE_IP_GSCL_SECURE_SMMU_GSCL1,
3386*4882a593Smuzhiyun ENABLE_IP_GSCL_SECURE_SMMU_GSCL2,
3387*4882a593Smuzhiyun };
3388*4882a593Smuzhiyun
3389*4882a593Smuzhiyun static const struct samsung_clk_reg_dump gscl_suspend_regs[] = {
3390*4882a593Smuzhiyun { MUX_SEL_GSCL, 0 },
3391*4882a593Smuzhiyun { ENABLE_ACLK_GSCL, 0xfff },
3392*4882a593Smuzhiyun { ENABLE_PCLK_GSCL, 0xff },
3393*4882a593Smuzhiyun };
3394*4882a593Smuzhiyun
3395*4882a593Smuzhiyun /* list of all parent clock list */
3396*4882a593Smuzhiyun PNAME(aclk_gscl_111_user_p) = { "oscclk", "aclk_gscl_111", };
3397*4882a593Smuzhiyun PNAME(aclk_gscl_333_user_p) = { "oscclk", "aclk_gscl_333", };
3398*4882a593Smuzhiyun
3399*4882a593Smuzhiyun static const struct samsung_mux_clock gscl_mux_clks[] __initconst = {
3400*4882a593Smuzhiyun /* MUX_SEL_GSCL */
3401*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_GSCL_111_USER, "mout_aclk_gscl_111_user",
3402*4882a593Smuzhiyun aclk_gscl_111_user_p, MUX_SEL_GSCL, 4, 1),
3403*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_GSCL_333_USER, "mout_aclk_gscl_333_user",
3404*4882a593Smuzhiyun aclk_gscl_333_user_p, MUX_SEL_GSCL, 0, 1),
3405*4882a593Smuzhiyun };
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun static const struct samsung_gate_clock gscl_gate_clks[] __initconst = {
3408*4882a593Smuzhiyun /* ENABLE_ACLK_GSCL */
3409*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_GSCL2, "aclk_bts_gscl2", "mout_aclk_gscl_333_user",
3410*4882a593Smuzhiyun ENABLE_ACLK_GSCL, 11, 0, 0),
3411*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_GSCL1, "aclk_bts_gscl1", "mout_aclk_gscl_333_user",
3412*4882a593Smuzhiyun ENABLE_ACLK_GSCL, 10, 0, 0),
3413*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_GSCL0, "aclk_bts_gscl0", "mout_aclk_gscl_333_user",
3414*4882a593Smuzhiyun ENABLE_ACLK_GSCL, 9, 0, 0),
3415*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_GSCLP, "aclk_ahb2apb_gsclp",
3416*4882a593Smuzhiyun "mout_aclk_gscl_111_user", ENABLE_ACLK_GSCL,
3417*4882a593Smuzhiyun 8, CLK_IGNORE_UNUSED, 0),
3418*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_GSCLX, "aclk_xiu_gsclx", "mout_aclk_gscl_333_user",
3419*4882a593Smuzhiyun ENABLE_ACLK_GSCL, 7, 0, 0),
3420*4882a593Smuzhiyun GATE(CLK_ACLK_GSCLNP_111, "aclk_gsclnp_111", "mout_aclk_gscl_111_user",
3421*4882a593Smuzhiyun ENABLE_ACLK_GSCL, 6, CLK_IGNORE_UNUSED, 0),
3422*4882a593Smuzhiyun GATE(CLK_ACLK_GSCLRTND_333, "aclk_gsclrtnd_333",
3423*4882a593Smuzhiyun "mout_aclk_gscl_333_user", ENABLE_ACLK_GSCL, 5,
3424*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0),
3425*4882a593Smuzhiyun GATE(CLK_ACLK_GSCLBEND_333, "aclk_gsclbend_333",
3426*4882a593Smuzhiyun "mout_aclk_gscl_333_user", ENABLE_ACLK_GSCL, 4,
3427*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0),
3428*4882a593Smuzhiyun GATE(CLK_ACLK_GSD, "aclk_gsd", "mout_aclk_gscl_333_user",
3429*4882a593Smuzhiyun ENABLE_ACLK_GSCL, 3, 0, 0),
3430*4882a593Smuzhiyun GATE(CLK_ACLK_GSCL2, "aclk_gscl2", "mout_aclk_gscl_333_user",
3431*4882a593Smuzhiyun ENABLE_ACLK_GSCL, 2, 0, 0),
3432*4882a593Smuzhiyun GATE(CLK_ACLK_GSCL1, "aclk_gscl1", "mout_aclk_gscl_333_user",
3433*4882a593Smuzhiyun ENABLE_ACLK_GSCL, 1, 0, 0),
3434*4882a593Smuzhiyun GATE(CLK_ACLK_GSCL0, "aclk_gscl0", "mout_aclk_gscl_333_user",
3435*4882a593Smuzhiyun ENABLE_ACLK_GSCL, 0, 0, 0),
3436*4882a593Smuzhiyun
3437*4882a593Smuzhiyun /* ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0 */
3438*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_GSCL0, "aclk_smmu_gscl0", "mout_aclk_gscl_333_user",
3439*4882a593Smuzhiyun ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0, 0, 0, 0),
3440*4882a593Smuzhiyun
3441*4882a593Smuzhiyun /* ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1 */
3442*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_GSCL1, "aclk_smmu_gscl1", "mout_aclk_gscl_333_user",
3443*4882a593Smuzhiyun ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1, 0, 0, 0),
3444*4882a593Smuzhiyun
3445*4882a593Smuzhiyun /* ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2 */
3446*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_GSCL2, "aclk_smmu_gscl2", "mout_aclk_gscl_333_user",
3447*4882a593Smuzhiyun ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2, 0, 0, 0),
3448*4882a593Smuzhiyun
3449*4882a593Smuzhiyun /* ENABLE_PCLK_GSCL */
3450*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_GSCL2, "pclk_bts_gscl2", "mout_aclk_gscl_111_user",
3451*4882a593Smuzhiyun ENABLE_PCLK_GSCL, 7, 0, 0),
3452*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_GSCL1, "pclk_bts_gscl1", "mout_aclk_gscl_111_user",
3453*4882a593Smuzhiyun ENABLE_PCLK_GSCL, 6, 0, 0),
3454*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_GSCL0, "pclk_bts_gscl0", "mout_aclk_gscl_111_user",
3455*4882a593Smuzhiyun ENABLE_PCLK_GSCL, 5, 0, 0),
3456*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_GSCL, "pclk_pmu_gscl", "mout_aclk_gscl_111_user",
3457*4882a593Smuzhiyun ENABLE_PCLK_GSCL, 4, CLK_IGNORE_UNUSED, 0),
3458*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_GSCL, "pclk_sysreg_gscl",
3459*4882a593Smuzhiyun "mout_aclk_gscl_111_user", ENABLE_PCLK_GSCL,
3460*4882a593Smuzhiyun 3, CLK_IGNORE_UNUSED, 0),
3461*4882a593Smuzhiyun GATE(CLK_PCLK_GSCL2, "pclk_gscl2", "mout_aclk_gscl_111_user",
3462*4882a593Smuzhiyun ENABLE_PCLK_GSCL, 2, 0, 0),
3463*4882a593Smuzhiyun GATE(CLK_PCLK_GSCL1, "pclk_gscl1", "mout_aclk_gscl_111_user",
3464*4882a593Smuzhiyun ENABLE_PCLK_GSCL, 1, 0, 0),
3465*4882a593Smuzhiyun GATE(CLK_PCLK_GSCL0, "pclk_gscl0", "mout_aclk_gscl_111_user",
3466*4882a593Smuzhiyun ENABLE_PCLK_GSCL, 0, 0, 0),
3467*4882a593Smuzhiyun
3468*4882a593Smuzhiyun /* ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0 */
3469*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_GSCL0, "pclk_smmu_gscl0", "mout_aclk_gscl_111_user",
3470*4882a593Smuzhiyun ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0, 0, 0, 0),
3471*4882a593Smuzhiyun
3472*4882a593Smuzhiyun /* ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1 */
3473*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_GSCL1, "pclk_smmu_gscl1", "mout_aclk_gscl_111_user",
3474*4882a593Smuzhiyun ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1, 0, 0, 0),
3475*4882a593Smuzhiyun
3476*4882a593Smuzhiyun /* ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2 */
3477*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_GSCL2, "pclk_smmu_gscl2", "mout_aclk_gscl_111_user",
3478*4882a593Smuzhiyun ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2, 0, 0, 0),
3479*4882a593Smuzhiyun };
3480*4882a593Smuzhiyun
3481*4882a593Smuzhiyun static const struct samsung_cmu_info gscl_cmu_info __initconst = {
3482*4882a593Smuzhiyun .mux_clks = gscl_mux_clks,
3483*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(gscl_mux_clks),
3484*4882a593Smuzhiyun .gate_clks = gscl_gate_clks,
3485*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(gscl_gate_clks),
3486*4882a593Smuzhiyun .nr_clk_ids = GSCL_NR_CLK,
3487*4882a593Smuzhiyun .clk_regs = gscl_clk_regs,
3488*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(gscl_clk_regs),
3489*4882a593Smuzhiyun .suspend_regs = gscl_suspend_regs,
3490*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(gscl_suspend_regs),
3491*4882a593Smuzhiyun .clk_name = "aclk_gscl_111",
3492*4882a593Smuzhiyun };
3493*4882a593Smuzhiyun
3494*4882a593Smuzhiyun /*
3495*4882a593Smuzhiyun * Register offset definitions for CMU_APOLLO
3496*4882a593Smuzhiyun */
3497*4882a593Smuzhiyun #define APOLLO_PLL_LOCK 0x0000
3498*4882a593Smuzhiyun #define APOLLO_PLL_CON0 0x0100
3499*4882a593Smuzhiyun #define APOLLO_PLL_CON1 0x0104
3500*4882a593Smuzhiyun #define APOLLO_PLL_FREQ_DET 0x010c
3501*4882a593Smuzhiyun #define MUX_SEL_APOLLO0 0x0200
3502*4882a593Smuzhiyun #define MUX_SEL_APOLLO1 0x0204
3503*4882a593Smuzhiyun #define MUX_SEL_APOLLO2 0x0208
3504*4882a593Smuzhiyun #define MUX_ENABLE_APOLLO0 0x0300
3505*4882a593Smuzhiyun #define MUX_ENABLE_APOLLO1 0x0304
3506*4882a593Smuzhiyun #define MUX_ENABLE_APOLLO2 0x0308
3507*4882a593Smuzhiyun #define MUX_STAT_APOLLO0 0x0400
3508*4882a593Smuzhiyun #define MUX_STAT_APOLLO1 0x0404
3509*4882a593Smuzhiyun #define MUX_STAT_APOLLO2 0x0408
3510*4882a593Smuzhiyun #define DIV_APOLLO0 0x0600
3511*4882a593Smuzhiyun #define DIV_APOLLO1 0x0604
3512*4882a593Smuzhiyun #define DIV_APOLLO_PLL_FREQ_DET 0x0608
3513*4882a593Smuzhiyun #define DIV_STAT_APOLLO0 0x0700
3514*4882a593Smuzhiyun #define DIV_STAT_APOLLO1 0x0704
3515*4882a593Smuzhiyun #define DIV_STAT_APOLLO_PLL_FREQ_DET 0x0708
3516*4882a593Smuzhiyun #define ENABLE_ACLK_APOLLO 0x0800
3517*4882a593Smuzhiyun #define ENABLE_PCLK_APOLLO 0x0900
3518*4882a593Smuzhiyun #define ENABLE_SCLK_APOLLO 0x0a00
3519*4882a593Smuzhiyun #define ENABLE_IP_APOLLO0 0x0b00
3520*4882a593Smuzhiyun #define ENABLE_IP_APOLLO1 0x0b04
3521*4882a593Smuzhiyun #define CLKOUT_CMU_APOLLO 0x0c00
3522*4882a593Smuzhiyun #define CLKOUT_CMU_APOLLO_DIV_STAT 0x0c04
3523*4882a593Smuzhiyun #define ARMCLK_STOPCTRL 0x1000
3524*4882a593Smuzhiyun #define APOLLO_PWR_CTRL 0x1020
3525*4882a593Smuzhiyun #define APOLLO_PWR_CTRL2 0x1024
3526*4882a593Smuzhiyun #define APOLLO_INTR_SPREAD_ENABLE 0x1080
3527*4882a593Smuzhiyun #define APOLLO_INTR_SPREAD_USE_STANDBYWFI 0x1084
3528*4882a593Smuzhiyun #define APOLLO_INTR_SPREAD_BLOCKING_DURATION 0x1088
3529*4882a593Smuzhiyun
3530*4882a593Smuzhiyun static const unsigned long apollo_clk_regs[] __initconst = {
3531*4882a593Smuzhiyun APOLLO_PLL_LOCK,
3532*4882a593Smuzhiyun APOLLO_PLL_CON0,
3533*4882a593Smuzhiyun APOLLO_PLL_CON1,
3534*4882a593Smuzhiyun APOLLO_PLL_FREQ_DET,
3535*4882a593Smuzhiyun MUX_SEL_APOLLO0,
3536*4882a593Smuzhiyun MUX_SEL_APOLLO1,
3537*4882a593Smuzhiyun MUX_SEL_APOLLO2,
3538*4882a593Smuzhiyun MUX_ENABLE_APOLLO0,
3539*4882a593Smuzhiyun MUX_ENABLE_APOLLO1,
3540*4882a593Smuzhiyun MUX_ENABLE_APOLLO2,
3541*4882a593Smuzhiyun DIV_APOLLO0,
3542*4882a593Smuzhiyun DIV_APOLLO1,
3543*4882a593Smuzhiyun DIV_APOLLO_PLL_FREQ_DET,
3544*4882a593Smuzhiyun ENABLE_ACLK_APOLLO,
3545*4882a593Smuzhiyun ENABLE_PCLK_APOLLO,
3546*4882a593Smuzhiyun ENABLE_SCLK_APOLLO,
3547*4882a593Smuzhiyun ENABLE_IP_APOLLO0,
3548*4882a593Smuzhiyun ENABLE_IP_APOLLO1,
3549*4882a593Smuzhiyun CLKOUT_CMU_APOLLO,
3550*4882a593Smuzhiyun CLKOUT_CMU_APOLLO_DIV_STAT,
3551*4882a593Smuzhiyun ARMCLK_STOPCTRL,
3552*4882a593Smuzhiyun APOLLO_PWR_CTRL,
3553*4882a593Smuzhiyun APOLLO_PWR_CTRL2,
3554*4882a593Smuzhiyun APOLLO_INTR_SPREAD_ENABLE,
3555*4882a593Smuzhiyun APOLLO_INTR_SPREAD_USE_STANDBYWFI,
3556*4882a593Smuzhiyun APOLLO_INTR_SPREAD_BLOCKING_DURATION,
3557*4882a593Smuzhiyun };
3558*4882a593Smuzhiyun
3559*4882a593Smuzhiyun /* list of all parent clock list */
3560*4882a593Smuzhiyun PNAME(mout_apollo_pll_p) = { "oscclk", "fout_apollo_pll", };
3561*4882a593Smuzhiyun PNAME(mout_bus_pll_apollo_user_p) = { "oscclk", "sclk_bus_pll_apollo", };
3562*4882a593Smuzhiyun PNAME(mout_apollo_p) = { "mout_apollo_pll",
3563*4882a593Smuzhiyun "mout_bus_pll_apollo_user", };
3564*4882a593Smuzhiyun
3565*4882a593Smuzhiyun static const struct samsung_pll_clock apollo_pll_clks[] __initconst = {
3566*4882a593Smuzhiyun PLL(pll_35xx, CLK_FOUT_APOLLO_PLL, "fout_apollo_pll", "oscclk",
3567*4882a593Smuzhiyun APOLLO_PLL_LOCK, APOLLO_PLL_CON0, exynos5433_pll_rates),
3568*4882a593Smuzhiyun };
3569*4882a593Smuzhiyun
3570*4882a593Smuzhiyun static const struct samsung_mux_clock apollo_mux_clks[] __initconst = {
3571*4882a593Smuzhiyun /* MUX_SEL_APOLLO0 */
3572*4882a593Smuzhiyun MUX_F(CLK_MOUT_APOLLO_PLL, "mout_apollo_pll", mout_apollo_pll_p,
3573*4882a593Smuzhiyun MUX_SEL_APOLLO0, 0, 1, CLK_SET_RATE_PARENT |
3574*4882a593Smuzhiyun CLK_RECALC_NEW_RATES, 0),
3575*4882a593Smuzhiyun
3576*4882a593Smuzhiyun /* MUX_SEL_APOLLO1 */
3577*4882a593Smuzhiyun MUX(CLK_MOUT_BUS_PLL_APOLLO_USER, "mout_bus_pll_apollo_user",
3578*4882a593Smuzhiyun mout_bus_pll_apollo_user_p, MUX_SEL_APOLLO1, 0, 1),
3579*4882a593Smuzhiyun
3580*4882a593Smuzhiyun /* MUX_SEL_APOLLO2 */
3581*4882a593Smuzhiyun MUX_F(CLK_MOUT_APOLLO, "mout_apollo", mout_apollo_p, MUX_SEL_APOLLO2,
3582*4882a593Smuzhiyun 0, 1, CLK_SET_RATE_PARENT, 0),
3583*4882a593Smuzhiyun };
3584*4882a593Smuzhiyun
3585*4882a593Smuzhiyun static const struct samsung_div_clock apollo_div_clks[] __initconst = {
3586*4882a593Smuzhiyun /* DIV_APOLLO0 */
3587*4882a593Smuzhiyun DIV_F(CLK_DIV_CNTCLK_APOLLO, "div_cntclk_apollo", "div_apollo2",
3588*4882a593Smuzhiyun DIV_APOLLO0, 24, 3, CLK_GET_RATE_NOCACHE,
3589*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3590*4882a593Smuzhiyun DIV_F(CLK_DIV_PCLK_DBG_APOLLO, "div_pclk_dbg_apollo", "div_apollo2",
3591*4882a593Smuzhiyun DIV_APOLLO0, 20, 3, CLK_GET_RATE_NOCACHE,
3592*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3593*4882a593Smuzhiyun DIV_F(CLK_DIV_ATCLK_APOLLO, "div_atclk_apollo", "div_apollo2",
3594*4882a593Smuzhiyun DIV_APOLLO0, 16, 3, CLK_GET_RATE_NOCACHE,
3595*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3596*4882a593Smuzhiyun DIV_F(CLK_DIV_PCLK_APOLLO, "div_pclk_apollo", "div_apollo2",
3597*4882a593Smuzhiyun DIV_APOLLO0, 12, 3, CLK_GET_RATE_NOCACHE,
3598*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3599*4882a593Smuzhiyun DIV_F(CLK_DIV_ACLK_APOLLO, "div_aclk_apollo", "div_apollo2",
3600*4882a593Smuzhiyun DIV_APOLLO0, 8, 3, CLK_GET_RATE_NOCACHE,
3601*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3602*4882a593Smuzhiyun DIV_F(CLK_DIV_APOLLO2, "div_apollo2", "div_apollo1",
3603*4882a593Smuzhiyun DIV_APOLLO0, 4, 3, CLK_SET_RATE_PARENT, 0),
3604*4882a593Smuzhiyun DIV_F(CLK_DIV_APOLLO1, "div_apollo1", "mout_apollo",
3605*4882a593Smuzhiyun DIV_APOLLO0, 0, 3, CLK_SET_RATE_PARENT, 0),
3606*4882a593Smuzhiyun
3607*4882a593Smuzhiyun /* DIV_APOLLO1 */
3608*4882a593Smuzhiyun DIV_F(CLK_DIV_SCLK_HPM_APOLLO, "div_sclk_hpm_apollo", "mout_apollo",
3609*4882a593Smuzhiyun DIV_APOLLO1, 4, 3, CLK_GET_RATE_NOCACHE,
3610*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3611*4882a593Smuzhiyun DIV_F(CLK_DIV_APOLLO_PLL, "div_apollo_pll", "mout_apollo",
3612*4882a593Smuzhiyun DIV_APOLLO1, 0, 3, CLK_GET_RATE_NOCACHE,
3613*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3614*4882a593Smuzhiyun };
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun static const struct samsung_gate_clock apollo_gate_clks[] __initconst = {
3617*4882a593Smuzhiyun /* ENABLE_ACLK_APOLLO */
3618*4882a593Smuzhiyun GATE(CLK_ACLK_ASATBSLV_APOLLO_3_CSSYS, "aclk_asatbslv_apollo_3_cssys",
3619*4882a593Smuzhiyun "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3620*4882a593Smuzhiyun 6, CLK_IGNORE_UNUSED, 0),
3621*4882a593Smuzhiyun GATE(CLK_ACLK_ASATBSLV_APOLLO_2_CSSYS, "aclk_asatbslv_apollo_2_cssys",
3622*4882a593Smuzhiyun "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3623*4882a593Smuzhiyun 5, CLK_IGNORE_UNUSED, 0),
3624*4882a593Smuzhiyun GATE(CLK_ACLK_ASATBSLV_APOLLO_1_CSSYS, "aclk_asatbslv_apollo_1_cssys",
3625*4882a593Smuzhiyun "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3626*4882a593Smuzhiyun 4, CLK_IGNORE_UNUSED, 0),
3627*4882a593Smuzhiyun GATE(CLK_ACLK_ASATBSLV_APOLLO_0_CSSYS, "aclk_asatbslv_apollo_0_cssys",
3628*4882a593Smuzhiyun "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3629*4882a593Smuzhiyun 3, CLK_IGNORE_UNUSED, 0),
3630*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCACES_APOLLO_CCI, "aclk_asyncaces_apollo_cci",
3631*4882a593Smuzhiyun "div_aclk_apollo", ENABLE_ACLK_APOLLO,
3632*4882a593Smuzhiyun 2, CLK_IGNORE_UNUSED, 0),
3633*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_APOLLOP, "aclk_ahb2apb_apollop",
3634*4882a593Smuzhiyun "div_pclk_apollo", ENABLE_ACLK_APOLLO,
3635*4882a593Smuzhiyun 1, CLK_IGNORE_UNUSED, 0),
3636*4882a593Smuzhiyun GATE(CLK_ACLK_APOLLONP_200, "aclk_apollonp_200",
3637*4882a593Smuzhiyun "div_pclk_apollo", ENABLE_ACLK_APOLLO,
3638*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
3639*4882a593Smuzhiyun
3640*4882a593Smuzhiyun /* ENABLE_PCLK_APOLLO */
3641*4882a593Smuzhiyun GATE(CLK_PCLK_ASAPBMST_CSSYS_APOLLO, "pclk_asapbmst_cssys_apollo",
3642*4882a593Smuzhiyun "div_pclk_dbg_apollo", ENABLE_PCLK_APOLLO,
3643*4882a593Smuzhiyun 2, CLK_IGNORE_UNUSED, 0),
3644*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_APOLLO, "pclk_pmu_apollo", "div_pclk_apollo",
3645*4882a593Smuzhiyun ENABLE_PCLK_APOLLO, 1, CLK_IGNORE_UNUSED, 0),
3646*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_APOLLO, "pclk_sysreg_apollo",
3647*4882a593Smuzhiyun "div_pclk_apollo", ENABLE_PCLK_APOLLO,
3648*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
3649*4882a593Smuzhiyun
3650*4882a593Smuzhiyun /* ENABLE_SCLK_APOLLO */
3651*4882a593Smuzhiyun GATE(CLK_CNTCLK_APOLLO, "cntclk_apollo", "div_cntclk_apollo",
3652*4882a593Smuzhiyun ENABLE_SCLK_APOLLO, 3, CLK_IGNORE_UNUSED, 0),
3653*4882a593Smuzhiyun GATE(CLK_SCLK_HPM_APOLLO, "sclk_hpm_apollo", "div_sclk_hpm_apollo",
3654*4882a593Smuzhiyun ENABLE_SCLK_APOLLO, 1, CLK_IGNORE_UNUSED, 0),
3655*4882a593Smuzhiyun };
3656*4882a593Smuzhiyun
3657*4882a593Smuzhiyun #define E5433_APOLLO_DIV0(cntclk, pclk_dbg, atclk, pclk, aclk) \
3658*4882a593Smuzhiyun (((cntclk) << 24) | ((pclk_dbg) << 20) | ((atclk) << 16) | \
3659*4882a593Smuzhiyun ((pclk) << 12) | ((aclk) << 8))
3660*4882a593Smuzhiyun
3661*4882a593Smuzhiyun #define E5433_APOLLO_DIV1(hpm, copy) \
3662*4882a593Smuzhiyun (((hpm) << 4) | ((copy) << 0))
3663*4882a593Smuzhiyun
3664*4882a593Smuzhiyun static const struct exynos_cpuclk_cfg_data exynos5433_apolloclk_d[] __initconst = {
3665*4882a593Smuzhiyun { 1300000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3666*4882a593Smuzhiyun { 1200000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3667*4882a593Smuzhiyun { 1100000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3668*4882a593Smuzhiyun { 1000000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3669*4882a593Smuzhiyun { 900000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3670*4882a593Smuzhiyun { 800000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3671*4882a593Smuzhiyun { 700000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3672*4882a593Smuzhiyun { 600000, E5433_APOLLO_DIV0(3, 7, 7, 7, 1), E5433_APOLLO_DIV1(7, 1), },
3673*4882a593Smuzhiyun { 500000, E5433_APOLLO_DIV0(3, 7, 7, 7, 1), E5433_APOLLO_DIV1(7, 1), },
3674*4882a593Smuzhiyun { 400000, E5433_APOLLO_DIV0(3, 7, 7, 7, 1), E5433_APOLLO_DIV1(7, 1), },
3675*4882a593Smuzhiyun { 0 },
3676*4882a593Smuzhiyun };
3677*4882a593Smuzhiyun
exynos5433_cmu_apollo_init(struct device_node * np)3678*4882a593Smuzhiyun static void __init exynos5433_cmu_apollo_init(struct device_node *np)
3679*4882a593Smuzhiyun {
3680*4882a593Smuzhiyun void __iomem *reg_base;
3681*4882a593Smuzhiyun struct samsung_clk_provider *ctx;
3682*4882a593Smuzhiyun struct clk_hw **hws;
3683*4882a593Smuzhiyun
3684*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
3685*4882a593Smuzhiyun if (!reg_base) {
3686*4882a593Smuzhiyun panic("%s: failed to map registers\n", __func__);
3687*4882a593Smuzhiyun return;
3688*4882a593Smuzhiyun }
3689*4882a593Smuzhiyun
3690*4882a593Smuzhiyun ctx = samsung_clk_init(np, reg_base, APOLLO_NR_CLK);
3691*4882a593Smuzhiyun if (!ctx) {
3692*4882a593Smuzhiyun panic("%s: unable to allocate ctx\n", __func__);
3693*4882a593Smuzhiyun return;
3694*4882a593Smuzhiyun }
3695*4882a593Smuzhiyun
3696*4882a593Smuzhiyun samsung_clk_register_pll(ctx, apollo_pll_clks,
3697*4882a593Smuzhiyun ARRAY_SIZE(apollo_pll_clks), reg_base);
3698*4882a593Smuzhiyun samsung_clk_register_mux(ctx, apollo_mux_clks,
3699*4882a593Smuzhiyun ARRAY_SIZE(apollo_mux_clks));
3700*4882a593Smuzhiyun samsung_clk_register_div(ctx, apollo_div_clks,
3701*4882a593Smuzhiyun ARRAY_SIZE(apollo_div_clks));
3702*4882a593Smuzhiyun samsung_clk_register_gate(ctx, apollo_gate_clks,
3703*4882a593Smuzhiyun ARRAY_SIZE(apollo_gate_clks));
3704*4882a593Smuzhiyun
3705*4882a593Smuzhiyun hws = ctx->clk_data.hws;
3706*4882a593Smuzhiyun
3707*4882a593Smuzhiyun exynos_register_cpu_clock(ctx, CLK_SCLK_APOLLO, "apolloclk",
3708*4882a593Smuzhiyun hws[CLK_MOUT_APOLLO_PLL], hws[CLK_MOUT_BUS_PLL_APOLLO_USER], 0x200,
3709*4882a593Smuzhiyun exynos5433_apolloclk_d, ARRAY_SIZE(exynos5433_apolloclk_d),
3710*4882a593Smuzhiyun CLK_CPU_HAS_E5433_REGS_LAYOUT);
3711*4882a593Smuzhiyun
3712*4882a593Smuzhiyun samsung_clk_sleep_init(reg_base, apollo_clk_regs,
3713*4882a593Smuzhiyun ARRAY_SIZE(apollo_clk_regs));
3714*4882a593Smuzhiyun
3715*4882a593Smuzhiyun samsung_clk_of_add_provider(np, ctx);
3716*4882a593Smuzhiyun }
3717*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5433_cmu_apollo, "samsung,exynos5433-cmu-apollo",
3718*4882a593Smuzhiyun exynos5433_cmu_apollo_init);
3719*4882a593Smuzhiyun
3720*4882a593Smuzhiyun /*
3721*4882a593Smuzhiyun * Register offset definitions for CMU_ATLAS
3722*4882a593Smuzhiyun */
3723*4882a593Smuzhiyun #define ATLAS_PLL_LOCK 0x0000
3724*4882a593Smuzhiyun #define ATLAS_PLL_CON0 0x0100
3725*4882a593Smuzhiyun #define ATLAS_PLL_CON1 0x0104
3726*4882a593Smuzhiyun #define ATLAS_PLL_FREQ_DET 0x010c
3727*4882a593Smuzhiyun #define MUX_SEL_ATLAS0 0x0200
3728*4882a593Smuzhiyun #define MUX_SEL_ATLAS1 0x0204
3729*4882a593Smuzhiyun #define MUX_SEL_ATLAS2 0x0208
3730*4882a593Smuzhiyun #define MUX_ENABLE_ATLAS0 0x0300
3731*4882a593Smuzhiyun #define MUX_ENABLE_ATLAS1 0x0304
3732*4882a593Smuzhiyun #define MUX_ENABLE_ATLAS2 0x0308
3733*4882a593Smuzhiyun #define MUX_STAT_ATLAS0 0x0400
3734*4882a593Smuzhiyun #define MUX_STAT_ATLAS1 0x0404
3735*4882a593Smuzhiyun #define MUX_STAT_ATLAS2 0x0408
3736*4882a593Smuzhiyun #define DIV_ATLAS0 0x0600
3737*4882a593Smuzhiyun #define DIV_ATLAS1 0x0604
3738*4882a593Smuzhiyun #define DIV_ATLAS_PLL_FREQ_DET 0x0608
3739*4882a593Smuzhiyun #define DIV_STAT_ATLAS0 0x0700
3740*4882a593Smuzhiyun #define DIV_STAT_ATLAS1 0x0704
3741*4882a593Smuzhiyun #define DIV_STAT_ATLAS_PLL_FREQ_DET 0x0708
3742*4882a593Smuzhiyun #define ENABLE_ACLK_ATLAS 0x0800
3743*4882a593Smuzhiyun #define ENABLE_PCLK_ATLAS 0x0900
3744*4882a593Smuzhiyun #define ENABLE_SCLK_ATLAS 0x0a00
3745*4882a593Smuzhiyun #define ENABLE_IP_ATLAS0 0x0b00
3746*4882a593Smuzhiyun #define ENABLE_IP_ATLAS1 0x0b04
3747*4882a593Smuzhiyun #define CLKOUT_CMU_ATLAS 0x0c00
3748*4882a593Smuzhiyun #define CLKOUT_CMU_ATLAS_DIV_STAT 0x0c04
3749*4882a593Smuzhiyun #define ARMCLK_STOPCTRL 0x1000
3750*4882a593Smuzhiyun #define ATLAS_PWR_CTRL 0x1020
3751*4882a593Smuzhiyun #define ATLAS_PWR_CTRL2 0x1024
3752*4882a593Smuzhiyun #define ATLAS_INTR_SPREAD_ENABLE 0x1080
3753*4882a593Smuzhiyun #define ATLAS_INTR_SPREAD_USE_STANDBYWFI 0x1084
3754*4882a593Smuzhiyun #define ATLAS_INTR_SPREAD_BLOCKING_DURATION 0x1088
3755*4882a593Smuzhiyun
3756*4882a593Smuzhiyun static const unsigned long atlas_clk_regs[] __initconst = {
3757*4882a593Smuzhiyun ATLAS_PLL_LOCK,
3758*4882a593Smuzhiyun ATLAS_PLL_CON0,
3759*4882a593Smuzhiyun ATLAS_PLL_CON1,
3760*4882a593Smuzhiyun ATLAS_PLL_FREQ_DET,
3761*4882a593Smuzhiyun MUX_SEL_ATLAS0,
3762*4882a593Smuzhiyun MUX_SEL_ATLAS1,
3763*4882a593Smuzhiyun MUX_SEL_ATLAS2,
3764*4882a593Smuzhiyun MUX_ENABLE_ATLAS0,
3765*4882a593Smuzhiyun MUX_ENABLE_ATLAS1,
3766*4882a593Smuzhiyun MUX_ENABLE_ATLAS2,
3767*4882a593Smuzhiyun DIV_ATLAS0,
3768*4882a593Smuzhiyun DIV_ATLAS1,
3769*4882a593Smuzhiyun DIV_ATLAS_PLL_FREQ_DET,
3770*4882a593Smuzhiyun ENABLE_ACLK_ATLAS,
3771*4882a593Smuzhiyun ENABLE_PCLK_ATLAS,
3772*4882a593Smuzhiyun ENABLE_SCLK_ATLAS,
3773*4882a593Smuzhiyun ENABLE_IP_ATLAS0,
3774*4882a593Smuzhiyun ENABLE_IP_ATLAS1,
3775*4882a593Smuzhiyun CLKOUT_CMU_ATLAS,
3776*4882a593Smuzhiyun CLKOUT_CMU_ATLAS_DIV_STAT,
3777*4882a593Smuzhiyun ARMCLK_STOPCTRL,
3778*4882a593Smuzhiyun ATLAS_PWR_CTRL,
3779*4882a593Smuzhiyun ATLAS_PWR_CTRL2,
3780*4882a593Smuzhiyun ATLAS_INTR_SPREAD_ENABLE,
3781*4882a593Smuzhiyun ATLAS_INTR_SPREAD_USE_STANDBYWFI,
3782*4882a593Smuzhiyun ATLAS_INTR_SPREAD_BLOCKING_DURATION,
3783*4882a593Smuzhiyun };
3784*4882a593Smuzhiyun
3785*4882a593Smuzhiyun /* list of all parent clock list */
3786*4882a593Smuzhiyun PNAME(mout_atlas_pll_p) = { "oscclk", "fout_atlas_pll", };
3787*4882a593Smuzhiyun PNAME(mout_bus_pll_atlas_user_p) = { "oscclk", "sclk_bus_pll_atlas", };
3788*4882a593Smuzhiyun PNAME(mout_atlas_p) = { "mout_atlas_pll",
3789*4882a593Smuzhiyun "mout_bus_pll_atlas_user", };
3790*4882a593Smuzhiyun
3791*4882a593Smuzhiyun static const struct samsung_pll_clock atlas_pll_clks[] __initconst = {
3792*4882a593Smuzhiyun PLL(pll_35xx, CLK_FOUT_ATLAS_PLL, "fout_atlas_pll", "oscclk",
3793*4882a593Smuzhiyun ATLAS_PLL_LOCK, ATLAS_PLL_CON0, exynos5433_pll_rates),
3794*4882a593Smuzhiyun };
3795*4882a593Smuzhiyun
3796*4882a593Smuzhiyun static const struct samsung_mux_clock atlas_mux_clks[] __initconst = {
3797*4882a593Smuzhiyun /* MUX_SEL_ATLAS0 */
3798*4882a593Smuzhiyun MUX_F(CLK_MOUT_ATLAS_PLL, "mout_atlas_pll", mout_atlas_pll_p,
3799*4882a593Smuzhiyun MUX_SEL_ATLAS0, 0, 1, CLK_SET_RATE_PARENT |
3800*4882a593Smuzhiyun CLK_RECALC_NEW_RATES, 0),
3801*4882a593Smuzhiyun
3802*4882a593Smuzhiyun /* MUX_SEL_ATLAS1 */
3803*4882a593Smuzhiyun MUX(CLK_MOUT_BUS_PLL_ATLAS_USER, "mout_bus_pll_atlas_user",
3804*4882a593Smuzhiyun mout_bus_pll_atlas_user_p, MUX_SEL_ATLAS1, 0, 1),
3805*4882a593Smuzhiyun
3806*4882a593Smuzhiyun /* MUX_SEL_ATLAS2 */
3807*4882a593Smuzhiyun MUX_F(CLK_MOUT_ATLAS, "mout_atlas", mout_atlas_p, MUX_SEL_ATLAS2,
3808*4882a593Smuzhiyun 0, 1, CLK_SET_RATE_PARENT, 0),
3809*4882a593Smuzhiyun };
3810*4882a593Smuzhiyun
3811*4882a593Smuzhiyun static const struct samsung_div_clock atlas_div_clks[] __initconst = {
3812*4882a593Smuzhiyun /* DIV_ATLAS0 */
3813*4882a593Smuzhiyun DIV_F(CLK_DIV_CNTCLK_ATLAS, "div_cntclk_atlas", "div_atlas2",
3814*4882a593Smuzhiyun DIV_ATLAS0, 24, 3, CLK_GET_RATE_NOCACHE,
3815*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3816*4882a593Smuzhiyun DIV_F(CLK_DIV_PCLK_DBG_ATLAS, "div_pclk_dbg_atlas", "div_atclk_atlas",
3817*4882a593Smuzhiyun DIV_ATLAS0, 20, 3, CLK_GET_RATE_NOCACHE,
3818*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3819*4882a593Smuzhiyun DIV_F(CLK_DIV_ATCLK_ATLASO, "div_atclk_atlas", "div_atlas2",
3820*4882a593Smuzhiyun DIV_ATLAS0, 16, 3, CLK_GET_RATE_NOCACHE,
3821*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3822*4882a593Smuzhiyun DIV_F(CLK_DIV_PCLK_ATLAS, "div_pclk_atlas", "div_atlas2",
3823*4882a593Smuzhiyun DIV_ATLAS0, 12, 3, CLK_GET_RATE_NOCACHE,
3824*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3825*4882a593Smuzhiyun DIV_F(CLK_DIV_ACLK_ATLAS, "div_aclk_atlas", "div_atlas2",
3826*4882a593Smuzhiyun DIV_ATLAS0, 8, 3, CLK_GET_RATE_NOCACHE,
3827*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3828*4882a593Smuzhiyun DIV_F(CLK_DIV_ATLAS2, "div_atlas2", "div_atlas1",
3829*4882a593Smuzhiyun DIV_ATLAS0, 4, 3, CLK_SET_RATE_PARENT, 0),
3830*4882a593Smuzhiyun DIV_F(CLK_DIV_ATLAS1, "div_atlas1", "mout_atlas",
3831*4882a593Smuzhiyun DIV_ATLAS0, 0, 3, CLK_SET_RATE_PARENT, 0),
3832*4882a593Smuzhiyun
3833*4882a593Smuzhiyun /* DIV_ATLAS1 */
3834*4882a593Smuzhiyun DIV_F(CLK_DIV_SCLK_HPM_ATLAS, "div_sclk_hpm_atlas", "mout_atlas",
3835*4882a593Smuzhiyun DIV_ATLAS1, 4, 3, CLK_GET_RATE_NOCACHE,
3836*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3837*4882a593Smuzhiyun DIV_F(CLK_DIV_ATLAS_PLL, "div_atlas_pll", "mout_atlas",
3838*4882a593Smuzhiyun DIV_ATLAS1, 0, 3, CLK_GET_RATE_NOCACHE,
3839*4882a593Smuzhiyun CLK_DIVIDER_READ_ONLY),
3840*4882a593Smuzhiyun };
3841*4882a593Smuzhiyun
3842*4882a593Smuzhiyun static const struct samsung_gate_clock atlas_gate_clks[] __initconst = {
3843*4882a593Smuzhiyun /* ENABLE_ACLK_ATLAS */
3844*4882a593Smuzhiyun GATE(CLK_ACLK_ATB_AUD_CSSYS, "aclk_atb_aud_cssys",
3845*4882a593Smuzhiyun "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3846*4882a593Smuzhiyun 9, CLK_IGNORE_UNUSED, 0),
3847*4882a593Smuzhiyun GATE(CLK_ACLK_ATB_APOLLO3_CSSYS, "aclk_atb_apollo3_cssys",
3848*4882a593Smuzhiyun "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3849*4882a593Smuzhiyun 8, CLK_IGNORE_UNUSED, 0),
3850*4882a593Smuzhiyun GATE(CLK_ACLK_ATB_APOLLO2_CSSYS, "aclk_atb_apollo2_cssys",
3851*4882a593Smuzhiyun "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3852*4882a593Smuzhiyun 7, CLK_IGNORE_UNUSED, 0),
3853*4882a593Smuzhiyun GATE(CLK_ACLK_ATB_APOLLO1_CSSYS, "aclk_atb_apollo1_cssys",
3854*4882a593Smuzhiyun "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3855*4882a593Smuzhiyun 6, CLK_IGNORE_UNUSED, 0),
3856*4882a593Smuzhiyun GATE(CLK_ACLK_ATB_APOLLO0_CSSYS, "aclk_atb_apollo0_cssys",
3857*4882a593Smuzhiyun "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3858*4882a593Smuzhiyun 5, CLK_IGNORE_UNUSED, 0),
3859*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAHBS_CSSYS_SSS, "aclk_asyncahbs_cssys_sss",
3860*4882a593Smuzhiyun "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3861*4882a593Smuzhiyun 4, CLK_IGNORE_UNUSED, 0),
3862*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_CSSYS_CCIX, "aclk_asyncaxis_cssys_ccix",
3863*4882a593Smuzhiyun "div_pclk_dbg_atlas", ENABLE_ACLK_ATLAS,
3864*4882a593Smuzhiyun 3, CLK_IGNORE_UNUSED, 0),
3865*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCACES_ATLAS_CCI, "aclk_asyncaces_atlas_cci",
3866*4882a593Smuzhiyun "div_aclk_atlas", ENABLE_ACLK_ATLAS,
3867*4882a593Smuzhiyun 2, CLK_IGNORE_UNUSED, 0),
3868*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_ATLASP, "aclk_ahb2apb_atlasp", "div_pclk_atlas",
3869*4882a593Smuzhiyun ENABLE_ACLK_ATLAS, 1, CLK_IGNORE_UNUSED, 0),
3870*4882a593Smuzhiyun GATE(CLK_ACLK_ATLASNP_200, "aclk_atlasnp_200", "div_pclk_atlas",
3871*4882a593Smuzhiyun ENABLE_ACLK_ATLAS, 0, CLK_IGNORE_UNUSED, 0),
3872*4882a593Smuzhiyun
3873*4882a593Smuzhiyun /* ENABLE_PCLK_ATLAS */
3874*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAPB_AUD_CSSYS, "pclk_asyncapb_aud_cssys",
3875*4882a593Smuzhiyun "div_pclk_dbg_atlas", ENABLE_PCLK_ATLAS,
3876*4882a593Smuzhiyun 5, CLK_IGNORE_UNUSED, 0),
3877*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAPB_ISP_CSSYS, "pclk_asyncapb_isp_cssys",
3878*4882a593Smuzhiyun "div_pclk_dbg_atlas", ENABLE_PCLK_ATLAS,
3879*4882a593Smuzhiyun 4, CLK_IGNORE_UNUSED, 0),
3880*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAPB_APOLLO_CSSYS, "pclk_asyncapb_apollo_cssys",
3881*4882a593Smuzhiyun "div_pclk_dbg_atlas", ENABLE_PCLK_ATLAS,
3882*4882a593Smuzhiyun 3, CLK_IGNORE_UNUSED, 0),
3883*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_ATLAS, "pclk_pmu_atlas", "div_pclk_atlas",
3884*4882a593Smuzhiyun ENABLE_PCLK_ATLAS, 2, CLK_IGNORE_UNUSED, 0),
3885*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_ATLAS, "pclk_sysreg_atlas", "div_pclk_atlas",
3886*4882a593Smuzhiyun ENABLE_PCLK_ATLAS, 1, CLK_IGNORE_UNUSED, 0),
3887*4882a593Smuzhiyun GATE(CLK_PCLK_SECJTAG, "pclk_secjtag", "div_pclk_dbg_atlas",
3888*4882a593Smuzhiyun ENABLE_PCLK_ATLAS, 0, CLK_IGNORE_UNUSED, 0),
3889*4882a593Smuzhiyun
3890*4882a593Smuzhiyun /* ENABLE_SCLK_ATLAS */
3891*4882a593Smuzhiyun GATE(CLK_CNTCLK_ATLAS, "cntclk_atlas", "div_cntclk_atlas",
3892*4882a593Smuzhiyun ENABLE_SCLK_ATLAS, 10, CLK_IGNORE_UNUSED, 0),
3893*4882a593Smuzhiyun GATE(CLK_SCLK_HPM_ATLAS, "sclk_hpm_atlas", "div_sclk_hpm_atlas",
3894*4882a593Smuzhiyun ENABLE_SCLK_ATLAS, 7, CLK_IGNORE_UNUSED, 0),
3895*4882a593Smuzhiyun GATE(CLK_TRACECLK, "traceclk", "div_atclk_atlas",
3896*4882a593Smuzhiyun ENABLE_SCLK_ATLAS, 6, CLK_IGNORE_UNUSED, 0),
3897*4882a593Smuzhiyun GATE(CLK_CTMCLK, "ctmclk", "div_atclk_atlas",
3898*4882a593Smuzhiyun ENABLE_SCLK_ATLAS, 5, CLK_IGNORE_UNUSED, 0),
3899*4882a593Smuzhiyun GATE(CLK_HCLK_CSSYS, "hclk_cssys", "div_atclk_atlas",
3900*4882a593Smuzhiyun ENABLE_SCLK_ATLAS, 4, CLK_IGNORE_UNUSED, 0),
3901*4882a593Smuzhiyun GATE(CLK_PCLK_DBG_CSSYS, "pclk_dbg_cssys", "div_pclk_dbg_atlas",
3902*4882a593Smuzhiyun ENABLE_SCLK_ATLAS, 3, CLK_IGNORE_UNUSED, 0),
3903*4882a593Smuzhiyun GATE(CLK_PCLK_DBG, "pclk_dbg", "div_pclk_dbg_atlas",
3904*4882a593Smuzhiyun ENABLE_SCLK_ATLAS, 2, CLK_IGNORE_UNUSED, 0),
3905*4882a593Smuzhiyun GATE(CLK_ATCLK, "atclk", "div_atclk_atlas",
3906*4882a593Smuzhiyun ENABLE_SCLK_ATLAS, 1, CLK_IGNORE_UNUSED, 0),
3907*4882a593Smuzhiyun };
3908*4882a593Smuzhiyun
3909*4882a593Smuzhiyun #define E5433_ATLAS_DIV0(cntclk, pclk_dbg, atclk, pclk, aclk) \
3910*4882a593Smuzhiyun (((cntclk) << 24) | ((pclk_dbg) << 20) | ((atclk) << 16) | \
3911*4882a593Smuzhiyun ((pclk) << 12) | ((aclk) << 8))
3912*4882a593Smuzhiyun
3913*4882a593Smuzhiyun #define E5433_ATLAS_DIV1(hpm, copy) \
3914*4882a593Smuzhiyun (((hpm) << 4) | ((copy) << 0))
3915*4882a593Smuzhiyun
3916*4882a593Smuzhiyun static const struct exynos_cpuclk_cfg_data exynos5433_atlasclk_d[] __initconst = {
3917*4882a593Smuzhiyun { 1900000, E5433_ATLAS_DIV0(7, 7, 7, 7, 4), E5433_ATLAS_DIV1(7, 1), },
3918*4882a593Smuzhiyun { 1800000, E5433_ATLAS_DIV0(7, 7, 7, 7, 4), E5433_ATLAS_DIV1(7, 1), },
3919*4882a593Smuzhiyun { 1700000, E5433_ATLAS_DIV0(7, 7, 7, 7, 4), E5433_ATLAS_DIV1(7, 1), },
3920*4882a593Smuzhiyun { 1600000, E5433_ATLAS_DIV0(7, 7, 7, 7, 4), E5433_ATLAS_DIV1(7, 1), },
3921*4882a593Smuzhiyun { 1500000, E5433_ATLAS_DIV0(7, 7, 7, 7, 3), E5433_ATLAS_DIV1(7, 1), },
3922*4882a593Smuzhiyun { 1400000, E5433_ATLAS_DIV0(7, 7, 7, 7, 3), E5433_ATLAS_DIV1(7, 1), },
3923*4882a593Smuzhiyun { 1300000, E5433_ATLAS_DIV0(7, 7, 7, 7, 3), E5433_ATLAS_DIV1(7, 1), },
3924*4882a593Smuzhiyun { 1200000, E5433_ATLAS_DIV0(7, 7, 7, 7, 3), E5433_ATLAS_DIV1(7, 1), },
3925*4882a593Smuzhiyun { 1100000, E5433_ATLAS_DIV0(7, 7, 7, 7, 3), E5433_ATLAS_DIV1(7, 1), },
3926*4882a593Smuzhiyun { 1000000, E5433_ATLAS_DIV0(7, 7, 7, 7, 3), E5433_ATLAS_DIV1(7, 1), },
3927*4882a593Smuzhiyun { 900000, E5433_ATLAS_DIV0(7, 7, 7, 7, 2), E5433_ATLAS_DIV1(7, 1), },
3928*4882a593Smuzhiyun { 800000, E5433_ATLAS_DIV0(7, 7, 7, 7, 2), E5433_ATLAS_DIV1(7, 1), },
3929*4882a593Smuzhiyun { 700000, E5433_ATLAS_DIV0(7, 7, 7, 7, 2), E5433_ATLAS_DIV1(7, 1), },
3930*4882a593Smuzhiyun { 600000, E5433_ATLAS_DIV0(7, 7, 7, 7, 2), E5433_ATLAS_DIV1(7, 1), },
3931*4882a593Smuzhiyun { 500000, E5433_ATLAS_DIV0(7, 7, 7, 7, 2), E5433_ATLAS_DIV1(7, 1), },
3932*4882a593Smuzhiyun { 0 },
3933*4882a593Smuzhiyun };
3934*4882a593Smuzhiyun
exynos5433_cmu_atlas_init(struct device_node * np)3935*4882a593Smuzhiyun static void __init exynos5433_cmu_atlas_init(struct device_node *np)
3936*4882a593Smuzhiyun {
3937*4882a593Smuzhiyun void __iomem *reg_base;
3938*4882a593Smuzhiyun struct samsung_clk_provider *ctx;
3939*4882a593Smuzhiyun struct clk_hw **hws;
3940*4882a593Smuzhiyun
3941*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
3942*4882a593Smuzhiyun if (!reg_base) {
3943*4882a593Smuzhiyun panic("%s: failed to map registers\n", __func__);
3944*4882a593Smuzhiyun return;
3945*4882a593Smuzhiyun }
3946*4882a593Smuzhiyun
3947*4882a593Smuzhiyun ctx = samsung_clk_init(np, reg_base, ATLAS_NR_CLK);
3948*4882a593Smuzhiyun if (!ctx) {
3949*4882a593Smuzhiyun panic("%s: unable to allocate ctx\n", __func__);
3950*4882a593Smuzhiyun return;
3951*4882a593Smuzhiyun }
3952*4882a593Smuzhiyun
3953*4882a593Smuzhiyun samsung_clk_register_pll(ctx, atlas_pll_clks,
3954*4882a593Smuzhiyun ARRAY_SIZE(atlas_pll_clks), reg_base);
3955*4882a593Smuzhiyun samsung_clk_register_mux(ctx, atlas_mux_clks,
3956*4882a593Smuzhiyun ARRAY_SIZE(atlas_mux_clks));
3957*4882a593Smuzhiyun samsung_clk_register_div(ctx, atlas_div_clks,
3958*4882a593Smuzhiyun ARRAY_SIZE(atlas_div_clks));
3959*4882a593Smuzhiyun samsung_clk_register_gate(ctx, atlas_gate_clks,
3960*4882a593Smuzhiyun ARRAY_SIZE(atlas_gate_clks));
3961*4882a593Smuzhiyun
3962*4882a593Smuzhiyun hws = ctx->clk_data.hws;
3963*4882a593Smuzhiyun
3964*4882a593Smuzhiyun exynos_register_cpu_clock(ctx, CLK_SCLK_ATLAS, "atlasclk",
3965*4882a593Smuzhiyun hws[CLK_MOUT_ATLAS_PLL], hws[CLK_MOUT_BUS_PLL_ATLAS_USER], 0x200,
3966*4882a593Smuzhiyun exynos5433_atlasclk_d, ARRAY_SIZE(exynos5433_atlasclk_d),
3967*4882a593Smuzhiyun CLK_CPU_HAS_E5433_REGS_LAYOUT);
3968*4882a593Smuzhiyun
3969*4882a593Smuzhiyun samsung_clk_sleep_init(reg_base, atlas_clk_regs,
3970*4882a593Smuzhiyun ARRAY_SIZE(atlas_clk_regs));
3971*4882a593Smuzhiyun
3972*4882a593Smuzhiyun samsung_clk_of_add_provider(np, ctx);
3973*4882a593Smuzhiyun }
3974*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5433_cmu_atlas, "samsung,exynos5433-cmu-atlas",
3975*4882a593Smuzhiyun exynos5433_cmu_atlas_init);
3976*4882a593Smuzhiyun
3977*4882a593Smuzhiyun /*
3978*4882a593Smuzhiyun * Register offset definitions for CMU_MSCL
3979*4882a593Smuzhiyun */
3980*4882a593Smuzhiyun #define MUX_SEL_MSCL0 0x0200
3981*4882a593Smuzhiyun #define MUX_SEL_MSCL1 0x0204
3982*4882a593Smuzhiyun #define MUX_ENABLE_MSCL0 0x0300
3983*4882a593Smuzhiyun #define MUX_ENABLE_MSCL1 0x0304
3984*4882a593Smuzhiyun #define MUX_STAT_MSCL0 0x0400
3985*4882a593Smuzhiyun #define MUX_STAT_MSCL1 0x0404
3986*4882a593Smuzhiyun #define DIV_MSCL 0x0600
3987*4882a593Smuzhiyun #define DIV_STAT_MSCL 0x0700
3988*4882a593Smuzhiyun #define ENABLE_ACLK_MSCL 0x0800
3989*4882a593Smuzhiyun #define ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0 0x0804
3990*4882a593Smuzhiyun #define ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1 0x0808
3991*4882a593Smuzhiyun #define ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG 0x080c
3992*4882a593Smuzhiyun #define ENABLE_PCLK_MSCL 0x0900
3993*4882a593Smuzhiyun #define ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0 0x0904
3994*4882a593Smuzhiyun #define ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1 0x0908
3995*4882a593Smuzhiyun #define ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG 0x090c
3996*4882a593Smuzhiyun #define ENABLE_SCLK_MSCL 0x0a00
3997*4882a593Smuzhiyun #define ENABLE_IP_MSCL0 0x0b00
3998*4882a593Smuzhiyun #define ENABLE_IP_MSCL1 0x0b04
3999*4882a593Smuzhiyun #define ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER0 0x0b08
4000*4882a593Smuzhiyun #define ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER1 0x0b0c
4001*4882a593Smuzhiyun #define ENABLE_IP_MSCL_SECURE_SMMU_JPEG 0x0b10
4002*4882a593Smuzhiyun
4003*4882a593Smuzhiyun static const unsigned long mscl_clk_regs[] __initconst = {
4004*4882a593Smuzhiyun MUX_SEL_MSCL0,
4005*4882a593Smuzhiyun MUX_SEL_MSCL1,
4006*4882a593Smuzhiyun MUX_ENABLE_MSCL0,
4007*4882a593Smuzhiyun MUX_ENABLE_MSCL1,
4008*4882a593Smuzhiyun DIV_MSCL,
4009*4882a593Smuzhiyun ENABLE_ACLK_MSCL,
4010*4882a593Smuzhiyun ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0,
4011*4882a593Smuzhiyun ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1,
4012*4882a593Smuzhiyun ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG,
4013*4882a593Smuzhiyun ENABLE_PCLK_MSCL,
4014*4882a593Smuzhiyun ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0,
4015*4882a593Smuzhiyun ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1,
4016*4882a593Smuzhiyun ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG,
4017*4882a593Smuzhiyun ENABLE_SCLK_MSCL,
4018*4882a593Smuzhiyun ENABLE_IP_MSCL0,
4019*4882a593Smuzhiyun ENABLE_IP_MSCL1,
4020*4882a593Smuzhiyun ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER0,
4021*4882a593Smuzhiyun ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER1,
4022*4882a593Smuzhiyun ENABLE_IP_MSCL_SECURE_SMMU_JPEG,
4023*4882a593Smuzhiyun };
4024*4882a593Smuzhiyun
4025*4882a593Smuzhiyun static const struct samsung_clk_reg_dump mscl_suspend_regs[] = {
4026*4882a593Smuzhiyun { MUX_SEL_MSCL0, 0 },
4027*4882a593Smuzhiyun { MUX_SEL_MSCL1, 0 },
4028*4882a593Smuzhiyun };
4029*4882a593Smuzhiyun
4030*4882a593Smuzhiyun /* list of all parent clock list */
4031*4882a593Smuzhiyun PNAME(mout_sclk_jpeg_user_p) = { "oscclk", "sclk_jpeg_mscl", };
4032*4882a593Smuzhiyun PNAME(mout_aclk_mscl_400_user_p) = { "oscclk", "aclk_mscl_400", };
4033*4882a593Smuzhiyun PNAME(mout_sclk_jpeg_p) = { "mout_sclk_jpeg_user",
4034*4882a593Smuzhiyun "mout_aclk_mscl_400_user", };
4035*4882a593Smuzhiyun
4036*4882a593Smuzhiyun static const struct samsung_mux_clock mscl_mux_clks[] __initconst = {
4037*4882a593Smuzhiyun /* MUX_SEL_MSCL0 */
4038*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_JPEG_USER, "mout_sclk_jpeg_user",
4039*4882a593Smuzhiyun mout_sclk_jpeg_user_p, MUX_SEL_MSCL0, 4, 1),
4040*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_MSCL_400_USER, "mout_aclk_mscl_400_user",
4041*4882a593Smuzhiyun mout_aclk_mscl_400_user_p, MUX_SEL_MSCL0, 0, 1),
4042*4882a593Smuzhiyun
4043*4882a593Smuzhiyun /* MUX_SEL_MSCL1 */
4044*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_JPEG, "mout_sclk_jpeg", mout_sclk_jpeg_p,
4045*4882a593Smuzhiyun MUX_SEL_MSCL1, 0, 1),
4046*4882a593Smuzhiyun };
4047*4882a593Smuzhiyun
4048*4882a593Smuzhiyun static const struct samsung_div_clock mscl_div_clks[] __initconst = {
4049*4882a593Smuzhiyun /* DIV_MSCL */
4050*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_MSCL, "div_pclk_mscl", "mout_aclk_mscl_400_user",
4051*4882a593Smuzhiyun DIV_MSCL, 0, 3),
4052*4882a593Smuzhiyun };
4053*4882a593Smuzhiyun
4054*4882a593Smuzhiyun static const struct samsung_gate_clock mscl_gate_clks[] __initconst = {
4055*4882a593Smuzhiyun /* ENABLE_ACLK_MSCL */
4056*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_JPEG, "aclk_bts_jpeg", "mout_aclk_mscl_400_user",
4057*4882a593Smuzhiyun ENABLE_ACLK_MSCL, 9, 0, 0),
4058*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_M2MSCALER1, "aclk_bts_m2mscaler1",
4059*4882a593Smuzhiyun "mout_aclk_mscl_400_user", ENABLE_ACLK_MSCL, 8, 0, 0),
4060*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_M2MSCALER0, "aclk_bts_m2mscaler0",
4061*4882a593Smuzhiyun "mout_aclk_mscl_400_user", ENABLE_ACLK_MSCL, 7, 0, 0),
4062*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_MSCL0P, "aclk_abh2apb_mscl0p", "div_pclk_mscl",
4063*4882a593Smuzhiyun ENABLE_ACLK_MSCL, 6, CLK_IGNORE_UNUSED, 0),
4064*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_MSCLX, "aclk_xiu_msclx", "mout_aclk_mscl_400_user",
4065*4882a593Smuzhiyun ENABLE_ACLK_MSCL, 5, CLK_IGNORE_UNUSED, 0),
4066*4882a593Smuzhiyun GATE(CLK_ACLK_MSCLNP_100, "aclk_msclnp_100", "div_pclk_mscl",
4067*4882a593Smuzhiyun ENABLE_ACLK_MSCL, 4, CLK_IGNORE_UNUSED, 0),
4068*4882a593Smuzhiyun GATE(CLK_ACLK_MSCLND_400, "aclk_msclnd_400", "mout_aclk_mscl_400_user",
4069*4882a593Smuzhiyun ENABLE_ACLK_MSCL, 3, CLK_IGNORE_UNUSED, 0),
4070*4882a593Smuzhiyun GATE(CLK_ACLK_JPEG, "aclk_jpeg", "mout_aclk_mscl_400_user",
4071*4882a593Smuzhiyun ENABLE_ACLK_MSCL, 2, 0, 0),
4072*4882a593Smuzhiyun GATE(CLK_ACLK_M2MSCALER1, "aclk_m2mscaler1", "mout_aclk_mscl_400_user",
4073*4882a593Smuzhiyun ENABLE_ACLK_MSCL, 1, 0, 0),
4074*4882a593Smuzhiyun GATE(CLK_ACLK_M2MSCALER0, "aclk_m2mscaler0", "mout_aclk_mscl_400_user",
4075*4882a593Smuzhiyun ENABLE_ACLK_MSCL, 0, 0, 0),
4076*4882a593Smuzhiyun
4077*4882a593Smuzhiyun /* ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0 */
4078*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_M2MSCALER0, "aclk_smmu_m2mscaler0",
4079*4882a593Smuzhiyun "mout_aclk_mscl_400_user",
4080*4882a593Smuzhiyun ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0,
4081*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
4082*4882a593Smuzhiyun
4083*4882a593Smuzhiyun /* ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1 */
4084*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_M2MSCALER1, "aclk_smmu_m2mscaler1",
4085*4882a593Smuzhiyun "mout_aclk_mscl_400_user",
4086*4882a593Smuzhiyun ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1,
4087*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
4088*4882a593Smuzhiyun
4089*4882a593Smuzhiyun /* ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG */
4090*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_JPEG, "aclk_smmu_jpeg", "mout_aclk_mscl_400_user",
4091*4882a593Smuzhiyun ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG,
4092*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
4093*4882a593Smuzhiyun
4094*4882a593Smuzhiyun /* ENABLE_PCLK_MSCL */
4095*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_JPEG, "pclk_bts_jpeg", "div_pclk_mscl",
4096*4882a593Smuzhiyun ENABLE_PCLK_MSCL, 7, 0, 0),
4097*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_M2MSCALER1, "pclk_bts_m2mscaler1", "div_pclk_mscl",
4098*4882a593Smuzhiyun ENABLE_PCLK_MSCL, 6, 0, 0),
4099*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_M2MSCALER0, "pclk_bts_m2mscaler0", "div_pclk_mscl",
4100*4882a593Smuzhiyun ENABLE_PCLK_MSCL, 5, 0, 0),
4101*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_MSCL, "pclk_pmu_mscl", "div_pclk_mscl",
4102*4882a593Smuzhiyun ENABLE_PCLK_MSCL, 4, CLK_IGNORE_UNUSED, 0),
4103*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_MSCL, "pclk_sysreg_mscl", "div_pclk_mscl",
4104*4882a593Smuzhiyun ENABLE_PCLK_MSCL, 3, CLK_IGNORE_UNUSED, 0),
4105*4882a593Smuzhiyun GATE(CLK_PCLK_JPEG, "pclk_jpeg", "div_pclk_mscl",
4106*4882a593Smuzhiyun ENABLE_PCLK_MSCL, 2, 0, 0),
4107*4882a593Smuzhiyun GATE(CLK_PCLK_M2MSCALER1, "pclk_m2mscaler1", "div_pclk_mscl",
4108*4882a593Smuzhiyun ENABLE_PCLK_MSCL, 1, 0, 0),
4109*4882a593Smuzhiyun GATE(CLK_PCLK_M2MSCALER0, "pclk_m2mscaler0", "div_pclk_mscl",
4110*4882a593Smuzhiyun ENABLE_PCLK_MSCL, 0, 0, 0),
4111*4882a593Smuzhiyun
4112*4882a593Smuzhiyun /* ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0 */
4113*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_M2MSCALER0, "pclk_smmu_m2mscaler0", "div_pclk_mscl",
4114*4882a593Smuzhiyun ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0,
4115*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
4116*4882a593Smuzhiyun
4117*4882a593Smuzhiyun /* ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1 */
4118*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_M2MSCALER1, "pclk_smmu_m2mscaler1", "div_pclk_mscl",
4119*4882a593Smuzhiyun ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1,
4120*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
4121*4882a593Smuzhiyun
4122*4882a593Smuzhiyun /* ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG */
4123*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_JPEG, "pclk_smmu_jpeg", "div_pclk_mscl",
4124*4882a593Smuzhiyun ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG,
4125*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
4126*4882a593Smuzhiyun
4127*4882a593Smuzhiyun /* ENABLE_SCLK_MSCL */
4128*4882a593Smuzhiyun GATE(CLK_SCLK_JPEG, "sclk_jpeg", "mout_sclk_jpeg", ENABLE_SCLK_MSCL, 0,
4129*4882a593Smuzhiyun CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
4130*4882a593Smuzhiyun };
4131*4882a593Smuzhiyun
4132*4882a593Smuzhiyun static const struct samsung_cmu_info mscl_cmu_info __initconst = {
4133*4882a593Smuzhiyun .mux_clks = mscl_mux_clks,
4134*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(mscl_mux_clks),
4135*4882a593Smuzhiyun .div_clks = mscl_div_clks,
4136*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(mscl_div_clks),
4137*4882a593Smuzhiyun .gate_clks = mscl_gate_clks,
4138*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(mscl_gate_clks),
4139*4882a593Smuzhiyun .nr_clk_ids = MSCL_NR_CLK,
4140*4882a593Smuzhiyun .clk_regs = mscl_clk_regs,
4141*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(mscl_clk_regs),
4142*4882a593Smuzhiyun .suspend_regs = mscl_suspend_regs,
4143*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(mscl_suspend_regs),
4144*4882a593Smuzhiyun .clk_name = "aclk_mscl_400",
4145*4882a593Smuzhiyun };
4146*4882a593Smuzhiyun
4147*4882a593Smuzhiyun /*
4148*4882a593Smuzhiyun * Register offset definitions for CMU_MFC
4149*4882a593Smuzhiyun */
4150*4882a593Smuzhiyun #define MUX_SEL_MFC 0x0200
4151*4882a593Smuzhiyun #define MUX_ENABLE_MFC 0x0300
4152*4882a593Smuzhiyun #define MUX_STAT_MFC 0x0400
4153*4882a593Smuzhiyun #define DIV_MFC 0x0600
4154*4882a593Smuzhiyun #define DIV_STAT_MFC 0x0700
4155*4882a593Smuzhiyun #define ENABLE_ACLK_MFC 0x0800
4156*4882a593Smuzhiyun #define ENABLE_ACLK_MFC_SECURE_SMMU_MFC 0x0804
4157*4882a593Smuzhiyun #define ENABLE_PCLK_MFC 0x0900
4158*4882a593Smuzhiyun #define ENABLE_PCLK_MFC_SECURE_SMMU_MFC 0x0904
4159*4882a593Smuzhiyun #define ENABLE_IP_MFC0 0x0b00
4160*4882a593Smuzhiyun #define ENABLE_IP_MFC1 0x0b04
4161*4882a593Smuzhiyun #define ENABLE_IP_MFC_SECURE_SMMU_MFC 0x0b08
4162*4882a593Smuzhiyun
4163*4882a593Smuzhiyun static const unsigned long mfc_clk_regs[] __initconst = {
4164*4882a593Smuzhiyun MUX_SEL_MFC,
4165*4882a593Smuzhiyun MUX_ENABLE_MFC,
4166*4882a593Smuzhiyun DIV_MFC,
4167*4882a593Smuzhiyun ENABLE_ACLK_MFC,
4168*4882a593Smuzhiyun ENABLE_ACLK_MFC_SECURE_SMMU_MFC,
4169*4882a593Smuzhiyun ENABLE_PCLK_MFC,
4170*4882a593Smuzhiyun ENABLE_PCLK_MFC_SECURE_SMMU_MFC,
4171*4882a593Smuzhiyun ENABLE_IP_MFC0,
4172*4882a593Smuzhiyun ENABLE_IP_MFC1,
4173*4882a593Smuzhiyun ENABLE_IP_MFC_SECURE_SMMU_MFC,
4174*4882a593Smuzhiyun };
4175*4882a593Smuzhiyun
4176*4882a593Smuzhiyun static const struct samsung_clk_reg_dump mfc_suspend_regs[] = {
4177*4882a593Smuzhiyun { MUX_SEL_MFC, 0 },
4178*4882a593Smuzhiyun };
4179*4882a593Smuzhiyun
4180*4882a593Smuzhiyun PNAME(mout_aclk_mfc_400_user_p) = { "oscclk", "aclk_mfc_400", };
4181*4882a593Smuzhiyun
4182*4882a593Smuzhiyun static const struct samsung_mux_clock mfc_mux_clks[] __initconst = {
4183*4882a593Smuzhiyun /* MUX_SEL_MFC */
4184*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_MFC_400_USER, "mout_aclk_mfc_400_user",
4185*4882a593Smuzhiyun mout_aclk_mfc_400_user_p, MUX_SEL_MFC, 0, 0),
4186*4882a593Smuzhiyun };
4187*4882a593Smuzhiyun
4188*4882a593Smuzhiyun static const struct samsung_div_clock mfc_div_clks[] __initconst = {
4189*4882a593Smuzhiyun /* DIV_MFC */
4190*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_MFC, "div_pclk_mfc", "mout_aclk_mfc_400_user",
4191*4882a593Smuzhiyun DIV_MFC, 0, 2),
4192*4882a593Smuzhiyun };
4193*4882a593Smuzhiyun
4194*4882a593Smuzhiyun static const struct samsung_gate_clock mfc_gate_clks[] __initconst = {
4195*4882a593Smuzhiyun /* ENABLE_ACLK_MFC */
4196*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_MFC_1, "aclk_bts_mfc_1", "mout_aclk_mfc_400_user",
4197*4882a593Smuzhiyun ENABLE_ACLK_MFC, 6, 0, 0),
4198*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_MFC_0, "aclk_bts_mfc_0", "mout_aclk_mfc_400_user",
4199*4882a593Smuzhiyun ENABLE_ACLK_MFC, 5, 0, 0),
4200*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_MFCP, "aclk_ahb2apb_mfcp", "div_pclk_mfc",
4201*4882a593Smuzhiyun ENABLE_ACLK_MFC, 4, CLK_IGNORE_UNUSED, 0),
4202*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_MFCX, "aclk_xiu_mfcx", "mout_aclk_mfc_400_user",
4203*4882a593Smuzhiyun ENABLE_ACLK_MFC, 3, CLK_IGNORE_UNUSED, 0),
4204*4882a593Smuzhiyun GATE(CLK_ACLK_MFCNP_100, "aclk_mfcnp_100", "div_pclk_mfc",
4205*4882a593Smuzhiyun ENABLE_ACLK_MFC, 2, CLK_IGNORE_UNUSED, 0),
4206*4882a593Smuzhiyun GATE(CLK_ACLK_MFCND_400, "aclk_mfcnd_400", "mout_aclk_mfc_400_user",
4207*4882a593Smuzhiyun ENABLE_ACLK_MFC, 1, CLK_IGNORE_UNUSED, 0),
4208*4882a593Smuzhiyun GATE(CLK_ACLK_MFC, "aclk_mfc", "mout_aclk_mfc_400_user",
4209*4882a593Smuzhiyun ENABLE_ACLK_MFC, 0, 0, 0),
4210*4882a593Smuzhiyun
4211*4882a593Smuzhiyun /* ENABLE_ACLK_MFC_SECURE_SMMU_MFC */
4212*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_MFC_1, "aclk_smmu_mfc_1", "mout_aclk_mfc_400_user",
4213*4882a593Smuzhiyun ENABLE_ACLK_MFC_SECURE_SMMU_MFC,
4214*4882a593Smuzhiyun 1, CLK_IGNORE_UNUSED, 0),
4215*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_MFC_0, "aclk_smmu_mfc_0", "mout_aclk_mfc_400_user",
4216*4882a593Smuzhiyun ENABLE_ACLK_MFC_SECURE_SMMU_MFC,
4217*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
4218*4882a593Smuzhiyun
4219*4882a593Smuzhiyun /* ENABLE_PCLK_MFC */
4220*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_MFC_1, "pclk_bts_mfc_1", "div_pclk_mfc",
4221*4882a593Smuzhiyun ENABLE_PCLK_MFC, 4, 0, 0),
4222*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_MFC_0, "pclk_bts_mfc_0", "div_pclk_mfc",
4223*4882a593Smuzhiyun ENABLE_PCLK_MFC, 3, 0, 0),
4224*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_MFC, "pclk_pmu_mfc", "div_pclk_mfc",
4225*4882a593Smuzhiyun ENABLE_PCLK_MFC, 2, CLK_IGNORE_UNUSED, 0),
4226*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_MFC, "pclk_sysreg_mfc", "div_pclk_mfc",
4227*4882a593Smuzhiyun ENABLE_PCLK_MFC, 1, CLK_IGNORE_UNUSED, 0),
4228*4882a593Smuzhiyun GATE(CLK_PCLK_MFC, "pclk_mfc", "div_pclk_mfc",
4229*4882a593Smuzhiyun ENABLE_PCLK_MFC, 4, CLK_IGNORE_UNUSED, 0),
4230*4882a593Smuzhiyun
4231*4882a593Smuzhiyun /* ENABLE_PCLK_MFC_SECURE_SMMU_MFC */
4232*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_MFC_1, "pclk_smmu_mfc_1", "div_pclk_mfc",
4233*4882a593Smuzhiyun ENABLE_PCLK_MFC_SECURE_SMMU_MFC,
4234*4882a593Smuzhiyun 1, CLK_IGNORE_UNUSED, 0),
4235*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_MFC_0, "pclk_smmu_mfc_0", "div_pclk_mfc",
4236*4882a593Smuzhiyun ENABLE_PCLK_MFC_SECURE_SMMU_MFC,
4237*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
4238*4882a593Smuzhiyun };
4239*4882a593Smuzhiyun
4240*4882a593Smuzhiyun static const struct samsung_cmu_info mfc_cmu_info __initconst = {
4241*4882a593Smuzhiyun .mux_clks = mfc_mux_clks,
4242*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(mfc_mux_clks),
4243*4882a593Smuzhiyun .div_clks = mfc_div_clks,
4244*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(mfc_div_clks),
4245*4882a593Smuzhiyun .gate_clks = mfc_gate_clks,
4246*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(mfc_gate_clks),
4247*4882a593Smuzhiyun .nr_clk_ids = MFC_NR_CLK,
4248*4882a593Smuzhiyun .clk_regs = mfc_clk_regs,
4249*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(mfc_clk_regs),
4250*4882a593Smuzhiyun .suspend_regs = mfc_suspend_regs,
4251*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(mfc_suspend_regs),
4252*4882a593Smuzhiyun .clk_name = "aclk_mfc_400",
4253*4882a593Smuzhiyun };
4254*4882a593Smuzhiyun
4255*4882a593Smuzhiyun /*
4256*4882a593Smuzhiyun * Register offset definitions for CMU_HEVC
4257*4882a593Smuzhiyun */
4258*4882a593Smuzhiyun #define MUX_SEL_HEVC 0x0200
4259*4882a593Smuzhiyun #define MUX_ENABLE_HEVC 0x0300
4260*4882a593Smuzhiyun #define MUX_STAT_HEVC 0x0400
4261*4882a593Smuzhiyun #define DIV_HEVC 0x0600
4262*4882a593Smuzhiyun #define DIV_STAT_HEVC 0x0700
4263*4882a593Smuzhiyun #define ENABLE_ACLK_HEVC 0x0800
4264*4882a593Smuzhiyun #define ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC 0x0804
4265*4882a593Smuzhiyun #define ENABLE_PCLK_HEVC 0x0900
4266*4882a593Smuzhiyun #define ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC 0x0904
4267*4882a593Smuzhiyun #define ENABLE_IP_HEVC0 0x0b00
4268*4882a593Smuzhiyun #define ENABLE_IP_HEVC1 0x0b04
4269*4882a593Smuzhiyun #define ENABLE_IP_HEVC_SECURE_SMMU_HEVC 0x0b08
4270*4882a593Smuzhiyun
4271*4882a593Smuzhiyun static const unsigned long hevc_clk_regs[] __initconst = {
4272*4882a593Smuzhiyun MUX_SEL_HEVC,
4273*4882a593Smuzhiyun MUX_ENABLE_HEVC,
4274*4882a593Smuzhiyun DIV_HEVC,
4275*4882a593Smuzhiyun ENABLE_ACLK_HEVC,
4276*4882a593Smuzhiyun ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC,
4277*4882a593Smuzhiyun ENABLE_PCLK_HEVC,
4278*4882a593Smuzhiyun ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC,
4279*4882a593Smuzhiyun ENABLE_IP_HEVC0,
4280*4882a593Smuzhiyun ENABLE_IP_HEVC1,
4281*4882a593Smuzhiyun ENABLE_IP_HEVC_SECURE_SMMU_HEVC,
4282*4882a593Smuzhiyun };
4283*4882a593Smuzhiyun
4284*4882a593Smuzhiyun static const struct samsung_clk_reg_dump hevc_suspend_regs[] = {
4285*4882a593Smuzhiyun { MUX_SEL_HEVC, 0 },
4286*4882a593Smuzhiyun };
4287*4882a593Smuzhiyun
4288*4882a593Smuzhiyun PNAME(mout_aclk_hevc_400_user_p) = { "oscclk", "aclk_hevc_400", };
4289*4882a593Smuzhiyun
4290*4882a593Smuzhiyun static const struct samsung_mux_clock hevc_mux_clks[] __initconst = {
4291*4882a593Smuzhiyun /* MUX_SEL_HEVC */
4292*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_HEVC_400_USER, "mout_aclk_hevc_400_user",
4293*4882a593Smuzhiyun mout_aclk_hevc_400_user_p, MUX_SEL_HEVC, 0, 0),
4294*4882a593Smuzhiyun };
4295*4882a593Smuzhiyun
4296*4882a593Smuzhiyun static const struct samsung_div_clock hevc_div_clks[] __initconst = {
4297*4882a593Smuzhiyun /* DIV_HEVC */
4298*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_HEVC, "div_pclk_hevc", "mout_aclk_hevc_400_user",
4299*4882a593Smuzhiyun DIV_HEVC, 0, 2),
4300*4882a593Smuzhiyun };
4301*4882a593Smuzhiyun
4302*4882a593Smuzhiyun static const struct samsung_gate_clock hevc_gate_clks[] __initconst = {
4303*4882a593Smuzhiyun /* ENABLE_ACLK_HEVC */
4304*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_HEVC_1, "aclk_bts_hevc_1", "mout_aclk_hevc_400_user",
4305*4882a593Smuzhiyun ENABLE_ACLK_HEVC, 6, 0, 0),
4306*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_HEVC_0, "aclk_bts_hevc_0", "mout_aclk_hevc_400_user",
4307*4882a593Smuzhiyun ENABLE_ACLK_HEVC, 5, 0, 0),
4308*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_HEVCP, "aclk_ahb2apb_hevcp", "div_pclk_hevc",
4309*4882a593Smuzhiyun ENABLE_ACLK_HEVC, 4, CLK_IGNORE_UNUSED, 0),
4310*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_HEVCX, "aclk_xiu_hevcx", "mout_aclk_hevc_400_user",
4311*4882a593Smuzhiyun ENABLE_ACLK_HEVC, 3, CLK_IGNORE_UNUSED, 0),
4312*4882a593Smuzhiyun GATE(CLK_ACLK_HEVCNP_100, "aclk_hevcnp_100", "div_pclk_hevc",
4313*4882a593Smuzhiyun ENABLE_ACLK_HEVC, 2, CLK_IGNORE_UNUSED, 0),
4314*4882a593Smuzhiyun GATE(CLK_ACLK_HEVCND_400, "aclk_hevcnd_400", "mout_aclk_hevc_400_user",
4315*4882a593Smuzhiyun ENABLE_ACLK_HEVC, 1, CLK_IGNORE_UNUSED, 0),
4316*4882a593Smuzhiyun GATE(CLK_ACLK_HEVC, "aclk_hevc", "mout_aclk_hevc_400_user",
4317*4882a593Smuzhiyun ENABLE_ACLK_HEVC, 0, 0, 0),
4318*4882a593Smuzhiyun
4319*4882a593Smuzhiyun /* ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC */
4320*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_HEVC_1, "aclk_smmu_hevc_1",
4321*4882a593Smuzhiyun "mout_aclk_hevc_400_user",
4322*4882a593Smuzhiyun ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC,
4323*4882a593Smuzhiyun 1, CLK_IGNORE_UNUSED, 0),
4324*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_HEVC_0, "aclk_smmu_hevc_0",
4325*4882a593Smuzhiyun "mout_aclk_hevc_400_user",
4326*4882a593Smuzhiyun ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC,
4327*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
4328*4882a593Smuzhiyun
4329*4882a593Smuzhiyun /* ENABLE_PCLK_HEVC */
4330*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_HEVC_1, "pclk_bts_hevc_1", "div_pclk_hevc",
4331*4882a593Smuzhiyun ENABLE_PCLK_HEVC, 4, 0, 0),
4332*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_HEVC_0, "pclk_bts_hevc_0", "div_pclk_hevc",
4333*4882a593Smuzhiyun ENABLE_PCLK_HEVC, 3, 0, 0),
4334*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_HEVC, "pclk_pmu_hevc", "div_pclk_hevc",
4335*4882a593Smuzhiyun ENABLE_PCLK_HEVC, 2, CLK_IGNORE_UNUSED, 0),
4336*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_HEVC, "pclk_sysreg_hevc", "div_pclk_hevc",
4337*4882a593Smuzhiyun ENABLE_PCLK_HEVC, 1, CLK_IGNORE_UNUSED, 0),
4338*4882a593Smuzhiyun GATE(CLK_PCLK_HEVC, "pclk_hevc", "div_pclk_hevc",
4339*4882a593Smuzhiyun ENABLE_PCLK_HEVC, 4, CLK_IGNORE_UNUSED, 0),
4340*4882a593Smuzhiyun
4341*4882a593Smuzhiyun /* ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC */
4342*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_HEVC_1, "pclk_smmu_hevc_1", "div_pclk_hevc",
4343*4882a593Smuzhiyun ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC,
4344*4882a593Smuzhiyun 1, CLK_IGNORE_UNUSED, 0),
4345*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_HEVC_0, "pclk_smmu_hevc_0", "div_pclk_hevc",
4346*4882a593Smuzhiyun ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC,
4347*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
4348*4882a593Smuzhiyun };
4349*4882a593Smuzhiyun
4350*4882a593Smuzhiyun static const struct samsung_cmu_info hevc_cmu_info __initconst = {
4351*4882a593Smuzhiyun .mux_clks = hevc_mux_clks,
4352*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(hevc_mux_clks),
4353*4882a593Smuzhiyun .div_clks = hevc_div_clks,
4354*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(hevc_div_clks),
4355*4882a593Smuzhiyun .gate_clks = hevc_gate_clks,
4356*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(hevc_gate_clks),
4357*4882a593Smuzhiyun .nr_clk_ids = HEVC_NR_CLK,
4358*4882a593Smuzhiyun .clk_regs = hevc_clk_regs,
4359*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(hevc_clk_regs),
4360*4882a593Smuzhiyun .suspend_regs = hevc_suspend_regs,
4361*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(hevc_suspend_regs),
4362*4882a593Smuzhiyun .clk_name = "aclk_hevc_400",
4363*4882a593Smuzhiyun };
4364*4882a593Smuzhiyun
4365*4882a593Smuzhiyun /*
4366*4882a593Smuzhiyun * Register offset definitions for CMU_ISP
4367*4882a593Smuzhiyun */
4368*4882a593Smuzhiyun #define MUX_SEL_ISP 0x0200
4369*4882a593Smuzhiyun #define MUX_ENABLE_ISP 0x0300
4370*4882a593Smuzhiyun #define MUX_STAT_ISP 0x0400
4371*4882a593Smuzhiyun #define DIV_ISP 0x0600
4372*4882a593Smuzhiyun #define DIV_STAT_ISP 0x0700
4373*4882a593Smuzhiyun #define ENABLE_ACLK_ISP0 0x0800
4374*4882a593Smuzhiyun #define ENABLE_ACLK_ISP1 0x0804
4375*4882a593Smuzhiyun #define ENABLE_ACLK_ISP2 0x0808
4376*4882a593Smuzhiyun #define ENABLE_PCLK_ISP 0x0900
4377*4882a593Smuzhiyun #define ENABLE_SCLK_ISP 0x0a00
4378*4882a593Smuzhiyun #define ENABLE_IP_ISP0 0x0b00
4379*4882a593Smuzhiyun #define ENABLE_IP_ISP1 0x0b04
4380*4882a593Smuzhiyun #define ENABLE_IP_ISP2 0x0b08
4381*4882a593Smuzhiyun #define ENABLE_IP_ISP3 0x0b0c
4382*4882a593Smuzhiyun
4383*4882a593Smuzhiyun static const unsigned long isp_clk_regs[] __initconst = {
4384*4882a593Smuzhiyun MUX_SEL_ISP,
4385*4882a593Smuzhiyun MUX_ENABLE_ISP,
4386*4882a593Smuzhiyun DIV_ISP,
4387*4882a593Smuzhiyun ENABLE_ACLK_ISP0,
4388*4882a593Smuzhiyun ENABLE_ACLK_ISP1,
4389*4882a593Smuzhiyun ENABLE_ACLK_ISP2,
4390*4882a593Smuzhiyun ENABLE_PCLK_ISP,
4391*4882a593Smuzhiyun ENABLE_SCLK_ISP,
4392*4882a593Smuzhiyun ENABLE_IP_ISP0,
4393*4882a593Smuzhiyun ENABLE_IP_ISP1,
4394*4882a593Smuzhiyun ENABLE_IP_ISP2,
4395*4882a593Smuzhiyun ENABLE_IP_ISP3,
4396*4882a593Smuzhiyun };
4397*4882a593Smuzhiyun
4398*4882a593Smuzhiyun static const struct samsung_clk_reg_dump isp_suspend_regs[] = {
4399*4882a593Smuzhiyun { MUX_SEL_ISP, 0 },
4400*4882a593Smuzhiyun };
4401*4882a593Smuzhiyun
4402*4882a593Smuzhiyun PNAME(mout_aclk_isp_dis_400_user_p) = { "oscclk", "aclk_isp_dis_400", };
4403*4882a593Smuzhiyun PNAME(mout_aclk_isp_400_user_p) = { "oscclk", "aclk_isp_400", };
4404*4882a593Smuzhiyun
4405*4882a593Smuzhiyun static const struct samsung_mux_clock isp_mux_clks[] __initconst = {
4406*4882a593Smuzhiyun /* MUX_SEL_ISP */
4407*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_ISP_DIS_400_USER, "mout_aclk_isp_dis_400_user",
4408*4882a593Smuzhiyun mout_aclk_isp_dis_400_user_p, MUX_SEL_ISP, 4, 0),
4409*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_ISP_400_USER, "mout_aclk_isp_400_user",
4410*4882a593Smuzhiyun mout_aclk_isp_400_user_p, MUX_SEL_ISP, 0, 0),
4411*4882a593Smuzhiyun };
4412*4882a593Smuzhiyun
4413*4882a593Smuzhiyun static const struct samsung_div_clock isp_div_clks[] __initconst = {
4414*4882a593Smuzhiyun /* DIV_ISP */
4415*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_ISP_DIS, "div_pclk_isp_dis",
4416*4882a593Smuzhiyun "mout_aclk_isp_dis_400_user", DIV_ISP, 12, 3),
4417*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_ISP, "div_pclk_isp", "mout_aclk_isp_400_user",
4418*4882a593Smuzhiyun DIV_ISP, 8, 3),
4419*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_ISP_D_200, "div_aclk_isp_d_200",
4420*4882a593Smuzhiyun "mout_aclk_isp_400_user", DIV_ISP, 4, 3),
4421*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_ISP_C_200, "div_aclk_isp_c_200",
4422*4882a593Smuzhiyun "mout_aclk_isp_400_user", DIV_ISP, 0, 3),
4423*4882a593Smuzhiyun };
4424*4882a593Smuzhiyun
4425*4882a593Smuzhiyun static const struct samsung_gate_clock isp_gate_clks[] __initconst = {
4426*4882a593Smuzhiyun /* ENABLE_ACLK_ISP0 */
4427*4882a593Smuzhiyun GATE(CLK_ACLK_ISP_D_GLUE, "aclk_isp_d_glue", "mout_aclk_isp_400_user",
4428*4882a593Smuzhiyun ENABLE_ACLK_ISP0, 6, CLK_IGNORE_UNUSED, 0),
4429*4882a593Smuzhiyun GATE(CLK_ACLK_SCALERP, "aclk_scalerp", "mout_aclk_isp_400_user",
4430*4882a593Smuzhiyun ENABLE_ACLK_ISP0, 5, 0, 0),
4431*4882a593Smuzhiyun GATE(CLK_ACLK_3DNR, "aclk_3dnr", "mout_aclk_isp_400_user",
4432*4882a593Smuzhiyun ENABLE_ACLK_ISP0, 4, 0, 0),
4433*4882a593Smuzhiyun GATE(CLK_ACLK_DIS, "aclk_dis", "mout_aclk_isp_dis_400_user",
4434*4882a593Smuzhiyun ENABLE_ACLK_ISP0, 3, 0, 0),
4435*4882a593Smuzhiyun GATE(CLK_ACLK_SCALERC, "aclk_scalerc", "mout_aclk_isp_400_user",
4436*4882a593Smuzhiyun ENABLE_ACLK_ISP0, 2, 0, 0),
4437*4882a593Smuzhiyun GATE(CLK_ACLK_DRC, "aclk_drc", "mout_aclk_isp_400_user",
4438*4882a593Smuzhiyun ENABLE_ACLK_ISP0, 1, 0, 0),
4439*4882a593Smuzhiyun GATE(CLK_ACLK_ISP, "aclk_isp", "mout_aclk_isp_400_user",
4440*4882a593Smuzhiyun ENABLE_ACLK_ISP0, 0, 0, 0),
4441*4882a593Smuzhiyun
4442*4882a593Smuzhiyun /* ENABLE_ACLK_ISP1 */
4443*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_SCALERP, "aclk_axius_scalerp",
4444*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4445*4882a593Smuzhiyun 17, CLK_IGNORE_UNUSED, 0),
4446*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_SCALERC, "aclk_axius_scalerc",
4447*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4448*4882a593Smuzhiyun 16, CLK_IGNORE_UNUSED, 0),
4449*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_DRC, "aclk_axius_drc",
4450*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4451*4882a593Smuzhiyun 15, CLK_IGNORE_UNUSED, 0),
4452*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAHBM_ISP2P, "aclk_asyncahbm_isp2p",
4453*4882a593Smuzhiyun "div_pclk_isp", ENABLE_ACLK_ISP1,
4454*4882a593Smuzhiyun 14, CLK_IGNORE_UNUSED, 0),
4455*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAHBM_ISP1P, "aclk_asyncahbm_isp1p",
4456*4882a593Smuzhiyun "div_pclk_isp", ENABLE_ACLK_ISP1,
4457*4882a593Smuzhiyun 13, CLK_IGNORE_UNUSED, 0),
4458*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_DIS1, "aclk_asyncaxis_dis1",
4459*4882a593Smuzhiyun "mout_aclk_isp_dis_400_user", ENABLE_ACLK_ISP1,
4460*4882a593Smuzhiyun 12, CLK_IGNORE_UNUSED, 0),
4461*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_DIS0, "aclk_asyncaxis_dis0",
4462*4882a593Smuzhiyun "mout_aclk_isp_dis_400_user", ENABLE_ACLK_ISP1,
4463*4882a593Smuzhiyun 11, CLK_IGNORE_UNUSED, 0),
4464*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_DIS1, "aclk_asyncaxim_dis1",
4465*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4466*4882a593Smuzhiyun 10, CLK_IGNORE_UNUSED, 0),
4467*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_DIS0, "aclk_asyncaxim_dis0",
4468*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4469*4882a593Smuzhiyun 9, CLK_IGNORE_UNUSED, 0),
4470*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_ISP2P, "aclk_asyncaxim_isp2p",
4471*4882a593Smuzhiyun "div_aclk_isp_d_200", ENABLE_ACLK_ISP1,
4472*4882a593Smuzhiyun 8, CLK_IGNORE_UNUSED, 0),
4473*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_ISP1P, "aclk_asyncaxim_isp1p",
4474*4882a593Smuzhiyun "div_aclk_isp_c_200", ENABLE_ACLK_ISP1,
4475*4882a593Smuzhiyun 7, CLK_IGNORE_UNUSED, 0),
4476*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_ISP2P, "aclk_ahb2apb_isp2p", "div_pclk_isp",
4477*4882a593Smuzhiyun ENABLE_ACLK_ISP1, 6, CLK_IGNORE_UNUSED, 0),
4478*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_ISP1P, "aclk_ahb2apb_isp1p", "div_pclk_isp",
4479*4882a593Smuzhiyun ENABLE_ACLK_ISP1, 5, CLK_IGNORE_UNUSED, 0),
4480*4882a593Smuzhiyun GATE(CLK_ACLK_AXI2APB_ISP2P, "aclk_axi2apb_isp2p",
4481*4882a593Smuzhiyun "div_aclk_isp_d_200", ENABLE_ACLK_ISP1,
4482*4882a593Smuzhiyun 4, CLK_IGNORE_UNUSED, 0),
4483*4882a593Smuzhiyun GATE(CLK_ACLK_AXI2APB_ISP1P, "aclk_axi2apb_isp1p",
4484*4882a593Smuzhiyun "div_aclk_isp_c_200", ENABLE_ACLK_ISP1,
4485*4882a593Smuzhiyun 3, CLK_IGNORE_UNUSED, 0),
4486*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_ISPEX1, "aclk_xiu_ispex1", "mout_aclk_isp_400_user",
4487*4882a593Smuzhiyun ENABLE_ACLK_ISP1, 2, CLK_IGNORE_UNUSED, 0),
4488*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_ISPEX0, "aclk_xiu_ispex0", "mout_aclk_isp_400_user",
4489*4882a593Smuzhiyun ENABLE_ACLK_ISP1, 1, CLK_IGNORE_UNUSED, 0),
4490*4882a593Smuzhiyun GATE(CLK_ACLK_ISPND_400, "aclk_ispnd_400", "mout_aclk_isp_400_user",
4491*4882a593Smuzhiyun ENABLE_ACLK_ISP1, 1, CLK_IGNORE_UNUSED, 0),
4492*4882a593Smuzhiyun
4493*4882a593Smuzhiyun /* ENABLE_ACLK_ISP2 */
4494*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_SCALERP, "aclk_smmu_scalerp",
4495*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4496*4882a593Smuzhiyun 13, CLK_IGNORE_UNUSED, 0),
4497*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_3DNR, "aclk_smmu_3dnr", "mout_aclk_isp_400_user",
4498*4882a593Smuzhiyun ENABLE_ACLK_ISP2, 12, CLK_IGNORE_UNUSED, 0),
4499*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_DIS1, "aclk_smmu_dis1", "mout_aclk_isp_400_user",
4500*4882a593Smuzhiyun ENABLE_ACLK_ISP2, 11, CLK_IGNORE_UNUSED, 0),
4501*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_DIS0, "aclk_smmu_dis0", "mout_aclk_isp_400_user",
4502*4882a593Smuzhiyun ENABLE_ACLK_ISP2, 10, CLK_IGNORE_UNUSED, 0),
4503*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_SCALERC, "aclk_smmu_scalerc",
4504*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4505*4882a593Smuzhiyun 9, CLK_IGNORE_UNUSED, 0),
4506*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_DRC, "aclk_smmu_drc", "mout_aclk_isp_400_user",
4507*4882a593Smuzhiyun ENABLE_ACLK_ISP2, 8, CLK_IGNORE_UNUSED, 0),
4508*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_ISP, "aclk_smmu_isp", "mout_aclk_isp_400_user",
4509*4882a593Smuzhiyun ENABLE_ACLK_ISP2, 7, CLK_IGNORE_UNUSED, 0),
4510*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_SCALERP, "aclk_bts_scalerp",
4511*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4512*4882a593Smuzhiyun 6, CLK_IGNORE_UNUSED, 0),
4513*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_3DR, "aclk_bts_3dnr", "mout_aclk_isp_400_user",
4514*4882a593Smuzhiyun ENABLE_ACLK_ISP2, 5, CLK_IGNORE_UNUSED, 0),
4515*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_DIS1, "aclk_bts_dis1", "mout_aclk_isp_400_user",
4516*4882a593Smuzhiyun ENABLE_ACLK_ISP2, 4, CLK_IGNORE_UNUSED, 0),
4517*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_DIS0, "aclk_bts_dis0", "mout_aclk_isp_400_user",
4518*4882a593Smuzhiyun ENABLE_ACLK_ISP2, 3, CLK_IGNORE_UNUSED, 0),
4519*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_SCALERC, "aclk_bts_scalerc",
4520*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4521*4882a593Smuzhiyun 2, CLK_IGNORE_UNUSED, 0),
4522*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_DRC, "aclk_bts_drc", "mout_aclk_isp_400_user",
4523*4882a593Smuzhiyun ENABLE_ACLK_ISP2, 1, CLK_IGNORE_UNUSED, 0),
4524*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_ISP, "aclk_bts_isp", "mout_aclk_isp_400_user",
4525*4882a593Smuzhiyun ENABLE_ACLK_ISP2, 0, CLK_IGNORE_UNUSED, 0),
4526*4882a593Smuzhiyun
4527*4882a593Smuzhiyun /* ENABLE_PCLK_ISP */
4528*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_SCALERP, "pclk_smmu_scalerp", "div_aclk_isp_d_200",
4529*4882a593Smuzhiyun ENABLE_PCLK_ISP, 25, CLK_IGNORE_UNUSED, 0),
4530*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_3DNR, "pclk_smmu_3dnr", "div_aclk_isp_d_200",
4531*4882a593Smuzhiyun ENABLE_PCLK_ISP, 24, CLK_IGNORE_UNUSED, 0),
4532*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_DIS1, "pclk_smmu_dis1", "div_aclk_isp_d_200",
4533*4882a593Smuzhiyun ENABLE_PCLK_ISP, 23, CLK_IGNORE_UNUSED, 0),
4534*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_DIS0, "pclk_smmu_dis0", "div_aclk_isp_d_200",
4535*4882a593Smuzhiyun ENABLE_PCLK_ISP, 22, CLK_IGNORE_UNUSED, 0),
4536*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_SCALERC, "pclk_smmu_scalerc", "div_aclk_isp_c_200",
4537*4882a593Smuzhiyun ENABLE_PCLK_ISP, 21, CLK_IGNORE_UNUSED, 0),
4538*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_DRC, "pclk_smmu_drc", "div_aclk_isp_c_200",
4539*4882a593Smuzhiyun ENABLE_PCLK_ISP, 20, CLK_IGNORE_UNUSED, 0),
4540*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_ISP, "pclk_smmu_isp", "div_aclk_isp_c_200",
4541*4882a593Smuzhiyun ENABLE_PCLK_ISP, 19, CLK_IGNORE_UNUSED, 0),
4542*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_SCALERP, "pclk_bts_scalerp", "div_pclk_isp",
4543*4882a593Smuzhiyun ENABLE_PCLK_ISP, 18, CLK_IGNORE_UNUSED, 0),
4544*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_3DNR, "pclk_bts_3dnr", "div_pclk_isp",
4545*4882a593Smuzhiyun ENABLE_PCLK_ISP, 17, CLK_IGNORE_UNUSED, 0),
4546*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_DIS1, "pclk_bts_dis1", "div_pclk_isp",
4547*4882a593Smuzhiyun ENABLE_PCLK_ISP, 16, CLK_IGNORE_UNUSED, 0),
4548*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_DIS0, "pclk_bts_dis0", "div_pclk_isp",
4549*4882a593Smuzhiyun ENABLE_PCLK_ISP, 15, CLK_IGNORE_UNUSED, 0),
4550*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_SCALERC, "pclk_bts_scalerc", "div_pclk_isp",
4551*4882a593Smuzhiyun ENABLE_PCLK_ISP, 14, CLK_IGNORE_UNUSED, 0),
4552*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_DRC, "pclk_bts_drc", "div_pclk_isp",
4553*4882a593Smuzhiyun ENABLE_PCLK_ISP, 13, CLK_IGNORE_UNUSED, 0),
4554*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_ISP, "pclk_bts_isp", "div_pclk_isp",
4555*4882a593Smuzhiyun ENABLE_PCLK_ISP, 12, CLK_IGNORE_UNUSED, 0),
4556*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_DIS1, "pclk_asyncaxi_dis1", "div_pclk_isp",
4557*4882a593Smuzhiyun ENABLE_PCLK_ISP, 11, CLK_IGNORE_UNUSED, 0),
4558*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_DIS0, "pclk_asyncaxi_dis0", "div_pclk_isp",
4559*4882a593Smuzhiyun ENABLE_PCLK_ISP, 10, CLK_IGNORE_UNUSED, 0),
4560*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_ISP, "pclk_pmu_isp", "div_pclk_isp",
4561*4882a593Smuzhiyun ENABLE_PCLK_ISP, 9, CLK_IGNORE_UNUSED, 0),
4562*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_ISP, "pclk_sysreg_isp", "div_pclk_isp",
4563*4882a593Smuzhiyun ENABLE_PCLK_ISP, 8, CLK_IGNORE_UNUSED, 0),
4564*4882a593Smuzhiyun GATE(CLK_PCLK_CMU_ISP_LOCAL, "pclk_cmu_isp_local",
4565*4882a593Smuzhiyun "div_aclk_isp_c_200", ENABLE_PCLK_ISP,
4566*4882a593Smuzhiyun 7, CLK_IGNORE_UNUSED, 0),
4567*4882a593Smuzhiyun GATE(CLK_PCLK_SCALERP, "pclk_scalerp", "div_aclk_isp_d_200",
4568*4882a593Smuzhiyun ENABLE_PCLK_ISP, 6, CLK_IGNORE_UNUSED, 0),
4569*4882a593Smuzhiyun GATE(CLK_PCLK_3DNR, "pclk_3dnr", "div_aclk_isp_d_200",
4570*4882a593Smuzhiyun ENABLE_PCLK_ISP, 5, CLK_IGNORE_UNUSED, 0),
4571*4882a593Smuzhiyun GATE(CLK_PCLK_DIS_CORE, "pclk_dis_core", "div_pclk_isp_dis",
4572*4882a593Smuzhiyun ENABLE_PCLK_ISP, 4, CLK_IGNORE_UNUSED, 0),
4573*4882a593Smuzhiyun GATE(CLK_PCLK_DIS, "pclk_dis", "div_aclk_isp_d_200",
4574*4882a593Smuzhiyun ENABLE_PCLK_ISP, 3, CLK_IGNORE_UNUSED, 0),
4575*4882a593Smuzhiyun GATE(CLK_PCLK_SCALERC, "pclk_scalerc", "div_aclk_isp_c_200",
4576*4882a593Smuzhiyun ENABLE_PCLK_ISP, 2, CLK_IGNORE_UNUSED, 0),
4577*4882a593Smuzhiyun GATE(CLK_PCLK_DRC, "pclk_drc", "div_aclk_isp_c_200",
4578*4882a593Smuzhiyun ENABLE_PCLK_ISP, 1, CLK_IGNORE_UNUSED, 0),
4579*4882a593Smuzhiyun GATE(CLK_PCLK_ISP, "pclk_isp", "div_aclk_isp_c_200",
4580*4882a593Smuzhiyun ENABLE_PCLK_ISP, 0, CLK_IGNORE_UNUSED, 0),
4581*4882a593Smuzhiyun
4582*4882a593Smuzhiyun /* ENABLE_SCLK_ISP */
4583*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCS_DIS, "sclk_pixelasyncs_dis",
4584*4882a593Smuzhiyun "mout_aclk_isp_dis_400_user", ENABLE_SCLK_ISP,
4585*4882a593Smuzhiyun 5, CLK_IGNORE_UNUSED, 0),
4586*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCM_DIS, "sclk_pixelasyncm_dis",
4587*4882a593Smuzhiyun "mout_aclk_isp_dis_400_user", ENABLE_SCLK_ISP,
4588*4882a593Smuzhiyun 4, CLK_IGNORE_UNUSED, 0),
4589*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCS_SCALERP, "sclk_pixelasyncs_scalerp",
4590*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4591*4882a593Smuzhiyun 3, CLK_IGNORE_UNUSED, 0),
4592*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCM_ISPD, "sclk_pixelasyncm_ispd",
4593*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4594*4882a593Smuzhiyun 2, CLK_IGNORE_UNUSED, 0),
4595*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCS_ISPC, "sclk_pixelasyncs_ispc",
4596*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4597*4882a593Smuzhiyun 1, CLK_IGNORE_UNUSED, 0),
4598*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCM_ISPC, "sclk_pixelasyncm_ispc",
4599*4882a593Smuzhiyun "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4600*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
4601*4882a593Smuzhiyun };
4602*4882a593Smuzhiyun
4603*4882a593Smuzhiyun static const struct samsung_cmu_info isp_cmu_info __initconst = {
4604*4882a593Smuzhiyun .mux_clks = isp_mux_clks,
4605*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(isp_mux_clks),
4606*4882a593Smuzhiyun .div_clks = isp_div_clks,
4607*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(isp_div_clks),
4608*4882a593Smuzhiyun .gate_clks = isp_gate_clks,
4609*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(isp_gate_clks),
4610*4882a593Smuzhiyun .nr_clk_ids = ISP_NR_CLK,
4611*4882a593Smuzhiyun .clk_regs = isp_clk_regs,
4612*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(isp_clk_regs),
4613*4882a593Smuzhiyun .suspend_regs = isp_suspend_regs,
4614*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(isp_suspend_regs),
4615*4882a593Smuzhiyun .clk_name = "aclk_isp_400",
4616*4882a593Smuzhiyun };
4617*4882a593Smuzhiyun
4618*4882a593Smuzhiyun /*
4619*4882a593Smuzhiyun * Register offset definitions for CMU_CAM0
4620*4882a593Smuzhiyun */
4621*4882a593Smuzhiyun #define MUX_SEL_CAM00 0x0200
4622*4882a593Smuzhiyun #define MUX_SEL_CAM01 0x0204
4623*4882a593Smuzhiyun #define MUX_SEL_CAM02 0x0208
4624*4882a593Smuzhiyun #define MUX_SEL_CAM03 0x020c
4625*4882a593Smuzhiyun #define MUX_SEL_CAM04 0x0210
4626*4882a593Smuzhiyun #define MUX_ENABLE_CAM00 0x0300
4627*4882a593Smuzhiyun #define MUX_ENABLE_CAM01 0x0304
4628*4882a593Smuzhiyun #define MUX_ENABLE_CAM02 0x0308
4629*4882a593Smuzhiyun #define MUX_ENABLE_CAM03 0x030c
4630*4882a593Smuzhiyun #define MUX_ENABLE_CAM04 0x0310
4631*4882a593Smuzhiyun #define MUX_STAT_CAM00 0x0400
4632*4882a593Smuzhiyun #define MUX_STAT_CAM01 0x0404
4633*4882a593Smuzhiyun #define MUX_STAT_CAM02 0x0408
4634*4882a593Smuzhiyun #define MUX_STAT_CAM03 0x040c
4635*4882a593Smuzhiyun #define MUX_STAT_CAM04 0x0410
4636*4882a593Smuzhiyun #define MUX_IGNORE_CAM01 0x0504
4637*4882a593Smuzhiyun #define DIV_CAM00 0x0600
4638*4882a593Smuzhiyun #define DIV_CAM01 0x0604
4639*4882a593Smuzhiyun #define DIV_CAM02 0x0608
4640*4882a593Smuzhiyun #define DIV_CAM03 0x060c
4641*4882a593Smuzhiyun #define DIV_STAT_CAM00 0x0700
4642*4882a593Smuzhiyun #define DIV_STAT_CAM01 0x0704
4643*4882a593Smuzhiyun #define DIV_STAT_CAM02 0x0708
4644*4882a593Smuzhiyun #define DIV_STAT_CAM03 0x070c
4645*4882a593Smuzhiyun #define ENABLE_ACLK_CAM00 0X0800
4646*4882a593Smuzhiyun #define ENABLE_ACLK_CAM01 0X0804
4647*4882a593Smuzhiyun #define ENABLE_ACLK_CAM02 0X0808
4648*4882a593Smuzhiyun #define ENABLE_PCLK_CAM0 0X0900
4649*4882a593Smuzhiyun #define ENABLE_SCLK_CAM0 0X0a00
4650*4882a593Smuzhiyun #define ENABLE_IP_CAM00 0X0b00
4651*4882a593Smuzhiyun #define ENABLE_IP_CAM01 0X0b04
4652*4882a593Smuzhiyun #define ENABLE_IP_CAM02 0X0b08
4653*4882a593Smuzhiyun #define ENABLE_IP_CAM03 0X0b0C
4654*4882a593Smuzhiyun
4655*4882a593Smuzhiyun static const unsigned long cam0_clk_regs[] __initconst = {
4656*4882a593Smuzhiyun MUX_SEL_CAM00,
4657*4882a593Smuzhiyun MUX_SEL_CAM01,
4658*4882a593Smuzhiyun MUX_SEL_CAM02,
4659*4882a593Smuzhiyun MUX_SEL_CAM03,
4660*4882a593Smuzhiyun MUX_SEL_CAM04,
4661*4882a593Smuzhiyun MUX_ENABLE_CAM00,
4662*4882a593Smuzhiyun MUX_ENABLE_CAM01,
4663*4882a593Smuzhiyun MUX_ENABLE_CAM02,
4664*4882a593Smuzhiyun MUX_ENABLE_CAM03,
4665*4882a593Smuzhiyun MUX_ENABLE_CAM04,
4666*4882a593Smuzhiyun MUX_IGNORE_CAM01,
4667*4882a593Smuzhiyun DIV_CAM00,
4668*4882a593Smuzhiyun DIV_CAM01,
4669*4882a593Smuzhiyun DIV_CAM02,
4670*4882a593Smuzhiyun DIV_CAM03,
4671*4882a593Smuzhiyun ENABLE_ACLK_CAM00,
4672*4882a593Smuzhiyun ENABLE_ACLK_CAM01,
4673*4882a593Smuzhiyun ENABLE_ACLK_CAM02,
4674*4882a593Smuzhiyun ENABLE_PCLK_CAM0,
4675*4882a593Smuzhiyun ENABLE_SCLK_CAM0,
4676*4882a593Smuzhiyun ENABLE_IP_CAM00,
4677*4882a593Smuzhiyun ENABLE_IP_CAM01,
4678*4882a593Smuzhiyun ENABLE_IP_CAM02,
4679*4882a593Smuzhiyun ENABLE_IP_CAM03,
4680*4882a593Smuzhiyun };
4681*4882a593Smuzhiyun
4682*4882a593Smuzhiyun static const struct samsung_clk_reg_dump cam0_suspend_regs[] = {
4683*4882a593Smuzhiyun { MUX_SEL_CAM00, 0 },
4684*4882a593Smuzhiyun { MUX_SEL_CAM01, 0 },
4685*4882a593Smuzhiyun { MUX_SEL_CAM02, 0 },
4686*4882a593Smuzhiyun { MUX_SEL_CAM03, 0 },
4687*4882a593Smuzhiyun { MUX_SEL_CAM04, 0 },
4688*4882a593Smuzhiyun };
4689*4882a593Smuzhiyun
4690*4882a593Smuzhiyun PNAME(mout_aclk_cam0_333_user_p) = { "oscclk", "aclk_cam0_333", };
4691*4882a593Smuzhiyun PNAME(mout_aclk_cam0_400_user_p) = { "oscclk", "aclk_cam0_400", };
4692*4882a593Smuzhiyun PNAME(mout_aclk_cam0_552_user_p) = { "oscclk", "aclk_cam0_552", };
4693*4882a593Smuzhiyun
4694*4882a593Smuzhiyun PNAME(mout_phyclk_rxbyteclkhs0_s4_user_p) = { "oscclk",
4695*4882a593Smuzhiyun "phyclk_rxbyteclkhs0_s4_phy", };
4696*4882a593Smuzhiyun PNAME(mout_phyclk_rxbyteclkhs0_s2a_user_p) = { "oscclk",
4697*4882a593Smuzhiyun "phyclk_rxbyteclkhs0_s2a_phy", };
4698*4882a593Smuzhiyun
4699*4882a593Smuzhiyun PNAME(mout_aclk_lite_d_b_p) = { "mout_aclk_lite_d_a",
4700*4882a593Smuzhiyun "mout_aclk_cam0_333_user", };
4701*4882a593Smuzhiyun PNAME(mout_aclk_lite_d_a_p) = { "mout_aclk_cam0_552_user",
4702*4882a593Smuzhiyun "mout_aclk_cam0_400_user", };
4703*4882a593Smuzhiyun PNAME(mout_aclk_lite_b_b_p) = { "mout_aclk_lite_b_a",
4704*4882a593Smuzhiyun "mout_aclk_cam0_333_user", };
4705*4882a593Smuzhiyun PNAME(mout_aclk_lite_b_a_p) = { "mout_aclk_cam0_552_user",
4706*4882a593Smuzhiyun "mout_aclk_cam0_400_user", };
4707*4882a593Smuzhiyun PNAME(mout_aclk_lite_a_b_p) = { "mout_aclk_lite_a_a",
4708*4882a593Smuzhiyun "mout_aclk_cam0_333_user", };
4709*4882a593Smuzhiyun PNAME(mout_aclk_lite_a_a_p) = { "mout_aclk_cam0_552_user",
4710*4882a593Smuzhiyun "mout_aclk_cam0_400_user", };
4711*4882a593Smuzhiyun PNAME(mout_aclk_cam0_400_p) = { "mout_aclk_cam0_400_user",
4712*4882a593Smuzhiyun "mout_aclk_cam0_333_user", };
4713*4882a593Smuzhiyun
4714*4882a593Smuzhiyun PNAME(mout_aclk_csis1_b_p) = { "mout_aclk_csis1_a",
4715*4882a593Smuzhiyun "mout_aclk_cam0_333_user" };
4716*4882a593Smuzhiyun PNAME(mout_aclk_csis1_a_p) = { "mout_aclk_cam0_552_user",
4717*4882a593Smuzhiyun "mout_aclk_cam0_400_user", };
4718*4882a593Smuzhiyun PNAME(mout_aclk_csis0_b_p) = { "mout_aclk_csis0_a",
4719*4882a593Smuzhiyun "mout_aclk_cam0_333_user", };
4720*4882a593Smuzhiyun PNAME(mout_aclk_csis0_a_p) = { "mout_aclk_cam0_552_user",
4721*4882a593Smuzhiyun "mout_aclk-cam0_400_user", };
4722*4882a593Smuzhiyun PNAME(mout_aclk_3aa1_b_p) = { "mout_aclk_3aa1_a",
4723*4882a593Smuzhiyun "mout_aclk_cam0_333_user", };
4724*4882a593Smuzhiyun PNAME(mout_aclk_3aa1_a_p) = { "mout_aclk_cam0_552_user",
4725*4882a593Smuzhiyun "mout_aclk_cam0_400_user", };
4726*4882a593Smuzhiyun PNAME(mout_aclk_3aa0_b_p) = { "mout_aclk_3aa0_a",
4727*4882a593Smuzhiyun "mout_aclk_cam0_333_user", };
4728*4882a593Smuzhiyun PNAME(mout_aclk_3aa0_a_p) = { "mout_aclk_cam0_552_user",
4729*4882a593Smuzhiyun "mout_aclk_cam0_400_user", };
4730*4882a593Smuzhiyun
4731*4882a593Smuzhiyun PNAME(mout_sclk_lite_freecnt_c_p) = { "mout_sclk_lite_freecnt_b",
4732*4882a593Smuzhiyun "div_pclk_lite_d", };
4733*4882a593Smuzhiyun PNAME(mout_sclk_lite_freecnt_b_p) = { "mout_sclk_lite_freecnt_a",
4734*4882a593Smuzhiyun "div_pclk_pixelasync_lite_c", };
4735*4882a593Smuzhiyun PNAME(mout_sclk_lite_freecnt_a_p) = { "div_pclk_lite_a",
4736*4882a593Smuzhiyun "div_pclk_lite_b", };
4737*4882a593Smuzhiyun PNAME(mout_sclk_pixelasync_lite_c_b_p) = { "mout_sclk_pixelasync_lite_c_a",
4738*4882a593Smuzhiyun "mout_aclk_cam0_333_user", };
4739*4882a593Smuzhiyun PNAME(mout_sclk_pixelasync_lite_c_a_p) = { "mout_aclk_cam0_552_user",
4740*4882a593Smuzhiyun "mout_aclk_cam0_400_user", };
4741*4882a593Smuzhiyun PNAME(mout_sclk_pixelasync_lite_c_init_b_p) = {
4742*4882a593Smuzhiyun "mout_sclk_pixelasync_lite_c_init_a",
4743*4882a593Smuzhiyun "mout_aclk_cam0_400_user", };
4744*4882a593Smuzhiyun PNAME(mout_sclk_pixelasync_lite_c_init_a_p) = {
4745*4882a593Smuzhiyun "mout_aclk_cam0_552_user",
4746*4882a593Smuzhiyun "mout_aclk_cam0_400_user", };
4747*4882a593Smuzhiyun
4748*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock cam0_fixed_clks[] __initconst = {
4749*4882a593Smuzhiyun FRATE(CLK_PHYCLK_RXBYTEECLKHS0_S4_PHY, "phyclk_rxbyteclkhs0_s4_phy",
4750*4882a593Smuzhiyun NULL, 0, 100000000),
4751*4882a593Smuzhiyun FRATE(CLK_PHYCLK_RXBYTEECLKHS0_S2A_PHY, "phyclk_rxbyteclkhs0_s2a_phy",
4752*4882a593Smuzhiyun NULL, 0, 100000000),
4753*4882a593Smuzhiyun };
4754*4882a593Smuzhiyun
4755*4882a593Smuzhiyun static const struct samsung_mux_clock cam0_mux_clks[] __initconst = {
4756*4882a593Smuzhiyun /* MUX_SEL_CAM00 */
4757*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CAM0_333_USER, "mout_aclk_cam0_333_user",
4758*4882a593Smuzhiyun mout_aclk_cam0_333_user_p, MUX_SEL_CAM00, 8, 1),
4759*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CAM0_400_USER, "mout_aclk_cam0_400_user",
4760*4882a593Smuzhiyun mout_aclk_cam0_400_user_p, MUX_SEL_CAM00, 4, 1),
4761*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CAM0_552_USER, "mout_aclk_cam0_552_user",
4762*4882a593Smuzhiyun mout_aclk_cam0_552_user_p, MUX_SEL_CAM00, 0, 1),
4763*4882a593Smuzhiyun
4764*4882a593Smuzhiyun /* MUX_SEL_CAM01 */
4765*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S4_USER,
4766*4882a593Smuzhiyun "mout_phyclk_rxbyteclkhs0_s4_user",
4767*4882a593Smuzhiyun mout_phyclk_rxbyteclkhs0_s4_user_p,
4768*4882a593Smuzhiyun MUX_SEL_CAM01, 4, 1),
4769*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S2A_USER,
4770*4882a593Smuzhiyun "mout_phyclk_rxbyteclkhs0_s2a_user",
4771*4882a593Smuzhiyun mout_phyclk_rxbyteclkhs0_s2a_user_p,
4772*4882a593Smuzhiyun MUX_SEL_CAM01, 0, 1),
4773*4882a593Smuzhiyun
4774*4882a593Smuzhiyun /* MUX_SEL_CAM02 */
4775*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_LITE_D_B, "mout_aclk_lite_d_b", mout_aclk_lite_d_b_p,
4776*4882a593Smuzhiyun MUX_SEL_CAM02, 24, 1),
4777*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_LITE_D_A, "mout_aclk_lite_d_a", mout_aclk_lite_d_a_p,
4778*4882a593Smuzhiyun MUX_SEL_CAM02, 20, 1),
4779*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_LITE_B_B, "mout_aclk_lite_b_b", mout_aclk_lite_b_b_p,
4780*4882a593Smuzhiyun MUX_SEL_CAM02, 16, 1),
4781*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_LITE_B_A, "mout_aclk_lite_b_a", mout_aclk_lite_b_a_p,
4782*4882a593Smuzhiyun MUX_SEL_CAM02, 12, 1),
4783*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_LITE_A_B, "mout_aclk_lite_a_b", mout_aclk_lite_a_b_p,
4784*4882a593Smuzhiyun MUX_SEL_CAM02, 8, 1),
4785*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_LITE_A_A, "mout_aclk_lite_a_a", mout_aclk_lite_a_a_p,
4786*4882a593Smuzhiyun MUX_SEL_CAM02, 4, 1),
4787*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CAM0_400, "mout_aclk_cam0_400", mout_aclk_cam0_400_p,
4788*4882a593Smuzhiyun MUX_SEL_CAM02, 0, 1),
4789*4882a593Smuzhiyun
4790*4882a593Smuzhiyun /* MUX_SEL_CAM03 */
4791*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CSIS1_B, "mout_aclk_csis1_b", mout_aclk_csis1_b_p,
4792*4882a593Smuzhiyun MUX_SEL_CAM03, 28, 1),
4793*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CSIS1_A, "mout_aclk_csis1_a", mout_aclk_csis1_a_p,
4794*4882a593Smuzhiyun MUX_SEL_CAM03, 24, 1),
4795*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CSIS0_B, "mout_aclk_csis0_b", mout_aclk_csis0_b_p,
4796*4882a593Smuzhiyun MUX_SEL_CAM03, 20, 1),
4797*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CSIS0_A, "mout_aclk_csis0_a", mout_aclk_csis0_a_p,
4798*4882a593Smuzhiyun MUX_SEL_CAM03, 16, 1),
4799*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_3AA1_B, "mout_aclk_3aa1_b", mout_aclk_3aa1_b_p,
4800*4882a593Smuzhiyun MUX_SEL_CAM03, 12, 1),
4801*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_3AA1_A, "mout_aclk_3aa1_a", mout_aclk_3aa1_a_p,
4802*4882a593Smuzhiyun MUX_SEL_CAM03, 8, 1),
4803*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_3AA0_B, "mout_aclk_3aa0_b", mout_aclk_3aa0_b_p,
4804*4882a593Smuzhiyun MUX_SEL_CAM03, 4, 1),
4805*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_3AA0_A, "mout_aclk_3aa0_a", mout_aclk_3aa0_a_p,
4806*4882a593Smuzhiyun MUX_SEL_CAM03, 0, 1),
4807*4882a593Smuzhiyun
4808*4882a593Smuzhiyun /* MUX_SEL_CAM04 */
4809*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_LITE_FREECNT_C, "mout_sclk_lite_freecnt_c",
4810*4882a593Smuzhiyun mout_sclk_lite_freecnt_c_p, MUX_SEL_CAM04, 24, 1),
4811*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_LITE_FREECNT_B, "mout_sclk_lite_freecnt_b",
4812*4882a593Smuzhiyun mout_sclk_lite_freecnt_b_p, MUX_SEL_CAM04, 20, 1),
4813*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_LITE_FREECNT_A, "mout_sclk_lite_freecnt_a",
4814*4882a593Smuzhiyun mout_sclk_lite_freecnt_a_p, MUX_SEL_CAM04, 16, 1),
4815*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_B, "mout_sclk_pixelasync_lite_c_b",
4816*4882a593Smuzhiyun mout_sclk_pixelasync_lite_c_b_p, MUX_SEL_CAM04, 12, 1),
4817*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_A, "mout_sclk_pixelasync_lite_c_a",
4818*4882a593Smuzhiyun mout_sclk_pixelasync_lite_c_a_p, MUX_SEL_CAM04, 8, 1),
4819*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_INIT_B,
4820*4882a593Smuzhiyun "mout_sclk_pixelasync_lite_c_init_b",
4821*4882a593Smuzhiyun mout_sclk_pixelasync_lite_c_init_b_p,
4822*4882a593Smuzhiyun MUX_SEL_CAM04, 4, 1),
4823*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_INIT_A,
4824*4882a593Smuzhiyun "mout_sclk_pixelasync_lite_c_init_a",
4825*4882a593Smuzhiyun mout_sclk_pixelasync_lite_c_init_a_p,
4826*4882a593Smuzhiyun MUX_SEL_CAM04, 0, 1),
4827*4882a593Smuzhiyun };
4828*4882a593Smuzhiyun
4829*4882a593Smuzhiyun static const struct samsung_div_clock cam0_div_clks[] __initconst = {
4830*4882a593Smuzhiyun /* DIV_CAM00 */
4831*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_CAM0_50, "div_pclk_cam0_50", "div_aclk_cam0_200",
4832*4882a593Smuzhiyun DIV_CAM00, 8, 2),
4833*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_CAM0_200, "div_aclk_cam0_200", "mout_aclk_cam0_400",
4834*4882a593Smuzhiyun DIV_CAM00, 4, 3),
4835*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_CAM0_BUS_400, "div_aclk_cam0_bus_400",
4836*4882a593Smuzhiyun "mout_aclk_cam0_400", DIV_CAM00, 0, 3),
4837*4882a593Smuzhiyun
4838*4882a593Smuzhiyun /* DIV_CAM01 */
4839*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_LITE_D, "div_pclk_lite_d", "div_aclk_lite_d",
4840*4882a593Smuzhiyun DIV_CAM01, 20, 2),
4841*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_LITE_D, "div_aclk_lite_d", "mout_aclk_lite_d_b",
4842*4882a593Smuzhiyun DIV_CAM01, 16, 3),
4843*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_LITE_B, "div_pclk_lite_b", "div_aclk_lite_b",
4844*4882a593Smuzhiyun DIV_CAM01, 12, 2),
4845*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_LITE_B, "div_aclk_lite_b", "mout_aclk_lite_b_b",
4846*4882a593Smuzhiyun DIV_CAM01, 8, 3),
4847*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_LITE_A, "div_pclk_lite_a", "div_aclk_lite_a",
4848*4882a593Smuzhiyun DIV_CAM01, 4, 2),
4849*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_LITE_A, "div_aclk_lite_a", "mout_aclk_lite_a_b",
4850*4882a593Smuzhiyun DIV_CAM01, 0, 3),
4851*4882a593Smuzhiyun
4852*4882a593Smuzhiyun /* DIV_CAM02 */
4853*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_CSIS1, "div_aclk_csis1", "mout_aclk_csis1_b",
4854*4882a593Smuzhiyun DIV_CAM02, 20, 3),
4855*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_CSIS0, "div_aclk_csis0", "mout_aclk_csis0_b",
4856*4882a593Smuzhiyun DIV_CAM02, 16, 3),
4857*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_3AA1, "div_pclk_3aa1", "div_aclk_3aa1",
4858*4882a593Smuzhiyun DIV_CAM02, 12, 2),
4859*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_3AA1, "div_aclk_3aa1", "mout_aclk_3aa1_b",
4860*4882a593Smuzhiyun DIV_CAM02, 8, 3),
4861*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_3AA0, "div_pclk_3aa0", "div_aclk_3aa0",
4862*4882a593Smuzhiyun DIV_CAM02, 4, 2),
4863*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_3AA0, "div_aclk_3aa0", "mout_aclk_3aa0_b",
4864*4882a593Smuzhiyun DIV_CAM02, 0, 3),
4865*4882a593Smuzhiyun
4866*4882a593Smuzhiyun /* DIV_CAM03 */
4867*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_PIXELASYNC_LITE_C, "div_sclk_pixelasync_lite_c",
4868*4882a593Smuzhiyun "mout_sclk_pixelasync_lite_c_b", DIV_CAM03, 8, 3),
4869*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_PIXELASYNC_LITE_C, "div_pclk_pixelasync_lite_c",
4870*4882a593Smuzhiyun "div_sclk_pixelasync_lite_c_init", DIV_CAM03, 4, 2),
4871*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_PIXELASYNC_LITE_C_INIT,
4872*4882a593Smuzhiyun "div_sclk_pixelasync_lite_c_init",
4873*4882a593Smuzhiyun "mout_sclk_pixelasync_lite_c_init_b", DIV_CAM03, 0, 3),
4874*4882a593Smuzhiyun };
4875*4882a593Smuzhiyun
4876*4882a593Smuzhiyun static const struct samsung_gate_clock cam0_gate_clks[] __initconst = {
4877*4882a593Smuzhiyun /* ENABLE_ACLK_CAM00 */
4878*4882a593Smuzhiyun GATE(CLK_ACLK_CSIS1, "aclk_csis1", "div_aclk_csis1", ENABLE_ACLK_CAM00,
4879*4882a593Smuzhiyun 6, 0, 0),
4880*4882a593Smuzhiyun GATE(CLK_ACLK_CSIS0, "aclk_csis0", "div_aclk_csis0", ENABLE_ACLK_CAM00,
4881*4882a593Smuzhiyun 5, 0, 0),
4882*4882a593Smuzhiyun GATE(CLK_ACLK_3AA1, "aclk_3aa1", "div_aclk_3aa1", ENABLE_ACLK_CAM00,
4883*4882a593Smuzhiyun 4, 0, 0),
4884*4882a593Smuzhiyun GATE(CLK_ACLK_3AA0, "aclk_3aa0", "div_aclk_3aa0", ENABLE_ACLK_CAM00,
4885*4882a593Smuzhiyun 3, 0, 0),
4886*4882a593Smuzhiyun GATE(CLK_ACLK_LITE_D, "aclk_lite_d", "div_aclk_lite_d",
4887*4882a593Smuzhiyun ENABLE_ACLK_CAM00, 2, 0, 0),
4888*4882a593Smuzhiyun GATE(CLK_ACLK_LITE_B, "aclk_lite_b", "div_aclk_lite_b",
4889*4882a593Smuzhiyun ENABLE_ACLK_CAM00, 1, 0, 0),
4890*4882a593Smuzhiyun GATE(CLK_ACLK_LITE_A, "aclk_lite_a", "div_aclk_lite_a",
4891*4882a593Smuzhiyun ENABLE_ACLK_CAM00, 0, 0, 0),
4892*4882a593Smuzhiyun
4893*4882a593Smuzhiyun /* ENABLE_ACLK_CAM01 */
4894*4882a593Smuzhiyun GATE(CLK_ACLK_AHBSYNCDN, "aclk_ahbsyncdn", "div_aclk_cam0_200",
4895*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 31, CLK_IGNORE_UNUSED, 0),
4896*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_LITE_D, "aclk_axius_lite_d", "div_aclk_cam0_bus_400",
4897*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 30, CLK_IGNORE_UNUSED, 0),
4898*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_LITE_B, "aclk_axius_lite_b", "div_aclk_cam0_bus_400",
4899*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 29, CLK_IGNORE_UNUSED, 0),
4900*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_LITE_A, "aclk_axius_lite_a", "div_aclk_cam0_bus_400",
4901*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 28, CLK_IGNORE_UNUSED, 0),
4902*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBM_3AA1, "aclk_asyncapbm_3aa1", "div_pclk_3aa1",
4903*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 27, CLK_IGNORE_UNUSED, 0),
4904*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBS_3AA1, "aclk_asyncapbs_3aa1", "div_aclk_3aa1",
4905*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 26, CLK_IGNORE_UNUSED, 0),
4906*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBM_3AA0, "aclk_asyncapbm_3aa0", "div_pclk_3aa0",
4907*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 25, CLK_IGNORE_UNUSED, 0),
4908*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBS_3AA0, "aclk_asyncapbs_3aa0", "div_aclk_3aa0",
4909*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 24, CLK_IGNORE_UNUSED, 0),
4910*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBM_LITE_D, "aclk_asyncapbm_lite_d",
4911*4882a593Smuzhiyun "div_pclk_lite_d", ENABLE_ACLK_CAM01,
4912*4882a593Smuzhiyun 23, CLK_IGNORE_UNUSED, 0),
4913*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBS_LITE_D, "aclk_asyncapbs_lite_d",
4914*4882a593Smuzhiyun "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4915*4882a593Smuzhiyun 22, CLK_IGNORE_UNUSED, 0),
4916*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBM_LITE_B, "aclk_asyncapbm_lite_b",
4917*4882a593Smuzhiyun "div_pclk_lite_b", ENABLE_ACLK_CAM01,
4918*4882a593Smuzhiyun 21, CLK_IGNORE_UNUSED, 0),
4919*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBS_LITE_B, "aclk_asyncapbs_lite_b",
4920*4882a593Smuzhiyun "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4921*4882a593Smuzhiyun 20, CLK_IGNORE_UNUSED, 0),
4922*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBM_LITE_A, "aclk_asyncapbm_lite_a",
4923*4882a593Smuzhiyun "div_pclk_lite_a", ENABLE_ACLK_CAM01,
4924*4882a593Smuzhiyun 19, CLK_IGNORE_UNUSED, 0),
4925*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBS_LITE_A, "aclk_asyncapbs_lite_a",
4926*4882a593Smuzhiyun "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4927*4882a593Smuzhiyun 18, CLK_IGNORE_UNUSED, 0),
4928*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_ISP0P, "aclk_asyncaxim_isp0p",
4929*4882a593Smuzhiyun "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4930*4882a593Smuzhiyun 17, CLK_IGNORE_UNUSED, 0),
4931*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_3AA1, "aclk_asyncaxim_3aa1",
4932*4882a593Smuzhiyun "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4933*4882a593Smuzhiyun 16, CLK_IGNORE_UNUSED, 0),
4934*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_3AA1, "aclk_asyncaxis_3aa1",
4935*4882a593Smuzhiyun "div_aclk_3aa1", ENABLE_ACLK_CAM01,
4936*4882a593Smuzhiyun 15, CLK_IGNORE_UNUSED, 0),
4937*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_3AA0, "aclk_asyncaxim_3aa0",
4938*4882a593Smuzhiyun "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4939*4882a593Smuzhiyun 14, CLK_IGNORE_UNUSED, 0),
4940*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_3AA0, "aclk_asyncaxis_3aa0",
4941*4882a593Smuzhiyun "div_aclk_3aa0", ENABLE_ACLK_CAM01,
4942*4882a593Smuzhiyun 13, CLK_IGNORE_UNUSED, 0),
4943*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_LITE_D, "aclk_asyncaxim_lite_d",
4944*4882a593Smuzhiyun "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4945*4882a593Smuzhiyun 12, CLK_IGNORE_UNUSED, 0),
4946*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_LITE_D, "aclk_asyncaxis_lite_d",
4947*4882a593Smuzhiyun "div_aclk_lite_d", ENABLE_ACLK_CAM01,
4948*4882a593Smuzhiyun 11, CLK_IGNORE_UNUSED, 0),
4949*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_LITE_B, "aclk_asyncaxim_lite_b",
4950*4882a593Smuzhiyun "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4951*4882a593Smuzhiyun 10, CLK_IGNORE_UNUSED, 0),
4952*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_LITE_B, "aclk_asyncaxis_lite_b",
4953*4882a593Smuzhiyun "div_aclk_lite_b", ENABLE_ACLK_CAM01,
4954*4882a593Smuzhiyun 9, CLK_IGNORE_UNUSED, 0),
4955*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_LITE_A, "aclk_asyncaxim_lite_a",
4956*4882a593Smuzhiyun "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4957*4882a593Smuzhiyun 8, CLK_IGNORE_UNUSED, 0),
4958*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_LITE_A, "aclk_asyncaxis_lite_a",
4959*4882a593Smuzhiyun "div_aclk_lite_a", ENABLE_ACLK_CAM01,
4960*4882a593Smuzhiyun 7, CLK_IGNORE_UNUSED, 0),
4961*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_ISPSFRP, "aclk_ahb2apb_ispsfrp",
4962*4882a593Smuzhiyun "div_pclk_cam0_50", ENABLE_ACLK_CAM01,
4963*4882a593Smuzhiyun 6, CLK_IGNORE_UNUSED, 0),
4964*4882a593Smuzhiyun GATE(CLK_ACLK_AXI2APB_ISP0P, "aclk_axi2apb_isp0p", "div_aclk_cam0_200",
4965*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 5, CLK_IGNORE_UNUSED, 0),
4966*4882a593Smuzhiyun GATE(CLK_ACLK_AXI2AHB_ISP0P, "aclk_axi2ahb_isp0p", "div_aclk_cam0_200",
4967*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 4, CLK_IGNORE_UNUSED, 0),
4968*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_IS0X, "aclk_xiu_is0x", "div_aclk_cam0_200",
4969*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 3, CLK_IGNORE_UNUSED, 0),
4970*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_ISP0EX, "aclk_xiu_isp0ex", "div_aclk_cam0_bus_400",
4971*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 2, CLK_IGNORE_UNUSED, 0),
4972*4882a593Smuzhiyun GATE(CLK_ACLK_CAM0NP_276, "aclk_cam0np_276", "div_aclk_cam0_200",
4973*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 1, CLK_IGNORE_UNUSED, 0),
4974*4882a593Smuzhiyun GATE(CLK_ACLK_CAM0ND_400, "aclk_cam0nd_400", "div_aclk_cam0_bus_400",
4975*4882a593Smuzhiyun ENABLE_ACLK_CAM01, 0, CLK_IGNORE_UNUSED, 0),
4976*4882a593Smuzhiyun
4977*4882a593Smuzhiyun /* ENABLE_ACLK_CAM02 */
4978*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_3AA1, "aclk_smmu_3aa1", "div_aclk_cam0_bus_400",
4979*4882a593Smuzhiyun ENABLE_ACLK_CAM02, 9, CLK_IGNORE_UNUSED, 0),
4980*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_3AA0, "aclk_smmu_3aa0", "div_aclk_cam0_bus_400",
4981*4882a593Smuzhiyun ENABLE_ACLK_CAM02, 8, CLK_IGNORE_UNUSED, 0),
4982*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_LITE_D, "aclk_smmu_lite_d", "div_aclk_cam0_bus_400",
4983*4882a593Smuzhiyun ENABLE_ACLK_CAM02, 7, CLK_IGNORE_UNUSED, 0),
4984*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_LITE_B, "aclk_smmu_lite_b", "div_aclk_cam0_bus_400",
4985*4882a593Smuzhiyun ENABLE_ACLK_CAM02, 6, CLK_IGNORE_UNUSED, 0),
4986*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_LITE_A, "aclk_smmu_lite_a", "div_aclk_cam0_bus_400",
4987*4882a593Smuzhiyun ENABLE_ACLK_CAM02, 5, CLK_IGNORE_UNUSED, 0),
4988*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_3AA1, "aclk_bts_3aa1", "div_aclk_cam0_bus_400",
4989*4882a593Smuzhiyun ENABLE_ACLK_CAM02, 4, CLK_IGNORE_UNUSED, 0),
4990*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_3AA0, "aclk_bts_3aa0", "div_aclk_cam0_bus_400",
4991*4882a593Smuzhiyun ENABLE_ACLK_CAM02, 3, CLK_IGNORE_UNUSED, 0),
4992*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_LITE_D, "aclk_bts_lite_d", "div_aclk_cam0_bus_400",
4993*4882a593Smuzhiyun ENABLE_ACLK_CAM02, 2, CLK_IGNORE_UNUSED, 0),
4994*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_LITE_B, "aclk_bts_lite_b", "div_aclk_cam0_bus_400",
4995*4882a593Smuzhiyun ENABLE_ACLK_CAM02, 1, CLK_IGNORE_UNUSED, 0),
4996*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_LITE_A, "aclk_bts_lite_a", "div_aclk_cam0_bus_400",
4997*4882a593Smuzhiyun ENABLE_ACLK_CAM02, 0, CLK_IGNORE_UNUSED, 0),
4998*4882a593Smuzhiyun
4999*4882a593Smuzhiyun /* ENABLE_PCLK_CAM0 */
5000*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_3AA1, "pclk_smmu_3aa1", "div_aclk_cam0_200",
5001*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 25, CLK_IGNORE_UNUSED, 0),
5002*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_3AA0, "pclk_smmu_3aa0", "div_aclk_cam0_200",
5003*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 24, CLK_IGNORE_UNUSED, 0),
5004*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_LITE_D, "pclk_smmu_lite_d", "div_aclk_cam0_200",
5005*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 23, CLK_IGNORE_UNUSED, 0),
5006*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_LITE_B, "pclk_smmu_lite_b", "div_aclk_cam0_200",
5007*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 22, CLK_IGNORE_UNUSED, 0),
5008*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_LITE_A, "pclk_smmu_lite_a", "div_aclk_cam0_200",
5009*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 21, CLK_IGNORE_UNUSED, 0),
5010*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_3AA1, "pclk_bts_3aa1", "div_pclk_cam0_50",
5011*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 20, CLK_IGNORE_UNUSED, 0),
5012*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_3AA0, "pclk_bts_3aa0", "div_pclk_cam0_50",
5013*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 19, CLK_IGNORE_UNUSED, 0),
5014*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_LITE_D, "pclk_bts_lite_d", "div_pclk_cam0_50",
5015*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 18, CLK_IGNORE_UNUSED, 0),
5016*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_LITE_B, "pclk_bts_lite_b", "div_pclk_cam0_50",
5017*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 17, CLK_IGNORE_UNUSED, 0),
5018*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_LITE_A, "pclk_bts_lite_a", "div_pclk_cam0_50",
5019*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 16, CLK_IGNORE_UNUSED, 0),
5020*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_CAM1, "pclk_asyncaxi_cam1", "div_pclk_cam0_50",
5021*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 15, CLK_IGNORE_UNUSED, 0),
5022*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_3AA1, "pclk_asyncaxi_3aa1", "div_pclk_cam0_50",
5023*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 14, CLK_IGNORE_UNUSED, 0),
5024*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_3AA0, "pclk_asyncaxi_3aa0", "div_pclk_cam0_50",
5025*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 13, CLK_IGNORE_UNUSED, 0),
5026*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_LITE_D, "pclk_asyncaxi_lite_d",
5027*4882a593Smuzhiyun "div_pclk_cam0_50", ENABLE_PCLK_CAM0,
5028*4882a593Smuzhiyun 12, CLK_IGNORE_UNUSED, 0),
5029*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_LITE_B, "pclk_asyncaxi_lite_b",
5030*4882a593Smuzhiyun "div_pclk_cam0_50", ENABLE_PCLK_CAM0,
5031*4882a593Smuzhiyun 11, CLK_IGNORE_UNUSED, 0),
5032*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXI_LITE_A, "pclk_asyncaxi_lite_a",
5033*4882a593Smuzhiyun "div_pclk_cam0_50", ENABLE_PCLK_CAM0,
5034*4882a593Smuzhiyun 10, CLK_IGNORE_UNUSED, 0),
5035*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_CAM0, "pclk_pmu_cam0", "div_pclk_cam0_50",
5036*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 9, CLK_IGNORE_UNUSED, 0),
5037*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_CAM0, "pclk_sysreg_cam0", "div_pclk_cam0_50",
5038*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 8, CLK_IGNORE_UNUSED, 0),
5039*4882a593Smuzhiyun GATE(CLK_PCLK_CMU_CAM0_LOCAL, "pclk_cmu_cam0_local",
5040*4882a593Smuzhiyun "div_aclk_cam0_200", ENABLE_PCLK_CAM0,
5041*4882a593Smuzhiyun 7, CLK_IGNORE_UNUSED, 0),
5042*4882a593Smuzhiyun GATE(CLK_PCLK_CSIS1, "pclk_csis1", "div_aclk_cam0_200",
5043*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 6, CLK_IGNORE_UNUSED, 0),
5044*4882a593Smuzhiyun GATE(CLK_PCLK_CSIS0, "pclk_csis0", "div_aclk_cam0_200",
5045*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 5, CLK_IGNORE_UNUSED, 0),
5046*4882a593Smuzhiyun GATE(CLK_PCLK_3AA1, "pclk_3aa1", "div_pclk_3aa1",
5047*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 4, CLK_IGNORE_UNUSED, 0),
5048*4882a593Smuzhiyun GATE(CLK_PCLK_3AA0, "pclk_3aa0", "div_pclk_3aa0",
5049*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 3, CLK_IGNORE_UNUSED, 0),
5050*4882a593Smuzhiyun GATE(CLK_PCLK_LITE_D, "pclk_lite_d", "div_pclk_lite_d",
5051*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 2, CLK_IGNORE_UNUSED, 0),
5052*4882a593Smuzhiyun GATE(CLK_PCLK_LITE_B, "pclk_lite_b", "div_pclk_lite_b",
5053*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 1, CLK_IGNORE_UNUSED, 0),
5054*4882a593Smuzhiyun GATE(CLK_PCLK_LITE_A, "pclk_lite_a", "div_pclk_lite_a",
5055*4882a593Smuzhiyun ENABLE_PCLK_CAM0, 0, CLK_IGNORE_UNUSED, 0),
5056*4882a593Smuzhiyun
5057*4882a593Smuzhiyun /* ENABLE_SCLK_CAM0 */
5058*4882a593Smuzhiyun GATE(CLK_PHYCLK_RXBYTECLKHS0_S4, "phyclk_rxbyteclkhs0_s4",
5059*4882a593Smuzhiyun "mout_phyclk_rxbyteclkhs0_s4_user",
5060*4882a593Smuzhiyun ENABLE_SCLK_CAM0, 8, 0, 0),
5061*4882a593Smuzhiyun GATE(CLK_PHYCLK_RXBYTECLKHS0_S2A, "phyclk_rxbyteclkhs0_s2a",
5062*4882a593Smuzhiyun "mout_phyclk_rxbyteclkhs0_s2a_user",
5063*4882a593Smuzhiyun ENABLE_SCLK_CAM0, 7, 0, 0),
5064*4882a593Smuzhiyun GATE(CLK_SCLK_LITE_FREECNT, "sclk_lite_freecnt",
5065*4882a593Smuzhiyun "mout_sclk_lite_freecnt_c", ENABLE_SCLK_CAM0, 6, 0, 0),
5066*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCM_3AA1, "sclk_pixelasycm_3aa1",
5067*4882a593Smuzhiyun "div_aclk_3aa1", ENABLE_SCLK_CAM0, 5, 0, 0),
5068*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCM_3AA0, "sclk_pixelasycm_3aa0",
5069*4882a593Smuzhiyun "div_aclk_3aa0", ENABLE_SCLK_CAM0, 4, 0, 0),
5070*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCS_3AA0, "sclk_pixelasycs_3aa0",
5071*4882a593Smuzhiyun "div_aclk_3aa0", ENABLE_SCLK_CAM0, 3, 0, 0),
5072*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCM_LITE_C, "sclk_pixelasyncm_lite_c",
5073*4882a593Smuzhiyun "div_sclk_pixelasync_lite_c",
5074*4882a593Smuzhiyun ENABLE_SCLK_CAM0, 2, 0, 0),
5075*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCM_LITE_C_INIT, "sclk_pixelasyncm_lite_c_init",
5076*4882a593Smuzhiyun "div_sclk_pixelasync_lite_c_init",
5077*4882a593Smuzhiyun ENABLE_SCLK_CAM0, 1, 0, 0),
5078*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCS_LITE_C_INIT, "sclk_pixelasyncs_lite_c_init",
5079*4882a593Smuzhiyun "div_sclk_pixelasync_lite_c",
5080*4882a593Smuzhiyun ENABLE_SCLK_CAM0, 0, 0, 0),
5081*4882a593Smuzhiyun };
5082*4882a593Smuzhiyun
5083*4882a593Smuzhiyun static const struct samsung_cmu_info cam0_cmu_info __initconst = {
5084*4882a593Smuzhiyun .mux_clks = cam0_mux_clks,
5085*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(cam0_mux_clks),
5086*4882a593Smuzhiyun .div_clks = cam0_div_clks,
5087*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(cam0_div_clks),
5088*4882a593Smuzhiyun .gate_clks = cam0_gate_clks,
5089*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(cam0_gate_clks),
5090*4882a593Smuzhiyun .fixed_clks = cam0_fixed_clks,
5091*4882a593Smuzhiyun .nr_fixed_clks = ARRAY_SIZE(cam0_fixed_clks),
5092*4882a593Smuzhiyun .nr_clk_ids = CAM0_NR_CLK,
5093*4882a593Smuzhiyun .clk_regs = cam0_clk_regs,
5094*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(cam0_clk_regs),
5095*4882a593Smuzhiyun .suspend_regs = cam0_suspend_regs,
5096*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(cam0_suspend_regs),
5097*4882a593Smuzhiyun .clk_name = "aclk_cam0_400",
5098*4882a593Smuzhiyun };
5099*4882a593Smuzhiyun
5100*4882a593Smuzhiyun /*
5101*4882a593Smuzhiyun * Register offset definitions for CMU_CAM1
5102*4882a593Smuzhiyun */
5103*4882a593Smuzhiyun #define MUX_SEL_CAM10 0x0200
5104*4882a593Smuzhiyun #define MUX_SEL_CAM11 0x0204
5105*4882a593Smuzhiyun #define MUX_SEL_CAM12 0x0208
5106*4882a593Smuzhiyun #define MUX_ENABLE_CAM10 0x0300
5107*4882a593Smuzhiyun #define MUX_ENABLE_CAM11 0x0304
5108*4882a593Smuzhiyun #define MUX_ENABLE_CAM12 0x0308
5109*4882a593Smuzhiyun #define MUX_STAT_CAM10 0x0400
5110*4882a593Smuzhiyun #define MUX_STAT_CAM11 0x0404
5111*4882a593Smuzhiyun #define MUX_STAT_CAM12 0x0408
5112*4882a593Smuzhiyun #define MUX_IGNORE_CAM11 0x0504
5113*4882a593Smuzhiyun #define DIV_CAM10 0x0600
5114*4882a593Smuzhiyun #define DIV_CAM11 0x0604
5115*4882a593Smuzhiyun #define DIV_STAT_CAM10 0x0700
5116*4882a593Smuzhiyun #define DIV_STAT_CAM11 0x0704
5117*4882a593Smuzhiyun #define ENABLE_ACLK_CAM10 0X0800
5118*4882a593Smuzhiyun #define ENABLE_ACLK_CAM11 0X0804
5119*4882a593Smuzhiyun #define ENABLE_ACLK_CAM12 0X0808
5120*4882a593Smuzhiyun #define ENABLE_PCLK_CAM1 0X0900
5121*4882a593Smuzhiyun #define ENABLE_SCLK_CAM1 0X0a00
5122*4882a593Smuzhiyun #define ENABLE_IP_CAM10 0X0b00
5123*4882a593Smuzhiyun #define ENABLE_IP_CAM11 0X0b04
5124*4882a593Smuzhiyun #define ENABLE_IP_CAM12 0X0b08
5125*4882a593Smuzhiyun
5126*4882a593Smuzhiyun static const unsigned long cam1_clk_regs[] __initconst = {
5127*4882a593Smuzhiyun MUX_SEL_CAM10,
5128*4882a593Smuzhiyun MUX_SEL_CAM11,
5129*4882a593Smuzhiyun MUX_SEL_CAM12,
5130*4882a593Smuzhiyun MUX_ENABLE_CAM10,
5131*4882a593Smuzhiyun MUX_ENABLE_CAM11,
5132*4882a593Smuzhiyun MUX_ENABLE_CAM12,
5133*4882a593Smuzhiyun MUX_IGNORE_CAM11,
5134*4882a593Smuzhiyun DIV_CAM10,
5135*4882a593Smuzhiyun DIV_CAM11,
5136*4882a593Smuzhiyun ENABLE_ACLK_CAM10,
5137*4882a593Smuzhiyun ENABLE_ACLK_CAM11,
5138*4882a593Smuzhiyun ENABLE_ACLK_CAM12,
5139*4882a593Smuzhiyun ENABLE_PCLK_CAM1,
5140*4882a593Smuzhiyun ENABLE_SCLK_CAM1,
5141*4882a593Smuzhiyun ENABLE_IP_CAM10,
5142*4882a593Smuzhiyun ENABLE_IP_CAM11,
5143*4882a593Smuzhiyun ENABLE_IP_CAM12,
5144*4882a593Smuzhiyun };
5145*4882a593Smuzhiyun
5146*4882a593Smuzhiyun static const struct samsung_clk_reg_dump cam1_suspend_regs[] = {
5147*4882a593Smuzhiyun { MUX_SEL_CAM10, 0 },
5148*4882a593Smuzhiyun { MUX_SEL_CAM11, 0 },
5149*4882a593Smuzhiyun { MUX_SEL_CAM12, 0 },
5150*4882a593Smuzhiyun };
5151*4882a593Smuzhiyun
5152*4882a593Smuzhiyun PNAME(mout_sclk_isp_uart_user_p) = { "oscclk", "sclk_isp_uart_cam1", };
5153*4882a593Smuzhiyun PNAME(mout_sclk_isp_spi1_user_p) = { "oscclk", "sclk_isp_spi1_cam1", };
5154*4882a593Smuzhiyun PNAME(mout_sclk_isp_spi0_user_p) = { "oscclk", "sclk_isp_spi0_cam1", };
5155*4882a593Smuzhiyun
5156*4882a593Smuzhiyun PNAME(mout_aclk_cam1_333_user_p) = { "oscclk", "aclk_cam1_333", };
5157*4882a593Smuzhiyun PNAME(mout_aclk_cam1_400_user_p) = { "oscclk", "aclk_cam1_400", };
5158*4882a593Smuzhiyun PNAME(mout_aclk_cam1_552_user_p) = { "oscclk", "aclk_cam1_552", };
5159*4882a593Smuzhiyun
5160*4882a593Smuzhiyun PNAME(mout_phyclk_rxbyteclkhs0_s2b_user_p) = { "oscclk",
5161*4882a593Smuzhiyun "phyclk_rxbyteclkhs0_s2b_phy", };
5162*4882a593Smuzhiyun
5163*4882a593Smuzhiyun PNAME(mout_aclk_csis2_b_p) = { "mout_aclk_csis2_a",
5164*4882a593Smuzhiyun "mout_aclk_cam1_333_user", };
5165*4882a593Smuzhiyun PNAME(mout_aclk_csis2_a_p) = { "mout_aclk_cam1_552_user",
5166*4882a593Smuzhiyun "mout_aclk_cam1_400_user", };
5167*4882a593Smuzhiyun
5168*4882a593Smuzhiyun PNAME(mout_aclk_fd_b_p) = { "mout_aclk_fd_a",
5169*4882a593Smuzhiyun "mout_aclk_cam1_333_user", };
5170*4882a593Smuzhiyun PNAME(mout_aclk_fd_a_p) = { "mout_aclk_cam1_552_user",
5171*4882a593Smuzhiyun "mout_aclk_cam1_400_user", };
5172*4882a593Smuzhiyun
5173*4882a593Smuzhiyun PNAME(mout_aclk_lite_c_b_p) = { "mout_aclk_lite_c_a",
5174*4882a593Smuzhiyun "mout_aclk_cam1_333_user", };
5175*4882a593Smuzhiyun PNAME(mout_aclk_lite_c_a_p) = { "mout_aclk_cam1_552_user",
5176*4882a593Smuzhiyun "mout_aclk_cam1_400_user", };
5177*4882a593Smuzhiyun
5178*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock cam1_fixed_clks[] __initconst = {
5179*4882a593Smuzhiyun FRATE(CLK_PHYCLK_RXBYTEECLKHS0_S2B, "phyclk_rxbyteclkhs0_s2b_phy", NULL,
5180*4882a593Smuzhiyun 0, 100000000),
5181*4882a593Smuzhiyun };
5182*4882a593Smuzhiyun
5183*4882a593Smuzhiyun static const struct samsung_mux_clock cam1_mux_clks[] __initconst = {
5184*4882a593Smuzhiyun /* MUX_SEL_CAM10 */
5185*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_ISP_UART_USER, "mout_sclk_isp_uart_user",
5186*4882a593Smuzhiyun mout_sclk_isp_uart_user_p, MUX_SEL_CAM10, 20, 1),
5187*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_ISP_SPI1_USER, "mout_sclk_isp_spi1_user",
5188*4882a593Smuzhiyun mout_sclk_isp_spi1_user_p, MUX_SEL_CAM10, 16, 1),
5189*4882a593Smuzhiyun MUX(CLK_MOUT_SCLK_ISP_SPI0_USER, "mout_sclk_isp_spi0_user",
5190*4882a593Smuzhiyun mout_sclk_isp_spi0_user_p, MUX_SEL_CAM10, 12, 1),
5191*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CAM1_333_USER, "mout_aclk_cam1_333_user",
5192*4882a593Smuzhiyun mout_aclk_cam1_333_user_p, MUX_SEL_CAM10, 8, 1),
5193*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CAM1_400_USER, "mout_aclk_cam1_400_user",
5194*4882a593Smuzhiyun mout_aclk_cam1_400_user_p, MUX_SEL_CAM10, 4, 1),
5195*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CAM1_552_USER, "mout_aclk_cam1_552_user",
5196*4882a593Smuzhiyun mout_aclk_cam1_552_user_p, MUX_SEL_CAM10, 0, 1),
5197*4882a593Smuzhiyun
5198*4882a593Smuzhiyun /* MUX_SEL_CAM11 */
5199*4882a593Smuzhiyun MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S2B_USER,
5200*4882a593Smuzhiyun "mout_phyclk_rxbyteclkhs0_s2b_user",
5201*4882a593Smuzhiyun mout_phyclk_rxbyteclkhs0_s2b_user_p,
5202*4882a593Smuzhiyun MUX_SEL_CAM11, 0, 1),
5203*4882a593Smuzhiyun
5204*4882a593Smuzhiyun /* MUX_SEL_CAM12 */
5205*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CSIS2_B, "mout_aclk_csis2_b", mout_aclk_csis2_b_p,
5206*4882a593Smuzhiyun MUX_SEL_CAM12, 20, 1),
5207*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_CSIS2_A, "mout_aclk_csis2_a", mout_aclk_csis2_a_p,
5208*4882a593Smuzhiyun MUX_SEL_CAM12, 16, 1),
5209*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_FD_B, "mout_aclk_fd_b", mout_aclk_fd_b_p,
5210*4882a593Smuzhiyun MUX_SEL_CAM12, 12, 1),
5211*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_FD_A, "mout_aclk_fd_a", mout_aclk_fd_a_p,
5212*4882a593Smuzhiyun MUX_SEL_CAM12, 8, 1),
5213*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_LITE_C_B, "mout_aclk_lite_c_b", mout_aclk_lite_c_b_p,
5214*4882a593Smuzhiyun MUX_SEL_CAM12, 4, 1),
5215*4882a593Smuzhiyun MUX(CLK_MOUT_ACLK_LITE_C_A, "mout_aclk_lite_c_a", mout_aclk_lite_c_a_p,
5216*4882a593Smuzhiyun MUX_SEL_CAM12, 0, 1),
5217*4882a593Smuzhiyun };
5218*4882a593Smuzhiyun
5219*4882a593Smuzhiyun static const struct samsung_div_clock cam1_div_clks[] __initconst = {
5220*4882a593Smuzhiyun /* DIV_CAM10 */
5221*4882a593Smuzhiyun DIV(CLK_DIV_SCLK_ISP_MPWM, "div_sclk_isp_mpwm",
5222*4882a593Smuzhiyun "div_pclk_cam1_83", DIV_CAM10, 16, 2),
5223*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_CAM1_83, "div_pclk_cam1_83",
5224*4882a593Smuzhiyun "mout_aclk_cam1_333_user", DIV_CAM10, 12, 2),
5225*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_CAM1_166, "div_pclk_cam1_166",
5226*4882a593Smuzhiyun "mout_aclk_cam1_333_user", DIV_CAM10, 8, 2),
5227*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_DBG_CAM1, "div_pclk_dbg_cam1",
5228*4882a593Smuzhiyun "mout_aclk_cam1_552_user", DIV_CAM10, 4, 3),
5229*4882a593Smuzhiyun DIV(CLK_DIV_ATCLK_CAM1, "div_atclk_cam1", "mout_aclk_cam1_552_user",
5230*4882a593Smuzhiyun DIV_CAM10, 0, 3),
5231*4882a593Smuzhiyun
5232*4882a593Smuzhiyun /* DIV_CAM11 */
5233*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_CSIS2, "div_aclk_csis2", "mout_aclk_csis2_b",
5234*4882a593Smuzhiyun DIV_CAM11, 16, 3),
5235*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_FD, "div_pclk_fd", "div_aclk_fd", DIV_CAM11, 12, 2),
5236*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_FD, "div_aclk_fd", "mout_aclk_fd_b", DIV_CAM11, 8, 3),
5237*4882a593Smuzhiyun DIV(CLK_DIV_PCLK_LITE_C, "div_pclk_lite_c", "div_aclk_lite_c",
5238*4882a593Smuzhiyun DIV_CAM11, 4, 2),
5239*4882a593Smuzhiyun DIV(CLK_DIV_ACLK_LITE_C, "div_aclk_lite_c", "mout_aclk_lite_c_b",
5240*4882a593Smuzhiyun DIV_CAM11, 0, 3),
5241*4882a593Smuzhiyun };
5242*4882a593Smuzhiyun
5243*4882a593Smuzhiyun static const struct samsung_gate_clock cam1_gate_clks[] __initconst = {
5244*4882a593Smuzhiyun /* ENABLE_ACLK_CAM10 */
5245*4882a593Smuzhiyun GATE(CLK_ACLK_ISP_GIC, "aclk_isp_gic", "mout_aclk_cam1_333_user",
5246*4882a593Smuzhiyun ENABLE_ACLK_CAM10, 4, 0, 0),
5247*4882a593Smuzhiyun GATE(CLK_ACLK_FD, "aclk_fd", "div_aclk_fd",
5248*4882a593Smuzhiyun ENABLE_ACLK_CAM10, 3, 0, 0),
5249*4882a593Smuzhiyun GATE(CLK_ACLK_LITE_C, "aclk_lite_c", "div_aclk_lite_c",
5250*4882a593Smuzhiyun ENABLE_ACLK_CAM10, 1, 0, 0),
5251*4882a593Smuzhiyun GATE(CLK_ACLK_CSIS2, "aclk_csis2", "div_aclk_csis2",
5252*4882a593Smuzhiyun ENABLE_ACLK_CAM10, 0, 0, 0),
5253*4882a593Smuzhiyun
5254*4882a593Smuzhiyun /* ENABLE_ACLK_CAM11 */
5255*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBM_FD, "aclk_asyncapbm_fd", "div_pclk_fd",
5256*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 29, CLK_IGNORE_UNUSED, 0),
5257*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBS_FD, "aclk_asyncapbs_fd", "div_pclk_cam1_166",
5258*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 28, CLK_IGNORE_UNUSED, 0),
5259*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBM_LITE_C, "aclk_asyncapbm_lite_c",
5260*4882a593Smuzhiyun "div_pclk_lite_c", ENABLE_ACLK_CAM11,
5261*4882a593Smuzhiyun 27, CLK_IGNORE_UNUSED, 0),
5262*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAPBS_LITE_C, "aclk_asyncapbs_lite_c",
5263*4882a593Smuzhiyun "div_pclk_cam1_166", ENABLE_ACLK_CAM11,
5264*4882a593Smuzhiyun 26, CLK_IGNORE_UNUSED, 0),
5265*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAHBS_SFRISP2H2, "aclk_asyncahbs_sfrisp2h2",
5266*4882a593Smuzhiyun "div_pclk_cam1_83", ENABLE_ACLK_CAM11,
5267*4882a593Smuzhiyun 25, CLK_IGNORE_UNUSED, 0),
5268*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAHBS_SFRISP2H1, "aclk_asyncahbs_sfrisp2h1",
5269*4882a593Smuzhiyun "div_pclk_cam1_83", ENABLE_ACLK_CAM11,
5270*4882a593Smuzhiyun 24, CLK_IGNORE_UNUSED, 0),
5271*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_CA5, "aclk_asyncaxim_ca5",
5272*4882a593Smuzhiyun "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5273*4882a593Smuzhiyun 23, CLK_IGNORE_UNUSED, 0),
5274*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_CA5, "aclk_asyncaxis_ca5",
5275*4882a593Smuzhiyun "mout_aclk_cam1_552_user", ENABLE_ACLK_CAM11,
5276*4882a593Smuzhiyun 22, CLK_IGNORE_UNUSED, 0),
5277*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_ISPX2, "aclk_asyncaxis_ispx2",
5278*4882a593Smuzhiyun "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5279*4882a593Smuzhiyun 21, CLK_IGNORE_UNUSED, 0),
5280*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_ISPX1, "aclk_asyncaxis_ispx1",
5281*4882a593Smuzhiyun "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5282*4882a593Smuzhiyun 20, CLK_IGNORE_UNUSED, 0),
5283*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_ISPX0, "aclk_asyncaxis_ispx0",
5284*4882a593Smuzhiyun "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5285*4882a593Smuzhiyun 19, CLK_IGNORE_UNUSED, 0),
5286*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_ISPEX, "aclk_asyncaxim_ispex",
5287*4882a593Smuzhiyun "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM11,
5288*4882a593Smuzhiyun 18, CLK_IGNORE_UNUSED, 0),
5289*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_ISP3P, "aclk_asyncaxim_isp3p",
5290*4882a593Smuzhiyun "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM11,
5291*4882a593Smuzhiyun 17, CLK_IGNORE_UNUSED, 0),
5292*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_ISP3P, "aclk_asyncaxis_isp3p",
5293*4882a593Smuzhiyun "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5294*4882a593Smuzhiyun 16, CLK_IGNORE_UNUSED, 0),
5295*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_FD, "aclk_asyncaxim_fd",
5296*4882a593Smuzhiyun "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM11,
5297*4882a593Smuzhiyun 15, CLK_IGNORE_UNUSED, 0),
5298*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_FD, "aclk_asyncaxis_fd", "div_aclk_fd",
5299*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 14, CLK_IGNORE_UNUSED, 0),
5300*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIM_LITE_C, "aclk_asyncaxim_lite_c",
5301*4882a593Smuzhiyun "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM11,
5302*4882a593Smuzhiyun 13, CLK_IGNORE_UNUSED, 0),
5303*4882a593Smuzhiyun GATE(CLK_ACLK_ASYNCAXIS_LITE_C, "aclk_asyncaxis_lite_c",
5304*4882a593Smuzhiyun "div_aclk_lite_c", ENABLE_ACLK_CAM11,
5305*4882a593Smuzhiyun 12, CLK_IGNORE_UNUSED, 0),
5306*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_ISP5P, "aclk_ahb2apb_isp5p", "div_pclk_cam1_83",
5307*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 11, CLK_IGNORE_UNUSED, 0),
5308*4882a593Smuzhiyun GATE(CLK_ACLK_AHB2APB_ISP3P, "aclk_ahb2apb_isp3p", "div_pclk_cam1_83",
5309*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 10, CLK_IGNORE_UNUSED, 0),
5310*4882a593Smuzhiyun GATE(CLK_ACLK_AXI2APB_ISP3P, "aclk_axi2apb_isp3p",
5311*4882a593Smuzhiyun "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5312*4882a593Smuzhiyun 9, CLK_IGNORE_UNUSED, 0),
5313*4882a593Smuzhiyun GATE(CLK_ACLK_AHB_SFRISP2H, "aclk_ahb_sfrisp2h", "div_pclk_cam1_83",
5314*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 8, CLK_IGNORE_UNUSED, 0),
5315*4882a593Smuzhiyun GATE(CLK_ACLK_AXI_ISP_HX_R, "aclk_axi_isp_hx_r", "div_pclk_cam1_166",
5316*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 7, CLK_IGNORE_UNUSED, 0),
5317*4882a593Smuzhiyun GATE(CLK_ACLK_AXI_ISP_CX_R, "aclk_axi_isp_cx_r", "div_pclk_cam1_166",
5318*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 6, CLK_IGNORE_UNUSED, 0),
5319*4882a593Smuzhiyun GATE(CLK_ACLK_AXI_ISP_HX, "aclk_axi_isp_hx", "mout_aclk_cam1_333_user",
5320*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 5, CLK_IGNORE_UNUSED, 0),
5321*4882a593Smuzhiyun GATE(CLK_ACLK_AXI_ISP_CX, "aclk_axi_isp_cx", "mout_aclk_cam1_333_user",
5322*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 4, CLK_IGNORE_UNUSED, 0),
5323*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_ISPX, "aclk_xiu_ispx", "mout_aclk_cam1_333_user",
5324*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 3, CLK_IGNORE_UNUSED, 0),
5325*4882a593Smuzhiyun GATE(CLK_ACLK_XIU_ISPEX, "aclk_xiu_ispex", "mout_aclk_cam1_400_user",
5326*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 2, CLK_IGNORE_UNUSED, 0),
5327*4882a593Smuzhiyun GATE(CLK_ACLK_CAM1NP_333, "aclk_cam1np_333", "mout_aclk_cam1_333_user",
5328*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 1, CLK_IGNORE_UNUSED, 0),
5329*4882a593Smuzhiyun GATE(CLK_ACLK_CAM1ND_400, "aclk_cam1nd_400", "mout_aclk_cam1_400_user",
5330*4882a593Smuzhiyun ENABLE_ACLK_CAM11, 0, CLK_IGNORE_UNUSED, 0),
5331*4882a593Smuzhiyun
5332*4882a593Smuzhiyun /* ENABLE_ACLK_CAM12 */
5333*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_ISPCPU, "aclk_smmu_ispcpu",
5334*4882a593Smuzhiyun "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM12,
5335*4882a593Smuzhiyun 10, CLK_IGNORE_UNUSED, 0),
5336*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_FD, "aclk_smmu_fd", "mout_aclk_cam1_400_user",
5337*4882a593Smuzhiyun ENABLE_ACLK_CAM12, 9, CLK_IGNORE_UNUSED, 0),
5338*4882a593Smuzhiyun GATE(CLK_ACLK_SMMU_LITE_C, "aclk_smmu_lite_c",
5339*4882a593Smuzhiyun "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM12,
5340*4882a593Smuzhiyun 8, CLK_IGNORE_UNUSED, 0),
5341*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_ISP3P, "aclk_bts_isp3p", "mout_aclk_cam1_400_user",
5342*4882a593Smuzhiyun ENABLE_ACLK_CAM12, 7, CLK_IGNORE_UNUSED, 0),
5343*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_FD, "aclk_bts_fd", "mout_aclk_cam1_400_user",
5344*4882a593Smuzhiyun ENABLE_ACLK_CAM12, 6, CLK_IGNORE_UNUSED, 0),
5345*4882a593Smuzhiyun GATE(CLK_ACLK_BTS_LITE_C, "aclk_bts_lite_c", "mout_aclk_cam1_400_user",
5346*4882a593Smuzhiyun ENABLE_ACLK_CAM12, 5, CLK_IGNORE_UNUSED, 0),
5347*4882a593Smuzhiyun GATE(CLK_ACLK_AHBDN_SFRISP2H, "aclk_ahbdn_sfrisp2h",
5348*4882a593Smuzhiyun "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM12,
5349*4882a593Smuzhiyun 4, CLK_IGNORE_UNUSED, 0),
5350*4882a593Smuzhiyun GATE(CLK_ACLK_AHBDN_ISP5P, "aclk_aclk-shbdn_isp5p",
5351*4882a593Smuzhiyun "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM12,
5352*4882a593Smuzhiyun 3, CLK_IGNORE_UNUSED, 0),
5353*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_ISP3P, "aclk_axius_isp3p",
5354*4882a593Smuzhiyun "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM12,
5355*4882a593Smuzhiyun 2, CLK_IGNORE_UNUSED, 0),
5356*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_FD, "aclk_axius_fd", "mout_aclk_cam1_400_user",
5357*4882a593Smuzhiyun ENABLE_ACLK_CAM12, 1, CLK_IGNORE_UNUSED, 0),
5358*4882a593Smuzhiyun GATE(CLK_ACLK_AXIUS_LITE_C, "aclk_axius_lite_c",
5359*4882a593Smuzhiyun "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM12,
5360*4882a593Smuzhiyun 0, CLK_IGNORE_UNUSED, 0),
5361*4882a593Smuzhiyun
5362*4882a593Smuzhiyun /* ENABLE_PCLK_CAM1 */
5363*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_ISPCPU, "pclk_smmu_ispcpu", "div_pclk_cam1_166",
5364*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 27, CLK_IGNORE_UNUSED, 0),
5365*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_FD, "pclk_smmu_fd", "div_pclk_cam1_166",
5366*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 26, CLK_IGNORE_UNUSED, 0),
5367*4882a593Smuzhiyun GATE(CLK_PCLK_SMMU_LITE_C, "pclk_smmu_lite_c", "div_pclk_cam1_166",
5368*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 25, CLK_IGNORE_UNUSED, 0),
5369*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_ISP3P, "pclk_bts_isp3p", "div_pclk_cam1_83",
5370*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 24, CLK_IGNORE_UNUSED, 0),
5371*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_FD, "pclk_bts_fd", "div_pclk_cam1_83",
5372*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 23, CLK_IGNORE_UNUSED, 0),
5373*4882a593Smuzhiyun GATE(CLK_PCLK_BTS_LITE_C, "pclk_bts_lite_c", "div_pclk_cam1_83",
5374*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 22, CLK_IGNORE_UNUSED, 0),
5375*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXIM_CA5, "pclk_asyncaxim_ca5", "div_pclk_cam1_166",
5376*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 21, CLK_IGNORE_UNUSED, 0),
5377*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXIM_ISPEX, "pclk_asyncaxim_ispex",
5378*4882a593Smuzhiyun "div_pclk_cam1_83", ENABLE_PCLK_CAM1,
5379*4882a593Smuzhiyun 20, CLK_IGNORE_UNUSED, 0),
5380*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXIM_ISP3P, "pclk_asyncaxim_isp3p",
5381*4882a593Smuzhiyun "div_pclk_cam1_83", ENABLE_PCLK_CAM1,
5382*4882a593Smuzhiyun 19, CLK_IGNORE_UNUSED, 0),
5383*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXIM_FD, "pclk_asyncaxim_fd", "div_pclk_cam1_83",
5384*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 18, CLK_IGNORE_UNUSED, 0),
5385*4882a593Smuzhiyun GATE(CLK_PCLK_ASYNCAXIM_LITE_C, "pclk_asyncaxim_lite_c",
5386*4882a593Smuzhiyun "div_pclk_cam1_83", ENABLE_PCLK_CAM1,
5387*4882a593Smuzhiyun 17, CLK_IGNORE_UNUSED, 0),
5388*4882a593Smuzhiyun GATE(CLK_PCLK_PMU_CAM1, "pclk_pmu_cam1", "div_pclk_cam1_83",
5389*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 16, CLK_IGNORE_UNUSED, 0),
5390*4882a593Smuzhiyun GATE(CLK_PCLK_SYSREG_CAM1, "pclk_sysreg_cam1", "div_pclk_cam1_83",
5391*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 15, CLK_IGNORE_UNUSED, 0),
5392*4882a593Smuzhiyun GATE(CLK_PCLK_CMU_CAM1_LOCAL, "pclk_cmu_cam1_local",
5393*4882a593Smuzhiyun "div_pclk_cam1_166", ENABLE_PCLK_CAM1,
5394*4882a593Smuzhiyun 14, CLK_IGNORE_UNUSED, 0),
5395*4882a593Smuzhiyun GATE(CLK_PCLK_ISP_MCTADC, "pclk_isp_mctadc", "div_pclk_cam1_83",
5396*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 13, CLK_IGNORE_UNUSED, 0),
5397*4882a593Smuzhiyun GATE(CLK_PCLK_ISP_WDT, "pclk_isp_wdt", "div_pclk_cam1_83",
5398*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 12, CLK_IGNORE_UNUSED, 0),
5399*4882a593Smuzhiyun GATE(CLK_PCLK_ISP_PWM, "pclk_isp_pwm", "div_pclk_cam1_83",
5400*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 11, CLK_IGNORE_UNUSED, 0),
5401*4882a593Smuzhiyun GATE(CLK_PCLK_ISP_UART, "pclk_isp_uart", "div_pclk_cam1_83",
5402*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 10, CLK_IGNORE_UNUSED, 0),
5403*4882a593Smuzhiyun GATE(CLK_PCLK_ISP_MCUCTL, "pclk_isp_mcuctl", "div_pclk_cam1_83",
5404*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 9, CLK_IGNORE_UNUSED, 0),
5405*4882a593Smuzhiyun GATE(CLK_PCLK_ISP_SPI1, "pclk_isp_spi1", "div_pclk_cam1_83",
5406*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 8, CLK_IGNORE_UNUSED, 0),
5407*4882a593Smuzhiyun GATE(CLK_PCLK_ISP_SPI0, "pclk_isp_spi0", "div_pclk_cam1_83",
5408*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 7, CLK_IGNORE_UNUSED, 0),
5409*4882a593Smuzhiyun GATE(CLK_PCLK_ISP_I2C2, "pclk_isp_i2c2", "div_pclk_cam1_83",
5410*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 6, CLK_IGNORE_UNUSED, 0),
5411*4882a593Smuzhiyun GATE(CLK_PCLK_ISP_I2C1, "pclk_isp_i2c1", "div_pclk_cam1_83",
5412*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 5, CLK_IGNORE_UNUSED, 0),
5413*4882a593Smuzhiyun GATE(CLK_PCLK_ISP_I2C0, "pclk_isp_i2c0", "div_pclk_cam1_83",
5414*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 4, CLK_IGNORE_UNUSED, 0),
5415*4882a593Smuzhiyun GATE(CLK_PCLK_ISP_MPWM, "pclk_isp_mpwm", "div_pclk_cam1_83",
5416*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 3, CLK_IGNORE_UNUSED, 0),
5417*4882a593Smuzhiyun GATE(CLK_PCLK_FD, "pclk_fd", "div_pclk_fd",
5418*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 3, CLK_IGNORE_UNUSED, 0),
5419*4882a593Smuzhiyun GATE(CLK_PCLK_LITE_C, "pclk_lite_c", "div_pclk_lite_c",
5420*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 1, CLK_IGNORE_UNUSED, 0),
5421*4882a593Smuzhiyun GATE(CLK_PCLK_CSIS2, "pclk_csis2", "div_pclk_cam1_166",
5422*4882a593Smuzhiyun ENABLE_PCLK_CAM1, 0, CLK_IGNORE_UNUSED, 0),
5423*4882a593Smuzhiyun
5424*4882a593Smuzhiyun /* ENABLE_SCLK_CAM1 */
5425*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_I2C2, "sclk_isp_i2c2", "oscclk", ENABLE_SCLK_CAM1,
5426*4882a593Smuzhiyun 15, 0, 0),
5427*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_I2C1, "sclk_isp_i2c1", "oscclk", ENABLE_SCLK_CAM1,
5428*4882a593Smuzhiyun 14, 0, 0),
5429*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_I2C0, "sclk_isp_i2c0", "oscclk", ENABLE_SCLK_CAM1,
5430*4882a593Smuzhiyun 13, 0, 0),
5431*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_PWM, "sclk_isp_pwm", "oscclk", ENABLE_SCLK_CAM1,
5432*4882a593Smuzhiyun 12, 0, 0),
5433*4882a593Smuzhiyun GATE(CLK_PHYCLK_RXBYTECLKHS0_S2B, "phyclk_rxbyteclkhs0_s2b",
5434*4882a593Smuzhiyun "mout_phyclk_rxbyteclkhs0_s2b_user",
5435*4882a593Smuzhiyun ENABLE_SCLK_CAM1, 11, 0, 0),
5436*4882a593Smuzhiyun GATE(CLK_SCLK_LITE_C_FREECNT, "sclk_lite_c_freecnt", "div_pclk_lite_c",
5437*4882a593Smuzhiyun ENABLE_SCLK_CAM1, 10, 0, 0),
5438*4882a593Smuzhiyun GATE(CLK_SCLK_PIXELASYNCM_FD, "sclk_pixelasyncm_fd", "div_aclk_fd",
5439*4882a593Smuzhiyun ENABLE_SCLK_CAM1, 9, 0, 0),
5440*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_MCTADC, "sclk_isp_mctadc", "sclk_isp_mctadc_cam1",
5441*4882a593Smuzhiyun ENABLE_SCLK_CAM1, 7, 0, 0),
5442*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_UART, "sclk_isp_uart", "mout_sclk_isp_uart_user",
5443*4882a593Smuzhiyun ENABLE_SCLK_CAM1, 6, 0, 0),
5444*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_SPI1, "sclk_isp_spi1", "mout_sclk_isp_spi1_user",
5445*4882a593Smuzhiyun ENABLE_SCLK_CAM1, 5, 0, 0),
5446*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_SPI0, "sclk_isp_spi0", "mout_sclk_isp_spi0_user",
5447*4882a593Smuzhiyun ENABLE_SCLK_CAM1, 4, 0, 0),
5448*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_MPWM, "sclk_isp_mpwm", "div_sclk_isp_mpwm",
5449*4882a593Smuzhiyun ENABLE_SCLK_CAM1, 3, 0, 0),
5450*4882a593Smuzhiyun GATE(CLK_PCLK_DBG_ISP, "sclk_dbg_isp", "div_pclk_dbg_cam1",
5451*4882a593Smuzhiyun ENABLE_SCLK_CAM1, 2, 0, 0),
5452*4882a593Smuzhiyun GATE(CLK_ATCLK_ISP, "atclk_isp", "div_atclk_cam1",
5453*4882a593Smuzhiyun ENABLE_SCLK_CAM1, 1, 0, 0),
5454*4882a593Smuzhiyun GATE(CLK_SCLK_ISP_CA5, "sclk_isp_ca5", "mout_aclk_cam1_552_user",
5455*4882a593Smuzhiyun ENABLE_SCLK_CAM1, 0, 0, 0),
5456*4882a593Smuzhiyun };
5457*4882a593Smuzhiyun
5458*4882a593Smuzhiyun static const struct samsung_cmu_info cam1_cmu_info __initconst = {
5459*4882a593Smuzhiyun .mux_clks = cam1_mux_clks,
5460*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(cam1_mux_clks),
5461*4882a593Smuzhiyun .div_clks = cam1_div_clks,
5462*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(cam1_div_clks),
5463*4882a593Smuzhiyun .gate_clks = cam1_gate_clks,
5464*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(cam1_gate_clks),
5465*4882a593Smuzhiyun .fixed_clks = cam1_fixed_clks,
5466*4882a593Smuzhiyun .nr_fixed_clks = ARRAY_SIZE(cam1_fixed_clks),
5467*4882a593Smuzhiyun .nr_clk_ids = CAM1_NR_CLK,
5468*4882a593Smuzhiyun .clk_regs = cam1_clk_regs,
5469*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(cam1_clk_regs),
5470*4882a593Smuzhiyun .suspend_regs = cam1_suspend_regs,
5471*4882a593Smuzhiyun .nr_suspend_regs = ARRAY_SIZE(cam1_suspend_regs),
5472*4882a593Smuzhiyun .clk_name = "aclk_cam1_400",
5473*4882a593Smuzhiyun };
5474*4882a593Smuzhiyun
5475*4882a593Smuzhiyun /*
5476*4882a593Smuzhiyun * Register offset definitions for CMU_IMEM
5477*4882a593Smuzhiyun */
5478*4882a593Smuzhiyun #define ENABLE_ACLK_IMEM_SLIMSSS 0x080c
5479*4882a593Smuzhiyun #define ENABLE_PCLK_IMEM_SLIMSSS 0x0908
5480*4882a593Smuzhiyun
5481*4882a593Smuzhiyun static const unsigned long imem_clk_regs[] __initconst = {
5482*4882a593Smuzhiyun ENABLE_ACLK_IMEM_SLIMSSS,
5483*4882a593Smuzhiyun ENABLE_PCLK_IMEM_SLIMSSS,
5484*4882a593Smuzhiyun };
5485*4882a593Smuzhiyun
5486*4882a593Smuzhiyun static const struct samsung_gate_clock imem_gate_clks[] __initconst = {
5487*4882a593Smuzhiyun /* ENABLE_ACLK_IMEM_SLIMSSS */
5488*4882a593Smuzhiyun GATE(CLK_ACLK_SLIMSSS, "aclk_slimsss", "aclk_imem_sssx_266",
5489*4882a593Smuzhiyun ENABLE_ACLK_IMEM_SLIMSSS, 0, CLK_IGNORE_UNUSED, 0),
5490*4882a593Smuzhiyun
5491*4882a593Smuzhiyun /* ENABLE_PCLK_IMEM_SLIMSSS */
5492*4882a593Smuzhiyun GATE(CLK_PCLK_SLIMSSS, "pclk_slimsss", "aclk_imem_200",
5493*4882a593Smuzhiyun ENABLE_PCLK_IMEM_SLIMSSS, 0, CLK_IGNORE_UNUSED, 0),
5494*4882a593Smuzhiyun };
5495*4882a593Smuzhiyun
5496*4882a593Smuzhiyun static const struct samsung_cmu_info imem_cmu_info __initconst = {
5497*4882a593Smuzhiyun .gate_clks = imem_gate_clks,
5498*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(imem_gate_clks),
5499*4882a593Smuzhiyun .nr_clk_ids = IMEM_NR_CLK,
5500*4882a593Smuzhiyun .clk_regs = imem_clk_regs,
5501*4882a593Smuzhiyun .nr_clk_regs = ARRAY_SIZE(imem_clk_regs),
5502*4882a593Smuzhiyun .clk_name = "aclk_imem_200",
5503*4882a593Smuzhiyun };
5504*4882a593Smuzhiyun
5505*4882a593Smuzhiyun struct exynos5433_cmu_data {
5506*4882a593Smuzhiyun struct samsung_clk_reg_dump *clk_save;
5507*4882a593Smuzhiyun unsigned int nr_clk_save;
5508*4882a593Smuzhiyun const struct samsung_clk_reg_dump *clk_suspend;
5509*4882a593Smuzhiyun unsigned int nr_clk_suspend;
5510*4882a593Smuzhiyun
5511*4882a593Smuzhiyun struct clk *clk;
5512*4882a593Smuzhiyun struct clk **pclks;
5513*4882a593Smuzhiyun int nr_pclks;
5514*4882a593Smuzhiyun
5515*4882a593Smuzhiyun /* must be the last entry */
5516*4882a593Smuzhiyun struct samsung_clk_provider ctx;
5517*4882a593Smuzhiyun };
5518*4882a593Smuzhiyun
exynos5433_cmu_suspend(struct device * dev)5519*4882a593Smuzhiyun static int __maybe_unused exynos5433_cmu_suspend(struct device *dev)
5520*4882a593Smuzhiyun {
5521*4882a593Smuzhiyun struct exynos5433_cmu_data *data = dev_get_drvdata(dev);
5522*4882a593Smuzhiyun int i;
5523*4882a593Smuzhiyun
5524*4882a593Smuzhiyun samsung_clk_save(data->ctx.reg_base, data->clk_save,
5525*4882a593Smuzhiyun data->nr_clk_save);
5526*4882a593Smuzhiyun
5527*4882a593Smuzhiyun for (i = 0; i < data->nr_pclks; i++)
5528*4882a593Smuzhiyun clk_prepare_enable(data->pclks[i]);
5529*4882a593Smuzhiyun
5530*4882a593Smuzhiyun /* for suspend some registers have to be set to certain values */
5531*4882a593Smuzhiyun samsung_clk_restore(data->ctx.reg_base, data->clk_suspend,
5532*4882a593Smuzhiyun data->nr_clk_suspend);
5533*4882a593Smuzhiyun
5534*4882a593Smuzhiyun for (i = 0; i < data->nr_pclks; i++)
5535*4882a593Smuzhiyun clk_disable_unprepare(data->pclks[i]);
5536*4882a593Smuzhiyun
5537*4882a593Smuzhiyun clk_disable_unprepare(data->clk);
5538*4882a593Smuzhiyun
5539*4882a593Smuzhiyun return 0;
5540*4882a593Smuzhiyun }
5541*4882a593Smuzhiyun
exynos5433_cmu_resume(struct device * dev)5542*4882a593Smuzhiyun static int __maybe_unused exynos5433_cmu_resume(struct device *dev)
5543*4882a593Smuzhiyun {
5544*4882a593Smuzhiyun struct exynos5433_cmu_data *data = dev_get_drvdata(dev);
5545*4882a593Smuzhiyun int i;
5546*4882a593Smuzhiyun
5547*4882a593Smuzhiyun clk_prepare_enable(data->clk);
5548*4882a593Smuzhiyun
5549*4882a593Smuzhiyun for (i = 0; i < data->nr_pclks; i++)
5550*4882a593Smuzhiyun clk_prepare_enable(data->pclks[i]);
5551*4882a593Smuzhiyun
5552*4882a593Smuzhiyun samsung_clk_restore(data->ctx.reg_base, data->clk_save,
5553*4882a593Smuzhiyun data->nr_clk_save);
5554*4882a593Smuzhiyun
5555*4882a593Smuzhiyun for (i = 0; i < data->nr_pclks; i++)
5556*4882a593Smuzhiyun clk_disable_unprepare(data->pclks[i]);
5557*4882a593Smuzhiyun
5558*4882a593Smuzhiyun return 0;
5559*4882a593Smuzhiyun }
5560*4882a593Smuzhiyun
exynos5433_cmu_probe(struct platform_device * pdev)5561*4882a593Smuzhiyun static int __init exynos5433_cmu_probe(struct platform_device *pdev)
5562*4882a593Smuzhiyun {
5563*4882a593Smuzhiyun const struct samsung_cmu_info *info;
5564*4882a593Smuzhiyun struct exynos5433_cmu_data *data;
5565*4882a593Smuzhiyun struct samsung_clk_provider *ctx;
5566*4882a593Smuzhiyun struct device *dev = &pdev->dev;
5567*4882a593Smuzhiyun struct resource *res;
5568*4882a593Smuzhiyun void __iomem *reg_base;
5569*4882a593Smuzhiyun int i;
5570*4882a593Smuzhiyun
5571*4882a593Smuzhiyun info = of_device_get_match_data(dev);
5572*4882a593Smuzhiyun
5573*4882a593Smuzhiyun data = devm_kzalloc(dev,
5574*4882a593Smuzhiyun struct_size(data, ctx.clk_data.hws, info->nr_clk_ids),
5575*4882a593Smuzhiyun GFP_KERNEL);
5576*4882a593Smuzhiyun if (!data)
5577*4882a593Smuzhiyun return -ENOMEM;
5578*4882a593Smuzhiyun ctx = &data->ctx;
5579*4882a593Smuzhiyun
5580*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
5581*4882a593Smuzhiyun reg_base = devm_ioremap_resource(dev, res);
5582*4882a593Smuzhiyun if (IS_ERR(reg_base))
5583*4882a593Smuzhiyun return PTR_ERR(reg_base);
5584*4882a593Smuzhiyun
5585*4882a593Smuzhiyun for (i = 0; i < info->nr_clk_ids; ++i)
5586*4882a593Smuzhiyun ctx->clk_data.hws[i] = ERR_PTR(-ENOENT);
5587*4882a593Smuzhiyun
5588*4882a593Smuzhiyun ctx->clk_data.num = info->nr_clk_ids;
5589*4882a593Smuzhiyun ctx->reg_base = reg_base;
5590*4882a593Smuzhiyun ctx->dev = dev;
5591*4882a593Smuzhiyun spin_lock_init(&ctx->lock);
5592*4882a593Smuzhiyun
5593*4882a593Smuzhiyun data->clk_save = samsung_clk_alloc_reg_dump(info->clk_regs,
5594*4882a593Smuzhiyun info->nr_clk_regs);
5595*4882a593Smuzhiyun if (!data->clk_save)
5596*4882a593Smuzhiyun return -ENOMEM;
5597*4882a593Smuzhiyun data->nr_clk_save = info->nr_clk_regs;
5598*4882a593Smuzhiyun data->clk_suspend = info->suspend_regs;
5599*4882a593Smuzhiyun data->nr_clk_suspend = info->nr_suspend_regs;
5600*4882a593Smuzhiyun data->nr_pclks = of_clk_get_parent_count(dev->of_node);
5601*4882a593Smuzhiyun
5602*4882a593Smuzhiyun if (data->nr_pclks > 0) {
5603*4882a593Smuzhiyun data->pclks = devm_kcalloc(dev, sizeof(struct clk *),
5604*4882a593Smuzhiyun data->nr_pclks, GFP_KERNEL);
5605*4882a593Smuzhiyun if (!data->pclks) {
5606*4882a593Smuzhiyun kfree(data->clk_save);
5607*4882a593Smuzhiyun return -ENOMEM;
5608*4882a593Smuzhiyun }
5609*4882a593Smuzhiyun for (i = 0; i < data->nr_pclks; i++) {
5610*4882a593Smuzhiyun struct clk *clk = of_clk_get(dev->of_node, i);
5611*4882a593Smuzhiyun
5612*4882a593Smuzhiyun if (IS_ERR(clk)) {
5613*4882a593Smuzhiyun kfree(data->clk_save);
5614*4882a593Smuzhiyun while (--i >= 0)
5615*4882a593Smuzhiyun clk_put(data->pclks[i]);
5616*4882a593Smuzhiyun return PTR_ERR(clk);
5617*4882a593Smuzhiyun }
5618*4882a593Smuzhiyun data->pclks[i] = clk;
5619*4882a593Smuzhiyun }
5620*4882a593Smuzhiyun }
5621*4882a593Smuzhiyun
5622*4882a593Smuzhiyun if (info->clk_name)
5623*4882a593Smuzhiyun data->clk = clk_get(dev, info->clk_name);
5624*4882a593Smuzhiyun clk_prepare_enable(data->clk);
5625*4882a593Smuzhiyun
5626*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
5627*4882a593Smuzhiyun
5628*4882a593Smuzhiyun /*
5629*4882a593Smuzhiyun * Enable runtime PM here to allow the clock core using runtime PM
5630*4882a593Smuzhiyun * for the registered clocks. Additionally, we increase the runtime
5631*4882a593Smuzhiyun * PM usage count before registering the clocks, to prevent the
5632*4882a593Smuzhiyun * clock core from runtime suspending the device.
5633*4882a593Smuzhiyun */
5634*4882a593Smuzhiyun pm_runtime_get_noresume(dev);
5635*4882a593Smuzhiyun pm_runtime_set_active(dev);
5636*4882a593Smuzhiyun pm_runtime_enable(dev);
5637*4882a593Smuzhiyun
5638*4882a593Smuzhiyun if (info->pll_clks)
5639*4882a593Smuzhiyun samsung_clk_register_pll(ctx, info->pll_clks, info->nr_pll_clks,
5640*4882a593Smuzhiyun reg_base);
5641*4882a593Smuzhiyun if (info->mux_clks)
5642*4882a593Smuzhiyun samsung_clk_register_mux(ctx, info->mux_clks,
5643*4882a593Smuzhiyun info->nr_mux_clks);
5644*4882a593Smuzhiyun if (info->div_clks)
5645*4882a593Smuzhiyun samsung_clk_register_div(ctx, info->div_clks,
5646*4882a593Smuzhiyun info->nr_div_clks);
5647*4882a593Smuzhiyun if (info->gate_clks)
5648*4882a593Smuzhiyun samsung_clk_register_gate(ctx, info->gate_clks,
5649*4882a593Smuzhiyun info->nr_gate_clks);
5650*4882a593Smuzhiyun if (info->fixed_clks)
5651*4882a593Smuzhiyun samsung_clk_register_fixed_rate(ctx, info->fixed_clks,
5652*4882a593Smuzhiyun info->nr_fixed_clks);
5653*4882a593Smuzhiyun if (info->fixed_factor_clks)
5654*4882a593Smuzhiyun samsung_clk_register_fixed_factor(ctx, info->fixed_factor_clks,
5655*4882a593Smuzhiyun info->nr_fixed_factor_clks);
5656*4882a593Smuzhiyun
5657*4882a593Smuzhiyun samsung_clk_of_add_provider(dev->of_node, ctx);
5658*4882a593Smuzhiyun pm_runtime_put_sync(dev);
5659*4882a593Smuzhiyun
5660*4882a593Smuzhiyun return 0;
5661*4882a593Smuzhiyun }
5662*4882a593Smuzhiyun
5663*4882a593Smuzhiyun static const struct of_device_id exynos5433_cmu_of_match[] = {
5664*4882a593Smuzhiyun {
5665*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-aud",
5666*4882a593Smuzhiyun .data = &aud_cmu_info,
5667*4882a593Smuzhiyun }, {
5668*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-cam0",
5669*4882a593Smuzhiyun .data = &cam0_cmu_info,
5670*4882a593Smuzhiyun }, {
5671*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-cam1",
5672*4882a593Smuzhiyun .data = &cam1_cmu_info,
5673*4882a593Smuzhiyun }, {
5674*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-disp",
5675*4882a593Smuzhiyun .data = &disp_cmu_info,
5676*4882a593Smuzhiyun }, {
5677*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-g2d",
5678*4882a593Smuzhiyun .data = &g2d_cmu_info,
5679*4882a593Smuzhiyun }, {
5680*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-g3d",
5681*4882a593Smuzhiyun .data = &g3d_cmu_info,
5682*4882a593Smuzhiyun }, {
5683*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-fsys",
5684*4882a593Smuzhiyun .data = &fsys_cmu_info,
5685*4882a593Smuzhiyun }, {
5686*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-gscl",
5687*4882a593Smuzhiyun .data = &gscl_cmu_info,
5688*4882a593Smuzhiyun }, {
5689*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-mfc",
5690*4882a593Smuzhiyun .data = &mfc_cmu_info,
5691*4882a593Smuzhiyun }, {
5692*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-hevc",
5693*4882a593Smuzhiyun .data = &hevc_cmu_info,
5694*4882a593Smuzhiyun }, {
5695*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-isp",
5696*4882a593Smuzhiyun .data = &isp_cmu_info,
5697*4882a593Smuzhiyun }, {
5698*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-mscl",
5699*4882a593Smuzhiyun .data = &mscl_cmu_info,
5700*4882a593Smuzhiyun }, {
5701*4882a593Smuzhiyun .compatible = "samsung,exynos5433-cmu-imem",
5702*4882a593Smuzhiyun .data = &imem_cmu_info,
5703*4882a593Smuzhiyun }, {
5704*4882a593Smuzhiyun },
5705*4882a593Smuzhiyun };
5706*4882a593Smuzhiyun
5707*4882a593Smuzhiyun static const struct dev_pm_ops exynos5433_cmu_pm_ops = {
5708*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(exynos5433_cmu_suspend, exynos5433_cmu_resume,
5709*4882a593Smuzhiyun NULL)
5710*4882a593Smuzhiyun SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
5711*4882a593Smuzhiyun pm_runtime_force_resume)
5712*4882a593Smuzhiyun };
5713*4882a593Smuzhiyun
5714*4882a593Smuzhiyun static struct platform_driver exynos5433_cmu_driver __refdata = {
5715*4882a593Smuzhiyun .driver = {
5716*4882a593Smuzhiyun .name = "exynos5433-cmu",
5717*4882a593Smuzhiyun .of_match_table = exynos5433_cmu_of_match,
5718*4882a593Smuzhiyun .suppress_bind_attrs = true,
5719*4882a593Smuzhiyun .pm = &exynos5433_cmu_pm_ops,
5720*4882a593Smuzhiyun },
5721*4882a593Smuzhiyun .probe = exynos5433_cmu_probe,
5722*4882a593Smuzhiyun };
5723*4882a593Smuzhiyun
exynos5433_cmu_init(void)5724*4882a593Smuzhiyun static int __init exynos5433_cmu_init(void)
5725*4882a593Smuzhiyun {
5726*4882a593Smuzhiyun return platform_driver_register(&exynos5433_cmu_driver);
5727*4882a593Smuzhiyun }
5728*4882a593Smuzhiyun core_initcall(exynos5433_cmu_init);
5729