xref: /OK3568_Linux_fs/kernel/drivers/clk/rockchip/clk-rk3288.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 MundoReader S.L.
4*4882a593Smuzhiyun  * Author: Heiko Stuebner <heiko@sntech.de>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/syscore_ops.h>
14*4882a593Smuzhiyun #include <dt-bindings/clock/rk3288-cru.h>
15*4882a593Smuzhiyun #include "clk.h"
16*4882a593Smuzhiyun #include <asm/psci.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define RK3288_GRF_SOC_CON(x)	(0x244 + x * 4)
19*4882a593Smuzhiyun #define RK3288_GRF_SOC_STATUS1	0x284
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun enum rk3288_variant {
22*4882a593Smuzhiyun 	RK3288_CRU,
23*4882a593Smuzhiyun 	RK3288W_CRU,
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun enum rk3288_plls {
27*4882a593Smuzhiyun 	apll, dpll, cpll, gpll, npll,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static struct rockchip_pll_rate_table rk3288_pll_rates[] = {
31*4882a593Smuzhiyun 	RK3066_PLL_RATE(2208000000, 1, 92, 1),
32*4882a593Smuzhiyun 	RK3066_PLL_RATE(2184000000, 1, 91, 1),
33*4882a593Smuzhiyun 	RK3066_PLL_RATE(2160000000, 1, 90, 1),
34*4882a593Smuzhiyun 	RK3066_PLL_RATE(2136000000, 1, 89, 1),
35*4882a593Smuzhiyun 	RK3066_PLL_RATE(2112000000, 1, 88, 1),
36*4882a593Smuzhiyun 	RK3066_PLL_RATE(2088000000, 1, 87, 1),
37*4882a593Smuzhiyun 	RK3066_PLL_RATE(2064000000, 1, 86, 1),
38*4882a593Smuzhiyun 	RK3066_PLL_RATE(2040000000, 1, 85, 1),
39*4882a593Smuzhiyun 	RK3066_PLL_RATE(2016000000, 1, 84, 1),
40*4882a593Smuzhiyun 	RK3066_PLL_RATE(1992000000, 1, 83, 1),
41*4882a593Smuzhiyun 	RK3066_PLL_RATE(1968000000, 1, 82, 1),
42*4882a593Smuzhiyun 	RK3066_PLL_RATE(1944000000, 1, 81, 1),
43*4882a593Smuzhiyun 	RK3066_PLL_RATE(1920000000, 1, 80, 1),
44*4882a593Smuzhiyun 	RK3066_PLL_RATE(1896000000, 1, 79, 1),
45*4882a593Smuzhiyun 	RK3066_PLL_RATE(1872000000, 1, 78, 1),
46*4882a593Smuzhiyun 	RK3066_PLL_RATE(1848000000, 1, 77, 1),
47*4882a593Smuzhiyun 	RK3066_PLL_RATE(1824000000, 1, 76, 1),
48*4882a593Smuzhiyun 	RK3066_PLL_RATE(1800000000, 1, 75, 1),
49*4882a593Smuzhiyun 	RK3066_PLL_RATE(1776000000, 1, 74, 1),
50*4882a593Smuzhiyun 	RK3066_PLL_RATE(1752000000, 1, 73, 1),
51*4882a593Smuzhiyun 	RK3066_PLL_RATE(1728000000, 1, 72, 1),
52*4882a593Smuzhiyun 	RK3066_PLL_RATE(1704000000, 1, 71, 1),
53*4882a593Smuzhiyun 	RK3066_PLL_RATE(1680000000, 1, 70, 1),
54*4882a593Smuzhiyun 	RK3066_PLL_RATE(1656000000, 1, 69, 1),
55*4882a593Smuzhiyun 	RK3066_PLL_RATE(1632000000, 1, 68, 1),
56*4882a593Smuzhiyun 	RK3066_PLL_RATE(1608000000, 1, 67, 1),
57*4882a593Smuzhiyun 	RK3066_PLL_RATE(1560000000, 1, 65, 1),
58*4882a593Smuzhiyun 	RK3066_PLL_RATE(1512000000, 1, 63, 1),
59*4882a593Smuzhiyun 	RK3066_PLL_RATE(1488000000, 1, 62, 1),
60*4882a593Smuzhiyun 	RK3066_PLL_RATE(1464000000, 1, 61, 1),
61*4882a593Smuzhiyun 	RK3066_PLL_RATE(1440000000, 1, 60, 1),
62*4882a593Smuzhiyun 	RK3066_PLL_RATE(1416000000, 1, 59, 1),
63*4882a593Smuzhiyun 	RK3066_PLL_RATE(1392000000, 1, 58, 1),
64*4882a593Smuzhiyun 	RK3066_PLL_RATE(1368000000, 1, 57, 1),
65*4882a593Smuzhiyun 	RK3066_PLL_RATE(1344000000, 1, 56, 1),
66*4882a593Smuzhiyun 	RK3066_PLL_RATE(1320000000, 1, 55, 1),
67*4882a593Smuzhiyun 	RK3066_PLL_RATE(1296000000, 1, 54, 1),
68*4882a593Smuzhiyun 	RK3066_PLL_RATE(1272000000, 1, 53, 1),
69*4882a593Smuzhiyun 	RK3066_PLL_RATE(1248000000, 1, 52, 1),
70*4882a593Smuzhiyun 	RK3066_PLL_RATE(1224000000, 1, 51, 1),
71*4882a593Smuzhiyun 	RK3066_PLL_RATE(1200000000, 1, 50, 1),
72*4882a593Smuzhiyun 	RK3066_PLL_RATE(1188000000, 1, 99, 2),
73*4882a593Smuzhiyun 	RK3066_PLL_RATE(1176000000, 1, 49, 1),
74*4882a593Smuzhiyun 	RK3066_PLL_RATE(1128000000, 1, 47, 1),
75*4882a593Smuzhiyun 	RK3066_PLL_RATE(1104000000, 1, 46, 1),
76*4882a593Smuzhiyun 	RK3066_PLL_RATE(1008000000, 1, 84, 2),
77*4882a593Smuzhiyun 	RK3066_PLL_RATE( 912000000, 1, 76, 2),
78*4882a593Smuzhiyun 	RK3066_PLL_RATE( 891000000, 2, 297, 4),
79*4882a593Smuzhiyun 	RK3066_PLL_RATE( 888000000, 1, 74, 2),
80*4882a593Smuzhiyun 	RK3066_PLL_RATE( 816000000, 1, 68, 2),
81*4882a593Smuzhiyun 	RK3066_PLL_RATE( 798000000, 1, 133, 4),
82*4882a593Smuzhiyun 	RK3066_PLL_RATE( 792000000, 1, 66, 2),
83*4882a593Smuzhiyun 	RK3066_PLL_RATE( 768000000, 1, 64, 2),
84*4882a593Smuzhiyun 	RK3066_PLL_RATE( 742500000, 4, 495, 4),
85*4882a593Smuzhiyun 	RK3066_PLL_RATE( 696000000, 1, 58, 2),
86*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB(621000000, 1, 207, 8, 1),
87*4882a593Smuzhiyun 	RK3066_PLL_RATE( 600000000, 1, 50, 2),
88*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB(594000000, 1, 99, 4, 1),
89*4882a593Smuzhiyun 	RK3066_PLL_RATE( 552000000, 1, 46, 2),
90*4882a593Smuzhiyun 	RK3066_PLL_RATE( 504000000, 1, 84, 4),
91*4882a593Smuzhiyun 	RK3066_PLL_RATE( 500000000, 1, 125, 6),
92*4882a593Smuzhiyun 	RK3066_PLL_RATE( 456000000, 1, 76, 4),
93*4882a593Smuzhiyun 	RK3066_PLL_RATE( 428000000, 1, 107, 6),
94*4882a593Smuzhiyun 	RK3066_PLL_RATE( 408000000, 1, 68, 4),
95*4882a593Smuzhiyun 	RK3066_PLL_RATE( 400000000, 1, 100, 6),
96*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 394000000, 1, 197, 12, 1),
97*4882a593Smuzhiyun 	RK3066_PLL_RATE( 384000000, 1, 64, 4),
98*4882a593Smuzhiyun 	RK3066_PLL_RATE( 360000000, 1, 60, 4),
99*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 356000000, 1, 178, 12, 1),
100*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 324000000, 1, 189, 14, 1),
101*4882a593Smuzhiyun 	RK3066_PLL_RATE( 312000000, 1, 52, 4),
102*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 308000000, 1, 154, 12, 1),
103*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 303000000, 1, 202, 16, 1),
104*4882a593Smuzhiyun 	RK3066_PLL_RATE( 300000000, 1, 75, 6),
105*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 297750000, 2, 397, 16, 1),
106*4882a593Smuzhiyun 	RK3066_PLL_RATE( 297000000, 1, 99, 8),
107*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 293250000, 2, 391, 16, 1),
108*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 292500000, 1, 195, 16, 1),
109*4882a593Smuzhiyun 	RK3066_PLL_RATE( 273600000, 1, 114, 10),
110*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 273000000, 1, 182, 16, 1),
111*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 270000000, 1, 180, 16, 1),
112*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 266250000, 2, 355, 16, 1),
113*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 256500000, 1, 171, 16, 1),
114*4882a593Smuzhiyun 	RK3066_PLL_RATE( 252000000, 1, 84, 8),
115*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 250500000, 1, 167, 16, 1),
116*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 243428571, 1, 142, 14, 1),
117*4882a593Smuzhiyun 	RK3066_PLL_RATE( 238000000, 1, 119, 12),
118*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 219750000, 2, 293, 16, 1),
119*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 216000000, 1, 144, 16, 1),
120*4882a593Smuzhiyun 	RK3066_PLL_RATE_NB( 213000000, 1, 142, 16, 1),
121*4882a593Smuzhiyun 	RK3066_PLL_RATE( 195428571, 1, 114, 14),
122*4882a593Smuzhiyun 	RK3066_PLL_RATE( 160000000, 1, 80, 12),
123*4882a593Smuzhiyun 	RK3066_PLL_RATE( 157500000, 1, 105, 16),
124*4882a593Smuzhiyun 	RK3066_PLL_RATE( 148500000, 1, 99, 16),
125*4882a593Smuzhiyun 	RK3066_PLL_RATE( 126000000, 1, 84, 16),
126*4882a593Smuzhiyun 	{ /* sentinel */ },
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define RK3288_DIV_ACLK_CORE_M0_MASK	0xf
130*4882a593Smuzhiyun #define RK3288_DIV_ACLK_CORE_M0_SHIFT	0
131*4882a593Smuzhiyun #define RK3288_DIV_ACLK_CORE_MP_MASK	0xf
132*4882a593Smuzhiyun #define RK3288_DIV_ACLK_CORE_MP_SHIFT	4
133*4882a593Smuzhiyun #define RK3288_DIV_L2RAM_MASK		0x7
134*4882a593Smuzhiyun #define RK3288_DIV_L2RAM_SHIFT		0
135*4882a593Smuzhiyun #define RK3288_DIV_ATCLK_MASK		0x1f
136*4882a593Smuzhiyun #define RK3288_DIV_ATCLK_SHIFT		4
137*4882a593Smuzhiyun #define RK3288_DIV_PCLK_DBGPRE_MASK	0x1f
138*4882a593Smuzhiyun #define RK3288_DIV_PCLK_DBGPRE_SHIFT	9
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define RK3288_CLKSEL0(_core_m0, _core_mp)				\
141*4882a593Smuzhiyun 	{								\
142*4882a593Smuzhiyun 		.reg = RK3288_CLKSEL_CON(0),				\
143*4882a593Smuzhiyun 		.val = HIWORD_UPDATE(_core_m0, RK3288_DIV_ACLK_CORE_M0_MASK, \
144*4882a593Smuzhiyun 				RK3288_DIV_ACLK_CORE_M0_SHIFT) |	\
145*4882a593Smuzhiyun 		       HIWORD_UPDATE(_core_mp, RK3288_DIV_ACLK_CORE_MP_MASK, \
146*4882a593Smuzhiyun 				RK3288_DIV_ACLK_CORE_MP_SHIFT),		\
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun #define RK3288_CLKSEL37(_l2ram, _atclk, _pclk_dbg_pre)			\
149*4882a593Smuzhiyun 	{								\
150*4882a593Smuzhiyun 		.reg = RK3288_CLKSEL_CON(37),				\
151*4882a593Smuzhiyun 		.val = HIWORD_UPDATE(_l2ram, RK3288_DIV_L2RAM_MASK,	\
152*4882a593Smuzhiyun 				RK3288_DIV_L2RAM_SHIFT) |		\
153*4882a593Smuzhiyun 		       HIWORD_UPDATE(_atclk, RK3288_DIV_ATCLK_MASK,	\
154*4882a593Smuzhiyun 				RK3288_DIV_ATCLK_SHIFT) |		\
155*4882a593Smuzhiyun 		       HIWORD_UPDATE(_pclk_dbg_pre,			\
156*4882a593Smuzhiyun 				RK3288_DIV_PCLK_DBGPRE_MASK,		\
157*4882a593Smuzhiyun 				RK3288_DIV_PCLK_DBGPRE_SHIFT),		\
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define RK3288_CPUCLK_RATE(_prate, _core_m0, _core_mp, _l2ram, _atclk, _pdbg) \
161*4882a593Smuzhiyun 	{								\
162*4882a593Smuzhiyun 		.prate = _prate,					\
163*4882a593Smuzhiyun 		.divs = {						\
164*4882a593Smuzhiyun 			RK3288_CLKSEL0(_core_m0, _core_mp),		\
165*4882a593Smuzhiyun 			RK3288_CLKSEL37(_l2ram, _atclk, _pdbg),		\
166*4882a593Smuzhiyun 		},							\
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table rk3288_cpuclk_rates[] __initdata = {
170*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE(1800000000, 1, 3, 1, 3, 3),
171*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE(1704000000, 1, 3, 1, 3, 3),
172*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE(1608000000, 1, 3, 1, 3, 3),
173*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE(1512000000, 1, 3, 1, 3, 3),
174*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE(1416000000, 1, 3, 1, 3, 3),
175*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE(1200000000, 1, 3, 1, 3, 3),
176*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE(1008000000, 1, 3, 1, 3, 3),
177*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE( 816000000, 1, 3, 1, 3, 3),
178*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE( 696000000, 1, 3, 1, 3, 3),
179*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE( 600000000, 1, 3, 1, 3, 3),
180*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE( 408000000, 1, 3, 1, 3, 3),
181*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE( 312000000, 1, 3, 1, 3, 3),
182*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE( 216000000, 1, 3, 1, 3, 3),
183*4882a593Smuzhiyun 	RK3288_CPUCLK_RATE( 126000000, 1, 3, 1, 3, 3),
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data rk3288_cpuclk_data = {
187*4882a593Smuzhiyun 	.core_reg[0] = RK3288_CLKSEL_CON(0),
188*4882a593Smuzhiyun 	.div_core_shift[0] = 8,
189*4882a593Smuzhiyun 	.div_core_mask[0] = 0x1f,
190*4882a593Smuzhiyun 	.num_cores = 1,
191*4882a593Smuzhiyun 	.mux_core_alt = 1,
192*4882a593Smuzhiyun 	.mux_core_main = 0,
193*4882a593Smuzhiyun 	.mux_core_shift = 15,
194*4882a593Smuzhiyun 	.mux_core_mask = 0x1,
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun PNAME(mux_pll_p)		= { "xin24m", "xin32k" };
198*4882a593Smuzhiyun PNAME(mux_ddrphy_p)		= { "dpll_ddr", "gpll_ddr" };
199*4882a593Smuzhiyun PNAME(mux_aclk_cpu_src_p)	= { "cpll_aclk_cpu", "gpll_aclk_cpu" };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_p)		= { "cpll", "gpll" };
202*4882a593Smuzhiyun PNAME(mux_pll_src_npll_cpll_gpll_p)	= { "npll", "cpll", "gpll" };
203*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_npll_p)	= { "cpll", "gpll", "npll" };
204*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_usb480m_p)	= { "cpll", "gpll", "unstable:usbphy480m_src" };
205*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gll_usb_npll_p)	= { "cpll", "gpll", "unstable:usbphy480m_src", "npll" };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun PNAME(mux_mmc_src_p)	= { "cpll", "gpll", "xin24m", "xin24m" };
208*4882a593Smuzhiyun PNAME(mux_i2s_pre_p)	= { "i2s_src", "i2s_frac", "ext_i2s", "xin12m" };
209*4882a593Smuzhiyun PNAME(mux_i2s_clkout_p)	= { "i2s_pre", "xin12m" };
210*4882a593Smuzhiyun PNAME(mux_spdif_p)	= { "spdif_pre", "spdif_frac", "xin12m" };
211*4882a593Smuzhiyun PNAME(mux_spdif_8ch_p)	= { "spdif_8ch_pre", "spdif_8ch_frac", "xin12m" };
212*4882a593Smuzhiyun PNAME(mux_uart0_p)	= { "uart0_src", "uart0_frac", "xin24m" };
213*4882a593Smuzhiyun PNAME(mux_uart1_p)	= { "uart1_src", "uart1_frac", "xin24m" };
214*4882a593Smuzhiyun PNAME(mux_uart2_p)	= { "uart2_src", "uart2_frac", "xin24m" };
215*4882a593Smuzhiyun PNAME(mux_uart3_p)	= { "uart3_src", "uart3_frac", "xin24m" };
216*4882a593Smuzhiyun PNAME(mux_uart4_p)	= { "uart4_src", "uart4_frac", "xin24m" };
217*4882a593Smuzhiyun PNAME(mux_vip_out_p)	= { "vip_src", "xin24m" };
218*4882a593Smuzhiyun PNAME(mux_mac_p)	= { "mac_pll_src", "ext_gmac" };
219*4882a593Smuzhiyun PNAME(mux_hsadcout_p)	= { "hsadc_src", "ext_hsadc" };
220*4882a593Smuzhiyun PNAME(mux_edp_24m_p)	= { "ext_edp_24m", "xin24m" };
221*4882a593Smuzhiyun PNAME(mux_tspout_p)	= { "cpll", "gpll", "npll", "xin27m" };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun PNAME(mux_aclk_vcodec_pre_p)	= { "aclk_vdpu", "aclk_vepu" };
224*4882a593Smuzhiyun PNAME(mux_testout_src_p) = { "aclk_peri", "armclk", "aclk_vio0", "ddrphy",
225*4882a593Smuzhiyun 			     "aclk_vcodec", "aclk_gpu", "sclk_rga", "aclk_cpu",
226*4882a593Smuzhiyun 			     "xin24m", "xin27m", "xin32k", "clk_wifi",
227*4882a593Smuzhiyun 			     "dclk_vop0", "dclk_vop1", "sclk_isp_jpe",
228*4882a593Smuzhiyun 			     "sclk_isp" };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun PNAME(mux_usbphy480m_p)		= { "sclk_otgphy1_480m", "sclk_otgphy2_480m",
231*4882a593Smuzhiyun 				    "sclk_otgphy0_480m" };
232*4882a593Smuzhiyun PNAME(mux_hsicphy480m_p)	= { "cpll", "gpll", "usbphy480m_src" };
233*4882a593Smuzhiyun PNAME(mux_hsicphy12m_p)		= { "hsicphy12m_xin12m", "hsicphy12m_usbphy" };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static struct rockchip_pll_clock rk3288_pll_clks[] __initdata = {
236*4882a593Smuzhiyun 	[apll] = PLL(pll_rk3066, PLL_APLL, "apll", mux_pll_p, 0, RK3288_PLL_CON(0),
237*4882a593Smuzhiyun 		     RK3288_MODE_CON, 0, 6, 0, rk3288_pll_rates),
238*4882a593Smuzhiyun 	[dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK3288_PLL_CON(4),
239*4882a593Smuzhiyun 		     RK3288_MODE_CON, 4, 5, 0, NULL),
240*4882a593Smuzhiyun 	[cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3288_PLL_CON(8),
241*4882a593Smuzhiyun 		     RK3288_MODE_CON, 8, 7, ROCKCHIP_PLL_SYNC_RATE, rk3288_pll_rates),
242*4882a593Smuzhiyun 	[gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK3288_PLL_CON(12),
243*4882a593Smuzhiyun 		     RK3288_MODE_CON, 12, 8, ROCKCHIP_PLL_SYNC_RATE, rk3288_pll_rates),
244*4882a593Smuzhiyun 	[npll] = PLL(pll_rk3066, PLL_NPLL, "npll",  mux_pll_p, 0, RK3288_PLL_CON(16),
245*4882a593Smuzhiyun 		     RK3288_MODE_CON, 14, 9, ROCKCHIP_PLL_SYNC_RATE, rk3288_pll_rates),
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static struct clk_div_table div_hclk_cpu_t[] = {
249*4882a593Smuzhiyun 	{ .val = 0, .div = 1 },
250*4882a593Smuzhiyun 	{ .val = 1, .div = 2 },
251*4882a593Smuzhiyun 	{ .val = 3, .div = 4 },
252*4882a593Smuzhiyun 	{ /* sentinel */},
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #define MFLAGS CLK_MUX_HIWORD_MASK
256*4882a593Smuzhiyun #define DFLAGS CLK_DIVIDER_HIWORD_MASK
257*4882a593Smuzhiyun #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
258*4882a593Smuzhiyun #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static struct rockchip_clk_branch rk3288_i2s_fracmux __initdata =
261*4882a593Smuzhiyun 	MUX(0, "i2s_pre", mux_i2s_pre_p, CLK_SET_RATE_PARENT,
262*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(4), 8, 2, MFLAGS);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun static struct rockchip_clk_branch rk3288_spdif_fracmux __initdata =
265*4882a593Smuzhiyun 	MUX(0, "spdif_mux", mux_spdif_p, CLK_SET_RATE_PARENT,
266*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(5), 8, 2, MFLAGS);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static struct rockchip_clk_branch rk3288_spdif_8ch_fracmux __initdata =
269*4882a593Smuzhiyun 	MUX(0, "spdif_8ch_mux", mux_spdif_8ch_p, CLK_SET_RATE_PARENT,
270*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(40), 8, 2, MFLAGS);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static struct rockchip_clk_branch rk3288_uart0_fracmux __initdata =
273*4882a593Smuzhiyun 	MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
274*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(13), 8, 2, MFLAGS);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun static struct rockchip_clk_branch rk3288_uart1_fracmux __initdata =
277*4882a593Smuzhiyun 	MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
278*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(14), 8, 2, MFLAGS);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun static struct rockchip_clk_branch rk3288_uart2_fracmux __initdata =
281*4882a593Smuzhiyun 	MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
282*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(15), 8, 2, MFLAGS);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static struct rockchip_clk_branch rk3288_uart3_fracmux __initdata =
285*4882a593Smuzhiyun 	MUX(SCLK_UART3, "sclk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
286*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(16), 8, 2, MFLAGS);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static struct rockchip_clk_branch rk3288_uart4_fracmux __initdata =
289*4882a593Smuzhiyun 	MUX(SCLK_UART4, "sclk_uart4", mux_uart4_p, CLK_SET_RATE_PARENT,
290*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(3), 8, 2, MFLAGS);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = {
293*4882a593Smuzhiyun 	/*
294*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 1
295*4882a593Smuzhiyun 	 */
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
298*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(0), 1, GFLAGS),
299*4882a593Smuzhiyun 	GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
300*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(0), 2, GFLAGS),
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "armcore0", "armclk", CLK_IGNORE_UNUSED,
303*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(36), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
304*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(12), 0, GFLAGS),
305*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "armcore1", "armclk", CLK_IGNORE_UNUSED,
306*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(36), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
307*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(12), 1, GFLAGS),
308*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "armcore2", "armclk", CLK_IGNORE_UNUSED,
309*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(36), 8, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
310*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(12), 2, GFLAGS),
311*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "armcore3", "armclk", CLK_IGNORE_UNUSED,
312*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(36), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
313*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(12), 3, GFLAGS),
314*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "l2ram", "armclk", CLK_IGNORE_UNUSED,
315*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(37), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
316*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(12), 4, GFLAGS),
317*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "aclk_core_m0", "armclk", CLK_IGNORE_UNUSED,
318*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(0), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
319*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(12), 5, GFLAGS),
320*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "aclk_core_mp", "armclk", CLK_IGNORE_UNUSED,
321*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(0), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
322*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(12), 6, GFLAGS),
323*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "atclk", "armclk", 0,
324*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(37), 4, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
325*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(12), 7, GFLAGS),
326*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pclk_dbg_pre", "armclk", CLK_IGNORE_UNUSED,
327*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(37), 9, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
328*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(12), 8, GFLAGS),
329*4882a593Smuzhiyun 	GATE(0, "pclk_dbg", "pclk_dbg_pre", 0,
330*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(12), 9, GFLAGS),
331*4882a593Smuzhiyun 	GATE(0, "cs_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED,
332*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(12), 10, GFLAGS),
333*4882a593Smuzhiyun 	GATE(0, "pclk_core_niu", "pclk_dbg_pre", 0,
334*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(12), 11, GFLAGS),
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
337*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(0), 8, GFLAGS),
338*4882a593Smuzhiyun 	GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
339*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(0), 9, GFLAGS),
340*4882a593Smuzhiyun 	COMPOSITE_DDRCLK(SCLK_DDRCLK, "sclk_ddrc", mux_ddrphy_p, 0,
341*4882a593Smuzhiyun 			 RK3288_CLKSEL_CON(26), 2, 1, 0, 0,
342*4882a593Smuzhiyun 			 ROCKCHIP_DDRCLK_SIP_V2),
343*4882a593Smuzhiyun 	COMPOSITE_NOGATE(0, "ddrphy", mux_ddrphy_p, CLK_IGNORE_UNUSED,
344*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(26), 2, 1, MFLAGS, 0, 2,
345*4882a593Smuzhiyun 					DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	GATE(0, "gpll_aclk_cpu", "gpll", CLK_IS_CRITICAL,
348*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(0), 10, GFLAGS),
349*4882a593Smuzhiyun 	GATE(0, "cpll_aclk_cpu", "cpll", CLK_IS_CRITICAL,
350*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(0), 11, GFLAGS),
351*4882a593Smuzhiyun 	COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, CLK_IS_CRITICAL,
352*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(1), 15, 1, MFLAGS, 3, 5, DFLAGS),
353*4882a593Smuzhiyun 	DIV(0, "aclk_cpu_pre", "aclk_cpu_src", CLK_SET_RATE_PARENT,
354*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(1), 0, 3, DFLAGS),
355*4882a593Smuzhiyun 	GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_pre", CLK_IS_CRITICAL,
356*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(0), 3, GFLAGS),
357*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_CPU, "pclk_cpu", "aclk_cpu_pre", CLK_IS_CRITICAL,
358*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(1), 12, 3, DFLAGS,
359*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(0), 5, GFLAGS),
360*4882a593Smuzhiyun 	COMPOSITE_NOMUX_DIVTBL(HCLK_CPU, "hclk_cpu", "aclk_cpu_pre", CLK_IS_CRITICAL,
361*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(1), 8, 2, DFLAGS, div_hclk_cpu_t,
362*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(0), 4, GFLAGS),
363*4882a593Smuzhiyun 	GATE(0, "c2c_host", "aclk_cpu_src", 0,
364*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 8, GFLAGS),
365*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_CRYPTO, "crypto", "aclk_cpu_pre", 0,
366*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(26), 6, 2, DFLAGS,
367*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 4, GFLAGS),
368*4882a593Smuzhiyun 	GATE(0, "aclk_bus_2pmu", "aclk_cpu_pre", CLK_IGNORE_UNUSED,
369*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(0), 7, GFLAGS),
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S_SRC, "i2s_src", mux_pll_src_cpll_gpll_p, 0,
374*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(4), 15, 1, MFLAGS, 0, 7, DFLAGS,
375*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 1, GFLAGS),
376*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "i2s_frac", "i2s_src", CLK_SET_RATE_PARENT,
377*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(8), 0,
378*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 2, GFLAGS,
379*4882a593Smuzhiyun 			&rk3288_i2s_fracmux),
380*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S0_OUT, "i2s0_clkout", mux_i2s_clkout_p, 0,
381*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(4), 12, 1, MFLAGS,
382*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 0, GFLAGS),
383*4882a593Smuzhiyun 	GATE(SCLK_I2S0, "sclk_i2s0", "i2s_pre", CLK_SET_RATE_PARENT,
384*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 3, GFLAGS),
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	MUX(0, "spdif_src", mux_pll_src_cpll_gpll_p, 0,
387*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(5), 15, 1, MFLAGS),
388*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "spdif_pre", "spdif_src", CLK_SET_RATE_PARENT,
389*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(5), 0, 7, DFLAGS,
390*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 4, GFLAGS),
391*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "spdif_frac", "spdif_src", CLK_SET_RATE_PARENT,
392*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(9), 0,
393*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 5, GFLAGS,
394*4882a593Smuzhiyun 			&rk3288_spdif_fracmux),
395*4882a593Smuzhiyun 	GATE(SCLK_SPDIF, "sclk_spdif", "spdif_mux", CLK_SET_RATE_PARENT,
396*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 6, GFLAGS),
397*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "spdif_8ch_pre", "spdif_src", CLK_SET_RATE_PARENT,
398*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(40), 0, 7, DFLAGS,
399*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 7, GFLAGS),
400*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "spdif_8ch_frac", "spdif_8ch_pre", CLK_SET_RATE_PARENT,
401*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(41), 0,
402*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 8, GFLAGS,
403*4882a593Smuzhiyun 			&rk3288_spdif_8ch_fracmux),
404*4882a593Smuzhiyun 	GATE(SCLK_SPDIF8CH, "sclk_spdif_8ch", "spdif_8ch_mux", CLK_SET_RATE_PARENT,
405*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 9, GFLAGS),
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	GATE(0, "sclk_acc_efuse", "xin24m", 0,
408*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(0), 12, GFLAGS),
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
411*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 0, GFLAGS),
412*4882a593Smuzhiyun 	GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
413*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 1, GFLAGS),
414*4882a593Smuzhiyun 	GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
415*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 2, GFLAGS),
416*4882a593Smuzhiyun 	GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
417*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 3, GFLAGS),
418*4882a593Smuzhiyun 	GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
419*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 4, GFLAGS),
420*4882a593Smuzhiyun 	GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
421*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 5, GFLAGS),
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/*
424*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 2
425*4882a593Smuzhiyun 	 */
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_vepu", mux_pll_src_cpll_gpll_usb480m_p, 0,
428*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(32), 6, 2, MFLAGS, 0, 5, DFLAGS,
429*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 9, GFLAGS),
430*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_vdpu", mux_pll_src_cpll_gpll_usb480m_p, 0,
431*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(32), 14, 2, MFLAGS, 8, 5, DFLAGS,
432*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 11, GFLAGS),
433*4882a593Smuzhiyun 	MUXGRF(0, "aclk_vcodec_pre", mux_aclk_vcodec_pre_p, CLK_SET_RATE_PARENT,
434*4882a593Smuzhiyun 			RK3288_GRF_SOC_CON(0), 7, 1, MFLAGS),
435*4882a593Smuzhiyun 	GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", 0,
436*4882a593Smuzhiyun 		RK3288_CLKGATE_CON(9), 0, GFLAGS),
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	FACTOR_GATE(0, "hclk_vcodec_pre", "aclk_vcodec_pre", 0, 1, 4,
439*4882a593Smuzhiyun 		RK3288_CLKGATE_CON(3), 10, GFLAGS),
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", 0,
442*4882a593Smuzhiyun 		RK3288_CLKGATE_CON(9), 1, GFLAGS),
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	COMPOSITE(ACLK_VIO0, "aclk_vio0", mux_pll_src_cpll_gpll_usb480m_p, CLK_IGNORE_UNUSED,
445*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(31), 6, 2, MFLAGS, 0, 5, DFLAGS,
446*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 0, GFLAGS),
447*4882a593Smuzhiyun 	COMPOSITE(ACLK_VIO1, "aclk_vio1", mux_pll_src_cpll_gpll_usb480m_p, CLK_IGNORE_UNUSED,
448*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(31), 14, 2, MFLAGS, 8, 5, DFLAGS,
449*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 2, GFLAGS),
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_usb480m_p, 0,
452*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(30), 6, 2, MFLAGS, 0, 5, DFLAGS,
453*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 5, GFLAGS),
454*4882a593Smuzhiyun 	COMPOSITE(SCLK_RGA, "sclk_rga", mux_pll_src_cpll_gpll_usb480m_p, 0,
455*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(30), 14, 2, MFLAGS, 8, 5, DFLAGS,
456*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 4, GFLAGS),
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	COMPOSITE(DCLK_VOP0, "dclk_vop0", mux_pll_src_cpll_gpll_npll_p, 0,
459*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(27), 0, 2, MFLAGS, 8, 8, DFLAGS,
460*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 1, GFLAGS),
461*4882a593Smuzhiyun 	COMPOSITE(DCLK_VOP1, "dclk_vop1", mux_pll_src_cpll_gpll_npll_p, 0,
462*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(29), 6, 2, MFLAGS, 8, 8, DFLAGS,
463*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 3, GFLAGS),
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_EDP_24M, "sclk_edp_24m", mux_edp_24m_p, 0,
466*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(28), 15, 1, MFLAGS,
467*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 12, GFLAGS),
468*4882a593Smuzhiyun 	COMPOSITE(SCLK_EDP, "sclk_edp", mux_pll_src_cpll_gpll_npll_p, 0,
469*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 6, DFLAGS,
470*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 13, GFLAGS),
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	COMPOSITE(SCLK_ISP, "sclk_isp", mux_pll_src_cpll_gpll_npll_p, 0,
473*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(6), 6, 2, MFLAGS, 0, 6, DFLAGS,
474*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 14, GFLAGS),
475*4882a593Smuzhiyun 	COMPOSITE(SCLK_ISP_JPE, "sclk_isp_jpe", mux_pll_src_cpll_gpll_npll_p, 0,
476*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(6), 14, 2, MFLAGS, 8, 6, DFLAGS,
477*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 15, GFLAGS),
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0,
480*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 12, GFLAGS),
481*4882a593Smuzhiyun 	GATE(SCLK_HDMI_CEC, "sclk_hdmi_cec", "xin32k", 0,
482*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 11, GFLAGS),
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	COMPOSITE(ACLK_HEVC, "aclk_hevc", mux_pll_src_cpll_gpll_npll_p, 0,
485*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(39), 14, 2, MFLAGS, 8, 5, DFLAGS,
486*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 13, GFLAGS),
487*4882a593Smuzhiyun 	DIV(HCLK_HEVC, "hclk_hevc", "aclk_hevc", 0,
488*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(40), 12, 2, DFLAGS),
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	COMPOSITE(SCLK_HEVC_CABAC, "sclk_hevc_cabac", mux_pll_src_cpll_gpll_npll_p, 0,
491*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
492*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 14, GFLAGS),
493*4882a593Smuzhiyun 	COMPOSITE(SCLK_HEVC_CORE, "sclk_hevc_core", mux_pll_src_cpll_gpll_npll_p, 0,
494*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS,
495*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 15, GFLAGS),
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	COMPOSITE_NODIV(0, "vip_src", mux_pll_src_cpll_gpll_p, 0,
498*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(26), 8, 1, MFLAGS,
499*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 7, GFLAGS),
500*4882a593Smuzhiyun 	COMPOSITE_NOGATE(SCLK_VIP_OUT, "sclk_vip_out", mux_vip_out_p, 0,
501*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(26), 15, 1, MFLAGS, 9, 5, DFLAGS),
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	DIV(PCLK_PD_ALIVE, "pclk_pd_alive", "gpll", CLK_IS_CRITICAL,
504*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(33), 8, 5, DFLAGS),
505*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PD_PMU, "pclk_pd_pmu", "gpll", CLK_IS_CRITICAL,
506*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(33), 0, 5, DFLAGS,
507*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 8, GFLAGS),
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	COMPOSITE(SCLK_GPU, "sclk_gpu", mux_pll_src_cpll_gll_usb_npll_p, 0,
510*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(34), 6, 2, MFLAGS, 0, 5, DFLAGS,
511*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 7, GFLAGS),
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_peri_src", mux_pll_src_cpll_gpll_p, CLK_IS_CRITICAL,
514*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 5, DFLAGS,
515*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 0, GFLAGS),
516*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", CLK_IS_CRITICAL,
517*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
518*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 3, GFLAGS),
519*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", CLK_IS_CRITICAL,
520*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
521*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 2, GFLAGS),
522*4882a593Smuzhiyun 	GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", CLK_IS_CRITICAL,
523*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 1, GFLAGS),
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	/*
526*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 3
527*4882a593Smuzhiyun 	 */
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_cpll_gpll_p, 0,
530*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 7, DFLAGS,
531*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 9, GFLAGS),
532*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0,
533*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(25), 15, 1, MFLAGS, 8, 7, DFLAGS,
534*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 10, GFLAGS),
535*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPI2, "sclk_spi2", mux_pll_src_cpll_gpll_p, 0,
536*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(39), 7, 1, MFLAGS, 0, 7, DFLAGS,
537*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 11, GFLAGS),
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0,
540*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 6, DFLAGS,
541*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 0, GFLAGS),
542*4882a593Smuzhiyun 	COMPOSITE(SCLK_SDIO0, "sclk_sdio0", mux_mmc_src_p, 0,
543*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 6, DFLAGS,
544*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 1, GFLAGS),
545*4882a593Smuzhiyun 	COMPOSITE(SCLK_SDIO1, "sclk_sdio1", mux_mmc_src_p, 0,
546*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(34), 14, 2, MFLAGS, 8, 6, DFLAGS,
547*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 2, GFLAGS),
548*4882a593Smuzhiyun 	COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0,
549*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 6, DFLAGS,
550*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 3, GFLAGS),
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	MMC(SCLK_SDMMC_DRV,    "sdmmc_drv",    "sclk_sdmmc", RK3288_SDMMC_CON0, 1),
553*4882a593Smuzhiyun 	MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3288_SDMMC_CON1, 0),
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	MMC(SCLK_SDIO0_DRV,    "sdio0_drv",    "sclk_sdio0", RK3288_SDIO0_CON0, 1),
556*4882a593Smuzhiyun 	MMC(SCLK_SDIO0_SAMPLE, "sdio0_sample", "sclk_sdio0", RK3288_SDIO0_CON1, 0),
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	MMC(SCLK_SDIO1_DRV,    "sdio1_drv",    "sclk_sdio1", RK3288_SDIO1_CON0, 1),
559*4882a593Smuzhiyun 	MMC(SCLK_SDIO1_SAMPLE, "sdio1_sample", "sclk_sdio1", RK3288_SDIO1_CON1, 0),
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	MMC(SCLK_EMMC_DRV,     "emmc_drv",     "sclk_emmc",  RK3288_EMMC_CON0,  1),
562*4882a593Smuzhiyun 	MMC(SCLK_EMMC_SAMPLE,  "emmc_sample",  "sclk_emmc",  RK3288_EMMC_CON1,  0),
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	COMPOSITE(SCLK_TSPOUT, "sclk_tspout", mux_tspout_p, 0,
565*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(35), 14, 2, MFLAGS, 8, 5, DFLAGS,
566*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 11, GFLAGS),
567*4882a593Smuzhiyun 	COMPOSITE(SCLK_TSP, "sclk_tsp", mux_pll_src_cpll_gpll_npll_p, 0,
568*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(35), 6, 2, MFLAGS, 0, 5, DFLAGS,
569*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 10, GFLAGS),
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", CLK_IGNORE_UNUSED,
572*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 4, GFLAGS),
573*4882a593Smuzhiyun 	GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin24m", CLK_IGNORE_UNUSED,
574*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 5, GFLAGS),
575*4882a593Smuzhiyun 	GATE(SCLK_OTGPHY2, "sclk_otgphy2", "xin24m", CLK_IGNORE_UNUSED,
576*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 6, GFLAGS),
577*4882a593Smuzhiyun 	GATE(SCLK_OTG_ADP, "sclk_otg_adp", "xin32k", CLK_IGNORE_UNUSED,
578*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 7, GFLAGS),
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin32k", 0,
581*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(2), 0, 6, DFLAGS,
582*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 7, GFLAGS),
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	MUX(SCLK_TESTOUT_SRC, "sclk_testout_src", mux_testout_src_p, 0,
585*4882a593Smuzhiyun 	    RK3288_MISC_CON, 8, 4, MFLAGS),
586*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_TESTOUT, "sclk_testout", "sclk_testout_src", 0,
587*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(2), 8, 5, DFLAGS,
588*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 15, GFLAGS),
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0,
591*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(24), 8, 8, DFLAGS,
592*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 8, GFLAGS),
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	GATE(SCLK_PS2C, "sclk_ps2c", "xin24m", 0,
595*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 13, GFLAGS),
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	COMPOSITE(SCLK_NANDC0, "sclk_nandc0", mux_pll_src_cpll_gpll_p, 0,
598*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(38), 7, 1, MFLAGS, 0, 5, DFLAGS,
599*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 5, GFLAGS),
600*4882a593Smuzhiyun 	COMPOSITE(SCLK_NANDC1, "sclk_nandc1", mux_pll_src_cpll_gpll_p, 0,
601*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(38), 15, 1, MFLAGS, 8, 5, DFLAGS,
602*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 6, GFLAGS),
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	COMPOSITE(0, "uart0_src", mux_pll_src_cpll_gll_usb_npll_p, 0,
605*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(13), 13, 2, MFLAGS, 0, 7, DFLAGS,
606*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 8, GFLAGS),
607*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
608*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(17), 0,
609*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 9, GFLAGS,
610*4882a593Smuzhiyun 			&rk3288_uart0_fracmux),
611*4882a593Smuzhiyun 	MUX(0, "uart_src", mux_pll_src_cpll_gpll_p, 0,
612*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(13), 15, 1, MFLAGS),
613*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "uart1_src", "uart_src", 0,
614*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(14), 0, 7, DFLAGS,
615*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 10, GFLAGS),
616*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
617*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(18), 0,
618*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 11, GFLAGS,
619*4882a593Smuzhiyun 			&rk3288_uart1_fracmux),
620*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "uart2_src", "uart_src", 0,
621*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(15), 0, 7, DFLAGS,
622*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 12, GFLAGS),
623*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT,
624*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(19), 0,
625*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 13, GFLAGS,
626*4882a593Smuzhiyun 			&rk3288_uart2_fracmux),
627*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "uart3_src", "uart_src", 0,
628*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(16), 0, 7, DFLAGS,
629*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 14, GFLAGS),
630*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "uart3_frac", "uart3_src", CLK_SET_RATE_PARENT,
631*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(20), 0,
632*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(1), 15, GFLAGS,
633*4882a593Smuzhiyun 			&rk3288_uart3_fracmux),
634*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "uart4_src", "uart_src", 0,
635*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(3), 0, 7, DFLAGS,
636*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 12, GFLAGS),
637*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "uart4_frac", "uart4_src", CLK_SET_RATE_PARENT,
638*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(7), 0,
639*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 13, GFLAGS,
640*4882a593Smuzhiyun 			&rk3288_uart4_fracmux),
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	COMPOSITE(SCLK_MAC_PLL, "mac_pll_src", mux_pll_src_npll_cpll_gpll_p, 0,
643*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(21), 0, 2, MFLAGS, 8, 5, DFLAGS,
644*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 5, GFLAGS),
645*4882a593Smuzhiyun 	MUX(SCLK_MAC, "mac_clk", mux_mac_p, CLK_SET_RATE_PARENT,
646*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(21), 4, 1, MFLAGS),
647*4882a593Smuzhiyun 	GATE(SCLK_MACREF_OUT, "sclk_macref_out", "mac_clk", 0,
648*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 3, GFLAGS),
649*4882a593Smuzhiyun 	GATE(SCLK_MACREF, "sclk_macref", "mac_clk", 0,
650*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 2, GFLAGS),
651*4882a593Smuzhiyun 	GATE(SCLK_MAC_RX, "sclk_mac_rx", "mac_clk", 0,
652*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 0, GFLAGS),
653*4882a593Smuzhiyun 	GATE(SCLK_MAC_TX, "sclk_mac_tx", "mac_clk", 0,
654*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 1, GFLAGS),
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	COMPOSITE(0, "hsadc_src", mux_pll_src_cpll_gpll_p, 0,
657*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(22), 0, 1, MFLAGS, 8, 8, DFLAGS,
658*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(2), 6, GFLAGS),
659*4882a593Smuzhiyun 	MUX(0, "sclk_hsadc_out", mux_hsadcout_p, 0,
660*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(22), 4, 1, MFLAGS),
661*4882a593Smuzhiyun 	INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out",
662*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(22), 7, IFLAGS),
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	GATE(0, "jtag", "ext_jtag", 0,
665*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(4), 14, GFLAGS),
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_USBPHY480M_SRC, "usbphy480m_src", mux_usbphy480m_p, 0,
668*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(13), 11, 2, MFLAGS,
669*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(5), 14, GFLAGS),
670*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0,
671*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(29), 0, 2, MFLAGS,
672*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(3), 6, GFLAGS),
673*4882a593Smuzhiyun 	GATE(0, "hsicphy12m_xin12m", "xin12m", 0,
674*4882a593Smuzhiyun 			RK3288_CLKGATE_CON(13), 9, GFLAGS),
675*4882a593Smuzhiyun 	DIV(0, "hsicphy12m_usbphy", "sclk_hsicphy480m", 0,
676*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(11), 8, 6, DFLAGS),
677*4882a593Smuzhiyun 	MUX(SCLK_HSICPHY12M, "sclk_hsicphy12m", mux_hsicphy12m_p, 0,
678*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(22), 4, 1, MFLAGS),
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	/*
681*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 4
682*4882a593Smuzhiyun 	 */
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	/* aclk_cpu gates */
685*4882a593Smuzhiyun 	GATE(0, "sclk_intmem0", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 5, GFLAGS),
686*4882a593Smuzhiyun 	GATE(0, "sclk_intmem1", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 6, GFLAGS),
687*4882a593Smuzhiyun 	GATE(0, "sclk_intmem2", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 7, GFLAGS),
688*4882a593Smuzhiyun 	GATE(ACLK_DMAC1, "aclk_dmac1", "aclk_cpu", CLK_IS_CRITICAL, RK3288_CLKGATE_CON(10), 12, GFLAGS),
689*4882a593Smuzhiyun 	GATE(0, "aclk_strc_sys", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 13, GFLAGS),
690*4882a593Smuzhiyun 	GATE(0, "aclk_intmem", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 4, GFLAGS),
691*4882a593Smuzhiyun 	GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_cpu", 0, RK3288_CLKGATE_CON(11), 6, GFLAGS),
692*4882a593Smuzhiyun 	GATE(0, "aclk_ccp", "aclk_cpu", 0, RK3288_CLKGATE_CON(11), 8, GFLAGS),
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* hclk_cpu gates */
695*4882a593Smuzhiyun 	GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_cpu", 0, RK3288_CLKGATE_CON(11), 7, GFLAGS),
696*4882a593Smuzhiyun 	GATE(HCLK_I2S0, "hclk_i2s0", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 8, GFLAGS),
697*4882a593Smuzhiyun 	GATE(HCLK_ROM, "hclk_rom", "hclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 9, GFLAGS),
698*4882a593Smuzhiyun 	GATE(HCLK_SPDIF, "hclk_spdif", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 10, GFLAGS),
699*4882a593Smuzhiyun 	GATE(HCLK_SPDIF8CH, "hclk_spdif_8ch", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 11, GFLAGS),
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	/* pclk_cpu gates */
702*4882a593Smuzhiyun 	GATE(PCLK_PWM, "pclk_pwm", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 0, GFLAGS),
703*4882a593Smuzhiyun 	GATE(PCLK_TIMER, "pclk_timer", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 1, GFLAGS),
704*4882a593Smuzhiyun 	GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 2, GFLAGS),
705*4882a593Smuzhiyun 	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 3, GFLAGS),
706*4882a593Smuzhiyun 	GATE(PCLK_DDRUPCTL0, "pclk_ddrupctl0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 14, GFLAGS),
707*4882a593Smuzhiyun 	GATE(PCLK_PUBL0, "pclk_publ0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 15, GFLAGS),
708*4882a593Smuzhiyun 	GATE(PCLK_DDRUPCTL1, "pclk_ddrupctl1", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 0, GFLAGS),
709*4882a593Smuzhiyun 	GATE(PCLK_PUBL1, "pclk_publ1", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 1, GFLAGS),
710*4882a593Smuzhiyun 	GATE(PCLK_EFUSE1024, "pclk_efuse_1024", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 2, GFLAGS),
711*4882a593Smuzhiyun 	GATE(PCLK_TZPC, "pclk_tzpc", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 3, GFLAGS),
712*4882a593Smuzhiyun 	GATE(PCLK_UART2, "pclk_uart2", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 9, GFLAGS),
713*4882a593Smuzhiyun 	GATE(PCLK_EFUSE256, "pclk_efuse_256", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 10, GFLAGS),
714*4882a593Smuzhiyun 	GATE(PCLK_RKPWM, "pclk_rkpwm", "pclk_cpu", CLK_IS_CRITICAL, RK3288_CLKGATE_CON(11), 11, GFLAGS),
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	/* ddrctrl [DDR Controller PHY clock] gates */
717*4882a593Smuzhiyun 	GATE(0, "nclk_ddrupctl0", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(11), 4, GFLAGS),
718*4882a593Smuzhiyun 	GATE(0, "nclk_ddrupctl1", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(11), 5, GFLAGS),
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	/* ddrphy gates */
721*4882a593Smuzhiyun 	GATE(0, "sclk_ddrphy0", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(4), 12, GFLAGS),
722*4882a593Smuzhiyun 	GATE(0, "sclk_ddrphy1", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(4), 13, GFLAGS),
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	/* aclk_peri gates */
725*4882a593Smuzhiyun 	GATE(0, "aclk_peri_axi_matrix", "aclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(6), 2, GFLAGS),
726*4882a593Smuzhiyun 	GATE(ACLK_DMAC2, "aclk_dmac2", "aclk_peri", 0, RK3288_CLKGATE_CON(6), 3, GFLAGS),
727*4882a593Smuzhiyun 	GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IS_CRITICAL, RK3288_CLKGATE_CON(7), 11, GFLAGS),
728*4882a593Smuzhiyun 	GATE(ACLK_MMU, "aclk_mmu", "aclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(8), 12, GFLAGS),
729*4882a593Smuzhiyun 	GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK3288_CLKGATE_CON(8), 0, GFLAGS),
730*4882a593Smuzhiyun 	GATE(HCLK_GPS, "hclk_gps", "aclk_peri", 0, RK3288_CLKGATE_CON(8), 2, GFLAGS),
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/* hclk_peri gates */
733*4882a593Smuzhiyun 	GATE(0, "hclk_peri_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(6), 0, GFLAGS),
734*4882a593Smuzhiyun 	GATE(HCLK_OTG0, "hclk_otg0", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 4, GFLAGS),
735*4882a593Smuzhiyun 	GATE(HCLK_USBHOST0, "hclk_host0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 6, GFLAGS),
736*4882a593Smuzhiyun 	GATE(HCLK_USBHOST1, "hclk_host1", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 7, GFLAGS),
737*4882a593Smuzhiyun 	GATE(HCLK_HSIC, "hclk_hsic", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 8, GFLAGS),
738*4882a593Smuzhiyun 	GATE(HCLK_USB_PERI, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 9, GFLAGS),
739*4882a593Smuzhiyun 	GATE(0, "hclk_peri_ahb_arbi", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 10, GFLAGS),
740*4882a593Smuzhiyun 	GATE(0, "hclk_emem", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 12, GFLAGS),
741*4882a593Smuzhiyun 	GATE(0, "hclk_mem", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 13, GFLAGS),
742*4882a593Smuzhiyun 	GATE(HCLK_NANDC0, "hclk_nandc0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 14, GFLAGS),
743*4882a593Smuzhiyun 	GATE(HCLK_NANDC1, "hclk_nandc1", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 15, GFLAGS),
744*4882a593Smuzhiyun 	GATE(HCLK_TSP, "hclk_tsp", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 8, GFLAGS),
745*4882a593Smuzhiyun 	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 3, GFLAGS),
746*4882a593Smuzhiyun 	GATE(HCLK_SDIO0, "hclk_sdio0", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 4, GFLAGS),
747*4882a593Smuzhiyun 	GATE(HCLK_SDIO1, "hclk_sdio1", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 5, GFLAGS),
748*4882a593Smuzhiyun 	GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 6, GFLAGS),
749*4882a593Smuzhiyun 	GATE(HCLK_HSADC, "hclk_hsadc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 7, GFLAGS),
750*4882a593Smuzhiyun 	GATE(0, "pmu_hclk_otg0", "hclk_peri", CLK_IS_CRITICAL, RK3288_CLKGATE_CON(7), 5, GFLAGS),
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* pclk_peri gates */
753*4882a593Smuzhiyun 	GATE(0, "pclk_peri_matrix", "pclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(6), 1, GFLAGS),
754*4882a593Smuzhiyun 	GATE(PCLK_SPI0, "pclk_spi0", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 4, GFLAGS),
755*4882a593Smuzhiyun 	GATE(PCLK_SPI1, "pclk_spi1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 5, GFLAGS),
756*4882a593Smuzhiyun 	GATE(PCLK_SPI2, "pclk_spi2", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 6, GFLAGS),
757*4882a593Smuzhiyun 	GATE(PCLK_PS2C, "pclk_ps2c", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 7, GFLAGS),
758*4882a593Smuzhiyun 	GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 8, GFLAGS),
759*4882a593Smuzhiyun 	GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 9, GFLAGS),
760*4882a593Smuzhiyun 	GATE(PCLK_I2C4, "pclk_i2c4", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 15, GFLAGS),
761*4882a593Smuzhiyun 	GATE(PCLK_UART3, "pclk_uart3", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 11, GFLAGS),
762*4882a593Smuzhiyun 	GATE(PCLK_UART4, "pclk_uart4", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 12, GFLAGS),
763*4882a593Smuzhiyun 	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 13, GFLAGS),
764*4882a593Smuzhiyun 	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 14, GFLAGS),
765*4882a593Smuzhiyun 	GATE(PCLK_SARADC, "pclk_saradc", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 1, GFLAGS),
766*4882a593Smuzhiyun 	GATE(PCLK_TSADC, "pclk_tsadc", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 2, GFLAGS),
767*4882a593Smuzhiyun 	GATE(PCLK_SIM, "pclk_sim", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 3, GFLAGS),
768*4882a593Smuzhiyun 	GATE(PCLK_I2C5, "pclk_i2c5", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 0, GFLAGS),
769*4882a593Smuzhiyun 	GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK3288_CLKGATE_CON(8), 1, GFLAGS),
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	GATE(SCLK_LCDC_PWM0, "sclk_lcdc_pwm0", "xin24m", 0, RK3288_CLKGATE_CON(13), 10, GFLAGS),
772*4882a593Smuzhiyun 	GATE(SCLK_LCDC_PWM1, "sclk_lcdc_pwm1", "xin24m", 0, RK3288_CLKGATE_CON(13), 11, GFLAGS),
773*4882a593Smuzhiyun 	GATE(SCLK_PVTM_CORE, "sclk_pvtm_core", "xin24m", 0, RK3288_CLKGATE_CON(5), 9, GFLAGS),
774*4882a593Smuzhiyun 	GATE(SCLK_PVTM_GPU, "sclk_pvtm_gpu", "xin24m", 0, RK3288_CLKGATE_CON(5), 10, GFLAGS),
775*4882a593Smuzhiyun 	GATE(SCLK_MIPIDSI_24M, "sclk_mipidsi_24m", "xin24m", 0, RK3288_CLKGATE_CON(5), 15, GFLAGS),
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	/* sclk_gpu gates */
778*4882a593Smuzhiyun 	GATE(ACLK_GPU, "aclk_gpu", "sclk_gpu", 0, RK3288_CLKGATE_CON(18), 0, GFLAGS),
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	/* pclk_pd_alive gates */
781*4882a593Smuzhiyun 	GATE(PCLK_GPIO8, "pclk_gpio8", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 8, GFLAGS),
782*4882a593Smuzhiyun 	GATE(PCLK_GPIO7, "pclk_gpio7", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 7, GFLAGS),
783*4882a593Smuzhiyun 	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 1, GFLAGS),
784*4882a593Smuzhiyun 	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 2, GFLAGS),
785*4882a593Smuzhiyun 	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 3, GFLAGS),
786*4882a593Smuzhiyun 	GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 4, GFLAGS),
787*4882a593Smuzhiyun 	GATE(PCLK_GPIO5, "pclk_gpio5", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 5, GFLAGS),
788*4882a593Smuzhiyun 	GATE(PCLK_GPIO6, "pclk_gpio6", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 6, GFLAGS),
789*4882a593Smuzhiyun 	GATE(PCLK_GRF, "pclk_grf", "pclk_pd_alive", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(14), 11, GFLAGS),
790*4882a593Smuzhiyun 	GATE(0, "pclk_alive_niu", "pclk_pd_alive", CLK_IS_CRITICAL, RK3288_CLKGATE_CON(14), 12, GFLAGS),
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	/* Watchdog pclk is controlled by RK3288_SGRF_SOC_CON0[1]. */
793*4882a593Smuzhiyun 	SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_pd_alive"),
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	/* pclk_pd_pmu gates */
796*4882a593Smuzhiyun 	GATE(PCLK_PMU, "pclk_pmu", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(17), 0, GFLAGS),
797*4882a593Smuzhiyun 	GATE(0, "pclk_intmem1", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(17), 1, GFLAGS),
798*4882a593Smuzhiyun 	GATE(0, "pclk_pmu_niu", "pclk_pd_pmu", CLK_IS_CRITICAL, RK3288_CLKGATE_CON(17), 2, GFLAGS),
799*4882a593Smuzhiyun 	GATE(PCLK_SGRF, "pclk_sgrf", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(17), 3, GFLAGS),
800*4882a593Smuzhiyun 	GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pd_pmu", 0, RK3288_CLKGATE_CON(17), 4, GFLAGS),
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	/* hclk_vio gates */
803*4882a593Smuzhiyun 	GATE(HCLK_RGA, "hclk_rga", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 1, GFLAGS),
804*4882a593Smuzhiyun 	GATE(HCLK_VOP0, "hclk_vop0", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 6, GFLAGS),
805*4882a593Smuzhiyun 	GATE(HCLK_VOP1, "hclk_vop1", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 8, GFLAGS),
806*4882a593Smuzhiyun 	GATE(HCLK_VIO_AHB_ARBI, "hclk_vio_ahb_arbi", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(15), 9, GFLAGS),
807*4882a593Smuzhiyun 	GATE(HCLK_VIO_NIU, "hclk_vio_niu", "hclk_vio", CLK_IS_CRITICAL, RK3288_CLKGATE_CON(15), 10, GFLAGS),
808*4882a593Smuzhiyun 	GATE(HCLK_VIP, "hclk_vip", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 15, GFLAGS),
809*4882a593Smuzhiyun 	GATE(HCLK_IEP, "hclk_iep", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 3, GFLAGS),
810*4882a593Smuzhiyun 	GATE(HCLK_ISP, "hclk_isp", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 1, GFLAGS),
811*4882a593Smuzhiyun 	GATE(HCLK_VIO2_H2P, "hclk_vio2_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(16), 10, GFLAGS),
812*4882a593Smuzhiyun 	GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 4, GFLAGS),
813*4882a593Smuzhiyun 	GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 5, GFLAGS),
814*4882a593Smuzhiyun 	GATE(PCLK_MIPI_CSI, "pclk_mipi_csi", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 6, GFLAGS),
815*4882a593Smuzhiyun 	GATE(PCLK_LVDS_PHY, "pclk_lvds_phy", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 7, GFLAGS),
816*4882a593Smuzhiyun 	GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(16), 8, GFLAGS),
817*4882a593Smuzhiyun 	GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 9, GFLAGS),
818*4882a593Smuzhiyun 	GATE(PCLK_VIO2_H2P, "pclk_vio2_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(16), 11, GFLAGS),
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	/* aclk_vio0 gates */
821*4882a593Smuzhiyun 	GATE(ACLK_VOP0, "aclk_vop0", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 5, GFLAGS),
822*4882a593Smuzhiyun 	GATE(ACLK_IEP, "aclk_iep", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 2, GFLAGS),
823*4882a593Smuzhiyun 	GATE(ACLK_VIO0_NIU, "aclk_vio0_niu", "aclk_vio0", CLK_IS_CRITICAL, RK3288_CLKGATE_CON(15), 11, GFLAGS),
824*4882a593Smuzhiyun 	GATE(ACLK_VIP, "aclk_vip", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 14, GFLAGS),
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/* aclk_vio1 gates */
827*4882a593Smuzhiyun 	GATE(ACLK_VOP1, "aclk_vop1", "aclk_vio1", 0, RK3288_CLKGATE_CON(15), 7, GFLAGS),
828*4882a593Smuzhiyun 	GATE(ACLK_ISP, "aclk_isp", "aclk_vio1", 0, RK3288_CLKGATE_CON(16), 2, GFLAGS),
829*4882a593Smuzhiyun 	GATE(ACLK_VIO1_NIU, "aclk_vio1_niu", "aclk_vio1", CLK_IS_CRITICAL, RK3288_CLKGATE_CON(15), 12, GFLAGS),
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	/* aclk_rga_pre gates */
832*4882a593Smuzhiyun 	GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK3288_CLKGATE_CON(15), 0, GFLAGS),
833*4882a593Smuzhiyun 	GATE(ACLK_RGA_NIU, "aclk_rga_niu", "aclk_rga_pre", CLK_IS_CRITICAL, RK3288_CLKGATE_CON(15), 13, GFLAGS),
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	/*
836*4882a593Smuzhiyun 	 * Other ungrouped clocks.
837*4882a593Smuzhiyun 	 */
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	GATE(PCLK_VIP_IN, "pclk_vip_in", "ext_vip", 0, RK3288_CLKGATE_CON(16), 0, GFLAGS),
840*4882a593Smuzhiyun 	INVERTER(PCLK_VIP, "pclk_vip", "pclk_vip_in", RK3288_CLKSEL_CON(29), 4, IFLAGS),
841*4882a593Smuzhiyun 	GATE(PCLK_ISP_IN, "pclk_isp_in", "ext_isp", 0, RK3288_CLKGATE_CON(16), 3, GFLAGS),
842*4882a593Smuzhiyun 	INVERTER(0, "pclk_isp", "pclk_isp_in", RK3288_CLKSEL_CON(29), 3, IFLAGS),
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	GATE(SCLK_HSADC0_TSP, "clk_hsadc0_tsp", "ext_hsadc0_tsp", 0, RK3288_CLKGATE_CON(8), 9, GFLAGS),
845*4882a593Smuzhiyun 	GATE(SCLK_HSADC1_TSP, "clk_hsadc1_tsp", "ext_hsadc0_tsp", 0, RK3288_CLKGATE_CON(8), 10, GFLAGS),
846*4882a593Smuzhiyun 	GATE(SCLK_27M_TSP, "clk_27m_tsp", "ext_27m_tsp", 0, RK3288_CLKGATE_CON(8), 11, GFLAGS),
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun static struct rockchip_clk_branch rk3288w_hclkvio_branch[] __initdata = {
850*4882a593Smuzhiyun 	DIV(0, "hclk_vio", "aclk_vio1", 0,
851*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(28), 8, 5, DFLAGS),
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun static struct rockchip_clk_branch rk3288_hclkvio_branch[] __initdata = {
855*4882a593Smuzhiyun 	DIV(0, "hclk_vio", "aclk_vio0", 0,
856*4882a593Smuzhiyun 			RK3288_CLKSEL_CON(28), 8, 5, DFLAGS),
857*4882a593Smuzhiyun };
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun static void __iomem *rk3288_cru_base;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun /*
862*4882a593Smuzhiyun  * Some CRU registers will be reset in maskrom when the system
863*4882a593Smuzhiyun  * wakes up from fastboot.
864*4882a593Smuzhiyun  * So save them before suspend, restore them after resume.
865*4882a593Smuzhiyun  */
866*4882a593Smuzhiyun static const int rk3288_saved_cru_reg_ids[] = {
867*4882a593Smuzhiyun 	RK3288_MODE_CON,
868*4882a593Smuzhiyun 	RK3288_CLKSEL_CON(0),
869*4882a593Smuzhiyun 	RK3288_CLKSEL_CON(1),
870*4882a593Smuzhiyun 	RK3288_CLKSEL_CON(10),
871*4882a593Smuzhiyun 	RK3288_CLKSEL_CON(33),
872*4882a593Smuzhiyun 	RK3288_CLKSEL_CON(37),
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	/* We turn aclk_dmac1 on for suspend; this will restore it */
875*4882a593Smuzhiyun 	RK3288_CLKGATE_CON(10),
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun static u32 rk3288_saved_cru_regs[ARRAY_SIZE(rk3288_saved_cru_reg_ids)];
879*4882a593Smuzhiyun 
rk3288_clk_suspend(void)880*4882a593Smuzhiyun static int rk3288_clk_suspend(void)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	int i, reg_id;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rk3288_saved_cru_reg_ids); i++) {
885*4882a593Smuzhiyun 		reg_id = rk3288_saved_cru_reg_ids[i];
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 		rk3288_saved_cru_regs[i] =
888*4882a593Smuzhiyun 				readl_relaxed(rk3288_cru_base + reg_id);
889*4882a593Smuzhiyun 	}
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	/*
892*4882a593Smuzhiyun 	 * Going into deep sleep (specifically setting PMU_CLR_DMA in
893*4882a593Smuzhiyun 	 * RK3288_PMU_PWRMODE_CON1) appears to fail unless
894*4882a593Smuzhiyun 	 * "aclk_dmac1" is on.
895*4882a593Smuzhiyun 	 */
896*4882a593Smuzhiyun 	writel_relaxed(1 << (12 + 16),
897*4882a593Smuzhiyun 		       rk3288_cru_base + RK3288_CLKGATE_CON(10));
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	/*
900*4882a593Smuzhiyun 	 * Switch PLLs other than DPLL (for SDRAM) to slow mode to
901*4882a593Smuzhiyun 	 * avoid crashes on resume. The Mask ROM on the system will
902*4882a593Smuzhiyun 	 * put APLL, CPLL, and GPLL into slow mode at resume time
903*4882a593Smuzhiyun 	 * anyway (which is why we restore them), but we might not
904*4882a593Smuzhiyun 	 * even make it to the Mask ROM if this isn't done at suspend
905*4882a593Smuzhiyun 	 * time.
906*4882a593Smuzhiyun 	 *
907*4882a593Smuzhiyun 	 * NOTE: only APLL truly matters here, but we'll do them all.
908*4882a593Smuzhiyun 	 */
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	writel_relaxed(0xf3030000, rk3288_cru_base + RK3288_MODE_CON);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	return 0;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
rk3288_clk_resume(void)915*4882a593Smuzhiyun static void rk3288_clk_resume(void)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	int i, reg_id;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	for (i = ARRAY_SIZE(rk3288_saved_cru_reg_ids) - 1; i >= 0; i--) {
920*4882a593Smuzhiyun 		reg_id = rk3288_saved_cru_reg_ids[i];
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 		writel_relaxed(rk3288_saved_cru_regs[i] | 0xffff0000,
923*4882a593Smuzhiyun 			       rk3288_cru_base + reg_id);
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun 
rk3288_clk_shutdown(void)927*4882a593Smuzhiyun static void rk3288_clk_shutdown(void)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	writel_relaxed(0xf3030000, rk3288_cru_base + RK3288_MODE_CON);
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun static struct syscore_ops rk3288_clk_syscore_ops = {
933*4882a593Smuzhiyun 	.suspend = rk3288_clk_suspend,
934*4882a593Smuzhiyun 	.resume = rk3288_clk_resume,
935*4882a593Smuzhiyun };
936*4882a593Smuzhiyun 
rk3288_dump_cru(void)937*4882a593Smuzhiyun static void rk3288_dump_cru(void)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	if (rk3288_cru_base) {
940*4882a593Smuzhiyun 		pr_warn("CRU:\n");
941*4882a593Smuzhiyun 		print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
942*4882a593Smuzhiyun 			       32, 4, rk3288_cru_base,
943*4882a593Smuzhiyun 			       0x21c, false);
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
rk3288_common_init(struct device_node * np,enum rk3288_variant soc)947*4882a593Smuzhiyun static void __init rk3288_common_init(struct device_node *np,
948*4882a593Smuzhiyun 				      enum rk3288_variant soc)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun 	struct rockchip_clk_provider *ctx;
951*4882a593Smuzhiyun 	struct clk **clks;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	rk3288_cru_base = of_iomap(np, 0);
954*4882a593Smuzhiyun 	if (!rk3288_cru_base) {
955*4882a593Smuzhiyun 		pr_err("%s: could not map cru region\n", __func__);
956*4882a593Smuzhiyun 		return;
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	ctx = rockchip_clk_init(np, rk3288_cru_base, CLK_NR_CLKS);
960*4882a593Smuzhiyun 	if (IS_ERR(ctx)) {
961*4882a593Smuzhiyun 		pr_err("%s: rockchip clk init failed\n", __func__);
962*4882a593Smuzhiyun 		iounmap(rk3288_cru_base);
963*4882a593Smuzhiyun 		return;
964*4882a593Smuzhiyun 	}
965*4882a593Smuzhiyun 	clks = ctx->clk_data.clks;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	rockchip_clk_register_plls(ctx, rk3288_pll_clks,
968*4882a593Smuzhiyun 				   ARRAY_SIZE(rk3288_pll_clks),
969*4882a593Smuzhiyun 				   RK3288_GRF_SOC_STATUS1);
970*4882a593Smuzhiyun 	rockchip_clk_register_branches(ctx, rk3288_clk_branches,
971*4882a593Smuzhiyun 				  ARRAY_SIZE(rk3288_clk_branches));
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	if (soc == RK3288W_CRU)
974*4882a593Smuzhiyun 		rockchip_clk_register_branches(ctx, rk3288w_hclkvio_branch,
975*4882a593Smuzhiyun 					       ARRAY_SIZE(rk3288w_hclkvio_branch));
976*4882a593Smuzhiyun 	else
977*4882a593Smuzhiyun 		rockchip_clk_register_branches(ctx, rk3288_hclkvio_branch,
978*4882a593Smuzhiyun 					       ARRAY_SIZE(rk3288_hclkvio_branch));
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
981*4882a593Smuzhiyun 			2, clks[PLL_APLL], clks[PLL_GPLL],
982*4882a593Smuzhiyun 			&rk3288_cpuclk_data, rk3288_cpuclk_rates,
983*4882a593Smuzhiyun 			ARRAY_SIZE(rk3288_cpuclk_rates));
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	rockchip_register_softrst(np, 12,
986*4882a593Smuzhiyun 				  rk3288_cru_base + RK3288_SOFTRST_CON(0),
987*4882a593Smuzhiyun 				  ROCKCHIP_SOFTRST_HIWORD_MASK);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	rockchip_register_restart_notifier(ctx, RK3288_GLB_SRST_FST,
990*4882a593Smuzhiyun 					   rk3288_clk_shutdown);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	if (!psci_smp_available())
993*4882a593Smuzhiyun 		register_syscore_ops(&rk3288_clk_syscore_ops);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	rockchip_clk_of_add_provider(np, ctx);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	if (!rk_dump_cru)
998*4882a593Smuzhiyun 		rk_dump_cru = rk3288_dump_cru;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun 
rk3288_clk_init(struct device_node * np)1001*4882a593Smuzhiyun static void __init rk3288_clk_init(struct device_node *np)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun 	rk3288_common_init(np, RK3288_CRU);
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun CLK_OF_DECLARE(rk3288_cru, "rockchip,rk3288-cru", rk3288_clk_init);
1006*4882a593Smuzhiyun 
rk3288w_clk_init(struct device_node * np)1007*4882a593Smuzhiyun static void __init rk3288w_clk_init(struct device_node *np)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	rk3288_common_init(np, RK3288W_CRU);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun CLK_OF_DECLARE(rk3288w_cru, "rockchip,rk3288w-cru", rk3288w_clk_init);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun struct clk_rk3288_inits {
1014*4882a593Smuzhiyun 	void (*inits)(struct device_node *np);
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun static const struct clk_rk3288_inits clk_rk3288_init = {
1018*4882a593Smuzhiyun 	.inits = rk3288_clk_init,
1019*4882a593Smuzhiyun };
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun static const struct clk_rk3288_inits clk_rk3288w_init = {
1022*4882a593Smuzhiyun 	.inits = rk3288w_clk_init,
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun static const struct of_device_id clk_rk3288_match_table[] = {
1026*4882a593Smuzhiyun 	{
1027*4882a593Smuzhiyun 		.compatible = "rockchip,rk3288-cru",
1028*4882a593Smuzhiyun 		.data = &clk_rk3288_init,
1029*4882a593Smuzhiyun 	}, {
1030*4882a593Smuzhiyun 		.compatible = "rockchip,rk3288w-cru",
1031*4882a593Smuzhiyun 		.data = &clk_rk3288w_init,
1032*4882a593Smuzhiyun 	},
1033*4882a593Smuzhiyun 	{ }
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_rk3288_match_table);
1036*4882a593Smuzhiyun 
clk_rk3288_probe(struct platform_device * pdev)1037*4882a593Smuzhiyun static int __init clk_rk3288_probe(struct platform_device *pdev)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1040*4882a593Smuzhiyun 	const struct of_device_id *match;
1041*4882a593Smuzhiyun 	const struct clk_rk3288_inits *init_data;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	match = of_match_device(clk_rk3288_match_table, &pdev->dev);
1044*4882a593Smuzhiyun 	if (!match || !match->data)
1045*4882a593Smuzhiyun 		return -EINVAL;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	init_data = match->data;
1048*4882a593Smuzhiyun 	if (init_data->inits)
1049*4882a593Smuzhiyun 		init_data->inits(np);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	return 0;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun static struct platform_driver clk_rk3288_driver = {
1055*4882a593Smuzhiyun 	.driver		= {
1056*4882a593Smuzhiyun 		.name	= "clk-rk3288",
1057*4882a593Smuzhiyun 		.of_match_table = clk_rk3288_match_table,
1058*4882a593Smuzhiyun 	},
1059*4882a593Smuzhiyun };
1060*4882a593Smuzhiyun builtin_platform_driver_probe(clk_rk3288_driver, clk_rk3288_probe);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RK3288 Clock Driver");
1063*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1064