xref: /OK3568_Linux_fs/kernel/drivers/clk/pistachio/clk-pistachio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Pistachio SoC clock controllers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014 Google, Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <dt-bindings/clock/pistachio-clk.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun static struct pistachio_gate pistachio_gates[] __initdata = {
19*4882a593Smuzhiyun 	GATE(CLK_MIPS, "mips", "mips_div", 0x104, 0),
20*4882a593Smuzhiyun 	GATE(CLK_AUDIO_IN, "audio_in", "audio_clk_in_gate", 0x104, 1),
21*4882a593Smuzhiyun 	GATE(CLK_AUDIO, "audio", "audio_div", 0x104, 2),
22*4882a593Smuzhiyun 	GATE(CLK_I2S, "i2s", "i2s_div", 0x104, 3),
23*4882a593Smuzhiyun 	GATE(CLK_SPDIF, "spdif", "spdif_div", 0x104, 4),
24*4882a593Smuzhiyun 	GATE(CLK_AUDIO_DAC, "audio_dac", "audio_dac_div", 0x104, 5),
25*4882a593Smuzhiyun 	GATE(CLK_RPU_V, "rpu_v", "rpu_v_div", 0x104, 6),
26*4882a593Smuzhiyun 	GATE(CLK_RPU_L, "rpu_l", "rpu_l_div", 0x104, 7),
27*4882a593Smuzhiyun 	GATE(CLK_RPU_SLEEP, "rpu_sleep", "rpu_sleep_div", 0x104, 8),
28*4882a593Smuzhiyun 	GATE(CLK_WIFI_PLL_GATE, "wifi_pll_gate", "wifi_pll_mux", 0x104, 9),
29*4882a593Smuzhiyun 	GATE(CLK_RPU_CORE, "rpu_core", "rpu_core_div", 0x104, 10),
30*4882a593Smuzhiyun 	GATE(CLK_WIFI_ADC, "wifi_adc", "wifi_div8_mux", 0x104, 11),
31*4882a593Smuzhiyun 	GATE(CLK_WIFI_DAC, "wifi_dac", "wifi_div4_mux", 0x104, 12),
32*4882a593Smuzhiyun 	GATE(CLK_USB_PHY, "usb_phy", "usb_phy_div", 0x104, 13),
33*4882a593Smuzhiyun 	GATE(CLK_ENET_IN, "enet_in", "enet_clk_in_gate", 0x104, 14),
34*4882a593Smuzhiyun 	GATE(CLK_ENET, "enet", "enet_div", 0x104, 15),
35*4882a593Smuzhiyun 	GATE(CLK_UART0, "uart0", "uart0_div", 0x104, 16),
36*4882a593Smuzhiyun 	GATE(CLK_UART1, "uart1", "uart1_div", 0x104, 17),
37*4882a593Smuzhiyun 	GATE(CLK_PERIPH_SYS, "periph_sys", "sys_internal_div", 0x104, 18),
38*4882a593Smuzhiyun 	GATE(CLK_SPI0, "spi0", "spi0_div", 0x104, 19),
39*4882a593Smuzhiyun 	GATE(CLK_SPI1, "spi1", "spi1_div", 0x104, 20),
40*4882a593Smuzhiyun 	GATE(CLK_EVENT_TIMER, "event_timer", "event_timer_div", 0x104, 21),
41*4882a593Smuzhiyun 	GATE(CLK_AUX_ADC_INTERNAL, "aux_adc_internal", "sys_internal_div",
42*4882a593Smuzhiyun 	     0x104, 22),
43*4882a593Smuzhiyun 	GATE(CLK_AUX_ADC, "aux_adc", "aux_adc_div", 0x104, 23),
44*4882a593Smuzhiyun 	GATE(CLK_SD_HOST, "sd_host", "sd_host_div", 0x104, 24),
45*4882a593Smuzhiyun 	GATE(CLK_BT, "bt", "bt_div", 0x104, 25),
46*4882a593Smuzhiyun 	GATE(CLK_BT_DIV4, "bt_div4", "bt_div4_div", 0x104, 26),
47*4882a593Smuzhiyun 	GATE(CLK_BT_DIV8, "bt_div8", "bt_div8_div", 0x104, 27),
48*4882a593Smuzhiyun 	GATE(CLK_BT_1MHZ, "bt_1mhz", "bt_1mhz_div", 0x104, 28),
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static struct pistachio_fixed_factor pistachio_ffs[] __initdata = {
52*4882a593Smuzhiyun 	FIXED_FACTOR(CLK_WIFI_DIV4, "wifi_div4", "wifi_pll", 4),
53*4882a593Smuzhiyun 	FIXED_FACTOR(CLK_WIFI_DIV8, "wifi_div8", "wifi_pll", 8),
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static struct pistachio_div pistachio_divs[] __initdata = {
57*4882a593Smuzhiyun 	DIV(CLK_MIPS_INTERNAL_DIV, "mips_internal_div", "mips_pll_mux",
58*4882a593Smuzhiyun 	    0x204, 2),
59*4882a593Smuzhiyun 	DIV(CLK_MIPS_DIV, "mips_div", "mips_internal_div", 0x208, 8),
60*4882a593Smuzhiyun 	DIV_F(CLK_AUDIO_DIV, "audio_div", "audio_mux",
61*4882a593Smuzhiyun 		0x20c, 8, CLK_DIVIDER_ROUND_CLOSEST),
62*4882a593Smuzhiyun 	DIV_F(CLK_I2S_DIV, "i2s_div", "audio_pll_mux",
63*4882a593Smuzhiyun 		0x210, 8, CLK_DIVIDER_ROUND_CLOSEST),
64*4882a593Smuzhiyun 	DIV_F(CLK_SPDIF_DIV, "spdif_div", "audio_pll_mux",
65*4882a593Smuzhiyun 		0x214, 8, CLK_DIVIDER_ROUND_CLOSEST),
66*4882a593Smuzhiyun 	DIV_F(CLK_AUDIO_DAC_DIV, "audio_dac_div", "audio_pll_mux",
67*4882a593Smuzhiyun 		0x218, 8, CLK_DIVIDER_ROUND_CLOSEST),
68*4882a593Smuzhiyun 	DIV(CLK_RPU_V_DIV, "rpu_v_div", "rpu_v_pll_mux", 0x21c, 2),
69*4882a593Smuzhiyun 	DIV(CLK_RPU_L_DIV, "rpu_l_div", "rpu_l_mux", 0x220, 2),
70*4882a593Smuzhiyun 	DIV(CLK_RPU_SLEEP_DIV, "rpu_sleep_div", "xtal", 0x224, 10),
71*4882a593Smuzhiyun 	DIV(CLK_RPU_CORE_DIV, "rpu_core_div", "rpu_core_mux", 0x228, 3),
72*4882a593Smuzhiyun 	DIV(CLK_USB_PHY_DIV, "usb_phy_div", "sys_internal_div", 0x22c, 6),
73*4882a593Smuzhiyun 	DIV(CLK_ENET_DIV, "enet_div", "enet_mux", 0x230, 6),
74*4882a593Smuzhiyun 	DIV_F(CLK_UART0_INTERNAL_DIV, "uart0_internal_div", "sys_pll_mux",
75*4882a593Smuzhiyun 	      0x234, 3, CLK_DIVIDER_ROUND_CLOSEST),
76*4882a593Smuzhiyun 	DIV_F(CLK_UART0_DIV, "uart0_div", "uart0_internal_div", 0x238, 10,
77*4882a593Smuzhiyun 	      CLK_DIVIDER_ROUND_CLOSEST),
78*4882a593Smuzhiyun 	DIV_F(CLK_UART1_INTERNAL_DIV, "uart1_internal_div", "sys_pll_mux",
79*4882a593Smuzhiyun 	      0x23c, 3, CLK_DIVIDER_ROUND_CLOSEST),
80*4882a593Smuzhiyun 	DIV_F(CLK_UART1_DIV, "uart1_div", "uart1_internal_div", 0x240, 10,
81*4882a593Smuzhiyun 	      CLK_DIVIDER_ROUND_CLOSEST),
82*4882a593Smuzhiyun 	DIV(CLK_SYS_INTERNAL_DIV, "sys_internal_div", "sys_pll_mux", 0x244, 3),
83*4882a593Smuzhiyun 	DIV(CLK_SPI0_INTERNAL_DIV, "spi0_internal_div", "sys_pll_mux",
84*4882a593Smuzhiyun 	    0x248, 3),
85*4882a593Smuzhiyun 	DIV(CLK_SPI0_DIV, "spi0_div", "spi0_internal_div", 0x24c, 7),
86*4882a593Smuzhiyun 	DIV(CLK_SPI1_INTERNAL_DIV, "spi1_internal_div", "sys_pll_mux",
87*4882a593Smuzhiyun 	    0x250, 3),
88*4882a593Smuzhiyun 	DIV(CLK_SPI1_DIV, "spi1_div", "spi1_internal_div", 0x254, 7),
89*4882a593Smuzhiyun 	DIV(CLK_EVENT_TIMER_INTERNAL_DIV, "event_timer_internal_div",
90*4882a593Smuzhiyun 	    "event_timer_mux", 0x258, 3),
91*4882a593Smuzhiyun 	DIV(CLK_EVENT_TIMER_DIV, "event_timer_div", "event_timer_internal_div",
92*4882a593Smuzhiyun 	    0x25c, 12),
93*4882a593Smuzhiyun 	DIV(CLK_AUX_ADC_INTERNAL_DIV, "aux_adc_internal_div",
94*4882a593Smuzhiyun 	    "aux_adc_internal", 0x260, 3),
95*4882a593Smuzhiyun 	DIV(CLK_AUX_ADC_DIV, "aux_adc_div", "aux_adc_internal_div", 0x264, 10),
96*4882a593Smuzhiyun 	DIV(CLK_SD_HOST_DIV, "sd_host_div", "sd_host_mux", 0x268, 6),
97*4882a593Smuzhiyun 	DIV(CLK_BT_DIV, "bt_div", "bt_pll_mux", 0x26c, 6),
98*4882a593Smuzhiyun 	DIV(CLK_BT_DIV4_DIV, "bt_div4_div", "bt_pll_mux", 0x270, 6),
99*4882a593Smuzhiyun 	DIV(CLK_BT_DIV8_DIV, "bt_div8_div", "bt_pll_mux", 0x274, 6),
100*4882a593Smuzhiyun 	DIV(CLK_BT_1MHZ_INTERNAL_DIV, "bt_1mhz_internal_div", "bt_pll_mux",
101*4882a593Smuzhiyun 	    0x278, 3),
102*4882a593Smuzhiyun 	DIV(CLK_BT_1MHZ_DIV, "bt_1mhz_div", "bt_1mhz_internal_div", 0x27c, 10),
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun PNAME(mux_xtal_audio_refclk) = { "xtal", "audio_clk_in_gate" };
106*4882a593Smuzhiyun PNAME(mux_xtal_mips) = { "xtal", "mips_pll" };
107*4882a593Smuzhiyun PNAME(mux_xtal_audio) = { "xtal", "audio_pll", "audio_in" };
108*4882a593Smuzhiyun PNAME(mux_audio_debug) = { "audio_pll_mux", "debug_mux" };
109*4882a593Smuzhiyun PNAME(mux_xtal_rpu_v) = { "xtal", "rpu_v_pll" };
110*4882a593Smuzhiyun PNAME(mux_xtal_rpu_l) = { "xtal", "rpu_l_pll" };
111*4882a593Smuzhiyun PNAME(mux_rpu_l_mips) = { "rpu_l_pll_mux", "mips_pll_mux" };
112*4882a593Smuzhiyun PNAME(mux_xtal_wifi) = { "xtal", "wifi_pll" };
113*4882a593Smuzhiyun PNAME(mux_xtal_wifi_div4) = { "xtal", "wifi_div4" };
114*4882a593Smuzhiyun PNAME(mux_xtal_wifi_div8) = { "xtal", "wifi_div8" };
115*4882a593Smuzhiyun PNAME(mux_wifi_div4_rpu_l) = { "wifi_pll_gate", "wifi_div4_mux",
116*4882a593Smuzhiyun 			       "rpu_l_pll_mux" };
117*4882a593Smuzhiyun PNAME(mux_xtal_sys) = { "xtal", "sys_pll" };
118*4882a593Smuzhiyun PNAME(mux_sys_enet) = { "sys_internal_div", "enet_in" };
119*4882a593Smuzhiyun PNAME(mux_audio_sys) = { "audio_pll_mux", "sys_internal_div" };
120*4882a593Smuzhiyun PNAME(mux_sys_bt) = { "sys_internal_div", "bt_pll_mux" };
121*4882a593Smuzhiyun PNAME(mux_xtal_bt) = { "xtal", "bt_pll" };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static struct pistachio_mux pistachio_muxes[] __initdata = {
124*4882a593Smuzhiyun 	MUX(CLK_AUDIO_REF_MUX, "audio_refclk_mux", mux_xtal_audio_refclk,
125*4882a593Smuzhiyun 	    0x200, 0),
126*4882a593Smuzhiyun 	MUX(CLK_MIPS_PLL_MUX, "mips_pll_mux", mux_xtal_mips, 0x200, 1),
127*4882a593Smuzhiyun 	MUX(CLK_AUDIO_PLL_MUX, "audio_pll_mux", mux_xtal_audio, 0x200, 2),
128*4882a593Smuzhiyun 	MUX(CLK_AUDIO_MUX, "audio_mux", mux_audio_debug, 0x200, 4),
129*4882a593Smuzhiyun 	MUX(CLK_RPU_V_PLL_MUX, "rpu_v_pll_mux", mux_xtal_rpu_v, 0x200, 5),
130*4882a593Smuzhiyun 	MUX(CLK_RPU_L_PLL_MUX, "rpu_l_pll_mux", mux_xtal_rpu_l, 0x200, 6),
131*4882a593Smuzhiyun 	MUX(CLK_RPU_L_MUX, "rpu_l_mux", mux_rpu_l_mips, 0x200, 7),
132*4882a593Smuzhiyun 	MUX(CLK_WIFI_PLL_MUX, "wifi_pll_mux", mux_xtal_wifi, 0x200, 8),
133*4882a593Smuzhiyun 	MUX(CLK_WIFI_DIV4_MUX, "wifi_div4_mux", mux_xtal_wifi_div4, 0x200, 9),
134*4882a593Smuzhiyun 	MUX(CLK_WIFI_DIV8_MUX, "wifi_div8_mux", mux_xtal_wifi_div8, 0x200, 10),
135*4882a593Smuzhiyun 	MUX(CLK_RPU_CORE_MUX, "rpu_core_mux", mux_wifi_div4_rpu_l, 0x200, 11),
136*4882a593Smuzhiyun 	MUX(CLK_SYS_PLL_MUX, "sys_pll_mux", mux_xtal_sys, 0x200, 13),
137*4882a593Smuzhiyun 	MUX(CLK_ENET_MUX, "enet_mux", mux_sys_enet, 0x200, 14),
138*4882a593Smuzhiyun 	MUX(CLK_EVENT_TIMER_MUX, "event_timer_mux", mux_audio_sys, 0x200, 15),
139*4882a593Smuzhiyun 	MUX(CLK_SD_HOST_MUX, "sd_host_mux", mux_sys_bt, 0x200, 16),
140*4882a593Smuzhiyun 	MUX(CLK_BT_PLL_MUX, "bt_pll_mux", mux_xtal_bt, 0x200, 17),
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static struct pistachio_pll pistachio_plls[] __initdata = {
144*4882a593Smuzhiyun 	PLL_FIXED(CLK_MIPS_PLL, "mips_pll", "xtal", PLL_GF40LP_LAINT, 0x0),
145*4882a593Smuzhiyun 	PLL_FIXED(CLK_AUDIO_PLL, "audio_pll", "audio_refclk_mux",
146*4882a593Smuzhiyun 		  PLL_GF40LP_FRAC, 0xc),
147*4882a593Smuzhiyun 	PLL_FIXED(CLK_RPU_V_PLL, "rpu_v_pll", "xtal", PLL_GF40LP_LAINT, 0x20),
148*4882a593Smuzhiyun 	PLL_FIXED(CLK_RPU_L_PLL, "rpu_l_pll", "xtal", PLL_GF40LP_LAINT, 0x2c),
149*4882a593Smuzhiyun 	PLL_FIXED(CLK_SYS_PLL, "sys_pll", "xtal", PLL_GF40LP_FRAC, 0x38),
150*4882a593Smuzhiyun 	PLL_FIXED(CLK_WIFI_PLL, "wifi_pll", "xtal", PLL_GF40LP_FRAC, 0x4c),
151*4882a593Smuzhiyun 	PLL_FIXED(CLK_BT_PLL, "bt_pll", "xtal", PLL_GF40LP_LAINT, 0x60),
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun PNAME(mux_debug) = { "mips_pll_mux", "rpu_v_pll_mux",
155*4882a593Smuzhiyun 		     "rpu_l_pll_mux", "sys_pll_mux",
156*4882a593Smuzhiyun 		     "wifi_pll_mux", "bt_pll_mux" };
157*4882a593Smuzhiyun static u32 mux_debug_idx[] = { 0x0, 0x1, 0x2, 0x4, 0x8, 0x10 };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun static unsigned int pistachio_critical_clks_core[] __initdata = {
160*4882a593Smuzhiyun 	CLK_MIPS
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static unsigned int pistachio_critical_clks_sys[] __initdata = {
164*4882a593Smuzhiyun 	PERIPH_CLK_SYS,
165*4882a593Smuzhiyun 	PERIPH_CLK_SYS_BUS,
166*4882a593Smuzhiyun 	PERIPH_CLK_DDR,
167*4882a593Smuzhiyun 	PERIPH_CLK_ROM,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
pistachio_clk_init(struct device_node * np)170*4882a593Smuzhiyun static void __init pistachio_clk_init(struct device_node *np)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct pistachio_clk_provider *p;
173*4882a593Smuzhiyun 	struct clk *debug_clk;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	p = pistachio_clk_alloc_provider(np, CLK_NR_CLKS);
176*4882a593Smuzhiyun 	if (!p)
177*4882a593Smuzhiyun 		return;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	pistachio_clk_register_pll(p, pistachio_plls,
180*4882a593Smuzhiyun 				   ARRAY_SIZE(pistachio_plls));
181*4882a593Smuzhiyun 	pistachio_clk_register_mux(p, pistachio_muxes,
182*4882a593Smuzhiyun 				   ARRAY_SIZE(pistachio_muxes));
183*4882a593Smuzhiyun 	pistachio_clk_register_div(p, pistachio_divs,
184*4882a593Smuzhiyun 				   ARRAY_SIZE(pistachio_divs));
185*4882a593Smuzhiyun 	pistachio_clk_register_fixed_factor(p, pistachio_ffs,
186*4882a593Smuzhiyun 					    ARRAY_SIZE(pistachio_ffs));
187*4882a593Smuzhiyun 	pistachio_clk_register_gate(p, pistachio_gates,
188*4882a593Smuzhiyun 				    ARRAY_SIZE(pistachio_gates));
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	debug_clk = clk_register_mux_table(NULL, "debug_mux", mux_debug,
191*4882a593Smuzhiyun 					   ARRAY_SIZE(mux_debug),
192*4882a593Smuzhiyun 					   CLK_SET_RATE_NO_REPARENT,
193*4882a593Smuzhiyun 					   p->base + 0x200, 18, 0x1f, 0,
194*4882a593Smuzhiyun 					   mux_debug_idx, NULL);
195*4882a593Smuzhiyun 	p->clk_data.clks[CLK_DEBUG_MUX] = debug_clk;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	pistachio_clk_register_provider(p);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	pistachio_clk_force_enable(p, pistachio_critical_clks_core,
200*4882a593Smuzhiyun 				   ARRAY_SIZE(pistachio_critical_clks_core));
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun CLK_OF_DECLARE(pistachio_clk, "img,pistachio-clk", pistachio_clk_init);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static struct pistachio_gate pistachio_periph_gates[] __initdata = {
205*4882a593Smuzhiyun 	GATE(PERIPH_CLK_SYS, "sys", "periph_sys", 0x100, 0),
206*4882a593Smuzhiyun 	GATE(PERIPH_CLK_SYS_BUS, "bus_sys", "periph_sys", 0x100, 1),
207*4882a593Smuzhiyun 	GATE(PERIPH_CLK_DDR, "ddr", "periph_sys", 0x100, 2),
208*4882a593Smuzhiyun 	GATE(PERIPH_CLK_ROM, "rom", "rom_div", 0x100, 3),
209*4882a593Smuzhiyun 	GATE(PERIPH_CLK_COUNTER_FAST, "counter_fast", "counter_fast_div",
210*4882a593Smuzhiyun 	     0x100, 4),
211*4882a593Smuzhiyun 	GATE(PERIPH_CLK_COUNTER_SLOW, "counter_slow", "counter_slow_div",
212*4882a593Smuzhiyun 	     0x100, 5),
213*4882a593Smuzhiyun 	GATE(PERIPH_CLK_IR, "ir", "ir_div", 0x100, 6),
214*4882a593Smuzhiyun 	GATE(PERIPH_CLK_WD, "wd", "wd_div", 0x100, 7),
215*4882a593Smuzhiyun 	GATE(PERIPH_CLK_PDM, "pdm", "pdm_div", 0x100, 8),
216*4882a593Smuzhiyun 	GATE(PERIPH_CLK_PWM, "pwm", "pwm_div", 0x100, 9),
217*4882a593Smuzhiyun 	GATE(PERIPH_CLK_I2C0, "i2c0", "i2c0_div", 0x100, 10),
218*4882a593Smuzhiyun 	GATE(PERIPH_CLK_I2C1, "i2c1", "i2c1_div", 0x100, 11),
219*4882a593Smuzhiyun 	GATE(PERIPH_CLK_I2C2, "i2c2", "i2c2_div", 0x100, 12),
220*4882a593Smuzhiyun 	GATE(PERIPH_CLK_I2C3, "i2c3", "i2c3_div", 0x100, 13),
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun static struct pistachio_div pistachio_periph_divs[] __initdata = {
224*4882a593Smuzhiyun 	DIV(PERIPH_CLK_ROM_DIV, "rom_div", "periph_sys", 0x10c, 7),
225*4882a593Smuzhiyun 	DIV(PERIPH_CLK_COUNTER_FAST_DIV, "counter_fast_div", "periph_sys",
226*4882a593Smuzhiyun 	    0x110, 7),
227*4882a593Smuzhiyun 	DIV(PERIPH_CLK_COUNTER_SLOW_PRE_DIV, "counter_slow_pre_div",
228*4882a593Smuzhiyun 	    "periph_sys", 0x114, 7),
229*4882a593Smuzhiyun 	DIV(PERIPH_CLK_COUNTER_SLOW_DIV, "counter_slow_div",
230*4882a593Smuzhiyun 	    "counter_slow_pre_div", 0x118, 7),
231*4882a593Smuzhiyun 	DIV_F(PERIPH_CLK_IR_PRE_DIV, "ir_pre_div", "periph_sys", 0x11c, 7,
232*4882a593Smuzhiyun 	      CLK_DIVIDER_ROUND_CLOSEST),
233*4882a593Smuzhiyun 	DIV_F(PERIPH_CLK_IR_DIV, "ir_div", "ir_pre_div", 0x120, 7,
234*4882a593Smuzhiyun 	      CLK_DIVIDER_ROUND_CLOSEST),
235*4882a593Smuzhiyun 	DIV_F(PERIPH_CLK_WD_PRE_DIV, "wd_pre_div", "periph_sys", 0x124, 7,
236*4882a593Smuzhiyun 	      CLK_DIVIDER_ROUND_CLOSEST),
237*4882a593Smuzhiyun 	DIV_F(PERIPH_CLK_WD_DIV, "wd_div", "wd_pre_div", 0x128, 7,
238*4882a593Smuzhiyun 	      CLK_DIVIDER_ROUND_CLOSEST),
239*4882a593Smuzhiyun 	DIV(PERIPH_CLK_PDM_PRE_DIV, "pdm_pre_div", "periph_sys", 0x12c, 7),
240*4882a593Smuzhiyun 	DIV(PERIPH_CLK_PDM_DIV, "pdm_div", "pdm_pre_div", 0x130, 7),
241*4882a593Smuzhiyun 	DIV(PERIPH_CLK_PWM_PRE_DIV, "pwm_pre_div", "periph_sys", 0x134, 7),
242*4882a593Smuzhiyun 	DIV(PERIPH_CLK_PWM_DIV, "pwm_div", "pwm_pre_div", 0x138, 7),
243*4882a593Smuzhiyun 	DIV(PERIPH_CLK_I2C0_PRE_DIV, "i2c0_pre_div", "periph_sys", 0x13c, 7),
244*4882a593Smuzhiyun 	DIV(PERIPH_CLK_I2C0_DIV, "i2c0_div", "i2c0_pre_div", 0x140, 7),
245*4882a593Smuzhiyun 	DIV(PERIPH_CLK_I2C1_PRE_DIV, "i2c1_pre_div", "periph_sys", 0x144, 7),
246*4882a593Smuzhiyun 	DIV(PERIPH_CLK_I2C1_DIV, "i2c1_div", "i2c1_pre_div", 0x148, 7),
247*4882a593Smuzhiyun 	DIV(PERIPH_CLK_I2C2_PRE_DIV, "i2c2_pre_div", "periph_sys", 0x14c, 7),
248*4882a593Smuzhiyun 	DIV(PERIPH_CLK_I2C2_DIV, "i2c2_div", "i2c2_pre_div", 0x150, 7),
249*4882a593Smuzhiyun 	DIV(PERIPH_CLK_I2C3_PRE_DIV, "i2c3_pre_div", "periph_sys", 0x154, 7),
250*4882a593Smuzhiyun 	DIV(PERIPH_CLK_I2C3_DIV, "i2c3_div", "i2c3_pre_div", 0x158, 7),
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
pistachio_clk_periph_init(struct device_node * np)253*4882a593Smuzhiyun static void __init pistachio_clk_periph_init(struct device_node *np)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	struct pistachio_clk_provider *p;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	p = pistachio_clk_alloc_provider(np, PERIPH_CLK_NR_CLKS);
258*4882a593Smuzhiyun 	if (!p)
259*4882a593Smuzhiyun 		return;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	pistachio_clk_register_div(p, pistachio_periph_divs,
262*4882a593Smuzhiyun 				   ARRAY_SIZE(pistachio_periph_divs));
263*4882a593Smuzhiyun 	pistachio_clk_register_gate(p, pistachio_periph_gates,
264*4882a593Smuzhiyun 				    ARRAY_SIZE(pistachio_periph_gates));
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	pistachio_clk_register_provider(p);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	pistachio_clk_force_enable(p, pistachio_critical_clks_sys,
269*4882a593Smuzhiyun 				   ARRAY_SIZE(pistachio_critical_clks_sys));
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun CLK_OF_DECLARE(pistachio_clk_periph, "img,pistachio-clk-periph",
272*4882a593Smuzhiyun 	       pistachio_clk_periph_init);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static struct pistachio_gate pistachio_sys_gates[] __initdata = {
275*4882a593Smuzhiyun 	GATE(SYS_CLK_I2C0, "i2c0_sys", "sys", 0x8, 0),
276*4882a593Smuzhiyun 	GATE(SYS_CLK_I2C1, "i2c1_sys", "sys", 0x8, 1),
277*4882a593Smuzhiyun 	GATE(SYS_CLK_I2C2, "i2c2_sys", "sys", 0x8, 2),
278*4882a593Smuzhiyun 	GATE(SYS_CLK_I2C3, "i2c3_sys", "sys", 0x8, 3),
279*4882a593Smuzhiyun 	GATE(SYS_CLK_I2S_IN, "i2s_in_sys", "sys", 0x8, 4),
280*4882a593Smuzhiyun 	GATE(SYS_CLK_PAUD_OUT, "paud_out_sys", "sys", 0x8, 5),
281*4882a593Smuzhiyun 	GATE(SYS_CLK_SPDIF_OUT, "spdif_out_sys", "sys", 0x8, 6),
282*4882a593Smuzhiyun 	GATE(SYS_CLK_SPI0_MASTER, "spi0_master_sys", "sys", 0x8, 7),
283*4882a593Smuzhiyun 	GATE(SYS_CLK_SPI0_SLAVE, "spi0_slave_sys", "sys", 0x8, 8),
284*4882a593Smuzhiyun 	GATE(SYS_CLK_PWM, "pwm_sys", "sys", 0x8, 9),
285*4882a593Smuzhiyun 	GATE(SYS_CLK_UART0, "uart0_sys", "sys", 0x8, 10),
286*4882a593Smuzhiyun 	GATE(SYS_CLK_UART1, "uart1_sys", "sys", 0x8, 11),
287*4882a593Smuzhiyun 	GATE(SYS_CLK_SPI1, "spi1_sys", "sys", 0x8, 12),
288*4882a593Smuzhiyun 	GATE(SYS_CLK_MDC, "mdc_sys", "sys", 0x8, 13),
289*4882a593Smuzhiyun 	GATE(SYS_CLK_SD_HOST, "sd_host_sys", "sys", 0x8, 14),
290*4882a593Smuzhiyun 	GATE(SYS_CLK_ENET, "enet_sys", "sys", 0x8, 15),
291*4882a593Smuzhiyun 	GATE(SYS_CLK_IR, "ir_sys", "sys", 0x8, 16),
292*4882a593Smuzhiyun 	GATE(SYS_CLK_WD, "wd_sys", "sys", 0x8, 17),
293*4882a593Smuzhiyun 	GATE(SYS_CLK_TIMER, "timer_sys", "sys", 0x8, 18),
294*4882a593Smuzhiyun 	GATE(SYS_CLK_I2S_OUT, "i2s_out_sys", "sys", 0x8, 24),
295*4882a593Smuzhiyun 	GATE(SYS_CLK_SPDIF_IN, "spdif_in_sys", "sys", 0x8, 25),
296*4882a593Smuzhiyun 	GATE(SYS_CLK_EVENT_TIMER, "event_timer_sys", "sys", 0x8, 26),
297*4882a593Smuzhiyun 	GATE(SYS_CLK_HASH, "hash_sys", "sys", 0x8, 27),
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
pistachio_cr_periph_init(struct device_node * np)300*4882a593Smuzhiyun static void __init pistachio_cr_periph_init(struct device_node *np)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct pistachio_clk_provider *p;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	p = pistachio_clk_alloc_provider(np, SYS_CLK_NR_CLKS);
305*4882a593Smuzhiyun 	if (!p)
306*4882a593Smuzhiyun 		return;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	pistachio_clk_register_gate(p, pistachio_sys_gates,
309*4882a593Smuzhiyun 				    ARRAY_SIZE(pistachio_sys_gates));
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	pistachio_clk_register_provider(p);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun CLK_OF_DECLARE(pistachio_cr_periph, "img,pistachio-cr-periph",
314*4882a593Smuzhiyun 	       pistachio_cr_periph_init);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static struct pistachio_gate pistachio_ext_gates[] __initdata = {
317*4882a593Smuzhiyun 	GATE(EXT_CLK_ENET_IN, "enet_clk_in_gate", "enet_clk_in", 0x58, 5),
318*4882a593Smuzhiyun 	GATE(EXT_CLK_AUDIO_IN, "audio_clk_in_gate", "audio_clk_in", 0x58, 8)
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
pistachio_cr_top_init(struct device_node * np)321*4882a593Smuzhiyun static void __init pistachio_cr_top_init(struct device_node *np)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct pistachio_clk_provider *p;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	p = pistachio_clk_alloc_provider(np, EXT_CLK_NR_CLKS);
326*4882a593Smuzhiyun 	if (!p)
327*4882a593Smuzhiyun 		return;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	pistachio_clk_register_gate(p, pistachio_ext_gates,
330*4882a593Smuzhiyun 				    ARRAY_SIZE(pistachio_ext_gates));
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	pistachio_clk_register_provider(p);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun CLK_OF_DECLARE(pistachio_cr_top, "img,pistachio-cr-top",
335*4882a593Smuzhiyun 	       pistachio_cr_top_init);
336