xref: /OK3568_Linux_fs/kernel/drivers/clk/rockchip/clk-rk1808.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun  * Author: Elaine Zhang <zhangqing@rock-chips.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/syscore_ops.h>
12*4882a593Smuzhiyun #include <dt-bindings/clock/rk1808-cru.h>
13*4882a593Smuzhiyun #include "clk.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define RK1808_GRF_SOC_STATUS0		0x480
16*4882a593Smuzhiyun #define RK1808_PMUGRF_SOC_CON0		0x100
17*4882a593Smuzhiyun #define RK1808_UART_FRAC_MAX_PRATE	800000000
18*4882a593Smuzhiyun #define RK1808_PDM_FRAC_MAX_PRATE	300000000
19*4882a593Smuzhiyun #define RK1808_I2S_FRAC_MAX_PRATE	600000000
20*4882a593Smuzhiyun #define RK1808_VOP_RAW_FRAC_MAX_PRATE	300000000
21*4882a593Smuzhiyun #define RK1808_VOP_LITE_FRAC_MAX_PRATE	400000000
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun enum rk1808_plls {
24*4882a593Smuzhiyun 	apll, dpll, cpll, gpll, npll, ppll,
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static struct rockchip_pll_rate_table rk1808_pll_rates[] = {
28*4882a593Smuzhiyun 	/* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
29*4882a593Smuzhiyun 	RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
30*4882a593Smuzhiyun 	RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
31*4882a593Smuzhiyun 	RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
32*4882a593Smuzhiyun 	RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
33*4882a593Smuzhiyun 	RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
34*4882a593Smuzhiyun 	RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
35*4882a593Smuzhiyun 	RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
36*4882a593Smuzhiyun 	RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
37*4882a593Smuzhiyun 	RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
38*4882a593Smuzhiyun 	RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
39*4882a593Smuzhiyun 	RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
40*4882a593Smuzhiyun 	RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
41*4882a593Smuzhiyun 	RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
42*4882a593Smuzhiyun 	RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
43*4882a593Smuzhiyun 	RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
44*4882a593Smuzhiyun 	RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
45*4882a593Smuzhiyun 	RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
46*4882a593Smuzhiyun 	RK3036_PLL_RATE(1188000000, 1, 99, 2, 1, 1, 0),
47*4882a593Smuzhiyun 	RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
48*4882a593Smuzhiyun 	RK3036_PLL_RATE(1100000000, 2, 275, 3, 1, 1, 0),
49*4882a593Smuzhiyun 	RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
50*4882a593Smuzhiyun 	RK3036_PLL_RATE(1000000000, 1, 125, 3, 1, 1, 0),
51*4882a593Smuzhiyun 	RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
52*4882a593Smuzhiyun 	RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
53*4882a593Smuzhiyun 	RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
54*4882a593Smuzhiyun 	RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
55*4882a593Smuzhiyun 	RK3036_PLL_RATE(900000000, 1, 75, 2, 1, 1, 0),
56*4882a593Smuzhiyun 	RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
57*4882a593Smuzhiyun 	RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
58*4882a593Smuzhiyun 	RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
59*4882a593Smuzhiyun 	RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
60*4882a593Smuzhiyun 	RK3036_PLL_RATE(800000000, 1, 100, 3, 1, 1, 0),
61*4882a593Smuzhiyun 	RK3036_PLL_RATE(700000000, 1, 175, 2, 1, 1, 0),
62*4882a593Smuzhiyun 	RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0),
63*4882a593Smuzhiyun 	RK3036_PLL_RATE(624000000, 1, 52, 2, 1, 1, 0),
64*4882a593Smuzhiyun 	RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0),
65*4882a593Smuzhiyun 	RK3036_PLL_RATE(594000000, 1, 99, 4, 1, 1, 0),
66*4882a593Smuzhiyun 	RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0),
67*4882a593Smuzhiyun 	RK3036_PLL_RATE(500000000, 1, 125, 6, 1, 1, 0),
68*4882a593Smuzhiyun 	RK3036_PLL_RATE(416000000, 1, 52, 3, 1, 1, 0),
69*4882a593Smuzhiyun 	RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
70*4882a593Smuzhiyun 	RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0),
71*4882a593Smuzhiyun 	RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
72*4882a593Smuzhiyun 	RK3036_PLL_RATE(200000000, 1, 200, 6, 4, 1, 0),
73*4882a593Smuzhiyun 	RK3036_PLL_RATE(100000000, 1, 150, 6, 6, 1, 0),
74*4882a593Smuzhiyun 	RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0),
75*4882a593Smuzhiyun 	{ /* sentinel */ },
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define RK1808_DIV_ACLKM_MASK		0x7
79*4882a593Smuzhiyun #define RK1808_DIV_ACLKM_SHIFT		12
80*4882a593Smuzhiyun #define RK1808_DIV_PCLK_DBG_MASK	0xf
81*4882a593Smuzhiyun #define RK1808_DIV_PCLK_DBG_SHIFT	8
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define RK1808_CLKSEL0(_aclk_core, _pclk_dbg)				\
84*4882a593Smuzhiyun {									\
85*4882a593Smuzhiyun 	.reg = RK1808_CLKSEL_CON(0),					\
86*4882a593Smuzhiyun 	.val = HIWORD_UPDATE(_aclk_core, RK1808_DIV_ACLKM_MASK,		\
87*4882a593Smuzhiyun 			     RK1808_DIV_ACLKM_SHIFT) |			\
88*4882a593Smuzhiyun 	       HIWORD_UPDATE(_pclk_dbg, RK1808_DIV_PCLK_DBG_MASK,	\
89*4882a593Smuzhiyun 			     RK1808_DIV_PCLK_DBG_SHIFT),		\
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define RK1808_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg)		\
93*4882a593Smuzhiyun {									\
94*4882a593Smuzhiyun 	.prate = _prate,						\
95*4882a593Smuzhiyun 	.divs = {							\
96*4882a593Smuzhiyun 		RK1808_CLKSEL0(_aclk_core, _pclk_dbg),			\
97*4882a593Smuzhiyun 	},								\
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table rk1808_cpuclk_rates[] __initdata = {
101*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(1608000000, 1, 7),
102*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(1512000000, 1, 7),
103*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(1488000000, 1, 5),
104*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(1416000000, 1, 5),
105*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(1392000000, 1, 5),
106*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(1296000000, 1, 5),
107*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(1200000000, 1, 5),
108*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(1104000000, 1, 5),
109*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(1008000000, 1, 5),
110*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(912000000, 1, 5),
111*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(816000000, 1, 3),
112*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(696000000, 1, 3),
113*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(600000000, 1, 3),
114*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(408000000, 1, 1),
115*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(312000000, 1, 1),
116*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(216000000,  1, 1),
117*4882a593Smuzhiyun 	RK1808_CPUCLK_RATE(96000000, 1, 1),
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data rk1808_cpuclk_data = {
121*4882a593Smuzhiyun 	.core_reg[0] = RK1808_CLKSEL_CON(0),
122*4882a593Smuzhiyun 	.div_core_shift[0] = 0,
123*4882a593Smuzhiyun 	.div_core_mask[0] = 0xf,
124*4882a593Smuzhiyun 	.num_cores = 1,
125*4882a593Smuzhiyun 	.mux_core_alt = 2,
126*4882a593Smuzhiyun 	.mux_core_main = 0,
127*4882a593Smuzhiyun 	.mux_core_shift = 6,
128*4882a593Smuzhiyun 	.mux_core_mask = 0x3,
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun PNAME(mux_pll_p)		= { "xin24m", "xin32k"};
132*4882a593Smuzhiyun PNAME(mux_usb480m_p)		= { "xin24m", "usb480m_phy", "xin32k" };
133*4882a593Smuzhiyun PNAME(mux_gpll_cpll_p)		= { "gpll", "cpll" };
134*4882a593Smuzhiyun PNAME(mux_gpll_cpll_apll_p)		= { "gpll", "cpll", "apll" };
135*4882a593Smuzhiyun PNAME(mux_npu_p)		= { "clk_npu_div", "clk_npu_np5" };
136*4882a593Smuzhiyun PNAME(mux_ddr_p)	= { "dpll_ddr", "gpll_ddr" };
137*4882a593Smuzhiyun PNAME(mux_cpll_gpll_npll_p)		= { "cpll", "gpll", "npll" };
138*4882a593Smuzhiyun PNAME(mux_gpll_cpll_npll_p)		= { "gpll", "cpll", "npll" };
139*4882a593Smuzhiyun PNAME(mux_dclk_vopraw_p)		= { "dclk_vopraw_src", "dclk_vopraw_frac", "xin24m" };
140*4882a593Smuzhiyun PNAME(mux_dclk_voplite_p)		= { "dclk_voplite_src", "dclk_voplite_frac", "xin24m" };
141*4882a593Smuzhiyun PNAME(mux_24m_npll_gpll_usb480m_p)	= { "xin24m", "npll", "gpll", "usb480m" };
142*4882a593Smuzhiyun PNAME(mux_usb3_otg0_suspend_p)	= { "xin32k", "xin24m" };
143*4882a593Smuzhiyun PNAME(mux_pcie_aux_p)	= { "xin24m", "clk_pcie_src" };
144*4882a593Smuzhiyun PNAME(mux_gpll_cpll_npll_24m_p)	= { "gpll", "cpll", "npll", "xin24m" };
145*4882a593Smuzhiyun PNAME(mux_sdio_p)	= { "clk_sdio_div", "clk_sdio_div50" };
146*4882a593Smuzhiyun PNAME(mux_sdmmc_p)		= { "clk_sdmmc_div", "clk_sdmmc_div50" };
147*4882a593Smuzhiyun PNAME(mux_emmc_p)		= { "clk_emmc_div", "clk_emmc_div50" };
148*4882a593Smuzhiyun PNAME(mux_cpll_npll_ppll_p)	= { "cpll", "npll", "ppll" };
149*4882a593Smuzhiyun PNAME(mux_gmac_p)	= { "clk_gmac_src", "gmac_clkin" };
150*4882a593Smuzhiyun PNAME(mux_gmac_rgmii_speed_p)	= { "clk_gmac_tx_src", "clk_gmac_tx_src", "clk_gmac_tx_div50", "clk_gmac_tx_div5" };
151*4882a593Smuzhiyun PNAME(mux_gmac_rmii_speed_p)	= { "clk_gmac_rx_div20", "clk_gmac_rx_div2" };
152*4882a593Smuzhiyun PNAME(mux_gmac_rx_tx_p)	= { "clk_gmac_rgmii_speed", "clk_gmac_rmii_speed" };
153*4882a593Smuzhiyun PNAME(mux_gpll_usb480m_cpll_npll_p)	= { "gpll", "usb480m", "cpll", "npll" };
154*4882a593Smuzhiyun PNAME(mux_uart1_p)		= { "clk_uart1_src", "clk_uart1_np5", "clk_uart1_frac", "xin24m" };
155*4882a593Smuzhiyun PNAME(mux_uart2_p)		= { "clk_uart2_src", "clk_uart2_np5", "clk_uart2_frac", "xin24m" };
156*4882a593Smuzhiyun PNAME(mux_uart3_p)		= { "clk_uart3_src", "clk_uart3_np5", "clk_uart3_frac", "xin24m" };
157*4882a593Smuzhiyun PNAME(mux_uart4_p)		= { "clk_uart4_src", "clk_uart4_np5", "clk_uart4_frac", "xin24m" };
158*4882a593Smuzhiyun PNAME(mux_uart5_p)		= { "clk_uart5_src", "clk_uart5_np5", "clk_uart5_frac", "xin24m" };
159*4882a593Smuzhiyun PNAME(mux_uart6_p)		= { "clk_uart6_src", "clk_uart6_np5", "clk_uart6_frac", "xin24m" };
160*4882a593Smuzhiyun PNAME(mux_uart7_p)		= { "clk_uart7_src", "clk_uart7_np5", "clk_uart7_frac", "xin24m" };
161*4882a593Smuzhiyun PNAME(mux_gpll_xin24m_p)		= { "gpll", "xin24m" };
162*4882a593Smuzhiyun PNAME(mux_gpll_cpll_xin24m_p)		= { "gpll", "cpll", "xin24m" };
163*4882a593Smuzhiyun PNAME(mux_gpll_xin24m_cpll_npll_p)	= { "gpll", "xin24m", "cpll", "npll" };
164*4882a593Smuzhiyun PNAME(mux_pdm_p)		= { "clk_pdm_src", "clk_pdm_frac" };
165*4882a593Smuzhiyun PNAME(mux_i2s0_8ch_tx_p)	= { "clk_i2s0_8ch_tx_src", "clk_i2s0_8ch_tx_frac", "mclk_i2s0_8ch_in", "xin12m" };
166*4882a593Smuzhiyun PNAME(mux_i2s0_8ch_tx_rx_p)	= { "clk_i2s0_8ch_tx_mux", "clk_i2s0_8ch_rx_mux"};
167*4882a593Smuzhiyun PNAME(mux_i2s0_8ch_tx_out_p)	= { "clk_i2s0_8ch_tx", "xin12m", "clk_i2s0_8ch_rx" };
168*4882a593Smuzhiyun PNAME(mux_i2s0_8ch_rx_p)	= { "clk_i2s0_8ch_rx_src", "clk_i2s0_8ch_rx_frac", "mclk_i2s0_8ch_in", "xin12m" };
169*4882a593Smuzhiyun PNAME(mux_i2s0_8ch_rx_tx_p)	= { "clk_i2s0_8ch_rx_mux", "clk_i2s0_8ch_tx_mux"};
170*4882a593Smuzhiyun PNAME(mux_i2s0_8ch_rx_out_p)	= { "clk_i2s0_8ch_rx", "xin12m", "clk_i2s0_8ch_tx" };
171*4882a593Smuzhiyun PNAME(mux_i2s1_2ch_p)		= { "clk_i2s1_2ch_src", "clk_i2s1_2ch_frac", "mclk_i2s1_2ch_in", "xin12m" };
172*4882a593Smuzhiyun PNAME(mux_i2s1_2ch_out_p)	= { "clk_i2s1_2ch", "xin12m" };
173*4882a593Smuzhiyun PNAME(mux_rtc32k_pmu_p)		= { "xin32k", "pmu_pvtm_32k", "clk_rtc32k_frac" };
174*4882a593Smuzhiyun PNAME(mux_wifi_pmu_p)		= { "xin24m", "clk_wifi_pmu_src" };
175*4882a593Smuzhiyun PNAME(mux_gpll_usb480m_cpll_ppll_p)	= { "gpll", "usb480m", "cpll", "ppll" };
176*4882a593Smuzhiyun PNAME(mux_uart0_pmu_p)		= { "clk_uart0_pmu_src", "clk_uart0_np5", "clk_uart0_frac", "xin24m" };
177*4882a593Smuzhiyun PNAME(mux_usbphy_ref_p)		= { "xin24m", "clk_ref24m_pmu" };
178*4882a593Smuzhiyun PNAME(mux_mipidsiphy_ref_p)	= { "xin24m", "clk_ref24m_pmu" };
179*4882a593Smuzhiyun PNAME(mux_pciephy_ref_p)		= { "xin24m", "clk_pciephy_src" };
180*4882a593Smuzhiyun PNAME(mux_ppll_xin24m_p)		= { "ppll", "xin24m" };
181*4882a593Smuzhiyun PNAME(mux_xin24m_32k_p)		= { "xin24m", "xin32k" };
182*4882a593Smuzhiyun PNAME(mux_clk_32k_ioe_p)	= { "clk_rtc32k_pmu", "xin32k" };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static struct rockchip_pll_clock rk1808_pll_clks[] __initdata = {
185*4882a593Smuzhiyun 	[apll] = PLL(pll_rk3036, PLL_APLL, "apll", mux_pll_p,
186*4882a593Smuzhiyun 		     0, RK1808_PLL_CON(0),
187*4882a593Smuzhiyun 		     RK1808_MODE_CON, 0, 0, 0, rk1808_pll_rates),
188*4882a593Smuzhiyun 	[dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p,
189*4882a593Smuzhiyun 		     0, RK1808_PLL_CON(8),
190*4882a593Smuzhiyun 		     RK1808_MODE_CON, 2, 1, 0, NULL),
191*4882a593Smuzhiyun 	[cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p,
192*4882a593Smuzhiyun 		     0, RK1808_PLL_CON(16),
193*4882a593Smuzhiyun 		     RK1808_MODE_CON, 4, 2, 0, rk1808_pll_rates),
194*4882a593Smuzhiyun 	[gpll] = PLL(pll_rk3036, PLL_GPLL, "gpll", mux_pll_p,
195*4882a593Smuzhiyun 		     0, RK1808_PLL_CON(24),
196*4882a593Smuzhiyun 		     RK1808_MODE_CON, 6, 3, 0, rk1808_pll_rates),
197*4882a593Smuzhiyun 	[npll] = PLL(pll_rk3036, PLL_NPLL, "npll", mux_pll_p,
198*4882a593Smuzhiyun 		     0, RK1808_PLL_CON(32),
199*4882a593Smuzhiyun 		     RK1808_MODE_CON, 8, 5, 0, rk1808_pll_rates),
200*4882a593Smuzhiyun 	[ppll] = PLL(pll_rk3036, PLL_PPLL, "ppll",  mux_pll_p,
201*4882a593Smuzhiyun 		     0, RK1808_PMU_PLL_CON(0),
202*4882a593Smuzhiyun 		     RK1808_PMU_MODE_CON, 0, 4, 0, rk1808_pll_rates),
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define MFLAGS CLK_MUX_HIWORD_MASK
206*4882a593Smuzhiyun #define DFLAGS CLK_DIVIDER_HIWORD_MASK
207*4882a593Smuzhiyun #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_uart1_fracmux __initdata =
210*4882a593Smuzhiyun 	MUX(0, "clk_uart1_mux", mux_uart1_p, CLK_SET_RATE_PARENT,
211*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(39), 14, 2, MFLAGS);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_uart2_fracmux __initdata =
214*4882a593Smuzhiyun 	MUX(0, "clk_uart2_mux", mux_uart2_p, CLK_SET_RATE_PARENT,
215*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(42), 14, 2, MFLAGS);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_uart3_fracmux __initdata =
218*4882a593Smuzhiyun 	MUX(0, "clk_uart3_mux", mux_uart3_p, CLK_SET_RATE_PARENT,
219*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(45), 14, 2, MFLAGS);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_uart4_fracmux __initdata =
222*4882a593Smuzhiyun 	MUX(0, "clk_uart4_mux", mux_uart4_p, CLK_SET_RATE_PARENT,
223*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(48), 14, 2, MFLAGS);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_uart5_fracmux __initdata =
226*4882a593Smuzhiyun 	MUX(0, "clk_uart5_mux", mux_uart5_p, CLK_SET_RATE_PARENT,
227*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(51), 14, 2, MFLAGS);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_uart6_fracmux __initdata =
230*4882a593Smuzhiyun 	MUX(0, "clk_uart6_mux", mux_uart6_p, CLK_SET_RATE_PARENT,
231*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(54), 14, 2, MFLAGS);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_uart7_fracmux __initdata =
234*4882a593Smuzhiyun 	MUX(0, "clk_uart7_mux", mux_uart7_p, CLK_SET_RATE_PARENT,
235*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(57), 14, 2, MFLAGS);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_dclk_vopraw_fracmux __initdata =
238*4882a593Smuzhiyun 	MUX(0, "dclk_vopraw_mux", mux_dclk_vopraw_p, CLK_SET_RATE_PARENT,
239*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(5), 14, 2, MFLAGS);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_dclk_voplite_fracmux __initdata =
242*4882a593Smuzhiyun 	MUX(0, "dclk_voplite_mux", mux_dclk_voplite_p, CLK_SET_RATE_PARENT,
243*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(7), 14, 2, MFLAGS);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_pdm_fracmux __initdata =
246*4882a593Smuzhiyun 	MUX(0, "clk_pdm_mux", mux_pdm_p, CLK_SET_RATE_PARENT,
247*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(30), 15, 1, MFLAGS);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_i2s0_8ch_tx_fracmux __initdata =
250*4882a593Smuzhiyun 	MUX(SCLK_I2S0_8CH_TX_MUX, "clk_i2s0_8ch_tx_mux", mux_i2s0_8ch_tx_p, CLK_SET_RATE_PARENT,
251*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(32), 10, 2, MFLAGS);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_i2s0_8ch_rx_fracmux __initdata =
254*4882a593Smuzhiyun 	MUX(SCLK_I2S0_8CH_RX_MUX, "clk_i2s0_8ch_rx_mux", mux_i2s0_8ch_rx_p, CLK_SET_RATE_PARENT,
255*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(34), 10, 2, MFLAGS);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_i2s1_2ch_fracmux __initdata =
258*4882a593Smuzhiyun 	MUX(0, "clk_i2s1_2ch_mux", mux_i2s1_2ch_p, CLK_SET_RATE_PARENT,
259*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(36), 10, 2, MFLAGS);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_rtc32k_pmu_fracmux __initdata =
262*4882a593Smuzhiyun 	MUX(SCLK_RTC32K_PMU, "clk_rtc32k_pmu", mux_rtc32k_pmu_p, CLK_SET_RATE_PARENT,
263*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(0), 14, 2, MFLAGS);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_uart0_pmu_fracmux __initdata =
266*4882a593Smuzhiyun 	MUX(0, "clk_uart0_pmu_mux", mux_uart0_pmu_p, CLK_SET_RATE_PARENT,
267*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(4), 14, 2, MFLAGS);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun static struct rockchip_clk_branch rk1808_clk_branches[] __initdata = {
270*4882a593Smuzhiyun 	/*
271*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 1
272*4882a593Smuzhiyun 	 */
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
275*4882a593Smuzhiyun 			RK1808_MODE_CON, 10, 2, MFLAGS),
276*4882a593Smuzhiyun 	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/*
279*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 2
280*4882a593Smuzhiyun 	 */
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
283*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(0), 0, GFLAGS),
284*4882a593Smuzhiyun 	GATE(0, "cpll_core", "cpll", CLK_IGNORE_UNUSED,
285*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(0), 0, GFLAGS),
286*4882a593Smuzhiyun 	GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
287*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(0), 0, GFLAGS),
288*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pclk_core_dbg", "armclk", CLK_IGNORE_UNUSED,
289*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(0), 8, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
290*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(0), 3, GFLAGS),
291*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED,
292*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(0), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
293*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(0), 2, GFLAGS),
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	GATE(0, "clk_jtag", "jtag_clkin", CLK_IGNORE_UNUSED,
296*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(0), 4, GFLAGS),
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	GATE(SCLK_PVTM_CORE, "clk_pvtm_core", "xin24m", 0,
299*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(0), 5, GFLAGS),
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	COMPOSITE_NOMUX(MSCLK_CORE_NIU, "msclk_core_niu", "gpll", CLK_IS_CRITICAL,
302*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(18), 0, 5, DFLAGS,
303*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(0), 1, GFLAGS),
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/*
306*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 3
307*4882a593Smuzhiyun 	 */
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	COMPOSITE(ACLK_GIC_PRE, "aclk_gic_pre", mux_gpll_cpll_p, CLK_IS_CRITICAL,
310*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(15), 11, 1, MFLAGS, 12, 4, DFLAGS,
311*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 0, GFLAGS),
312*4882a593Smuzhiyun 	GATE(0, "aclk_gic_niu", "aclk_gic_pre", CLK_IS_CRITICAL,
313*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 1, GFLAGS),
314*4882a593Smuzhiyun 	GATE(ACLK_GIC, "aclk_gic", "aclk_gic_pre", CLK_IS_CRITICAL,
315*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 2, GFLAGS),
316*4882a593Smuzhiyun 	GATE(0, "aclk_core2gic", "aclk_gic_pre", CLK_IGNORE_UNUSED,
317*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 3, GFLAGS),
318*4882a593Smuzhiyun 	GATE(0, "aclk_gic2core", "aclk_gic_pre", CLK_IGNORE_UNUSED,
319*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 4, GFLAGS),
320*4882a593Smuzhiyun 	GATE(0, "aclk_spinlock", "aclk_gic_pre", CLK_IGNORE_UNUSED,
321*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 4, GFLAGS),
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_vpu_pre", mux_gpll_cpll_p, 0,
324*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(16), 7, 1, MFLAGS, 0, 5, DFLAGS,
325*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 8, GFLAGS),
326*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "hclk_vpu_pre", "aclk_vpu_pre", 0,
327*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(16), 8, 4, DFLAGS,
328*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 9, GFLAGS),
329*4882a593Smuzhiyun 	GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0,
330*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 12, GFLAGS),
331*4882a593Smuzhiyun 	GATE(0, "aclk_vpu_niu", "aclk_vpu_pre", CLK_IGNORE_UNUSED,
332*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 10, GFLAGS),
333*4882a593Smuzhiyun 	GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0,
334*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 13, GFLAGS),
335*4882a593Smuzhiyun 	GATE(0, "hclk_vpu_niu", "hclk_vpu_pre", CLK_IGNORE_UNUSED,
336*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 11, GFLAGS),
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/*
339*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 4
340*4882a593Smuzhiyun 	 */
341*4882a593Smuzhiyun 	COMPOSITE_NOGATE(0, "clk_npu_div", mux_gpll_cpll_p, CLK_OPS_PARENT_ENABLE,
342*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(1), 8, 2, MFLAGS, 0, 4, DFLAGS),
343*4882a593Smuzhiyun 	COMPOSITE_NOGATE_HALFDIV(0, "clk_npu_np5", mux_gpll_cpll_p, CLK_OPS_PARENT_ENABLE,
344*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(1), 10, 2, MFLAGS, 4, 4, DFLAGS),
345*4882a593Smuzhiyun 	MUX(0, "clk_npu_pre", mux_npu_p, CLK_SET_RATE_PARENT,
346*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(1), 15, 1, MFLAGS),
347*4882a593Smuzhiyun 	FACTOR(0, "clk_npu_scan", "clk_npu_pre", 0, 1, 2),
348*4882a593Smuzhiyun 	GATE(SCLK_NPU, "clk_npu", "clk_npu_pre", 0,
349*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 10, GFLAGS),
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	COMPOSITE(0, "aclk_npu_pre", mux_gpll_cpll_p, 0,
352*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(2), 14, 1, MFLAGS, 0, 4, DFLAGS,
353*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 8, GFLAGS),
354*4882a593Smuzhiyun 	COMPOSITE(0, "hclk_npu_pre", mux_gpll_cpll_p, 0,
355*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(2), 15, 1, MFLAGS, 8, 4, DFLAGS,
356*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 9, GFLAGS),
357*4882a593Smuzhiyun 	GATE(ACLK_NPU, "aclk_npu", "aclk_npu_pre", 0,
358*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 11, GFLAGS),
359*4882a593Smuzhiyun 	GATE(0, "aclk_npu_niu", "aclk_npu_pre", CLK_IS_CRITICAL,
360*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 13, GFLAGS),
361*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "aclk_npu2mem", "aclk_npu_pre", CLK_IGNORE_UNUSED,
362*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(2), 4, 4, DFLAGS,
363*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 15, GFLAGS),
364*4882a593Smuzhiyun 	GATE(HCLK_NPU, "hclk_npu", "hclk_npu_pre", 0,
365*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 12, GFLAGS),
366*4882a593Smuzhiyun 	GATE(0, "hclk_npu_niu", "hclk_npu_pre", CLK_IS_CRITICAL,
367*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(1), 14, GFLAGS),
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	GATE(SCLK_PVTM_NPU, "clk_pvtm_npu", "xin24m", 0,
370*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(0), 15, GFLAGS),
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	COMPOSITE(ACLK_IMEM_PRE, "aclk_imem_pre", mux_gpll_cpll_p, CLK_IS_CRITICAL,
373*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(17), 7, 1, MFLAGS, 0, 5, DFLAGS,
374*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(7), 0, GFLAGS),
375*4882a593Smuzhiyun 	GATE(ACLK_IMEM0, "aclk_imem0", "aclk_imem_pre", CLK_IGNORE_UNUSED,
376*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(7), 6, GFLAGS),
377*4882a593Smuzhiyun 	GATE(0, "aclk_imem0_niu", "aclk_imem_pre", CLK_IS_CRITICAL,
378*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(7), 10, GFLAGS),
379*4882a593Smuzhiyun 	GATE(ACLK_IMEM1, "aclk_imem1", "aclk_imem_pre", CLK_IGNORE_UNUSED,
380*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(7), 7, GFLAGS),
381*4882a593Smuzhiyun 	GATE(0, "aclk_imem1_niu", "aclk_imem_pre", CLK_IS_CRITICAL,
382*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(7), 11, GFLAGS),
383*4882a593Smuzhiyun 	GATE(ACLK_IMEM2, "aclk_imem2", "aclk_imem_pre", CLK_IGNORE_UNUSED,
384*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(7), 8, GFLAGS),
385*4882a593Smuzhiyun 	GATE(0, "aclk_imem2_niu", "aclk_imem_pre", CLK_IS_CRITICAL,
386*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(7), 12, GFLAGS),
387*4882a593Smuzhiyun 	GATE(ACLK_IMEM3, "aclk_imem3", "aclk_imem_pre", CLK_IGNORE_UNUSED,
388*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(7), 9, GFLAGS),
389*4882a593Smuzhiyun 	GATE(0, "aclk_imem3_niu", "aclk_imem_pre", CLK_IS_CRITICAL,
390*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(7), 13, GFLAGS),
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	COMPOSITE(HSCLK_IMEM, "hsclk_imem", mux_gpll_cpll_p, CLK_IS_CRITICAL,
393*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(17), 15, 1, MFLAGS, 8, 5, DFLAGS,
394*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(7), 5, GFLAGS),
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/*
397*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 5
398*4882a593Smuzhiyun 	 */
399*4882a593Smuzhiyun 	 GATE(0, "clk_ddr_mon_timer", "xin24m", CLK_IGNORE_UNUSED,
400*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 0, GFLAGS),
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	GATE(0, "clk_ddr_mon", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
403*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 11, GFLAGS),
404*4882a593Smuzhiyun 	GATE(0, "aclk_split", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
405*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 15, GFLAGS),
406*4882a593Smuzhiyun 	GATE(0, "clk_ddr_msch", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
407*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 8, GFLAGS),
408*4882a593Smuzhiyun 	GATE(0, "clk_ddrdfi_ctl", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
409*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 3, GFLAGS),
410*4882a593Smuzhiyun 	GATE(0, "clk_stdby", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
411*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 13, GFLAGS),
412*4882a593Smuzhiyun 	GATE(0, "aclk_ddrc", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
413*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 5, GFLAGS),
414*4882a593Smuzhiyun 	GATE(0, "clk_core_ddrc", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
415*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 6, GFLAGS),
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
418*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 5, GFLAGS),
419*4882a593Smuzhiyun 	GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
420*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 6, GFLAGS),
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	COMPOSITE_NOGATE(SCLK_DDRCLK, "sclk_ddrc", mux_ddr_p, CLK_IGNORE_UNUSED,
423*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(3), 7, 1, MFLAGS, 0, 5, DFLAGS),
424*4882a593Smuzhiyun 	FACTOR(0, "clk_ddrphy1x_out", "sclk_ddrc", CLK_IGNORE_UNUSED, 1, 1),
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_DDR, "pclk_ddr", "gpll", CLK_IS_CRITICAL,
427*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(3), 8, 5, DFLAGS,
428*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 1, GFLAGS),
429*4882a593Smuzhiyun 	GATE(PCLK_DDRMON, "pclk_ddrmon", "pclk_ddr", CLK_IGNORE_UNUSED,
430*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 10, GFLAGS),
431*4882a593Smuzhiyun 	GATE(PCLK_DDRC, "pclk_ddrc", "pclk_ddr", CLK_IGNORE_UNUSED,
432*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 7, GFLAGS),
433*4882a593Smuzhiyun 	GATE(PCLK_MSCH, "pclk_msch", "pclk_ddr", CLK_IGNORE_UNUSED,
434*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 9, GFLAGS),
435*4882a593Smuzhiyun 	GATE(PCLK_STDBY, "pclk_stdby", "pclk_ddr", CLK_IGNORE_UNUSED,
436*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 12, GFLAGS),
437*4882a593Smuzhiyun 	GATE(0, "pclk_ddr_grf", "pclk_ddr", CLK_IS_CRITICAL,
438*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 14, GFLAGS),
439*4882a593Smuzhiyun 	GATE(0, "pclk_ddrdfi_ctl", "pclk_ddr", CLK_IGNORE_UNUSED,
440*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(2), 2, GFLAGS),
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	/*
443*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 6
444*4882a593Smuzhiyun 	 */
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	COMPOSITE(HSCLK_VIO, "hsclk_vio", mux_gpll_cpll_p, 0,
447*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(4), 7, 1, MFLAGS, 0, 5, DFLAGS,
448*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 0, GFLAGS),
449*4882a593Smuzhiyun 	COMPOSITE_NOMUX(LSCLK_VIO, "lsclk_vio", "hsclk_vio", 0,
450*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(4), 8, 4, DFLAGS,
451*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 12, GFLAGS),
452*4882a593Smuzhiyun 	GATE(0, "hsclk_vio_niu", "hsclk_vio", CLK_IGNORE_UNUSED,
453*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 0, GFLAGS),
454*4882a593Smuzhiyun 	GATE(0, "lsclk_vio_niu", "lsclk_vio", CLK_IGNORE_UNUSED,
455*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 1, GFLAGS),
456*4882a593Smuzhiyun 	GATE(ACLK_VOPRAW, "aclk_vopraw", "hsclk_vio", 0,
457*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 2, GFLAGS),
458*4882a593Smuzhiyun 	GATE(HCLK_VOPRAW, "hclk_vopraw", "lsclk_vio", 0,
459*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 3, GFLAGS),
460*4882a593Smuzhiyun 	GATE(ACLK_VOPLITE, "aclk_voplite", "hsclk_vio", 0,
461*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 4, GFLAGS),
462*4882a593Smuzhiyun 	GATE(HCLK_VOPLITE, "hclk_voplite", "lsclk_vio", 0,
463*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 5, GFLAGS),
464*4882a593Smuzhiyun 	GATE(PCLK_DSI_TX, "pclk_dsi_tx", "lsclk_vio", 0,
465*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 6, GFLAGS),
466*4882a593Smuzhiyun 	GATE(PCLK_CSI_TX, "pclk_csi_tx", "lsclk_vio", 0,
467*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 7, GFLAGS),
468*4882a593Smuzhiyun 	GATE(ACLK_RGA, "aclk_rga", "hsclk_vio", 0,
469*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 8, GFLAGS),
470*4882a593Smuzhiyun 	GATE(HCLK_RGA, "hclk_rga", "lsclk_vio", 0,
471*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 9, GFLAGS),
472*4882a593Smuzhiyun 	GATE(ACLK_ISP, "aclk_isp", "hsclk_vio", 0,
473*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 13, GFLAGS),
474*4882a593Smuzhiyun 	GATE(HCLK_ISP, "hclk_isp", "lsclk_vio", 0,
475*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 14, GFLAGS),
476*4882a593Smuzhiyun 	GATE(ACLK_CIF, "aclk_cif", "hsclk_vio", 0,
477*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 10, GFLAGS),
478*4882a593Smuzhiyun 	GATE(HCLK_CIF, "hclk_cif", "lsclk_vio", 0,
479*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 11, GFLAGS),
480*4882a593Smuzhiyun 	GATE(PCLK_CSI2HOST, "pclk_csi2host", "lsclk_vio", 0,
481*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(4), 12, GFLAGS),
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	COMPOSITE(0, "dclk_vopraw_src", mux_cpll_gpll_npll_p, 0,
484*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(5), 10, 2, MFLAGS, 0, 8, DFLAGS,
485*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 1, GFLAGS),
486*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "dclk_vopraw_frac", "dclk_vopraw_src", CLK_SET_RATE_PARENT,
487*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(6), 0,
488*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 2, GFLAGS,
489*4882a593Smuzhiyun 			&rk1808_dclk_vopraw_fracmux),
490*4882a593Smuzhiyun 	GATE(DCLK_VOPRAW, "dclk_vopraw", "dclk_vopraw_mux", 0,
491*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 3, GFLAGS),
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	COMPOSITE(0, "dclk_voplite_src", mux_cpll_gpll_npll_p, 0,
494*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(7), 10, 2, MFLAGS, 0, 8, DFLAGS,
495*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 4, GFLAGS),
496*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "dclk_voplite_frac", "dclk_voplite_src", CLK_SET_RATE_PARENT,
497*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(8), 0,
498*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 5, GFLAGS,
499*4882a593Smuzhiyun 			&rk1808_dclk_voplite_fracmux),
500*4882a593Smuzhiyun 	GATE(DCLK_VOPLITE, "dclk_voplite", "dclk_voplite_mux", 0,
501*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 6, GFLAGS),
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_TXESC, "clk_txesc", "gpll", 0,
504*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(9), 0, 12, DFLAGS,
505*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 7, GFLAGS),
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	COMPOSITE(SCLK_RGA, "clk_rga", mux_gpll_cpll_npll_p, 0,
508*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(10), 6, 2, MFLAGS, 0, 5, DFLAGS,
509*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 8, GFLAGS),
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	COMPOSITE(SCLK_ISP, "clk_isp", mux_gpll_cpll_npll_p, 0,
512*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(10), 14, 2, MFLAGS, 8, 5, DFLAGS,
513*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 10, GFLAGS),
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	COMPOSITE(DCLK_CIF, "dclk_cif", mux_cpll_gpll_npll_p, 0,
516*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(11), 14, 2, MFLAGS, 8, 5, DFLAGS,
517*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 11, GFLAGS),
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	COMPOSITE(SCLK_CIF_OUT, "clk_cif_out", mux_24m_npll_gpll_usb480m_p, 0,
520*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 6, DFLAGS,
521*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(3), 9, GFLAGS),
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/*
524*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 7
525*4882a593Smuzhiyun 	 */
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* PD_PCIE */
528*4882a593Smuzhiyun 	COMPOSITE_NODIV(0, "clk_pcie_src", mux_gpll_cpll_p, 0,
529*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(12), 15, 1, MFLAGS,
530*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(5), 0, GFLAGS),
531*4882a593Smuzhiyun 	DIV(HSCLK_PCIE, "hsclk_pcie", "clk_pcie_src", 0,
532*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(12), 0, 5, DFLAGS),
533*4882a593Smuzhiyun 	DIV(LSCLK_PCIE, "lsclk_pcie", "clk_pcie_src", 0,
534*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(12), 8, 5, DFLAGS),
535*4882a593Smuzhiyun 	GATE(0, "hsclk_pcie_niu", "hsclk_pcie", CLK_IGNORE_UNUSED,
536*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(6), 0, GFLAGS),
537*4882a593Smuzhiyun 	GATE(0, "lsclk_pcie_niu", "lsclk_pcie", CLK_IGNORE_UNUSED,
538*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(6), 1, GFLAGS),
539*4882a593Smuzhiyun 	GATE(0, "pclk_pcie_grf", "lsclk_pcie", CLK_IGNORE_UNUSED,
540*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(6), 5, GFLAGS),
541*4882a593Smuzhiyun 	GATE(ACLK_USB3OTG, "aclk_usb3otg", "hsclk_pcie", 0,
542*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(6), 6, GFLAGS),
543*4882a593Smuzhiyun 	GATE(HCLK_HOST, "hclk_host", "lsclk_pcie", 0,
544*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(6), 7, GFLAGS),
545*4882a593Smuzhiyun 	GATE(HCLK_HOST_ARB, "hclk_host_arb", "lsclk_pcie", CLK_IGNORE_UNUSED,
546*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(6), 8, GFLAGS),
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	COMPOSITE(ACLK_PCIE, "aclk_pcie", mux_gpll_cpll_p, 0,
549*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(15), 8, 1, MFLAGS, 0, 4, DFLAGS,
550*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(5), 5, GFLAGS),
551*4882a593Smuzhiyun 	DIV(0, "pclk_pcie_pre", "aclk_pcie", 0,
552*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(15), 4, 4, DFLAGS),
553*4882a593Smuzhiyun 	GATE(0, "aclk_pcie_niu", "aclk_pcie", CLK_IGNORE_UNUSED,
554*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(6), 10, GFLAGS),
555*4882a593Smuzhiyun 	GATE(ACLK_PCIE_MST, "aclk_pcie_mst", "aclk_pcie", CLK_IGNORE_UNUSED,
556*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(6), 2, GFLAGS),
557*4882a593Smuzhiyun 	GATE(ACLK_PCIE_SLV, "aclk_pcie_slv", "aclk_pcie", CLK_IGNORE_UNUSED,
558*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(6), 3, GFLAGS),
559*4882a593Smuzhiyun 	GATE(0, "pclk_pcie_niu", "pclk_pcie_pre", CLK_IGNORE_UNUSED,
560*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(6), 11, GFLAGS),
561*4882a593Smuzhiyun 	GATE(0, "pclk_pcie_dbi", "pclk_pcie_pre", CLK_IGNORE_UNUSED,
562*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(6), 4, GFLAGS),
563*4882a593Smuzhiyun 	GATE(PCLK_PCIE, "pclk_pcie", "pclk_pcie_pre", 0,
564*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(6), 9, GFLAGS),
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	COMPOSITE(0, "clk_pcie_aux_src", mux_cpll_gpll_npll_p, 0,
567*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(14), 8, 2, MFLAGS, 0, 7, DFLAGS,
568*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(5), 3, GFLAGS),
569*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_PCIE_AUX, "clk_pcie_aux", mux_pcie_aux_p, CLK_SET_RATE_PARENT,
570*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(14), 12, 1, MFLAGS,
571*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(5), 4, GFLAGS),
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	GATE(SCLK_USB3_OTG0_REF, "clk_usb3_otg0_ref", "xin24m", 0,
574*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(5), 1, GFLAGS),
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	COMPOSITE(SCLK_USB3_OTG0_SUSPEND, "clk_usb3_otg0_suspend", mux_usb3_otg0_suspend_p, 0,
577*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(13), 12, 1, MFLAGS, 0, 10, DFLAGS,
578*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(5), 2, GFLAGS),
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	/*
581*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 8
582*4882a593Smuzhiyun 	 */
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	/* PD_PHP */
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	COMPOSITE_NODIV(0, "clk_peri_src", mux_gpll_cpll_p, CLK_IS_CRITICAL,
587*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(19), 15, 1, MFLAGS,
588*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 0, GFLAGS),
589*4882a593Smuzhiyun 	COMPOSITE_NOMUX(MSCLK_PERI, "msclk_peri", "clk_peri_src", CLK_IS_CRITICAL,
590*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(19), 0, 5, DFLAGS,
591*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 1, GFLAGS),
592*4882a593Smuzhiyun 	COMPOSITE_NOMUX(LSCLK_PERI, "lsclk_peri", "clk_peri_src", CLK_IS_CRITICAL,
593*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(19), 8, 5, DFLAGS,
594*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 2, GFLAGS),
595*4882a593Smuzhiyun 	GATE(0, "msclk_peri_niu", "msclk_peri", CLK_IS_CRITICAL,
596*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 3, GFLAGS),
597*4882a593Smuzhiyun 	GATE(0, "lsclk_peri_niu", "lsclk_peri", CLK_IS_CRITICAL,
598*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(8), 4, GFLAGS),
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	/* PD_MMC */
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	GATE(0, "hclk_mmc_sfc", "msclk_peri", CLK_IGNORE_UNUSED,
603*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 0, GFLAGS),
604*4882a593Smuzhiyun 	GATE(0, "hclk_mmc_sfc_niu", "hclk_mmc_sfc", CLK_IGNORE_UNUSED,
605*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 11, GFLAGS),
606*4882a593Smuzhiyun 	GATE(HCLK_EMMC, "hclk_emmc", "hclk_mmc_sfc", 0,
607*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 12, GFLAGS),
608*4882a593Smuzhiyun 	GATE(HCLK_SFC, "hclk_sfc", "hclk_mmc_sfc", 0,
609*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 13, GFLAGS),
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	COMPOSITE(SCLK_SDIO_DIV, "clk_sdio_div", mux_gpll_cpll_npll_24m_p, CLK_IGNORE_UNUSED,
612*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(22), 14, 2, MFLAGS, 0, 8, DFLAGS,
613*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 1, GFLAGS),
614*4882a593Smuzhiyun 	COMPOSITE_DIV_OFFSET(SCLK_SDIO_DIV50, "clk_sdio_div50",
615*4882a593Smuzhiyun 			mux_gpll_cpll_npll_24m_p, CLK_IGNORE_UNUSED,
616*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(22), 14, 2, MFLAGS,
617*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(23), 0, 8, DFLAGS,
618*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 2, GFLAGS),
619*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_SDIO, "clk_sdio", mux_sdio_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
620*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(23), 15, 1, MFLAGS,
621*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 3, GFLAGS),
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	MMC(SCLK_SDIO_DRV,     "sdio_drv",    "clk_sdio", RK1808_SDIO_CON0, 1),
624*4882a593Smuzhiyun 	MMC(SCLK_SDIO_SAMPLE,  "sdio_sample", "clk_sdio", RK1808_SDIO_CON1, 1),
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	COMPOSITE(SCLK_EMMC_DIV, "clk_emmc_div",
627*4882a593Smuzhiyun 			mux_gpll_cpll_npll_24m_p, CLK_IGNORE_UNUSED,
628*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(24), 14, 2, MFLAGS, 0, 8, DFLAGS,
629*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 4, GFLAGS),
630*4882a593Smuzhiyun 	COMPOSITE_DIV_OFFSET(SCLK_EMMC_DIV50, "clk_emmc_div50", mux_gpll_cpll_npll_24m_p, CLK_IGNORE_UNUSED,
631*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(24), 14, 2, MFLAGS,
632*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(25), 0, 8, DFLAGS,
633*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 5, GFLAGS),
634*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_EMMC, "clk_emmc", mux_emmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
635*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(25), 15, 1, MFLAGS,
636*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 6, GFLAGS),
637*4882a593Smuzhiyun 	MMC(SCLK_EMMC_DRV,     "emmc_drv",    "clk_emmc", RK1808_EMMC_CON0, 1),
638*4882a593Smuzhiyun 	MMC(SCLK_EMMC_SAMPLE,  "emmc_sample", "clk_emmc", RK1808_EMMC_CON1, 1),
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	COMPOSITE(SCLK_SDMMC_DIV, "clk_sdmmc_div", mux_gpll_cpll_npll_24m_p, CLK_IGNORE_UNUSED,
641*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(20), 14, 2, MFLAGS, 0, 8, DFLAGS,
642*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 7, GFLAGS),
643*4882a593Smuzhiyun 	COMPOSITE_DIV_OFFSET(SCLK_SDMMC_DIV50, "clk_sdmmc_div50",
644*4882a593Smuzhiyun 			mux_gpll_cpll_npll_24m_p, CLK_IGNORE_UNUSED,
645*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(20), 14, 2, MFLAGS,
646*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(21), 0, 8, DFLAGS,
647*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 8, GFLAGS),
648*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_SDMMC, "clk_sdmmc", mux_sdmmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
649*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(21), 15, 1, MFLAGS,
650*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 9, GFLAGS),
651*4882a593Smuzhiyun 	MMC(SCLK_SDMMC_DRV,     "sdmmc_drv",    "clk_sdmmc", RK1808_SDMMC_CON0, 1),
652*4882a593Smuzhiyun 	MMC(SCLK_SDMMC_SAMPLE,  "sdmmc_sample", "clk_sdmmc", RK1808_SDMMC_CON1, 1),
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	COMPOSITE(SCLK_SFC, "clk_sfc", mux_gpll_cpll_p, 0,
655*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(26), 7, 1, MFLAGS, 0, 7, DFLAGS,
656*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(9), 10, GFLAGS),
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* PD_MAC */
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	GATE(0, "pclk_sd_gmac", "lsclk_peri", CLK_IGNORE_UNUSED,
661*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 2, GFLAGS),
662*4882a593Smuzhiyun 	GATE(0, "aclk_sd_gmac", "msclk_peri", CLK_IGNORE_UNUSED,
663*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 0, GFLAGS),
664*4882a593Smuzhiyun 	GATE(0, "hclk_sd_gmac", "msclk_peri", CLK_IGNORE_UNUSED,
665*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 1, GFLAGS),
666*4882a593Smuzhiyun 	GATE(0, "pclk_gmac_niu", "pclk_sd_gmac", CLK_IGNORE_UNUSED,
667*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 10, GFLAGS),
668*4882a593Smuzhiyun 	GATE(PCLK_GMAC, "pclk_gmac", "pclk_sd_gmac", 0,
669*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 12, GFLAGS),
670*4882a593Smuzhiyun 	GATE(0, "aclk_gmac_niu", "aclk_sd_gmac", CLK_IGNORE_UNUSED,
671*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 8, GFLAGS),
672*4882a593Smuzhiyun 	GATE(ACLK_GMAC, "aclk_gmac", "aclk_sd_gmac", 0,
673*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 11, GFLAGS),
674*4882a593Smuzhiyun 	GATE(0, "hclk_gmac_niu", "hclk_sd_gmac", CLK_IGNORE_UNUSED,
675*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 9, GFLAGS),
676*4882a593Smuzhiyun 	GATE(HCLK_SDIO, "hclk_sdio", "hclk_sd_gmac", 0,
677*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 13, GFLAGS),
678*4882a593Smuzhiyun 	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sd_gmac", 0,
679*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 14, GFLAGS),
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	COMPOSITE(SCLK_GMAC_OUT, "clk_gmac_out", mux_cpll_npll_ppll_p, 0,
682*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(18), 14, 2, MFLAGS, 8, 5, DFLAGS,
683*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 15, GFLAGS),
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	COMPOSITE(SCLK_GMAC_SRC, "clk_gmac_src", mux_cpll_npll_ppll_p, 0,
686*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(26), 14, 2, MFLAGS, 8, 5, DFLAGS,
687*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 3, GFLAGS),
688*4882a593Smuzhiyun 	MUX(SCLK_GMAC, "clk_gmac", mux_gmac_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
689*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(27), 0, 1, MFLAGS),
690*4882a593Smuzhiyun 	GATE(SCLK_GMAC_REF, "clk_gmac_ref", "clk_gmac", 0,
691*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 4, GFLAGS),
692*4882a593Smuzhiyun 	GATE(0, "clk_gmac_tx_src", "clk_gmac", 0,
693*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 7, GFLAGS),
694*4882a593Smuzhiyun 	GATE(0, "clk_gmac_rx_src", "clk_gmac", 0,
695*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 6, GFLAGS),
696*4882a593Smuzhiyun 	GATE(SCLK_GMAC_REFOUT, "clk_gmac_refout", "clk_gmac", 0,
697*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(10), 5, GFLAGS),
698*4882a593Smuzhiyun 	FACTOR(0, "clk_gmac_tx_div5", "clk_gmac_tx_src", 0, 1, 5),
699*4882a593Smuzhiyun 	FACTOR(0, "clk_gmac_tx_div50", "clk_gmac_tx_src", 0, 1, 50),
700*4882a593Smuzhiyun 	FACTOR(0, "clk_gmac_rx_div2", "clk_gmac_rx_src", 0, 1, 2),
701*4882a593Smuzhiyun 	FACTOR(0, "clk_gmac_rx_div20", "clk_gmac_rx_src", 0, 1, 20),
702*4882a593Smuzhiyun 	MUX(SCLK_GMAC_RGMII_SPEED, "clk_gmac_rgmii_speed", mux_gmac_rgmii_speed_p,  CLK_SET_RATE_PARENT,
703*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(27), 2, 2, MFLAGS),
704*4882a593Smuzhiyun 	MUX(SCLK_GMAC_RMII_SPEED, "clk_gmac_rmii_speed", mux_gmac_rmii_speed_p,  CLK_SET_RATE_PARENT,
705*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(27), 1, 1, MFLAGS),
706*4882a593Smuzhiyun 	MUX(SCLK_GMAC_RX_TX, "clk_gmac_rx_tx", mux_gmac_rx_tx_p,  CLK_SET_RATE_PARENT,
707*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(27), 4, 1, MFLAGS),
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	/*
710*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 9
711*4882a593Smuzhiyun 	 */
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	/* PD_BUS */
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	COMPOSITE_NODIV(0, "clk_bus_src", mux_gpll_cpll_p, CLK_IS_CRITICAL,
716*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(27), 15, 1, MFLAGS,
717*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 0, GFLAGS),
718*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HSCLK_BUS_PRE, "hsclk_bus_pre", "clk_bus_src", CLK_IS_CRITICAL,
719*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(27), 8, 5, DFLAGS,
720*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 1, GFLAGS),
721*4882a593Smuzhiyun 	COMPOSITE_NOMUX(MSCLK_BUS_PRE, "msclk_bus_pre", "clk_bus_src", CLK_IS_CRITICAL,
722*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(28), 0, 5, DFLAGS,
723*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 2, GFLAGS),
724*4882a593Smuzhiyun 	COMPOSITE_NOMUX(LSCLK_BUS_PRE, "lsclk_bus_pre", "clk_bus_src", CLK_IS_CRITICAL,
725*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(28), 8, 5, DFLAGS,
726*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 3, GFLAGS),
727*4882a593Smuzhiyun 	GATE(0, "hsclk_bus_niu", "hsclk_bus_pre", CLK_IS_CRITICAL,
728*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 0, GFLAGS),
729*4882a593Smuzhiyun 	GATE(0, "msclk_bus_niu", "msclk_bus_pre", CLK_IS_CRITICAL,
730*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 1, GFLAGS),
731*4882a593Smuzhiyun 	GATE(0, "msclk_sub", "msclk_bus_pre", CLK_IGNORE_UNUSED,
732*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 2, GFLAGS),
733*4882a593Smuzhiyun 	GATE(ACLK_DMAC, "aclk_dmac", "msclk_bus_pre", CLK_IGNORE_UNUSED,
734*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 15, GFLAGS),
735*4882a593Smuzhiyun 	GATE(HCLK_ROM, "hclk_rom", "msclk_bus_pre", CLK_IGNORE_UNUSED,
736*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 4, GFLAGS),
737*4882a593Smuzhiyun 	GATE(ACLK_CRYPTO, "aclk_crypto", "msclk_bus_pre", 0,
738*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 5, GFLAGS),
739*4882a593Smuzhiyun 	GATE(HCLK_CRYPTO, "hclk_crypto", "msclk_bus_pre", 0,
740*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 6, GFLAGS),
741*4882a593Smuzhiyun 	GATE(ACLK_DCF, "aclk_dcf", "msclk_bus_pre", 0,
742*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 7, GFLAGS),
743*4882a593Smuzhiyun 	GATE(0, "lsclk_bus_niu", "lsclk_bus_pre", CLK_IS_CRITICAL,
744*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 3, GFLAGS),
745*4882a593Smuzhiyun 	GATE(PCLK_DCF, "pclk_dcf", "lsclk_bus_pre", 0,
746*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 8, GFLAGS),
747*4882a593Smuzhiyun 	GATE(PCLK_UART1, "pclk_uart1", "lsclk_bus_pre", 0,
748*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 9, GFLAGS),
749*4882a593Smuzhiyun 	GATE(PCLK_UART2, "pclk_uart2", "lsclk_bus_pre", 0,
750*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 10, GFLAGS),
751*4882a593Smuzhiyun 	GATE(PCLK_UART3, "pclk_uart3", "lsclk_bus_pre", 0,
752*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 11, GFLAGS),
753*4882a593Smuzhiyun 	GATE(PCLK_UART4, "pclk_uart4", "lsclk_bus_pre", 0,
754*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 12, GFLAGS),
755*4882a593Smuzhiyun 	GATE(PCLK_UART5, "pclk_uart5", "lsclk_bus_pre", 0,
756*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 13, GFLAGS),
757*4882a593Smuzhiyun 	GATE(PCLK_UART6, "pclk_uart6", "lsclk_bus_pre", 0,
758*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 14, GFLAGS),
759*4882a593Smuzhiyun 	GATE(PCLK_UART7, "pclk_uart7", "lsclk_bus_pre", 0,
760*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(15), 15, GFLAGS),
761*4882a593Smuzhiyun 	GATE(PCLK_I2C1, "pclk_i2c1", "lsclk_bus_pre", 0,
762*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 0, GFLAGS),
763*4882a593Smuzhiyun 	GATE(PCLK_I2C2, "pclk_i2c2", "lsclk_bus_pre", 0,
764*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 1, GFLAGS),
765*4882a593Smuzhiyun 	GATE(PCLK_I2C3, "pclk_i2c3", "lsclk_bus_pre", 0,
766*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 2, GFLAGS),
767*4882a593Smuzhiyun 	GATE(PCLK_I2C4, "pclk_i2c4", "lsclk_bus_pre", 0,
768*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 4, GFLAGS),
769*4882a593Smuzhiyun 	GATE(PCLK_I2C5, "pclk_i2c5", "lsclk_bus_pre", 0,
770*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 5, GFLAGS),
771*4882a593Smuzhiyun 	GATE(PCLK_SPI0, "pclk_spi0", "lsclk_bus_pre", 0,
772*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 3, GFLAGS),
773*4882a593Smuzhiyun 	GATE(PCLK_SPI1, "pclk_spi1", "lsclk_bus_pre", 0,
774*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 4, GFLAGS),
775*4882a593Smuzhiyun 	GATE(PCLK_SPI2, "pclk_spi2", "lsclk_bus_pre", 0,
776*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 5, GFLAGS),
777*4882a593Smuzhiyun 	GATE(PCLK_TSADC, "pclk_tsadc", "lsclk_bus_pre", 0,
778*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 9, GFLAGS),
779*4882a593Smuzhiyun 	GATE(PCLK_SARADC, "pclk_saradc", "lsclk_bus_pre", 0,
780*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 10, GFLAGS),
781*4882a593Smuzhiyun 	GATE(PCLK_EFUSE, "pclk_efuse", "lsclk_bus_pre", 0,
782*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 11, GFLAGS),
783*4882a593Smuzhiyun 	GATE(PCLK_GPIO1, "pclk_gpio1", "lsclk_bus_pre", 0,
784*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 12, GFLAGS),
785*4882a593Smuzhiyun 	GATE(PCLK_GPIO2, "pclk_gpio2", "lsclk_bus_pre", 0,
786*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 13, GFLAGS),
787*4882a593Smuzhiyun 	GATE(PCLK_GPIO3, "pclk_gpio3", "lsclk_bus_pre", 0,
788*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 14, GFLAGS),
789*4882a593Smuzhiyun 	GATE(PCLK_GPIO4, "pclk_gpio4", "lsclk_bus_pre", 0,
790*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 15, GFLAGS),
791*4882a593Smuzhiyun 	GATE(PCLK_PWM0, "pclk_pwm0", "lsclk_bus_pre", 0,
792*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 6, GFLAGS),
793*4882a593Smuzhiyun 	GATE(PCLK_PWM1, "pclk_pwm1", "lsclk_bus_pre", 0,
794*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 7, GFLAGS),
795*4882a593Smuzhiyun 	GATE(PCLK_PWM2, "pclk_pwm2", "lsclk_bus_pre", 0,
796*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(16), 8, GFLAGS),
797*4882a593Smuzhiyun 	GATE(PCLK_TIMER, "pclk_timer", "lsclk_bus_pre", 0,
798*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 0, GFLAGS),
799*4882a593Smuzhiyun 	GATE(PCLK_WDT, "pclk_wdt", "lsclk_bus_pre", 0,
800*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 1, GFLAGS),
801*4882a593Smuzhiyun 	GATE(0, "pclk_grf", "lsclk_bus_pre", CLK_IGNORE_UNUSED,
802*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 2, GFLAGS),
803*4882a593Smuzhiyun 	GATE(0, "pclk_sgrf", "lsclk_bus_pre", CLK_IGNORE_UNUSED,
804*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 3, GFLAGS),
805*4882a593Smuzhiyun 	GATE(0, "hclk_audio_pre", "msclk_bus_pre", 0,
806*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 8, GFLAGS),
807*4882a593Smuzhiyun 	GATE(0, "pclk_top_pre", "lsclk_bus_pre", CLK_IS_CRITICAL,
808*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 4, GFLAGS),
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_gpll_cpll_p, 0,
811*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(29), 7, 1, MFLAGS, 0, 5, DFLAGS,
812*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 5, GFLAGS),
813*4882a593Smuzhiyun 	COMPOSITE(SCLK_CRYPTO_APK, "clk_crypto_apk", mux_gpll_cpll_p, 0,
814*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(29), 15, 1, MFLAGS, 8, 5, DFLAGS,
815*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 6, GFLAGS),
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	COMPOSITE(0, "clk_uart1_src", mux_gpll_usb480m_cpll_npll_p, 0,
818*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(38), 14, 2, MFLAGS, 0, 7, DFLAGS,
819*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 8, GFLAGS),
820*4882a593Smuzhiyun 	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart1_np5", "clk_uart1_src", 0,
821*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(39), 0, 7, DFLAGS,
822*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 9, GFLAGS),
823*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_src", CLK_SET_RATE_PARENT,
824*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(40), 0,
825*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 10, GFLAGS,
826*4882a593Smuzhiyun 			&rk1808_uart1_fracmux),
827*4882a593Smuzhiyun 	GATE(SCLK_UART1, "clk_uart1", "clk_uart1_mux", 0,
828*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 11, GFLAGS),
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	COMPOSITE(0, "clk_uart2_src", mux_gpll_usb480m_cpll_npll_p, 0,
831*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(41), 14, 2, MFLAGS, 0, 7, DFLAGS,
832*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 12, GFLAGS),
833*4882a593Smuzhiyun 	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart2_np5", "clk_uart2_src", 0,
834*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(42), 0, 7, DFLAGS,
835*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 13, GFLAGS),
836*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_src", CLK_SET_RATE_PARENT,
837*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(43), 0,
838*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 14, GFLAGS,
839*4882a593Smuzhiyun 			&rk1808_uart2_fracmux),
840*4882a593Smuzhiyun 	GATE(SCLK_UART2, "clk_uart2", "clk_uart2_mux", 0,
841*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(11), 15, GFLAGS),
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	COMPOSITE(0, "clk_uart3_src", mux_gpll_usb480m_cpll_npll_p, 0,
844*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(44), 14, 2, MFLAGS, 0, 7, DFLAGS,
845*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 0, GFLAGS),
846*4882a593Smuzhiyun 	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart3_np5", "clk_uart3_src", 0,
847*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(45), 0, 7, DFLAGS,
848*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 1, GFLAGS),
849*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_src", CLK_SET_RATE_PARENT,
850*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(46), 0,
851*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 2, GFLAGS,
852*4882a593Smuzhiyun 			&rk1808_uart3_fracmux),
853*4882a593Smuzhiyun 	GATE(SCLK_UART3, "clk_uart3", "clk_uart3_mux", 0,
854*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 3, GFLAGS),
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	COMPOSITE(0, "clk_uart4_src", mux_gpll_usb480m_cpll_npll_p, 0,
857*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(47), 14, 2, MFLAGS, 0, 7, DFLAGS,
858*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 4, GFLAGS),
859*4882a593Smuzhiyun 	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart4_np5", "clk_uart4_src", 0,
860*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(48), 0, 7, DFLAGS,
861*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 5, GFLAGS),
862*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_src", CLK_SET_RATE_PARENT,
863*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(49), 0,
864*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 6, GFLAGS,
865*4882a593Smuzhiyun 			&rk1808_uart4_fracmux),
866*4882a593Smuzhiyun 	GATE(SCLK_UART4, "clk_uart4", "clk_uart4_mux", 0,
867*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 7, GFLAGS),
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	COMPOSITE(0, "clk_uart5_src", mux_gpll_usb480m_cpll_npll_p, 0,
870*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(50), 14, 2, MFLAGS, 0, 7, DFLAGS,
871*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 8, GFLAGS),
872*4882a593Smuzhiyun 	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart5_np5", "clk_uart5_src", 0,
873*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(51), 0, 7, DFLAGS,
874*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 9, GFLAGS),
875*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart5_frac", "clk_uart5_src", CLK_SET_RATE_PARENT,
876*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(52), 0,
877*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 10, GFLAGS,
878*4882a593Smuzhiyun 			&rk1808_uart5_fracmux),
879*4882a593Smuzhiyun 	GATE(SCLK_UART5, "clk_uart5", "clk_uart5_mux", 0,
880*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 11, GFLAGS),
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	COMPOSITE(0, "clk_uart6_src", mux_gpll_usb480m_cpll_npll_p, 0,
883*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(53), 14, 2, MFLAGS, 0, 7, DFLAGS,
884*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 12, GFLAGS),
885*4882a593Smuzhiyun 	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart6_np5", "clk_uart6_src", 0,
886*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(54), 0, 7, DFLAGS,
887*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 13, GFLAGS),
888*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart6_frac", "clk_uart6_src", CLK_SET_RATE_PARENT,
889*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(55), 0,
890*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 14, GFLAGS,
891*4882a593Smuzhiyun 			&rk1808_uart6_fracmux),
892*4882a593Smuzhiyun 	GATE(SCLK_UART6, "clk_uart6", "clk_uart6_mux", 0,
893*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(12), 15, GFLAGS),
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	COMPOSITE(0, "clk_uart7_src", mux_gpll_usb480m_cpll_npll_p, 0,
896*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(56), 14, 2, MFLAGS, 0, 7, DFLAGS,
897*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 0, GFLAGS),
898*4882a593Smuzhiyun 	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart7_np5", "clk_uart7_src", 0,
899*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(57), 0, 7, DFLAGS,
900*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 1, GFLAGS),
901*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart7_frac", "clk_uart7_src", CLK_SET_RATE_PARENT,
902*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(58), 0,
903*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 2, GFLAGS,
904*4882a593Smuzhiyun 			&rk1808_uart7_fracmux),
905*4882a593Smuzhiyun 	GATE(SCLK_UART7, "clk_uart7", "clk_uart7_mux", 0,
906*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 3, GFLAGS),
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_gpll_xin24m_p, 0,
909*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(59), 7, 1, MFLAGS, 0, 7, DFLAGS,
910*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 4, GFLAGS),
911*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_gpll_xin24m_p, 0,
912*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(59), 15, 1, MFLAGS, 8, 7, DFLAGS,
913*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 5, GFLAGS),
914*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_gpll_xin24m_p, 0,
915*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(60), 7, 1, MFLAGS, 0, 7, DFLAGS,
916*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 6, GFLAGS),
917*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C4, "clk_i2c4", mux_gpll_xin24m_p, 0,
918*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(71), 7, 1, MFLAGS, 0, 7, DFLAGS,
919*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 6, GFLAGS),
920*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C5, "clk_i2c5", mux_gpll_xin24m_p, 0,
921*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(71), 15, 1, MFLAGS, 8, 7, DFLAGS,
922*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 7, GFLAGS),
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPI0, "clk_spi0", mux_gpll_xin24m_p, 0,
925*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(60), 15, 1, MFLAGS, 8, 7, DFLAGS,
926*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 7, GFLAGS),
927*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPI1, "clk_spi1", mux_gpll_xin24m_p, 0,
928*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 7, DFLAGS,
929*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 8, GFLAGS),
930*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPI2, "clk_spi2", mux_gpll_xin24m_p, 0,
931*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(61), 15, 1, MFLAGS, 8, 7, DFLAGS,
932*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 9, GFLAGS),
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "xin24m", 0,
935*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(62), 0, 11, DFLAGS,
936*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 13, GFLAGS),
937*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
938*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(63), 0, 11, DFLAGS,
939*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 14, GFLAGS),
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	COMPOSITE(SCLK_EFUSE_S, "clk_efuse_s", mux_gpll_cpll_xin24m_p, 0,
942*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(64), 6, 2, MFLAGS, 0, 6, DFLAGS,
943*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 0, GFLAGS),
944*4882a593Smuzhiyun 	COMPOSITE(SCLK_EFUSE_NS, "clk_efuse_ns", mux_gpll_cpll_xin24m_p, 0,
945*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(64), 14, 2, MFLAGS, 8, 6, DFLAGS,
946*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 1, GFLAGS),
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	COMPOSITE(DBCLK_GPIO1, "dbclk_gpio1", mux_xin24m_32k_p, 0,
949*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(65), 15, 1, MFLAGS, 0, 11, DFLAGS,
950*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 2, GFLAGS),
951*4882a593Smuzhiyun 	COMPOSITE(DBCLK_GPIO2, "dbclk_gpio2", mux_xin24m_32k_p, 0,
952*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(66), 15, 1, MFLAGS, 0, 11, DFLAGS,
953*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 3, GFLAGS),
954*4882a593Smuzhiyun 	COMPOSITE(DBCLK_GPIO3, "dbclk_gpio3", mux_xin24m_32k_p, 0,
955*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(67), 15, 1, MFLAGS, 0, 11, DFLAGS,
956*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 4, GFLAGS),
957*4882a593Smuzhiyun 	COMPOSITE(DBCLK_GPIO4, "dbclk_gpio4", mux_xin24m_32k_p, 0,
958*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(68), 15, 1, MFLAGS, 0, 11, DFLAGS,
959*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 5, GFLAGS),
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	COMPOSITE(SCLK_PWM0, "clk_pwm0", mux_gpll_xin24m_p, 0,
962*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(69), 7, 1, MFLAGS, 0, 7, DFLAGS,
963*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 10, GFLAGS),
964*4882a593Smuzhiyun 	COMPOSITE(SCLK_PWM1, "clk_pwm1", mux_gpll_xin24m_p, 0,
965*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(69), 15, 1, MFLAGS, 8, 7, DFLAGS,
966*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 11, GFLAGS),
967*4882a593Smuzhiyun 	COMPOSITE(SCLK_PWM2, "clk_pwm2", mux_gpll_xin24m_p, 0,
968*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(70), 7, 1, MFLAGS, 0, 7, DFLAGS,
969*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(13), 12, GFLAGS),
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
972*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 8, GFLAGS),
973*4882a593Smuzhiyun 	GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
974*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 9, GFLAGS),
975*4882a593Smuzhiyun 	GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
976*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 10, GFLAGS),
977*4882a593Smuzhiyun 	GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
978*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 11, GFLAGS),
979*4882a593Smuzhiyun 	GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
980*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 12, GFLAGS),
981*4882a593Smuzhiyun 	GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
982*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(14), 13, GFLAGS),
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	/*
985*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 10
986*4882a593Smuzhiyun 	 */
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	/* PD_AUDIO */
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	GATE(0, "hclk_audio_niu", "hclk_audio_pre", CLK_IGNORE_UNUSED,
991*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 11, GFLAGS),
992*4882a593Smuzhiyun 	GATE(HCLK_VAD, "hclk_vad", "hclk_audio_pre", 0,
993*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 12, GFLAGS),
994*4882a593Smuzhiyun 	GATE(HCLK_PDM, "hclk_pdm", "hclk_audio_pre", 0,
995*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 13, GFLAGS),
996*4882a593Smuzhiyun 	GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_audio_pre", 0,
997*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 14, GFLAGS),
998*4882a593Smuzhiyun 	GATE(HCLK_I2S1_2CH, "hclk_i2s1_2ch", "hclk_audio_pre", 0,
999*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 15, GFLAGS),
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	COMPOSITE(0, "clk_pdm_src", mux_gpll_xin24m_cpll_npll_p, 0,
1002*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(30), 8, 2, MFLAGS, 0, 7, DFLAGS,
1003*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 9, GFLAGS),
1004*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_pdm_frac", "clk_pdm_src", CLK_SET_RATE_PARENT,
1005*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(31), 0,
1006*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 10, GFLAGS,
1007*4882a593Smuzhiyun 			&rk1808_pdm_fracmux),
1008*4882a593Smuzhiyun 	GATE(SCLK_PDM, "clk_pdm", "clk_pdm_mux", 0,
1009*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 11, GFLAGS),
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S0_8CH_TX_SRC, "clk_i2s0_8ch_tx_src", mux_gpll_cpll_npll_p, 0,
1012*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(32), 8, 2, MFLAGS, 0, 7, DFLAGS,
1013*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 12, GFLAGS),
1014*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s0_8ch_tx_frac", "clk_i2s0_8ch_tx_src", CLK_SET_RATE_PARENT,
1015*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(33), 0,
1016*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 13, GFLAGS,
1017*4882a593Smuzhiyun 			&rk1808_i2s0_8ch_tx_fracmux),
1018*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S0_8CH_TX, "clk_i2s0_8ch_tx", mux_i2s0_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
1019*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(32), 12, 1, MFLAGS,
1020*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 14, GFLAGS),
1021*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S0_8CH_TX_OUT, "clk_i2s0_8ch_tx_out", mux_i2s0_8ch_tx_out_p, CLK_SET_RATE_PARENT,
1022*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(32), 14, 2, MFLAGS,
1023*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(17), 15, GFLAGS),
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S0_8CH_RX_SRC, "clk_i2s0_8ch_rx_src", mux_gpll_cpll_npll_p, 0,
1026*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(34), 8, 2, MFLAGS, 0, 7, DFLAGS,
1027*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 0, GFLAGS),
1028*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s0_8ch_rx_frac", "clk_i2s0_8ch_rx_src", CLK_SET_RATE_PARENT,
1029*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(35), 0,
1030*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 1, GFLAGS,
1031*4882a593Smuzhiyun 			&rk1808_i2s0_8ch_rx_fracmux),
1032*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S0_8CH_RX, "clk_i2s0_8ch_rx", mux_i2s0_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
1033*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(34), 12, 1, MFLAGS,
1034*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 2, GFLAGS),
1035*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S0_8CH_RX_OUT, "clk_i2s0_8ch_rx_out", mux_i2s0_8ch_rx_out_p, CLK_SET_RATE_PARENT,
1036*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(34), 14, 2, MFLAGS,
1037*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 3, GFLAGS),
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S1_2CH_SRC, "clk_i2s1_2ch_src", mux_gpll_cpll_npll_p, 0,
1040*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(36), 8, 2, MFLAGS, 0, 7, DFLAGS,
1041*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 4, GFLAGS),
1042*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s1_2ch_frac", "clk_i2s1_2ch_src", CLK_SET_RATE_PARENT,
1043*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(37), 0,
1044*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 5, GFLAGS,
1045*4882a593Smuzhiyun 			&rk1808_i2s1_2ch_fracmux),
1046*4882a593Smuzhiyun 	GATE(SCLK_I2S1_2CH, "clk_i2s1_2ch", "clk_i2s1_2ch_mux", 0,
1047*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 6, GFLAGS),
1048*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S1_2CH_OUT, "clk_i2s1_2ch_out", mux_i2s1_2ch_out_p, CLK_SET_RATE_PARENT,
1049*4882a593Smuzhiyun 			RK1808_CLKSEL_CON(36), 15, 1, MFLAGS,
1050*4882a593Smuzhiyun 			RK1808_CLKGATE_CON(18), 7, GFLAGS),
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	/*
1053*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 10
1054*4882a593Smuzhiyun 	 */
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	/* PD_BUS */
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	GATE(0, "pclk_top_niu", "pclk_top_pre", CLK_IGNORE_UNUSED, RK1808_CLKGATE_CON(19), 0, GFLAGS),
1059*4882a593Smuzhiyun 	GATE(0, "pclk_top_cru", "pclk_top_pre", CLK_IGNORE_UNUSED, RK1808_CLKGATE_CON(19), 1, GFLAGS),
1060*4882a593Smuzhiyun 	GATE(0, "pclk_ddrphy", "pclk_top_pre", CLK_IGNORE_UNUSED, RK1808_CLKGATE_CON(19), 2, GFLAGS),
1061*4882a593Smuzhiyun 	GATE(PCLK_MIPIDSIPHY, "pclk_mipidsiphy", "pclk_top_pre", 0, RK1808_CLKGATE_CON(19), 3, GFLAGS),
1062*4882a593Smuzhiyun 	GATE(PCLK_MIPICSIPHY, "pclk_mipicsiphy", "pclk_top_pre", 0, RK1808_CLKGATE_CON(19), 4, GFLAGS),
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	GATE(PCLK_USB3PHY_PIPE, "pclk_usb3phy_pipe", "pclk_top_pre", CLK_IGNORE_UNUSED, RK1808_CLKGATE_CON(19), 6, GFLAGS),
1065*4882a593Smuzhiyun 	GATE(0, "pclk_usb3_grf", "pclk_top_pre", CLK_IGNORE_UNUSED, RK1808_CLKGATE_CON(19), 7, GFLAGS),
1066*4882a593Smuzhiyun 	GATE(0, "pclk_usb_grf", "pclk_top_pre", CLK_IGNORE_UNUSED, RK1808_CLKGATE_CON(19), 8, GFLAGS),
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	/*
1069*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 11
1070*4882a593Smuzhiyun 	 */
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	/* PD_PMU */
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(SCLK_RTC32K_FRAC, "clk_rtc32k_frac", "xin24m", CLK_IGNORE_UNUSED,
1075*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(1), 0,
1076*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(0), 13, GFLAGS,
1077*4882a593Smuzhiyun 			&rk1808_rtc32k_pmu_fracmux),
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	COMPOSITE_NOMUX(XIN24M_DIV, "xin24m_div", "xin24m", CLK_IGNORE_UNUSED,
1080*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(0), 8, 5, DFLAGS,
1081*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(0), 12, GFLAGS),
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "clk_wifi_pmu_src", "ppll", 0,
1084*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(2), 8, 6, DFLAGS,
1085*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(0), 14, GFLAGS),
1086*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_WIFI_PMU, "clk_wifi_pmu", mux_wifi_pmu_p, CLK_SET_RATE_PARENT,
1087*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(2), 15, 1, MFLAGS,
1088*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(0), 15, GFLAGS),
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	COMPOSITE(0, "clk_uart0_pmu_src", mux_gpll_usb480m_cpll_ppll_p, 0,
1091*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(3), 14, 2, MFLAGS, 0, 7, DFLAGS,
1092*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(1), 0, GFLAGS),
1093*4882a593Smuzhiyun 	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart0_np5", "clk_uart0_pmu_src", 0,
1094*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(4), 0, 7, DFLAGS,
1095*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(1), 1, GFLAGS),
1096*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_pmu_src", CLK_SET_RATE_PARENT,
1097*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(5), 0,
1098*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(1), 2, GFLAGS,
1099*4882a593Smuzhiyun 			&rk1808_uart0_pmu_fracmux),
1100*4882a593Smuzhiyun 	GATE(SCLK_UART0_PMU, "clk_uart0_pmu", "clk_uart0_pmu_mux", CLK_SET_RATE_PARENT,
1101*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(1), 3, GFLAGS),
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", 0,
1104*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(1), 4, GFLAGS),
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	COMPOSITE(SCLK_PMU_I2C0, "clk_pmu_i2c0", mux_ppll_xin24m_p, 0,
1107*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(7), 15, 1, MFLAGS, 8, 7, DFLAGS,
1108*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(1), 5, GFLAGS),
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	COMPOSITE(DBCLK_PMU_GPIO0, "dbclk_gpio0", mux_xin24m_32k_p, 0,
1111*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(6), 15, 1, MFLAGS, 0, 11, DFLAGS,
1112*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(1), 6, GFLAGS),
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_REF24M_PMU, "clk_ref24m_pmu", "ppll", 0,
1115*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(2), 0, 6, DFLAGS,
1116*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(1), 8, GFLAGS),
1117*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_USBPHY_REF, "clk_usbphy_ref", mux_usbphy_ref_p, CLK_SET_RATE_PARENT,
1118*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(2), 6, 1, MFLAGS,
1119*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(1), 9, GFLAGS),
1120*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_MIPIDSIPHY_REF, "clk_mipidsiphy_ref", mux_mipidsiphy_ref_p, CLK_SET_RATE_PARENT,
1121*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(2), 7, 1, MFLAGS,
1122*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(1), 10, GFLAGS),
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	FACTOR(0, "clk_ppll_ph0", "ppll", 0, 1, 2),
1125*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "clk_pciephy_src", "clk_ppll_ph0", 0,
1126*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(7), 0, 2, DFLAGS,
1127*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(1), 11, GFLAGS),
1128*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_PCIEPHY_REF, "clk_pciephy_ref", mux_pciephy_ref_p, CLK_SET_RATE_PARENT,
1129*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(7), 4, 1, MFLAGS,
1130*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(1), 12, GFLAGS),
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PMU_PRE, "pclk_pmu_pre", "ppll", CLK_IS_CRITICAL,
1133*4882a593Smuzhiyun 			RK1808_PMU_CLKSEL_CON(0), 0, 5, DFLAGS,
1134*4882a593Smuzhiyun 			RK1808_PMU_CLKGATE_CON(0), 0, GFLAGS),
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	GATE(0, "pclk_pmu_niu", "pclk_pmu_pre", CLK_IS_CRITICAL, RK1808_PMU_CLKGATE_CON(0), 1, GFLAGS),
1137*4882a593Smuzhiyun 	GATE(0, "pclk_pmu_sgrf", "pclk_pmu_pre", CLK_IGNORE_UNUSED, RK1808_PMU_CLKGATE_CON(0), 2, GFLAGS),
1138*4882a593Smuzhiyun 	GATE(0, "pclk_pmu_grf", "pclk_pmu_pre", CLK_IGNORE_UNUSED, RK1808_PMU_CLKGATE_CON(0), 3, GFLAGS),
1139*4882a593Smuzhiyun 	GATE(0, "pclk_pmu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, RK1808_PMU_CLKGATE_CON(0), 4, GFLAGS),
1140*4882a593Smuzhiyun 	GATE(0, "pclk_pmu_mem", "pclk_pmu_pre", CLK_IGNORE_UNUSED, RK1808_PMU_CLKGATE_CON(0), 5, GFLAGS),
1141*4882a593Smuzhiyun 	GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pclk_pmu_pre", 0, RK1808_PMU_CLKGATE_CON(0), 6, GFLAGS),
1142*4882a593Smuzhiyun 	GATE(PCLK_UART0_PMU, "pclk_uart0_pmu", "pclk_pmu_pre", 0, RK1808_PMU_CLKGATE_CON(0), 7, GFLAGS),
1143*4882a593Smuzhiyun 	GATE(0, "pclk_cru_pmu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, RK1808_PMU_CLKGATE_CON(0), 8, GFLAGS),
1144*4882a593Smuzhiyun 	GATE(PCLK_I2C0_PMU, "pclk_i2c0_pmu", "pclk_pmu_pre", 0, RK1808_PMU_CLKGATE_CON(0), 9, GFLAGS),
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	MUXPMUGRF(SCLK_32K_IOE, "clk_32k_ioe", mux_clk_32k_ioe_p,  0,
1147*4882a593Smuzhiyun 			RK1808_PMUGRF_SOC_CON0, 0, 1, MFLAGS)
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun static void __iomem *rk1808_cru_base;
1151*4882a593Smuzhiyun 
rk1808_dump_cru(void)1152*4882a593Smuzhiyun void rk1808_dump_cru(void)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun 	if (rk1808_cru_base) {
1155*4882a593Smuzhiyun 		pr_warn("CRU:\n");
1156*4882a593Smuzhiyun 		print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
1157*4882a593Smuzhiyun 			       32, 4, rk1808_cru_base,
1158*4882a593Smuzhiyun 			       0x500, false);
1159*4882a593Smuzhiyun 		print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
1160*4882a593Smuzhiyun 			       32, 4, rk1808_cru_base + 0x4000,
1161*4882a593Smuzhiyun 			       0x100, false);
1162*4882a593Smuzhiyun 	}
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rk1808_dump_cru);
1165*4882a593Smuzhiyun 
rk1808_clk_panic(struct notifier_block * this,unsigned long ev,void * ptr)1166*4882a593Smuzhiyun static int rk1808_clk_panic(struct notifier_block *this,
1167*4882a593Smuzhiyun 			    unsigned long ev, void *ptr)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun 	rk1808_dump_cru();
1170*4882a593Smuzhiyun 	return NOTIFY_DONE;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun static struct notifier_block rk1808_clk_panic_block = {
1174*4882a593Smuzhiyun 	.notifier_call = rk1808_clk_panic,
1175*4882a593Smuzhiyun };
1176*4882a593Smuzhiyun 
rk1808_clk_init(struct device_node * np)1177*4882a593Smuzhiyun static void __init rk1808_clk_init(struct device_node *np)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	struct rockchip_clk_provider *ctx;
1180*4882a593Smuzhiyun 	void __iomem *reg_base;
1181*4882a593Smuzhiyun 	struct clk **clks;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
1184*4882a593Smuzhiyun 	if (!reg_base) {
1185*4882a593Smuzhiyun 		pr_err("%s: could not map cru region\n", __func__);
1186*4882a593Smuzhiyun 		return;
1187*4882a593Smuzhiyun 	}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	rk1808_cru_base = reg_base;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
1192*4882a593Smuzhiyun 	if (IS_ERR(ctx)) {
1193*4882a593Smuzhiyun 		pr_err("%s: rockchip clk init failed\n", __func__);
1194*4882a593Smuzhiyun 		iounmap(reg_base);
1195*4882a593Smuzhiyun 		return;
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun 	clks = ctx->clk_data.clks;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	rockchip_clk_register_plls(ctx, rk1808_pll_clks,
1200*4882a593Smuzhiyun 				   ARRAY_SIZE(rk1808_pll_clks),
1201*4882a593Smuzhiyun 				   RK1808_GRF_SOC_STATUS0);
1202*4882a593Smuzhiyun 	rockchip_clk_register_branches(ctx, rk1808_clk_branches,
1203*4882a593Smuzhiyun 				       ARRAY_SIZE(rk1808_clk_branches));
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
1206*4882a593Smuzhiyun 				     3, clks[PLL_APLL], clks[PLL_GPLL],
1207*4882a593Smuzhiyun 				     &rk1808_cpuclk_data, rk1808_cpuclk_rates,
1208*4882a593Smuzhiyun 				     ARRAY_SIZE(rk1808_cpuclk_rates));
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	rockchip_register_softrst(np, 16, reg_base + RK1808_SOFTRST_CON(0),
1211*4882a593Smuzhiyun 				  ROCKCHIP_SOFTRST_HIWORD_MASK);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	rockchip_register_restart_notifier(ctx, RK1808_GLB_SRST_FST, NULL);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	rockchip_clk_of_add_provider(np, ctx);
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	atomic_notifier_chain_register(&panic_notifier_list,
1218*4882a593Smuzhiyun 				       &rk1808_clk_panic_block);
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun CLK_OF_DECLARE(rk1808_cru, "rockchip,rk1808-cru", rk1808_clk_init);
1222*4882a593Smuzhiyun 
clk_rk1808_probe(struct platform_device * pdev)1223*4882a593Smuzhiyun static int __init clk_rk1808_probe(struct platform_device *pdev)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	rk1808_clk_init(np);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	return 0;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun static const struct of_device_id clk_rk1808_match_table[] = {
1233*4882a593Smuzhiyun 	{
1234*4882a593Smuzhiyun 		.compatible = "rockchip,rk1808-cru",
1235*4882a593Smuzhiyun 	},
1236*4882a593Smuzhiyun 	{ }
1237*4882a593Smuzhiyun };
1238*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_rk1808_match_table);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun static struct platform_driver clk_rk1808_driver = {
1241*4882a593Smuzhiyun 	.driver		= {
1242*4882a593Smuzhiyun 		.name	= "clk-rk1808",
1243*4882a593Smuzhiyun 		.of_match_table = clk_rk1808_match_table,
1244*4882a593Smuzhiyun 	},
1245*4882a593Smuzhiyun };
1246*4882a593Smuzhiyun builtin_platform_driver_probe(clk_rk1808_driver, clk_rk1808_probe);
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RK1808 Clock Driver");
1249*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1250