1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3 * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
4 * Author: Elaine <zhangqing@rock-chips.com>
5 */
6
7 #include <linux/clk-provider.h>
8 #include <linux/io.h>
9 #include <linux/module.h>
10 #include <linux/of.h>
11 #include <linux/of_address.h>
12 #include <linux/of_device.h>
13 #include <linux/syscore_ops.h>
14 #include <dt-bindings/clock/rk3328-cru.h>
15 #include "clk.h"
16
17 #define RK3328_GRF_SOC_CON4 0x410
18 #define RK3328_GRF_SOC_STATUS0 0x480
19 #define RK3328_GRF_MAC_CON1 0x904
20 #define RK3328_GRF_MAC_CON2 0x908
21
22 enum rk3328_plls {
23 apll, dpll, cpll, gpll, npll,
24 };
25
26 static struct rockchip_pll_rate_table rk3328_pll_rates[] = {
27 /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
28 RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
29 RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
30 RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
31 RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
32 RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
33 RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
34 RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
35 RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
36 RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
37 RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
38 RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
39 RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
40 RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
41 RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
42 RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
43 RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
44 RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
45 RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
46 RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
47 RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
48 RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
49 RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
50 RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
51 RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
52 RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
53 RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
54 RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0),
55 RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
56 RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
57 RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
58 RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
59 RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0),
60 RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0),
61 RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0),
62 RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0),
63 RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0),
64 RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0),
65 RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0),
66 RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
67 RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0),
68 RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
69 RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0),
70 { /* sentinel */ },
71 };
72
73 static struct rockchip_pll_rate_table rk3328_pll_frac_rates[] = {
74 /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
75 RK3036_PLL_RATE(1016064000, 3, 127, 1, 1, 0, 134218),
76 /* vco = 1016064000 */
77 RK3036_PLL_RATE(983040000, 24, 983, 1, 1, 0, 671089),
78 /* vco = 983040000 */
79 RK3036_PLL_RATE(491520000, 24, 983, 2, 1, 0, 671089),
80 /* vco = 983040000 */
81 RK3036_PLL_RATE(61440000, 6, 215, 7, 2, 0, 671089),
82 /* vco = 860156000 */
83 RK3036_PLL_RATE(56448000, 12, 451, 4, 4, 0, 9797895),
84 /* vco = 903168000 */
85 RK3036_PLL_RATE(40960000, 12, 409, 4, 5, 0, 10066330),
86 /* vco = 819200000 */
87 { /* sentinel */ },
88 };
89
90 #define RK3328_DIV_ACLKM_MASK 0x7
91 #define RK3328_DIV_ACLKM_SHIFT 4
92 #define RK3328_DIV_PCLK_DBG_MASK 0xf
93 #define RK3328_DIV_PCLK_DBG_SHIFT 0
94
95 #define RK3328_CLKSEL1(_aclk_core, _pclk_dbg) \
96 { \
97 .reg = RK3328_CLKSEL_CON(1), \
98 .val = HIWORD_UPDATE(_aclk_core, RK3328_DIV_ACLKM_MASK, \
99 RK3328_DIV_ACLKM_SHIFT) | \
100 HIWORD_UPDATE(_pclk_dbg, RK3328_DIV_PCLK_DBG_MASK, \
101 RK3328_DIV_PCLK_DBG_SHIFT), \
102 }
103
104 #define RK3328_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg) \
105 { \
106 .prate = _prate, \
107 .divs = { \
108 RK3328_CLKSEL1(_aclk_core, _pclk_dbg), \
109 }, \
110 }
111
112 static struct rockchip_cpuclk_rate_table rk3328_cpuclk_rates[] __initdata = {
113 RK3328_CPUCLK_RATE(1800000000, 1, 7),
114 RK3328_CPUCLK_RATE(1704000000, 1, 7),
115 RK3328_CPUCLK_RATE(1608000000, 1, 7),
116 RK3328_CPUCLK_RATE(1512000000, 1, 7),
117 RK3328_CPUCLK_RATE(1488000000, 1, 5),
118 RK3328_CPUCLK_RATE(1416000000, 1, 5),
119 RK3328_CPUCLK_RATE(1392000000, 1, 5),
120 RK3328_CPUCLK_RATE(1296000000, 1, 5),
121 RK3328_CPUCLK_RATE(1200000000, 1, 5),
122 RK3328_CPUCLK_RATE(1104000000, 1, 5),
123 RK3328_CPUCLK_RATE(1008000000, 1, 5),
124 RK3328_CPUCLK_RATE(912000000, 1, 5),
125 RK3328_CPUCLK_RATE(816000000, 1, 3),
126 RK3328_CPUCLK_RATE(696000000, 1, 3),
127 RK3328_CPUCLK_RATE(600000000, 1, 3),
128 RK3328_CPUCLK_RATE(408000000, 1, 1),
129 RK3328_CPUCLK_RATE(312000000, 1, 1),
130 RK3328_CPUCLK_RATE(216000000, 1, 1),
131 RK3328_CPUCLK_RATE(96000000, 1, 1),
132 };
133
134 static const struct rockchip_cpuclk_reg_data rk3328_cpuclk_data = {
135 .core_reg[0] = RK3328_CLKSEL_CON(0),
136 .div_core_shift[0] = 0,
137 .div_core_mask[0] = 0x1f,
138 .num_cores = 1,
139 .mux_core_alt = 1,
140 .mux_core_main = 3,
141 .mux_core_shift = 6,
142 .mux_core_mask = 0x3,
143 };
144
145 PNAME(mux_pll_p) = { "xin24m" };
146
147 PNAME(mux_2plls_p) = { "cpll", "gpll" };
148 PNAME(mux_gpll_cpll_p) = { "gpll", "cpll" };
149 PNAME(mux_cpll_gpll_apll_p) = { "cpll", "gpll", "apll" };
150 PNAME(mux_2plls_xin24m_p) = { "cpll", "gpll", "xin24m" };
151 PNAME(mux_2plls_hdmiphy_p) = { "cpll", "gpll",
152 "dummy_hdmiphy" };
153 PNAME(mux_4plls_p) = { "cpll", "gpll",
154 "dummy_hdmiphy",
155 "usb480m" };
156 PNAME(mux_2plls_u480m_p) = { "cpll", "gpll",
157 "usb480m" };
158 PNAME(mux_2plls_24m_u480m_p) = { "cpll", "gpll",
159 "xin24m", "usb480m" };
160
161 PNAME(mux_ddrphy_p) = { "dpll", "apll", "cpll" };
162 PNAME(mux_armclk_p) = { "apll_core",
163 "gpll_core",
164 "dpll_core",
165 "npll_core"};
166 PNAME(mux_hdmiphy_p) = { "hdmi_phy", "xin24m" };
167 PNAME(mux_usb480m_p) = { "usb480m_phy",
168 "xin24m" };
169
170 PNAME(mux_i2s0_p) = { "clk_i2s0_div",
171 "clk_i2s0_frac",
172 "xin12m",
173 "xin12m" };
174 PNAME(mux_i2s1_p) = { "clk_i2s1_div",
175 "clk_i2s1_frac",
176 "clkin_i2s1",
177 "xin12m" };
178 PNAME(mux_i2s2_p) = { "clk_i2s2_div",
179 "clk_i2s2_frac",
180 "clkin_i2s2",
181 "xin12m" };
182 PNAME(mux_i2s1out_p) = { "clk_i2s1", "xin12m"};
183 PNAME(mux_i2s2out_p) = { "clk_i2s2", "xin12m" };
184 PNAME(mux_spdif_p) = { "clk_spdif_div",
185 "clk_spdif_frac",
186 "xin12m",
187 "xin12m" };
188 PNAME(mux_uart0_p) = { "clk_uart0_div",
189 "clk_uart0_frac",
190 "xin24m" };
191 PNAME(mux_uart1_p) = { "clk_uart1_div",
192 "clk_uart1_frac",
193 "xin24m" };
194 PNAME(mux_uart2_p) = { "clk_uart2_div",
195 "clk_uart2_frac",
196 "xin24m" };
197
198 PNAME(mux_sclk_cif_p) = { "clk_cif_src",
199 "xin24m" };
200 PNAME(mux_dclk_lcdc_p) = { "hdmiphy",
201 "dclk_lcdc_src" };
202 PNAME(mux_aclk_peri_pre_p) = { "cpll_peri",
203 "gpll_peri",
204 "hdmiphy_peri" };
205 PNAME(mux_ref_usb3otg_src_p) = { "xin24m",
206 "clk_usb3otg_ref" };
207 PNAME(mux_xin24m_32k_p) = { "xin24m",
208 "clk_rtc32k" };
209 PNAME(mux_mac2io_src_p) = { "clk_mac2io_src",
210 "gmac_clkin" };
211 PNAME(mux_mac2phy_src_p) = { "clk_mac2phy_src",
212 "phy_50m_out" };
213 PNAME(mux_mac2io_ext_p) = { "clk_mac2io",
214 "gmac_clkin" };
215
216 static struct rockchip_pll_clock rk3328_pll_clks[] __initdata = {
217 [apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
218 0, RK3328_PLL_CON(0),
219 RK3328_MODE_CON, 0, 4, 0, rk3328_pll_frac_rates),
220 [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
221 0, RK3328_PLL_CON(8),
222 RK3328_MODE_CON, 4, 3, 0, NULL),
223 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
224 0, RK3328_PLL_CON(16),
225 RK3328_MODE_CON, 8, 2, 0, rk3328_pll_rates),
226 [gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll", mux_pll_p,
227 0, RK3328_PLL_CON(24),
228 RK3328_MODE_CON, 12, 1, 0, rk3328_pll_frac_rates),
229 [npll] = PLL(pll_rk3328, PLL_NPLL, "npll", mux_pll_p,
230 0, RK3328_PLL_CON(40),
231 RK3328_MODE_CON, 1, 0, 0, rk3328_pll_rates),
232 };
233
234 #define MFLAGS CLK_MUX_HIWORD_MASK
235 #define DFLAGS CLK_DIVIDER_HIWORD_MASK
236 #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
237
238 static struct rockchip_clk_branch rk3328_i2s0_fracmux __initdata =
239 MUX(0, "i2s0_pre", mux_i2s0_p, CLK_SET_RATE_PARENT,
240 RK3328_CLKSEL_CON(6), 8, 2, MFLAGS);
241
242 static struct rockchip_clk_branch rk3328_i2s1_fracmux __initdata =
243 MUX(0, "i2s1_pre", mux_i2s1_p, CLK_SET_RATE_PARENT,
244 RK3328_CLKSEL_CON(8), 8, 2, MFLAGS);
245
246 static struct rockchip_clk_branch rk3328_i2s2_fracmux __initdata =
247 MUX(0, "i2s2_pre", mux_i2s2_p, CLK_SET_RATE_PARENT,
248 RK3328_CLKSEL_CON(10), 8, 2, MFLAGS);
249
250 static struct rockchip_clk_branch rk3328_spdif_fracmux __initdata =
251 MUX(SCLK_SPDIF, "sclk_spdif", mux_spdif_p, CLK_SET_RATE_PARENT,
252 RK3328_CLKSEL_CON(12), 8, 2, MFLAGS);
253
254 static struct rockchip_clk_branch rk3328_uart0_fracmux __initdata =
255 MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
256 RK3328_CLKSEL_CON(14), 8, 2, MFLAGS);
257
258 static struct rockchip_clk_branch rk3328_uart1_fracmux __initdata =
259 MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
260 RK3328_CLKSEL_CON(16), 8, 2, MFLAGS);
261
262 static struct rockchip_clk_branch rk3328_uart2_fracmux __initdata =
263 MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
264 RK3328_CLKSEL_CON(18), 8, 2, MFLAGS);
265
266 static struct rockchip_clk_branch rk3328_clk_branches[] __initdata = {
267 /*
268 * Clock-Architecture Diagram 1
269 */
270
271 DIV(0, "clk_24m", "xin24m", CLK_IGNORE_UNUSED,
272 RK3328_CLKSEL_CON(2), 8, 5, DFLAGS),
273 COMPOSITE(SCLK_RTC32K, "clk_rtc32k", mux_2plls_xin24m_p, 0,
274 RK3328_CLKSEL_CON(38), 14, 2, MFLAGS, 0, 14, DFLAGS,
275 RK3328_CLKGATE_CON(0), 11, GFLAGS),
276
277 /* PD_MISC */
278 MUX(HDMIPHY, "hdmiphy", mux_hdmiphy_p, CLK_SET_RATE_PARENT,
279 RK3328_MISC_CON, 13, 1, MFLAGS),
280 MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
281 RK3328_MISC_CON, 15, 1, MFLAGS),
282
283 /*
284 * Clock-Architecture Diagram 2
285 */
286
287 /* PD_CORE */
288 GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
289 RK3328_CLKGATE_CON(0), 0, GFLAGS),
290 GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
291 RK3328_CLKGATE_CON(0), 2, GFLAGS),
292 GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED,
293 RK3328_CLKGATE_CON(0), 1, GFLAGS),
294 GATE(0, "npll_core", "npll", CLK_IGNORE_UNUSED,
295 RK3328_CLKGATE_CON(0), 12, GFLAGS),
296 COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IS_CRITICAL,
297 RK3328_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
298 RK3328_CLKGATE_CON(7), 0, GFLAGS),
299 COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IS_CRITICAL,
300 RK3328_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
301 RK3328_CLKGATE_CON(7), 1, GFLAGS),
302 GATE(0, "aclk_core_niu", "aclk_core", CLK_IS_CRITICAL,
303 RK3328_CLKGATE_CON(13), 0, GFLAGS),
304 GATE(0, "aclk_gic400", "aclk_core", CLK_IS_CRITICAL,
305 RK3328_CLKGATE_CON(13), 1, GFLAGS),
306
307 GATE(0, "clk_jtag", "jtag_clkin", CLK_IS_CRITICAL,
308 RK3328_CLKGATE_CON(7), 2, GFLAGS),
309
310 /* PD_GPU */
311 COMPOSITE(0, "aclk_gpu_pre", mux_4plls_p, 0,
312 RK3328_CLKSEL_CON(44), 6, 2, MFLAGS, 0, 5, DFLAGS,
313 RK3328_CLKGATE_CON(6), 6, GFLAGS),
314 GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", CLK_SET_RATE_PARENT,
315 RK3328_CLKGATE_CON(14), 0, GFLAGS),
316 GATE(0, "aclk_gpu_niu", "aclk_gpu_pre", CLK_IS_CRITICAL,
317 RK3328_CLKGATE_CON(14), 1, GFLAGS),
318
319 /* PD_DDR */
320 COMPOSITE(0, "clk_ddr", mux_ddrphy_p, CLK_IS_CRITICAL,
321 RK3328_CLKSEL_CON(3), 8, 2, MFLAGS, 0, 3, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
322 RK3328_CLKGATE_CON(0), 4, GFLAGS),
323 GATE(0, "clk_ddrmsch", "clk_ddr", CLK_IS_CRITICAL,
324 RK3328_CLKGATE_CON(18), 6, GFLAGS),
325 GATE(0, "clk_ddrupctl", "clk_ddr", CLK_IS_CRITICAL,
326 RK3328_CLKGATE_CON(18), 5, GFLAGS),
327 GATE(0, "aclk_ddrupctl", "clk_ddr", CLK_IGNORE_UNUSED,
328 RK3328_CLKGATE_CON(18), 4, GFLAGS),
329 GATE(0, "clk_ddrmon", "xin24m", CLK_IGNORE_UNUSED,
330 RK3328_CLKGATE_CON(0), 6, GFLAGS),
331
332 COMPOSITE(PCLK_DDR, "pclk_ddr", mux_2plls_hdmiphy_p, CLK_IS_CRITICAL,
333 RK3328_CLKSEL_CON(4), 13, 2, MFLAGS, 8, 3, DFLAGS,
334 RK3328_CLKGATE_CON(7), 4, GFLAGS),
335 GATE(0, "pclk_ddrupctl", "pclk_ddr", CLK_IS_CRITICAL,
336 RK3328_CLKGATE_CON(18), 1, GFLAGS),
337 GATE(0, "pclk_ddr_msch", "pclk_ddr", CLK_IS_CRITICAL,
338 RK3328_CLKGATE_CON(18), 2, GFLAGS),
339 GATE(0, "pclk_ddr_mon", "pclk_ddr", CLK_IS_CRITICAL,
340 RK3328_CLKGATE_CON(18), 3, GFLAGS),
341 GATE(0, "pclk_ddrstdby", "pclk_ddr", CLK_IGNORE_UNUSED,
342 RK3328_CLKGATE_CON(18), 7, GFLAGS),
343 GATE(0, "pclk_ddr_grf", "pclk_ddr", CLK_IS_CRITICAL,
344 RK3328_CLKGATE_CON(18), 9, GFLAGS),
345
346 /*
347 * Clock-Architecture Diagram 3
348 */
349
350 /* PD_BUS */
351 COMPOSITE(ACLK_BUS_PRE, "aclk_bus_pre", mux_2plls_hdmiphy_p, CLK_IS_CRITICAL,
352 RK3328_CLKSEL_CON(0), 13, 2, MFLAGS, 8, 5, DFLAGS,
353 RK3328_CLKGATE_CON(8), 0, GFLAGS),
354 COMPOSITE_NOMUX(HCLK_BUS_PRE, "hclk_bus_pre", "aclk_bus_pre", CLK_IS_CRITICAL,
355 RK3328_CLKSEL_CON(1), 8, 2, DFLAGS,
356 RK3328_CLKGATE_CON(8), 1, GFLAGS),
357 COMPOSITE_NOMUX(PCLK_BUS_PRE, "pclk_bus_pre", "aclk_bus_pre", CLK_IS_CRITICAL,
358 RK3328_CLKSEL_CON(1), 12, 3, DFLAGS,
359 RK3328_CLKGATE_CON(8), 2, GFLAGS),
360 GATE(0, "pclk_bus", "pclk_bus_pre", CLK_IS_CRITICAL,
361 RK3328_CLKGATE_CON(8), 3, GFLAGS),
362 GATE(0, "pclk_phy_pre", "pclk_bus_pre", CLK_IS_CRITICAL,
363 RK3328_CLKGATE_CON(8), 4, GFLAGS),
364
365 COMPOSITE(SCLK_TSP, "clk_tsp", mux_2plls_p, 0,
366 RK3328_CLKSEL_CON(21), 15, 1, MFLAGS, 8, 5, DFLAGS,
367 RK3328_CLKGATE_CON(2), 5, GFLAGS),
368 GATE(0, "clk_hsadc_tsp", "ext_gpio3a2", 0,
369 RK3328_CLKGATE_CON(17), 13, GFLAGS),
370
371 /* PD_I2S */
372 COMPOSITE(0, "clk_i2s0_div", mux_2plls_p, 0,
373 RK3328_CLKSEL_CON(6), 15, 1, MFLAGS, 0, 7, DFLAGS,
374 RK3328_CLKGATE_CON(1), 1, GFLAGS),
375 COMPOSITE_FRACMUX(0, "clk_i2s0_frac", "clk_i2s0_div", CLK_SET_RATE_PARENT,
376 RK3328_CLKSEL_CON(7), 0,
377 RK3328_CLKGATE_CON(1), 2, GFLAGS,
378 &rk3328_i2s0_fracmux),
379 GATE(SCLK_I2S0, "clk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
380 RK3328_CLKGATE_CON(1), 3, GFLAGS),
381
382 COMPOSITE(0, "clk_i2s1_div", mux_2plls_p, 0,
383 RK3328_CLKSEL_CON(8), 15, 1, MFLAGS, 0, 7, DFLAGS,
384 RK3328_CLKGATE_CON(1), 4, GFLAGS),
385 COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_div", CLK_SET_RATE_PARENT,
386 RK3328_CLKSEL_CON(9), 0,
387 RK3328_CLKGATE_CON(1), 5, GFLAGS,
388 &rk3328_i2s1_fracmux),
389 GATE(SCLK_I2S1, "clk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT,
390 RK3328_CLKGATE_CON(1), 6, GFLAGS),
391 COMPOSITE_NODIV(SCLK_I2S1_OUT, "i2s1_out", mux_i2s1out_p, 0,
392 RK3328_CLKSEL_CON(8), 12, 1, MFLAGS,
393 RK3328_CLKGATE_CON(1), 7, GFLAGS),
394
395 COMPOSITE(0, "clk_i2s2_div", mux_2plls_p, 0,
396 RK3328_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 7, DFLAGS,
397 RK3328_CLKGATE_CON(1), 8, GFLAGS),
398 COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_div", CLK_SET_RATE_PARENT,
399 RK3328_CLKSEL_CON(11), 0,
400 RK3328_CLKGATE_CON(1), 9, GFLAGS,
401 &rk3328_i2s2_fracmux),
402 GATE(SCLK_I2S2, "clk_i2s2", "i2s2_pre", CLK_SET_RATE_PARENT,
403 RK3328_CLKGATE_CON(1), 10, GFLAGS),
404 COMPOSITE_NODIV(SCLK_I2S2_OUT, "i2s2_out", mux_i2s2out_p, 0,
405 RK3328_CLKSEL_CON(10), 12, 1, MFLAGS,
406 RK3328_CLKGATE_CON(1), 11, GFLAGS),
407
408 COMPOSITE(0, "clk_spdif_div", mux_2plls_p, 0,
409 RK3328_CLKSEL_CON(12), 15, 1, MFLAGS, 0, 7, DFLAGS,
410 RK3328_CLKGATE_CON(1), 12, GFLAGS),
411 COMPOSITE_FRACMUX(0, "clk_spdif_frac", "clk_spdif_div", CLK_SET_RATE_PARENT,
412 RK3328_CLKSEL_CON(13), 0,
413 RK3328_CLKGATE_CON(1), 13, GFLAGS,
414 &rk3328_spdif_fracmux),
415
416 /* PD_UART */
417 COMPOSITE(0, "clk_uart0_div", mux_2plls_u480m_p, 0,
418 RK3328_CLKSEL_CON(14), 12, 2, MFLAGS, 0, 7, DFLAGS,
419 RK3328_CLKGATE_CON(1), 14, GFLAGS),
420 COMPOSITE(0, "clk_uart1_div", mux_2plls_u480m_p, 0,
421 RK3328_CLKSEL_CON(16), 12, 2, MFLAGS, 0, 7, DFLAGS,
422 RK3328_CLKGATE_CON(2), 0, GFLAGS),
423 COMPOSITE(0, "clk_uart2_div", mux_2plls_u480m_p, 0,
424 RK3328_CLKSEL_CON(18), 12, 2, MFLAGS, 0, 7, DFLAGS,
425 RK3328_CLKGATE_CON(2), 2, GFLAGS),
426 COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_div", CLK_SET_RATE_PARENT,
427 RK3328_CLKSEL_CON(15), 0,
428 RK3328_CLKGATE_CON(1), 15, GFLAGS,
429 &rk3328_uart0_fracmux),
430 COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_div", CLK_SET_RATE_PARENT,
431 RK3328_CLKSEL_CON(17), 0,
432 RK3328_CLKGATE_CON(2), 1, GFLAGS,
433 &rk3328_uart1_fracmux),
434 COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_div", CLK_SET_RATE_PARENT,
435 RK3328_CLKSEL_CON(19), 0,
436 RK3328_CLKGATE_CON(2), 3, GFLAGS,
437 &rk3328_uart2_fracmux),
438
439 /*
440 * Clock-Architecture Diagram 4
441 */
442
443 COMPOSITE(SCLK_I2C0, "clk_i2c0", mux_2plls_p, 0,
444 RK3328_CLKSEL_CON(34), 7, 1, MFLAGS, 0, 7, DFLAGS,
445 RK3328_CLKGATE_CON(2), 9, GFLAGS),
446 COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_2plls_p, 0,
447 RK3328_CLKSEL_CON(34), 15, 1, MFLAGS, 8, 7, DFLAGS,
448 RK3328_CLKGATE_CON(2), 10, GFLAGS),
449 COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_2plls_p, 0,
450 RK3328_CLKSEL_CON(35), 7, 1, MFLAGS, 0, 7, DFLAGS,
451 RK3328_CLKGATE_CON(2), 11, GFLAGS),
452 COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_2plls_p, 0,
453 RK3328_CLKSEL_CON(35), 15, 1, MFLAGS, 8, 7, DFLAGS,
454 RK3328_CLKGATE_CON(2), 12, GFLAGS),
455 COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_2plls_p, 0,
456 RK3328_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 5, DFLAGS,
457 RK3328_CLKGATE_CON(2), 4, GFLAGS),
458 COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "clk_24m", 0,
459 RK3328_CLKSEL_CON(22), 0, 10, DFLAGS,
460 RK3328_CLKGATE_CON(2), 6, GFLAGS),
461 COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "clk_24m", 0,
462 RK3328_CLKSEL_CON(23), 0, 10, DFLAGS,
463 RK3328_CLKGATE_CON(2), 14, GFLAGS),
464 COMPOSITE(SCLK_SPI, "clk_spi", mux_2plls_p, 0,
465 RK3328_CLKSEL_CON(24), 7, 1, MFLAGS, 0, 7, DFLAGS,
466 RK3328_CLKGATE_CON(2), 7, GFLAGS),
467 COMPOSITE(SCLK_PWM, "clk_pwm", mux_2plls_p, 0,
468 RK3328_CLKSEL_CON(24), 15, 1, MFLAGS, 8, 7, DFLAGS,
469 RK3328_CLKGATE_CON(2), 8, GFLAGS),
470 COMPOSITE(SCLK_OTP, "clk_otp", mux_2plls_xin24m_p, 0,
471 RK3328_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 6, DFLAGS,
472 RK3328_CLKGATE_CON(3), 8, GFLAGS),
473 COMPOSITE(SCLK_EFUSE, "clk_efuse", mux_2plls_xin24m_p, 0,
474 RK3328_CLKSEL_CON(5), 14, 2, MFLAGS, 8, 5, DFLAGS,
475 RK3328_CLKGATE_CON(2), 13, GFLAGS),
476 COMPOSITE(SCLK_PDM, "clk_pdm", mux_cpll_gpll_apll_p, CLK_SET_RATE_NO_REPARENT | CLK_SET_RATE_PARENT,
477 RK3328_CLKSEL_CON(20), 14, 2, MFLAGS, 8, 5, DFLAGS,
478 RK3328_CLKGATE_CON(2), 15, GFLAGS),
479
480 GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
481 RK3328_CLKGATE_CON(8), 5, GFLAGS),
482 GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
483 RK3328_CLKGATE_CON(8), 6, GFLAGS),
484 GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
485 RK3328_CLKGATE_CON(8), 7, GFLAGS),
486 GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
487 RK3328_CLKGATE_CON(8), 8, GFLAGS),
488 GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
489 RK3328_CLKGATE_CON(8), 9, GFLAGS),
490 GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
491 RK3328_CLKGATE_CON(8), 10, GFLAGS),
492
493 COMPOSITE(SCLK_WIFI, "clk_wifi", mux_2plls_u480m_p, 0,
494 RK3328_CLKSEL_CON(52), 6, 2, MFLAGS, 0, 6, DFLAGS,
495 RK3328_CLKGATE_CON(0), 10, GFLAGS),
496
497 /*
498 * Clock-Architecture Diagram 5
499 */
500
501 /* PD_VIDEO */
502 COMPOSITE(ACLK_RKVDEC_PRE, "aclk_rkvdec_pre", mux_4plls_p, 0,
503 RK3328_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
504 RK3328_CLKGATE_CON(6), 0, GFLAGS),
505 FACTOR_GATE(HCLK_RKVDEC_PRE, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0, 1, 4,
506 RK3328_CLKGATE_CON(11), 0, GFLAGS),
507 GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", CLK_SET_RATE_PARENT,
508 RK3328_CLKGATE_CON(24), 0, GFLAGS),
509 GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", CLK_SET_RATE_PARENT,
510 RK3328_CLKGATE_CON(24), 1, GFLAGS),
511 GATE(0, "aclk_rkvdec_niu", "aclk_rkvdec_pre", CLK_IS_CRITICAL,
512 RK3328_CLKGATE_CON(24), 2, GFLAGS),
513 GATE(0, "hclk_rkvdec_niu", "hclk_rkvdec_pre", CLK_IS_CRITICAL,
514 RK3328_CLKGATE_CON(24), 3, GFLAGS),
515
516 COMPOSITE(SCLK_VDEC_CABAC, "sclk_vdec_cabac", mux_4plls_p, 0,
517 RK3328_CLKSEL_CON(48), 14, 2, MFLAGS, 8, 5, DFLAGS,
518 RK3328_CLKGATE_CON(6), 1, GFLAGS),
519
520 COMPOSITE(SCLK_VDEC_CORE, "sclk_vdec_core", mux_4plls_p, 0,
521 RK3328_CLKSEL_CON(49), 6, 2, MFLAGS, 0, 5, DFLAGS,
522 RK3328_CLKGATE_CON(6), 2, GFLAGS),
523
524 COMPOSITE(ACLK_VPU_PRE, "aclk_vpu_pre", mux_4plls_p, 0,
525 RK3328_CLKSEL_CON(50), 6, 2, MFLAGS, 0, 5, DFLAGS,
526 RK3328_CLKGATE_CON(6), 5, GFLAGS),
527 FACTOR_GATE(HCLK_VPU_PRE, "hclk_vpu_pre", "aclk_vpu_pre", 0, 1, 4,
528 RK3328_CLKGATE_CON(11), 8, GFLAGS),
529 GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", CLK_SET_RATE_PARENT,
530 RK3328_CLKGATE_CON(23), 0, GFLAGS),
531 GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", CLK_SET_RATE_PARENT,
532 RK3328_CLKGATE_CON(23), 1, GFLAGS),
533 GATE(0, "aclk_vpu_niu", "aclk_vpu_pre", CLK_IS_CRITICAL,
534 RK3328_CLKGATE_CON(23), 2, GFLAGS),
535 GATE(0, "hclk_vpu_niu", "hclk_vpu_pre", CLK_IS_CRITICAL,
536 RK3328_CLKGATE_CON(23), 3, GFLAGS),
537
538 COMPOSITE(ACLK_RKVENC, "aclk_rkvenc", mux_4plls_p, 0,
539 RK3328_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS,
540 RK3328_CLKGATE_CON(6), 3, GFLAGS),
541
542 COMPOSITE(SCLK_VENC_CORE, "sclk_venc_core", mux_4plls_p, 0,
543 RK3328_CLKSEL_CON(51), 14, 2, MFLAGS, 8, 5, DFLAGS,
544 RK3328_CLKGATE_CON(6), 4, GFLAGS),
545 FACTOR_GATE(0, "hclk_venc", "sclk_venc_core", 0, 1, 4,
546 RK3328_CLKGATE_CON(11), 4, GFLAGS),
547
548 GATE(0, "aclk_rkvenc_niu", "sclk_venc_core", CLK_IS_CRITICAL,
549 RK3328_CLKGATE_CON(25), 0, GFLAGS),
550 GATE(0, "hclk_rkvenc_niu", "hclk_venc", CLK_IS_CRITICAL,
551 RK3328_CLKGATE_CON(25), 1, GFLAGS),
552 GATE(ACLK_H265, "aclk_h265", "sclk_venc_core", 0,
553 RK3328_CLKGATE_CON(25), 2, GFLAGS),
554 GATE(PCLK_H265, "pclk_h265", "hclk_venc", 0,
555 RK3328_CLKGATE_CON(25), 3, GFLAGS),
556 GATE(ACLK_H264, "aclk_h264", "sclk_venc_core", 0,
557 RK3328_CLKGATE_CON(25), 4, GFLAGS),
558 GATE(HCLK_H264, "hclk_h264", "hclk_venc", 0,
559 RK3328_CLKGATE_CON(25), 5, GFLAGS),
560 GATE(ACLK_AXISRAM, "aclk_axisram", "sclk_venc_core", CLK_IGNORE_UNUSED,
561 RK3328_CLKGATE_CON(25), 6, GFLAGS),
562
563 COMPOSITE(SCLK_VENC_DSP, "sclk_venc_dsp", mux_4plls_p, 0,
564 RK3328_CLKSEL_CON(52), 14, 2, MFLAGS, 8, 5, DFLAGS,
565 RK3328_CLKGATE_CON(6), 7, GFLAGS),
566
567 /*
568 * Clock-Architecture Diagram 6
569 */
570
571 /* PD_VIO */
572 COMPOSITE(ACLK_VIO_PRE, "aclk_vio_pre", mux_4plls_p, 0,
573 RK3328_CLKSEL_CON(37), 6, 2, MFLAGS, 0, 5, DFLAGS,
574 RK3328_CLKGATE_CON(5), 2, GFLAGS),
575 DIV(HCLK_VIO_PRE, "hclk_vio_pre", "aclk_vio_pre", 0,
576 RK3328_CLKSEL_CON(37), 8, 5, DFLAGS),
577
578 COMPOSITE(ACLK_RGA_PRE, "aclk_rga_pre", mux_4plls_p, 0,
579 RK3328_CLKSEL_CON(36), 14, 2, MFLAGS, 8, 5, DFLAGS,
580 RK3328_CLKGATE_CON(5), 0, GFLAGS),
581 COMPOSITE(SCLK_RGA, "clk_rga", mux_4plls_p, 0,
582 RK3328_CLKSEL_CON(36), 6, 2, MFLAGS, 0, 5, DFLAGS,
583 RK3328_CLKGATE_CON(5), 1, GFLAGS),
584 COMPOSITE(ACLK_VOP_PRE, "aclk_vop_pre", mux_4plls_p, 0,
585 RK3328_CLKSEL_CON(39), 6, 2, MFLAGS, 0, 5, DFLAGS,
586 RK3328_CLKGATE_CON(5), 5, GFLAGS),
587 GATE(SCLK_HDMI_SFC, "sclk_hdmi_sfc", "xin24m", 0,
588 RK3328_CLKGATE_CON(5), 4, GFLAGS),
589
590 COMPOSITE_NODIV(0, "clk_cif_src", mux_2plls_p, 0,
591 RK3328_CLKSEL_CON(42), 7, 1, MFLAGS,
592 RK3328_CLKGATE_CON(5), 3, GFLAGS),
593 COMPOSITE_NOGATE(SCLK_CIF_OUT, "clk_cif_out", mux_sclk_cif_p, CLK_SET_RATE_PARENT,
594 RK3328_CLKSEL_CON(42), 5, 1, MFLAGS, 0, 5, DFLAGS),
595
596 COMPOSITE(DCLK_LCDC_SRC, "dclk_lcdc_src", mux_gpll_cpll_p, 0,
597 RK3328_CLKSEL_CON(40), 0, 1, MFLAGS, 8, 8, DFLAGS,
598 RK3328_CLKGATE_CON(5), 6, GFLAGS),
599 DIV(DCLK_HDMIPHY, "dclk_hdmiphy", "dclk_lcdc_src", 0,
600 RK3328_CLKSEL_CON(40), 3, 3, DFLAGS),
601 MUX(DCLK_LCDC, "dclk_lcdc", mux_dclk_lcdc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
602 RK3328_CLKSEL_CON(40), 1, 1, MFLAGS),
603
604 /*
605 * Clock-Architecture Diagram 7
606 */
607
608 /* PD_PERI */
609 GATE(0, "gpll_peri", "gpll", CLK_IS_CRITICAL,
610 RK3328_CLKGATE_CON(4), 0, GFLAGS),
611 GATE(0, "cpll_peri", "cpll", CLK_IS_CRITICAL,
612 RK3328_CLKGATE_CON(4), 1, GFLAGS),
613 GATE(0, "hdmiphy_peri", "hdmiphy", CLK_IS_CRITICAL,
614 RK3328_CLKGATE_CON(4), 2, GFLAGS),
615 COMPOSITE_NOGATE(ACLK_PERI_PRE, "aclk_peri_pre", mux_aclk_peri_pre_p, CLK_IS_CRITICAL,
616 RK3328_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 5, DFLAGS),
617 COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_pre", CLK_IS_CRITICAL,
618 RK3328_CLKSEL_CON(29), 0, 2, DFLAGS,
619 RK3328_CLKGATE_CON(10), 2, GFLAGS),
620 COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_pre", CLK_IS_CRITICAL,
621 RK3328_CLKSEL_CON(29), 4, 3, DFLAGS,
622 RK3328_CLKGATE_CON(10), 1, GFLAGS),
623 GATE(ACLK_PERI, "aclk_peri", "aclk_peri_pre", CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
624 RK3328_CLKGATE_CON(10), 0, GFLAGS),
625
626 COMPOSITE(SCLK_SDMMC, "clk_sdmmc", mux_2plls_24m_u480m_p, 0,
627 RK3328_CLKSEL_CON(30), 8, 2, MFLAGS, 0, 8, DFLAGS,
628 RK3328_CLKGATE_CON(4), 3, GFLAGS),
629
630 COMPOSITE(SCLK_SDIO, "clk_sdio", mux_2plls_24m_u480m_p, 0,
631 RK3328_CLKSEL_CON(31), 8, 2, MFLAGS, 0, 8, DFLAGS,
632 RK3328_CLKGATE_CON(4), 4, GFLAGS),
633
634 COMPOSITE(SCLK_EMMC, "clk_emmc", mux_2plls_24m_u480m_p, 0,
635 RK3328_CLKSEL_CON(32), 8, 2, MFLAGS, 0, 8, DFLAGS,
636 RK3328_CLKGATE_CON(4), 5, GFLAGS),
637
638 COMPOSITE(SCLK_SDMMC_EXT, "clk_sdmmc_ext", mux_2plls_24m_u480m_p, 0,
639 RK3328_CLKSEL_CON(43), 8, 2, MFLAGS, 0, 8, DFLAGS,
640 RK3328_CLKGATE_CON(4), 10, GFLAGS),
641
642 COMPOSITE(SCLK_REF_USB3OTG_SRC, "clk_ref_usb3otg_src", mux_2plls_p, 0,
643 RK3328_CLKSEL_CON(45), 7, 1, MFLAGS, 0, 7, DFLAGS,
644 RK3328_CLKGATE_CON(4), 9, GFLAGS),
645
646 MUX(SCLK_REF_USB3OTG, "clk_ref_usb3otg", mux_ref_usb3otg_src_p, CLK_SET_RATE_PARENT,
647 RK3328_CLKSEL_CON(45), 8, 1, MFLAGS),
648
649 GATE(SCLK_USB3OTG_REF, "clk_usb3otg_ref", "xin24m", 0,
650 RK3328_CLKGATE_CON(4), 7, GFLAGS),
651
652 COMPOSITE(SCLK_USB3OTG_SUSPEND, "clk_usb3otg_suspend", mux_xin24m_32k_p, 0,
653 RK3328_CLKSEL_CON(33), 15, 1, MFLAGS, 0, 10, DFLAGS,
654 RK3328_CLKGATE_CON(4), 8, GFLAGS),
655
656 /*
657 * Clock-Architecture Diagram 8
658 */
659
660 /* PD_GMAC */
661 COMPOSITE(ACLK_GMAC, "aclk_gmac", mux_2plls_hdmiphy_p, 0,
662 RK3328_CLKSEL_CON(25), 6, 2, MFLAGS, 0, 5, DFLAGS,
663 RK3328_CLKGATE_CON(3), 2, GFLAGS),
664 COMPOSITE_NOMUX(PCLK_GMAC, "pclk_gmac", "aclk_gmac", 0,
665 RK3328_CLKSEL_CON(25), 8, 3, DFLAGS,
666 RK3328_CLKGATE_CON(9), 0, GFLAGS),
667
668 COMPOSITE(SCLK_MAC2IO_SRC, "clk_mac2io_src", mux_2plls_p, 0,
669 RK3328_CLKSEL_CON(27), 7, 1, MFLAGS, 0, 5, DFLAGS,
670 RK3328_CLKGATE_CON(3), 1, GFLAGS),
671 GATE(SCLK_MAC2IO_REF, "clk_mac2io_ref", "clk_mac2io", 0,
672 RK3328_CLKGATE_CON(9), 7, GFLAGS),
673 GATE(SCLK_MAC2IO_RX, "clk_mac2io_rx", "clk_mac2io", 0,
674 RK3328_CLKGATE_CON(9), 4, GFLAGS),
675 GATE(SCLK_MAC2IO_TX, "clk_mac2io_tx", "clk_mac2io", 0,
676 RK3328_CLKGATE_CON(9), 5, GFLAGS),
677 GATE(SCLK_MAC2IO_REFOUT, "clk_mac2io_refout", "clk_mac2io", 0,
678 RK3328_CLKGATE_CON(9), 6, GFLAGS),
679 COMPOSITE(SCLK_MAC2IO_OUT, "clk_mac2io_out", mux_2plls_p, 0,
680 RK3328_CLKSEL_CON(27), 15, 1, MFLAGS, 8, 5, DFLAGS,
681 RK3328_CLKGATE_CON(3), 5, GFLAGS),
682 MUXGRF(SCLK_MAC2IO, "clk_mac2io", mux_mac2io_src_p, CLK_SET_RATE_NO_REPARENT,
683 RK3328_GRF_MAC_CON1, 10, 1, MFLAGS),
684 MUXGRF(SCLK_MAC2IO_EXT, "clk_mac2io_ext", mux_mac2io_ext_p, CLK_SET_RATE_NO_REPARENT,
685 RK3328_GRF_SOC_CON4, 14, 1, MFLAGS),
686
687 COMPOSITE(SCLK_MAC2PHY_SRC, "clk_mac2phy_src", mux_2plls_p, 0,
688 RK3328_CLKSEL_CON(26), 7, 1, MFLAGS, 0, 5, DFLAGS,
689 RK3328_CLKGATE_CON(3), 0, GFLAGS),
690 GATE(SCLK_MAC2PHY_REF, "clk_mac2phy_ref", "clk_mac2phy", 0,
691 RK3328_CLKGATE_CON(9), 3, GFLAGS),
692 GATE(SCLK_MAC2PHY_RXTX, "clk_mac2phy_rxtx", "clk_mac2phy", 0,
693 RK3328_CLKGATE_CON(9), 1, GFLAGS),
694 COMPOSITE_NOMUX(SCLK_MAC2PHY_OUT, "clk_mac2phy_out", "clk_mac2phy", 0,
695 RK3328_CLKSEL_CON(26), 8, 2, DFLAGS,
696 RK3328_CLKGATE_CON(9), 2, GFLAGS),
697 MUXGRF(SCLK_MAC2PHY, "clk_mac2phy", mux_mac2phy_src_p, CLK_SET_RATE_NO_REPARENT,
698 RK3328_GRF_MAC_CON2, 10, 1, MFLAGS),
699
700 FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
701
702 /*
703 * Clock-Architecture Diagram 9
704 */
705
706 /* PD_VOP */
707 GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK3328_CLKGATE_CON(21), 10, GFLAGS),
708 GATE(0, "aclk_rga_niu", "aclk_rga_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(22), 3, GFLAGS),
709 GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0, RK3328_CLKGATE_CON(21), 2, GFLAGS),
710 GATE(0, "aclk_vop_niu", "aclk_vop_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(21), 4, GFLAGS),
711
712 GATE(ACLK_IEP, "aclk_iep", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 6, GFLAGS),
713 GATE(ACLK_CIF, "aclk_cif", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 8, GFLAGS),
714 GATE(ACLK_HDCP, "aclk_hdcp", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 15, GFLAGS),
715 GATE(0, "aclk_vio_niu", "aclk_vio_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(22), 2, GFLAGS),
716
717 GATE(HCLK_VOP, "hclk_vop", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 3, GFLAGS),
718 GATE(0, "hclk_vop_niu", "hclk_vio_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(21), 5, GFLAGS),
719 GATE(HCLK_IEP, "hclk_iep", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 7, GFLAGS),
720 GATE(HCLK_CIF, "hclk_cif", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 9, GFLAGS),
721 GATE(HCLK_RGA, "hclk_rga", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 11, GFLAGS),
722 GATE(0, "hclk_ahb1tom", "hclk_vio_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(21), 12, GFLAGS),
723 GATE(0, "pclk_vio_h2p", "hclk_vio_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(21), 13, GFLAGS),
724 GATE(0, "hclk_vio_h2p", "hclk_vio_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(21), 14, GFLAGS),
725 GATE(HCLK_HDCP, "hclk_hdcp", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 0, GFLAGS),
726 GATE(0, "hclk_vio_niu", "hclk_vio_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(22), 1, GFLAGS),
727 GATE(PCLK_HDMI, "pclk_hdmi", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 4, GFLAGS),
728 GATE(PCLK_HDCP, "pclk_hdcp", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 5, GFLAGS),
729
730 /* PD_PERI */
731 GATE(0, "aclk_peri_noc", "aclk_peri", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(19), 11, GFLAGS),
732 GATE(ACLK_USB3OTG, "aclk_usb3otg", "aclk_peri", 0, RK3328_CLKGATE_CON(19), 14, GFLAGS),
733
734 GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 0, GFLAGS),
735 GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 1, GFLAGS),
736 GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 2, GFLAGS),
737 GATE(HCLK_SDMMC_EXT, "hclk_sdmmc_ext", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 15, GFLAGS),
738 GATE(HCLK_HOST0, "hclk_host0", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 6, GFLAGS),
739 GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_peri", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(19), 7, GFLAGS),
740 GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 8, GFLAGS),
741 GATE(HCLK_OTG_PMU, "hclk_otg_pmu", "hclk_peri", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(19), 9, GFLAGS),
742 GATE(0, "hclk_peri_niu", "hclk_peri", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(19), 12, GFLAGS),
743 GATE(0, "pclk_peri_niu", "hclk_peri", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(19), 13, GFLAGS),
744
745 /* PD_GMAC */
746 GATE(ACLK_MAC2PHY, "aclk_mac2phy", "aclk_gmac", 0, RK3328_CLKGATE_CON(26), 0, GFLAGS),
747 GATE(ACLK_MAC2IO, "aclk_mac2io", "aclk_gmac", 0, RK3328_CLKGATE_CON(26), 2, GFLAGS),
748 GATE(0, "aclk_gmac_niu", "aclk_gmac", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(26), 4, GFLAGS),
749 GATE(PCLK_MAC2PHY, "pclk_mac2phy", "pclk_gmac", 0, RK3328_CLKGATE_CON(26), 1, GFLAGS),
750 GATE(PCLK_MAC2IO, "pclk_mac2io", "pclk_gmac", 0, RK3328_CLKGATE_CON(26), 3, GFLAGS),
751 GATE(0, "pclk_gmac_niu", "pclk_gmac", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(26), 5, GFLAGS),
752
753 /* PD_BUS */
754 GATE(0, "aclk_bus_niu", "aclk_bus_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(15), 12, GFLAGS),
755 GATE(ACLK_DCF, "aclk_dcf", "aclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 11, GFLAGS),
756 GATE(ACLK_TSP, "aclk_tsp", "aclk_bus_pre", 0, RK3328_CLKGATE_CON(17), 12, GFLAGS),
757 GATE(0, "aclk_intmem", "aclk_bus_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(15), 0, GFLAGS),
758 GATE(ACLK_DMAC, "aclk_dmac_bus", "aclk_bus_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 1, GFLAGS),
759
760 GATE(0, "hclk_rom", "hclk_bus_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(15), 2, GFLAGS),
761 GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 3, GFLAGS),
762 GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 4, GFLAGS),
763 GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 5, GFLAGS),
764 GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 6, GFLAGS),
765 GATE(HCLK_TSP, "hclk_tsp", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(17), 11, GFLAGS),
766 GATE(HCLK_CRYPTO_MST, "hclk_crypto_mst", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 7, GFLAGS),
767 GATE(HCLK_CRYPTO_SLV, "hclk_crypto_slv", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 8, GFLAGS),
768 GATE(0, "hclk_bus_niu", "hclk_bus_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(15), 13, GFLAGS),
769 GATE(HCLK_PDM, "hclk_pdm", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(28), 0, GFLAGS),
770
771 GATE(0, "pclk_bus_niu", "pclk_bus", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(15), 14, GFLAGS),
772 GATE(0, "pclk_efuse", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 9, GFLAGS),
773 GATE(0, "pclk_otp", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(28), 4, GFLAGS),
774 GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus", 0, RK3328_CLKGATE_CON(15), 10, GFLAGS),
775 GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 0, GFLAGS),
776 GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 1, GFLAGS),
777 GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 2, GFLAGS),
778 GATE(PCLK_TIMER, "pclk_timer0", "pclk_bus", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(16), 3, GFLAGS),
779 GATE(0, "pclk_stimer", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 4, GFLAGS),
780 GATE(PCLK_SPI, "pclk_spi", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 5, GFLAGS),
781 GATE(PCLK_PWM, "pclk_rk_pwm", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 6, GFLAGS),
782 GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 7, GFLAGS),
783 GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 8, GFLAGS),
784 GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 9, GFLAGS),
785 GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 10, GFLAGS),
786 GATE(PCLK_UART0, "pclk_uart0", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 11, GFLAGS),
787 GATE(PCLK_UART1, "pclk_uart1", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 12, GFLAGS),
788 GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 13, GFLAGS),
789 GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 14, GFLAGS),
790 GATE(PCLK_DCF, "pclk_dcf", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 15, GFLAGS),
791 GATE(PCLK_GRF, "pclk_grf", "pclk_bus", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(17), 0, GFLAGS),
792 GATE(0, "pclk_cru", "pclk_bus", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(17), 4, GFLAGS),
793 GATE(0, "pclk_sgrf", "pclk_bus", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(17), 6, GFLAGS),
794 GATE(0, "pclk_sim", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 10, GFLAGS),
795 GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus", 0, RK3328_CLKGATE_CON(17), 15, GFLAGS),
796 GATE(0, "pclk_pmu", "pclk_bus", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(28), 3, GFLAGS),
797
798 /* Watchdog pclk is controlled from the secure GRF */
799 SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_bus"),
800
801 GATE(PCLK_USB3PHY_OTG, "pclk_usb3phy_otg", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(28), 1, GFLAGS),
802 GATE(PCLK_USB3PHY_PIPE, "pclk_usb3phy_pipe", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(28), 2, GFLAGS),
803 GATE(PCLK_USB3_GRF, "pclk_usb3_grf", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 2, GFLAGS),
804 GATE(PCLK_USB2_GRF, "pclk_usb2_grf", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 14, GFLAGS),
805 GATE(0, "pclk_ddrphy", "pclk_phy_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(17), 13, GFLAGS),
806 GATE(PCLK_ACODECPHY, "pclk_acodecphy", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(17), 5, GFLAGS),
807 GATE(PCLK_HDMIPHY, "pclk_hdmiphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 7, GFLAGS),
808 GATE(0, "pclk_vdacphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 8, GFLAGS),
809 GATE(0, "pclk_phy_niu", "pclk_phy_pre", CLK_IS_CRITICAL, RK3328_CLKGATE_CON(15), 15, GFLAGS),
810
811 /* PD_MMC */
812 MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc",
813 RK3328_SDMMC_CON0, 1),
814 MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc",
815 RK3328_SDMMC_CON1, 1),
816
817 MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio",
818 RK3328_SDIO_CON0, 1),
819 MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio",
820 RK3328_SDIO_CON1, 1),
821
822 MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc",
823 RK3328_EMMC_CON0, 1),
824 MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc",
825 RK3328_EMMC_CON1, 1),
826
827 MMC(SCLK_SDMMC_EXT_DRV, "sdmmc_ext_drv", "clk_sdmmc_ext",
828 RK3328_SDMMC_EXT_CON0, 1),
829 MMC(SCLK_SDMMC_EXT_SAMPLE, "sdmmc_ext_sample", "clk_sdmmc_ext",
830 RK3328_SDMMC_EXT_CON1, 1),
831 };
832
rk3328_clk_init(struct device_node * np)833 static void __init rk3328_clk_init(struct device_node *np)
834 {
835 struct rockchip_clk_provider *ctx;
836 void __iomem *reg_base;
837 struct clk **clks;
838
839 reg_base = of_iomap(np, 0);
840 if (!reg_base) {
841 pr_err("%s: could not map cru region\n", __func__);
842 return;
843 }
844
845 ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
846 if (IS_ERR(ctx)) {
847 pr_err("%s: rockchip clk init failed\n", __func__);
848 iounmap(reg_base);
849 return;
850 }
851 clks = ctx->clk_data.clks;
852
853 rockchip_clk_register_plls(ctx, rk3328_pll_clks,
854 ARRAY_SIZE(rk3328_pll_clks),
855 RK3328_GRF_SOC_STATUS0);
856 rockchip_clk_register_branches(ctx, rk3328_clk_branches,
857 ARRAY_SIZE(rk3328_clk_branches));
858
859 rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
860 4, clks[PLL_APLL], clks[PLL_GPLL],
861 &rk3328_cpuclk_data, rk3328_cpuclk_rates,
862 ARRAY_SIZE(rk3328_cpuclk_rates));
863
864 rockchip_register_softrst(np, 12, reg_base + RK3328_SOFTRST_CON(0),
865 ROCKCHIP_SOFTRST_HIWORD_MASK);
866
867 rockchip_register_restart_notifier(ctx, RK3328_GLB_SRST_FST, NULL);
868
869 rockchip_clk_of_add_provider(np, ctx);
870 }
871 CLK_OF_DECLARE(rk3328_cru, "rockchip,rk3328-cru", rk3328_clk_init);
872
clk_rk3328_probe(struct platform_device * pdev)873 static int __init clk_rk3328_probe(struct platform_device *pdev)
874 {
875 struct device_node *np = pdev->dev.of_node;
876
877 rk3328_clk_init(np);
878
879 return 0;
880 }
881
882 static const struct of_device_id clk_rk3328_match_table[] = {
883 {
884 .compatible = "rockchip,rk3328-cru",
885 },
886 { }
887 };
888 MODULE_DEVICE_TABLE(of, clk_rk3328_match_table);
889
890 static struct platform_driver clk_rk3328_driver = {
891 .driver = {
892 .name = "clk-rk3328",
893 .of_match_table = clk_rk3328_match_table,
894 },
895 };
896 builtin_platform_driver_probe(clk_rk3328_driver, clk_rk3328_probe);
897
898 MODULE_DESCRIPTION("Rockchip RK3328 Clock Driver");
899 MODULE_LICENSE("GPL");
900