xref: /OK3568_Linux_fs/kernel/drivers/clk/samsung/clk-exynos3250.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Common Clock Framework support for Exynos3250 SoC.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <dt-bindings/clock/exynos3250.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun #include "clk-cpu.h"
18*4882a593Smuzhiyun #include "clk-pll.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define SRC_LEFTBUS		0x4200
21*4882a593Smuzhiyun #define DIV_LEFTBUS		0x4500
22*4882a593Smuzhiyun #define GATE_IP_LEFTBUS		0x4800
23*4882a593Smuzhiyun #define SRC_RIGHTBUS		0x8200
24*4882a593Smuzhiyun #define DIV_RIGHTBUS		0x8500
25*4882a593Smuzhiyun #define GATE_IP_RIGHTBUS	0x8800
26*4882a593Smuzhiyun #define GATE_IP_PERIR		0x8960
27*4882a593Smuzhiyun #define MPLL_LOCK		0xc010
28*4882a593Smuzhiyun #define MPLL_CON0		0xc110
29*4882a593Smuzhiyun #define VPLL_LOCK		0xc020
30*4882a593Smuzhiyun #define VPLL_CON0		0xc120
31*4882a593Smuzhiyun #define UPLL_LOCK		0xc030
32*4882a593Smuzhiyun #define UPLL_CON0		0xc130
33*4882a593Smuzhiyun #define SRC_TOP0		0xc210
34*4882a593Smuzhiyun #define SRC_TOP1		0xc214
35*4882a593Smuzhiyun #define SRC_CAM			0xc220
36*4882a593Smuzhiyun #define SRC_MFC			0xc228
37*4882a593Smuzhiyun #define SRC_G3D			0xc22c
38*4882a593Smuzhiyun #define SRC_LCD			0xc234
39*4882a593Smuzhiyun #define SRC_ISP			0xc238
40*4882a593Smuzhiyun #define SRC_FSYS		0xc240
41*4882a593Smuzhiyun #define SRC_PERIL0		0xc250
42*4882a593Smuzhiyun #define SRC_PERIL1		0xc254
43*4882a593Smuzhiyun #define SRC_MASK_TOP		0xc310
44*4882a593Smuzhiyun #define SRC_MASK_CAM		0xc320
45*4882a593Smuzhiyun #define SRC_MASK_LCD		0xc334
46*4882a593Smuzhiyun #define SRC_MASK_ISP		0xc338
47*4882a593Smuzhiyun #define SRC_MASK_FSYS		0xc340
48*4882a593Smuzhiyun #define SRC_MASK_PERIL0		0xc350
49*4882a593Smuzhiyun #define SRC_MASK_PERIL1		0xc354
50*4882a593Smuzhiyun #define DIV_TOP			0xc510
51*4882a593Smuzhiyun #define DIV_CAM			0xc520
52*4882a593Smuzhiyun #define DIV_MFC			0xc528
53*4882a593Smuzhiyun #define DIV_G3D			0xc52c
54*4882a593Smuzhiyun #define DIV_LCD			0xc534
55*4882a593Smuzhiyun #define DIV_ISP			0xc538
56*4882a593Smuzhiyun #define DIV_FSYS0		0xc540
57*4882a593Smuzhiyun #define DIV_FSYS1		0xc544
58*4882a593Smuzhiyun #define DIV_FSYS2		0xc548
59*4882a593Smuzhiyun #define DIV_PERIL0		0xc550
60*4882a593Smuzhiyun #define DIV_PERIL1		0xc554
61*4882a593Smuzhiyun #define DIV_PERIL3		0xc55c
62*4882a593Smuzhiyun #define DIV_PERIL4		0xc560
63*4882a593Smuzhiyun #define DIV_PERIL5		0xc564
64*4882a593Smuzhiyun #define DIV_CAM1		0xc568
65*4882a593Smuzhiyun #define CLKDIV2_RATIO		0xc580
66*4882a593Smuzhiyun #define GATE_SCLK_CAM		0xc820
67*4882a593Smuzhiyun #define GATE_SCLK_MFC		0xc828
68*4882a593Smuzhiyun #define GATE_SCLK_G3D		0xc82c
69*4882a593Smuzhiyun #define GATE_SCLK_LCD		0xc834
70*4882a593Smuzhiyun #define GATE_SCLK_ISP_TOP	0xc838
71*4882a593Smuzhiyun #define GATE_SCLK_FSYS		0xc840
72*4882a593Smuzhiyun #define GATE_SCLK_PERIL		0xc850
73*4882a593Smuzhiyun #define GATE_IP_CAM		0xc920
74*4882a593Smuzhiyun #define GATE_IP_MFC		0xc928
75*4882a593Smuzhiyun #define GATE_IP_G3D		0xc92c
76*4882a593Smuzhiyun #define GATE_IP_LCD		0xc934
77*4882a593Smuzhiyun #define GATE_IP_ISP		0xc938
78*4882a593Smuzhiyun #define GATE_IP_FSYS		0xc940
79*4882a593Smuzhiyun #define GATE_IP_PERIL		0xc950
80*4882a593Smuzhiyun #define GATE_BLOCK		0xc970
81*4882a593Smuzhiyun #define APLL_LOCK		0x14000
82*4882a593Smuzhiyun #define APLL_CON0		0x14100
83*4882a593Smuzhiyun #define SRC_CPU			0x14200
84*4882a593Smuzhiyun #define DIV_CPU0		0x14500
85*4882a593Smuzhiyun #define DIV_CPU1		0x14504
86*4882a593Smuzhiyun #define PWR_CTRL1		0x15020
87*4882a593Smuzhiyun #define PWR_CTRL2		0x15024
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* Below definitions are used for PWR_CTRL settings */
90*4882a593Smuzhiyun #define PWR_CTRL1_CORE2_DOWN_RATIO(x)		(((x) & 0x7) << 28)
91*4882a593Smuzhiyun #define PWR_CTRL1_CORE1_DOWN_RATIO(x)		(((x) & 0x7) << 16)
92*4882a593Smuzhiyun #define PWR_CTRL1_DIV2_DOWN_EN			(1 << 9)
93*4882a593Smuzhiyun #define PWR_CTRL1_DIV1_DOWN_EN			(1 << 8)
94*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE3_WFE			(1 << 7)
95*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE2_WFE			(1 << 6)
96*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE1_WFE			(1 << 5)
97*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE0_WFE			(1 << 4)
98*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE3_WFI			(1 << 3)
99*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE2_WFI			(1 << 2)
100*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE1_WFI			(1 << 1)
101*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE0_WFI			(1 << 0)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const unsigned long exynos3250_cmu_clk_regs[] __initconst = {
104*4882a593Smuzhiyun 	SRC_LEFTBUS,
105*4882a593Smuzhiyun 	DIV_LEFTBUS,
106*4882a593Smuzhiyun 	GATE_IP_LEFTBUS,
107*4882a593Smuzhiyun 	SRC_RIGHTBUS,
108*4882a593Smuzhiyun 	DIV_RIGHTBUS,
109*4882a593Smuzhiyun 	GATE_IP_RIGHTBUS,
110*4882a593Smuzhiyun 	GATE_IP_PERIR,
111*4882a593Smuzhiyun 	MPLL_LOCK,
112*4882a593Smuzhiyun 	MPLL_CON0,
113*4882a593Smuzhiyun 	VPLL_LOCK,
114*4882a593Smuzhiyun 	VPLL_CON0,
115*4882a593Smuzhiyun 	UPLL_LOCK,
116*4882a593Smuzhiyun 	UPLL_CON0,
117*4882a593Smuzhiyun 	SRC_TOP0,
118*4882a593Smuzhiyun 	SRC_TOP1,
119*4882a593Smuzhiyun 	SRC_CAM,
120*4882a593Smuzhiyun 	SRC_MFC,
121*4882a593Smuzhiyun 	SRC_G3D,
122*4882a593Smuzhiyun 	SRC_LCD,
123*4882a593Smuzhiyun 	SRC_ISP,
124*4882a593Smuzhiyun 	SRC_FSYS,
125*4882a593Smuzhiyun 	SRC_PERIL0,
126*4882a593Smuzhiyun 	SRC_PERIL1,
127*4882a593Smuzhiyun 	SRC_MASK_TOP,
128*4882a593Smuzhiyun 	SRC_MASK_CAM,
129*4882a593Smuzhiyun 	SRC_MASK_LCD,
130*4882a593Smuzhiyun 	SRC_MASK_ISP,
131*4882a593Smuzhiyun 	SRC_MASK_FSYS,
132*4882a593Smuzhiyun 	SRC_MASK_PERIL0,
133*4882a593Smuzhiyun 	SRC_MASK_PERIL1,
134*4882a593Smuzhiyun 	DIV_TOP,
135*4882a593Smuzhiyun 	DIV_CAM,
136*4882a593Smuzhiyun 	DIV_MFC,
137*4882a593Smuzhiyun 	DIV_G3D,
138*4882a593Smuzhiyun 	DIV_LCD,
139*4882a593Smuzhiyun 	DIV_ISP,
140*4882a593Smuzhiyun 	DIV_FSYS0,
141*4882a593Smuzhiyun 	DIV_FSYS1,
142*4882a593Smuzhiyun 	DIV_FSYS2,
143*4882a593Smuzhiyun 	DIV_PERIL0,
144*4882a593Smuzhiyun 	DIV_PERIL1,
145*4882a593Smuzhiyun 	DIV_PERIL3,
146*4882a593Smuzhiyun 	DIV_PERIL4,
147*4882a593Smuzhiyun 	DIV_PERIL5,
148*4882a593Smuzhiyun 	DIV_CAM1,
149*4882a593Smuzhiyun 	CLKDIV2_RATIO,
150*4882a593Smuzhiyun 	GATE_SCLK_CAM,
151*4882a593Smuzhiyun 	GATE_SCLK_MFC,
152*4882a593Smuzhiyun 	GATE_SCLK_G3D,
153*4882a593Smuzhiyun 	GATE_SCLK_LCD,
154*4882a593Smuzhiyun 	GATE_SCLK_ISP_TOP,
155*4882a593Smuzhiyun 	GATE_SCLK_FSYS,
156*4882a593Smuzhiyun 	GATE_SCLK_PERIL,
157*4882a593Smuzhiyun 	GATE_IP_CAM,
158*4882a593Smuzhiyun 	GATE_IP_MFC,
159*4882a593Smuzhiyun 	GATE_IP_G3D,
160*4882a593Smuzhiyun 	GATE_IP_LCD,
161*4882a593Smuzhiyun 	GATE_IP_ISP,
162*4882a593Smuzhiyun 	GATE_IP_FSYS,
163*4882a593Smuzhiyun 	GATE_IP_PERIL,
164*4882a593Smuzhiyun 	GATE_BLOCK,
165*4882a593Smuzhiyun 	APLL_LOCK,
166*4882a593Smuzhiyun 	SRC_CPU,
167*4882a593Smuzhiyun 	DIV_CPU0,
168*4882a593Smuzhiyun 	DIV_CPU1,
169*4882a593Smuzhiyun 	PWR_CTRL1,
170*4882a593Smuzhiyun 	PWR_CTRL2,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* list of all parent clock list */
174*4882a593Smuzhiyun PNAME(mout_vpllsrc_p)		= { "fin_pll", };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun PNAME(mout_apll_p)		= { "fin_pll", "fout_apll", };
177*4882a593Smuzhiyun PNAME(mout_mpll_p)		= { "fin_pll", "fout_mpll", };
178*4882a593Smuzhiyun PNAME(mout_vpll_p)		= { "fin_pll", "fout_vpll", };
179*4882a593Smuzhiyun PNAME(mout_upll_p)		= { "fin_pll", "fout_upll", };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun PNAME(mout_mpll_user_p)		= { "fin_pll", "div_mpll_pre", };
182*4882a593Smuzhiyun PNAME(mout_epll_user_p)		= { "fin_pll", "mout_epll", };
183*4882a593Smuzhiyun PNAME(mout_core_p)		= { "mout_apll", "mout_mpll_user_c", };
184*4882a593Smuzhiyun PNAME(mout_hpm_p)		= { "mout_apll", "mout_mpll_user_c", };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun PNAME(mout_ebi_p)		= { "div_aclk_200", "div_aclk_160", };
187*4882a593Smuzhiyun PNAME(mout_ebi_1_p)		= { "mout_ebi", "mout_vpll", };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun PNAME(mout_gdl_p)		= { "mout_mpll_user_l", };
190*4882a593Smuzhiyun PNAME(mout_gdr_p)		= { "mout_mpll_user_r", };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun PNAME(mout_aclk_400_mcuisp_sub_p)
193*4882a593Smuzhiyun 				= { "fin_pll", "div_aclk_400_mcuisp", };
194*4882a593Smuzhiyun PNAME(mout_aclk_266_0_p)	= { "div_mpll_pre", "mout_vpll", };
195*4882a593Smuzhiyun PNAME(mout_aclk_266_1_p)	= { "mout_epll_user", };
196*4882a593Smuzhiyun PNAME(mout_aclk_266_p)		= { "mout_aclk_266_0", "mout_aclk_266_1", };
197*4882a593Smuzhiyun PNAME(mout_aclk_266_sub_p)	= { "fin_pll", "div_aclk_266", };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun PNAME(group_div_mpll_pre_p)	= { "div_mpll_pre", };
200*4882a593Smuzhiyun PNAME(group_epll_vpll_p)	= { "mout_epll_user", "mout_vpll" };
201*4882a593Smuzhiyun PNAME(group_sclk_p)		= { "xxti", "xusbxti",
202*4882a593Smuzhiyun 				    "none", "none",
203*4882a593Smuzhiyun 				    "none", "none", "div_mpll_pre",
204*4882a593Smuzhiyun 				    "mout_epll_user", "mout_vpll", };
205*4882a593Smuzhiyun PNAME(group_sclk_audio_p)	= { "audiocdclk", "none",
206*4882a593Smuzhiyun 				    "none", "none",
207*4882a593Smuzhiyun 				    "xxti", "xusbxti",
208*4882a593Smuzhiyun 				    "div_mpll_pre", "mout_epll_user",
209*4882a593Smuzhiyun 				    "mout_vpll", };
210*4882a593Smuzhiyun PNAME(group_sclk_cam_blk_p)	= { "xxti", "xusbxti",
211*4882a593Smuzhiyun 				    "none", "none", "none",
212*4882a593Smuzhiyun 				    "none", "div_mpll_pre",
213*4882a593Smuzhiyun 				    "mout_epll_user", "mout_vpll",
214*4882a593Smuzhiyun 				    "none", "none", "none",
215*4882a593Smuzhiyun 				    "div_cam_blk_320", };
216*4882a593Smuzhiyun PNAME(group_sclk_fimd0_p)	= { "xxti", "xusbxti",
217*4882a593Smuzhiyun 				    "m_bitclkhsdiv4_2l", "none",
218*4882a593Smuzhiyun 				    "none", "none", "div_mpll_pre",
219*4882a593Smuzhiyun 				    "mout_epll_user", "mout_vpll",
220*4882a593Smuzhiyun 				    "none", "none", "none",
221*4882a593Smuzhiyun 				    "div_lcd_blk_145", };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun PNAME(mout_mfc_p)		= { "mout_mfc_0", "mout_mfc_1" };
224*4882a593Smuzhiyun PNAME(mout_g3d_p)		= { "mout_g3d_0", "mout_g3d_1" };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static const struct samsung_fixed_factor_clock fixed_factor_clks[] __initconst = {
227*4882a593Smuzhiyun 	FFACTOR(0, "sclk_mpll_1600", "mout_mpll", 1, 1, 0),
228*4882a593Smuzhiyun 	FFACTOR(0, "sclk_mpll_mif", "mout_mpll", 1, 2, 0),
229*4882a593Smuzhiyun 	FFACTOR(0, "sclk_bpll", "fout_bpll", 1, 2, 0),
230*4882a593Smuzhiyun 	FFACTOR(0, "div_cam_blk_320", "sclk_mpll_1600", 1, 5, 0),
231*4882a593Smuzhiyun 	FFACTOR(0, "div_lcd_blk_145", "sclk_mpll_1600", 1, 11, 0),
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* HACK: fin_pll hardcoded to xusbxti until detection is implemented. */
234*4882a593Smuzhiyun 	FFACTOR(CLK_FIN_PLL, "fin_pll", "xusbxti", 1, 1, 0),
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static const struct samsung_mux_clock mux_clks[] __initconst = {
238*4882a593Smuzhiyun 	/*
239*4882a593Smuzhiyun 	 * NOTE: Following table is sorted by register address in ascending
240*4882a593Smuzhiyun 	 * order and then bitfield shift in descending order, as it is done
241*4882a593Smuzhiyun 	 * in the User's Manual. When adding new entries, please make sure
242*4882a593Smuzhiyun 	 * that the order is preserved, to avoid merge conflicts and make
243*4882a593Smuzhiyun 	 * further work with defined data easier.
244*4882a593Smuzhiyun 	 */
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* SRC_LEFTBUS */
247*4882a593Smuzhiyun 	MUX(CLK_MOUT_MPLL_USER_L, "mout_mpll_user_l", mout_mpll_user_p,
248*4882a593Smuzhiyun 	    SRC_LEFTBUS, 4, 1),
249*4882a593Smuzhiyun 	MUX(CLK_MOUT_GDL, "mout_gdl", mout_gdl_p, SRC_LEFTBUS, 0, 1),
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* SRC_RIGHTBUS */
252*4882a593Smuzhiyun 	MUX(CLK_MOUT_MPLL_USER_R, "mout_mpll_user_r", mout_mpll_user_p,
253*4882a593Smuzhiyun 	    SRC_RIGHTBUS, 4, 1),
254*4882a593Smuzhiyun 	MUX(CLK_MOUT_GDR, "mout_gdr", mout_gdr_p, SRC_RIGHTBUS, 0, 1),
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* SRC_TOP0 */
257*4882a593Smuzhiyun 	MUX(CLK_MOUT_EBI, "mout_ebi", mout_ebi_p, SRC_TOP0, 28, 1),
258*4882a593Smuzhiyun 	MUX(CLK_MOUT_ACLK_200, "mout_aclk_200", group_div_mpll_pre_p,SRC_TOP0, 24, 1),
259*4882a593Smuzhiyun 	MUX(CLK_MOUT_ACLK_160, "mout_aclk_160", group_div_mpll_pre_p, SRC_TOP0, 20, 1),
260*4882a593Smuzhiyun 	MUX(CLK_MOUT_ACLK_100, "mout_aclk_100", group_div_mpll_pre_p, SRC_TOP0, 16, 1),
261*4882a593Smuzhiyun 	MUX(CLK_MOUT_ACLK_266_1, "mout_aclk_266_1", mout_aclk_266_1_p, SRC_TOP0, 14, 1),
262*4882a593Smuzhiyun 	MUX(CLK_MOUT_ACLK_266_0, "mout_aclk_266_0", mout_aclk_266_0_p, SRC_TOP0, 13, 1),
263*4882a593Smuzhiyun 	MUX(CLK_MOUT_ACLK_266, "mout_aclk_266", mout_aclk_266_p, SRC_TOP0, 12, 1),
264*4882a593Smuzhiyun 	MUX(CLK_MOUT_VPLL, "mout_vpll", mout_vpll_p, SRC_TOP0, 8, 1),
265*4882a593Smuzhiyun 	MUX(CLK_MOUT_EPLL_USER, "mout_epll_user", mout_epll_user_p, SRC_TOP0, 4, 1),
266*4882a593Smuzhiyun 	MUX(CLK_MOUT_EBI_1, "mout_ebi_1", mout_ebi_1_p, SRC_TOP0, 0, 1),
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* SRC_TOP1 */
269*4882a593Smuzhiyun 	MUX(CLK_MOUT_UPLL, "mout_upll", mout_upll_p, SRC_TOP1, 28, 1),
270*4882a593Smuzhiyun 	MUX(CLK_MOUT_ACLK_400_MCUISP_SUB, "mout_aclk_400_mcuisp_sub", mout_aclk_400_mcuisp_sub_p,
271*4882a593Smuzhiyun 		SRC_TOP1, 24, 1),
272*4882a593Smuzhiyun 	MUX(CLK_MOUT_ACLK_266_SUB, "mout_aclk_266_sub", mout_aclk_266_sub_p, SRC_TOP1, 20, 1),
273*4882a593Smuzhiyun 	MUX(CLK_MOUT_MPLL, "mout_mpll", mout_mpll_p, SRC_TOP1, 12, 1),
274*4882a593Smuzhiyun 	MUX(CLK_MOUT_ACLK_400_MCUISP, "mout_aclk_400_mcuisp", group_div_mpll_pre_p, SRC_TOP1, 8, 1),
275*4882a593Smuzhiyun 	MUX(CLK_MOUT_VPLLSRC, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* SRC_CAM */
278*4882a593Smuzhiyun 	MUX(CLK_MOUT_CAM1, "mout_cam1", group_sclk_p, SRC_CAM, 20, 4),
279*4882a593Smuzhiyun 	MUX(CLK_MOUT_CAM_BLK, "mout_cam_blk", group_sclk_cam_blk_p, SRC_CAM, 0, 4),
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* SRC_MFC */
282*4882a593Smuzhiyun 	MUX(CLK_MOUT_MFC, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1),
283*4882a593Smuzhiyun 	MUX(CLK_MOUT_MFC_1, "mout_mfc_1", group_epll_vpll_p, SRC_MFC, 4, 1),
284*4882a593Smuzhiyun 	MUX(CLK_MOUT_MFC_0, "mout_mfc_0", group_div_mpll_pre_p, SRC_MFC, 0, 1),
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/* SRC_G3D */
287*4882a593Smuzhiyun 	MUX(CLK_MOUT_G3D, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1),
288*4882a593Smuzhiyun 	MUX(CLK_MOUT_G3D_1, "mout_g3d_1", group_epll_vpll_p, SRC_G3D, 4, 1),
289*4882a593Smuzhiyun 	MUX(CLK_MOUT_G3D_0, "mout_g3d_0", group_div_mpll_pre_p, SRC_G3D, 0, 1),
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* SRC_LCD */
292*4882a593Smuzhiyun 	MUX(CLK_MOUT_MIPI0, "mout_mipi0", group_sclk_p, SRC_LCD, 12, 4),
293*4882a593Smuzhiyun 	MUX(CLK_MOUT_FIMD0, "mout_fimd0", group_sclk_fimd0_p, SRC_LCD, 0, 4),
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* SRC_ISP */
296*4882a593Smuzhiyun 	MUX(CLK_MOUT_UART_ISP, "mout_uart_isp", group_sclk_p, SRC_ISP, 12, 4),
297*4882a593Smuzhiyun 	MUX(CLK_MOUT_SPI1_ISP, "mout_spi1_isp", group_sclk_p, SRC_ISP, 8, 4),
298*4882a593Smuzhiyun 	MUX(CLK_MOUT_SPI0_ISP, "mout_spi0_isp", group_sclk_p, SRC_ISP, 4, 4),
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* SRC_FSYS */
301*4882a593Smuzhiyun 	MUX(CLK_MOUT_TSADC, "mout_tsadc", group_sclk_p, SRC_FSYS, 28, 4),
302*4882a593Smuzhiyun 	MUX(CLK_MOUT_MMC2, "mout_mmc2", group_sclk_p, SRC_FSYS, 8, 4),
303*4882a593Smuzhiyun 	MUX(CLK_MOUT_MMC1, "mout_mmc1", group_sclk_p, SRC_FSYS, 4, 4),
304*4882a593Smuzhiyun 	MUX(CLK_MOUT_MMC0, "mout_mmc0", group_sclk_p, SRC_FSYS, 0, 4),
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	/* SRC_PERIL0 */
307*4882a593Smuzhiyun 	MUX(CLK_MOUT_UART2, "mout_uart2", group_sclk_p, SRC_PERIL0, 8, 4),
308*4882a593Smuzhiyun 	MUX(CLK_MOUT_UART1, "mout_uart1", group_sclk_p, SRC_PERIL0, 4, 4),
309*4882a593Smuzhiyun 	MUX(CLK_MOUT_UART0, "mout_uart0", group_sclk_p, SRC_PERIL0, 0, 4),
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* SRC_PERIL1 */
312*4882a593Smuzhiyun 	MUX(CLK_MOUT_SPI1, "mout_spi1", group_sclk_p, SRC_PERIL1, 20, 4),
313*4882a593Smuzhiyun 	MUX(CLK_MOUT_SPI0, "mout_spi0", group_sclk_p, SRC_PERIL1, 16, 4),
314*4882a593Smuzhiyun 	MUX(CLK_MOUT_AUDIO, "mout_audio", group_sclk_audio_p, SRC_PERIL1, 4, 4),
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* SRC_CPU */
317*4882a593Smuzhiyun 	MUX(CLK_MOUT_MPLL_USER_C, "mout_mpll_user_c", mout_mpll_user_p,
318*4882a593Smuzhiyun 	    SRC_CPU, 24, 1),
319*4882a593Smuzhiyun 	MUX(CLK_MOUT_HPM, "mout_hpm", mout_hpm_p, SRC_CPU, 20, 1),
320*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_CORE, "mout_core", mout_core_p, SRC_CPU, 16, 1,
321*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
322*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_APLL, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
323*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static const struct samsung_div_clock div_clks[] __initconst = {
327*4882a593Smuzhiyun 	/*
328*4882a593Smuzhiyun 	 * NOTE: Following table is sorted by register address in ascending
329*4882a593Smuzhiyun 	 * order and then bitfield shift in descending order, as it is done
330*4882a593Smuzhiyun 	 * in the User's Manual. When adding new entries, please make sure
331*4882a593Smuzhiyun 	 * that the order is preserved, to avoid merge conflicts and make
332*4882a593Smuzhiyun 	 * further work with defined data easier.
333*4882a593Smuzhiyun 	 */
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* DIV_LEFTBUS */
336*4882a593Smuzhiyun 	DIV(CLK_DIV_GPL, "div_gpl", "div_gdl", DIV_LEFTBUS, 4, 3),
337*4882a593Smuzhiyun 	DIV(CLK_DIV_GDL, "div_gdl", "mout_gdl", DIV_LEFTBUS, 0, 4),
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* DIV_RIGHTBUS */
340*4882a593Smuzhiyun 	DIV(CLK_DIV_GPR, "div_gpr", "div_gdr", DIV_RIGHTBUS, 4, 3),
341*4882a593Smuzhiyun 	DIV(CLK_DIV_GDR, "div_gdr", "mout_gdr", DIV_RIGHTBUS, 0, 4),
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* DIV_TOP */
344*4882a593Smuzhiyun 	DIV(CLK_DIV_MPLL_PRE, "div_mpll_pre", "sclk_mpll_mif", DIV_TOP, 28, 2),
345*4882a593Smuzhiyun 	DIV(CLK_DIV_ACLK_400_MCUISP, "div_aclk_400_mcuisp",
346*4882a593Smuzhiyun 	    "mout_aclk_400_mcuisp", DIV_TOP, 24, 3),
347*4882a593Smuzhiyun 	DIV(CLK_DIV_EBI, "div_ebi", "mout_ebi_1", DIV_TOP, 16, 3),
348*4882a593Smuzhiyun 	DIV(CLK_DIV_ACLK_200, "div_aclk_200", "mout_aclk_200", DIV_TOP, 12, 3),
349*4882a593Smuzhiyun 	DIV(CLK_DIV_ACLK_160, "div_aclk_160", "mout_aclk_160", DIV_TOP, 8, 3),
350*4882a593Smuzhiyun 	DIV(CLK_DIV_ACLK_100, "div_aclk_100", "mout_aclk_100", DIV_TOP, 4, 4),
351*4882a593Smuzhiyun 	DIV(CLK_DIV_ACLK_266, "div_aclk_266", "mout_aclk_266", DIV_TOP, 0, 3),
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* DIV_CAM */
354*4882a593Smuzhiyun 	DIV(CLK_DIV_CAM1, "div_cam1", "mout_cam1", DIV_CAM, 20, 4),
355*4882a593Smuzhiyun 	DIV(CLK_DIV_CAM_BLK, "div_cam_blk", "mout_cam_blk", DIV_CAM, 0, 4),
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* DIV_MFC */
358*4882a593Smuzhiyun 	DIV(CLK_DIV_MFC, "div_mfc", "mout_mfc", DIV_MFC, 0, 4),
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* DIV_G3D */
361*4882a593Smuzhiyun 	DIV(CLK_DIV_G3D, "div_g3d", "mout_g3d", DIV_G3D, 0, 4),
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/* DIV_LCD */
364*4882a593Smuzhiyun 	DIV_F(CLK_DIV_MIPI0_PRE, "div_mipi0_pre", "div_mipi0", DIV_LCD, 20, 4,
365*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0),
366*4882a593Smuzhiyun 	DIV(CLK_DIV_MIPI0, "div_mipi0", "mout_mipi0", DIV_LCD, 16, 4),
367*4882a593Smuzhiyun 	DIV(CLK_DIV_FIMD0, "div_fimd0", "mout_fimd0", DIV_LCD, 0, 4),
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* DIV_ISP */
370*4882a593Smuzhiyun 	DIV(CLK_DIV_UART_ISP, "div_uart_isp", "mout_uart_isp", DIV_ISP, 28, 4),
371*4882a593Smuzhiyun 	DIV_F(CLK_DIV_SPI1_ISP_PRE, "div_spi1_isp_pre", "div_spi1_isp",
372*4882a593Smuzhiyun 		DIV_ISP, 20, 8, CLK_SET_RATE_PARENT, 0),
373*4882a593Smuzhiyun 	DIV(CLK_DIV_SPI1_ISP, "div_spi1_isp", "mout_spi1_isp", DIV_ISP, 16, 4),
374*4882a593Smuzhiyun 	DIV_F(CLK_DIV_SPI0_ISP_PRE, "div_spi0_isp_pre", "div_spi0_isp",
375*4882a593Smuzhiyun 		DIV_ISP, 8, 8, CLK_SET_RATE_PARENT, 0),
376*4882a593Smuzhiyun 	DIV(CLK_DIV_SPI0_ISP, "div_spi0_isp", "mout_spi0_isp", DIV_ISP, 4, 4),
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* DIV_FSYS0 */
379*4882a593Smuzhiyun 	DIV_F(CLK_DIV_TSADC_PRE, "div_tsadc_pre", "div_tsadc", DIV_FSYS0, 8, 8,
380*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0),
381*4882a593Smuzhiyun 	DIV(CLK_DIV_TSADC, "div_tsadc", "mout_tsadc", DIV_FSYS0, 0, 4),
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* DIV_FSYS1 */
384*4882a593Smuzhiyun 	DIV_F(CLK_DIV_MMC1_PRE, "div_mmc1_pre", "div_mmc1", DIV_FSYS1, 24, 8,
385*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0),
386*4882a593Smuzhiyun 	DIV(CLK_DIV_MMC1, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
387*4882a593Smuzhiyun 	DIV_F(CLK_DIV_MMC0_PRE, "div_mmc0_pre", "div_mmc0", DIV_FSYS1, 8, 8,
388*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0),
389*4882a593Smuzhiyun 	DIV(CLK_DIV_MMC0, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* DIV_FSYS2 */
392*4882a593Smuzhiyun 	DIV_F(CLK_DIV_MMC2_PRE, "div_mmc2_pre", "div_mmc2", DIV_FSYS2, 8, 8,
393*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0),
394*4882a593Smuzhiyun 	DIV(CLK_DIV_MMC2, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/* DIV_PERIL0 */
397*4882a593Smuzhiyun 	DIV(CLK_DIV_UART2, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4),
398*4882a593Smuzhiyun 	DIV(CLK_DIV_UART1, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4),
399*4882a593Smuzhiyun 	DIV(CLK_DIV_UART0, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4),
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* DIV_PERIL1 */
402*4882a593Smuzhiyun 	DIV_F(CLK_DIV_SPI1_PRE, "div_spi1_pre", "div_spi1", DIV_PERIL1, 24, 8,
403*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0),
404*4882a593Smuzhiyun 	DIV(CLK_DIV_SPI1, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4),
405*4882a593Smuzhiyun 	DIV_F(CLK_DIV_SPI0_PRE, "div_spi0_pre", "div_spi0", DIV_PERIL1, 8, 8,
406*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0),
407*4882a593Smuzhiyun 	DIV(CLK_DIV_SPI0, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4),
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* DIV_PERIL4 */
410*4882a593Smuzhiyun 	DIV(CLK_DIV_PCM, "div_pcm", "div_audio", DIV_PERIL4, 20, 8),
411*4882a593Smuzhiyun 	DIV(CLK_DIV_AUDIO, "div_audio", "mout_audio", DIV_PERIL4, 16, 4),
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* DIV_PERIL5 */
414*4882a593Smuzhiyun 	DIV(CLK_DIV_I2S, "div_i2s", "div_audio", DIV_PERIL5, 8, 6),
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* DIV_CPU0 */
417*4882a593Smuzhiyun 	DIV(CLK_DIV_CORE2, "div_core2", "div_core", DIV_CPU0, 28, 3),
418*4882a593Smuzhiyun 	DIV(CLK_DIV_APLL, "div_apll", "mout_apll", DIV_CPU0, 24, 3),
419*4882a593Smuzhiyun 	DIV(CLK_DIV_PCLK_DBG, "div_pclk_dbg", "div_core2", DIV_CPU0, 20, 3),
420*4882a593Smuzhiyun 	DIV(CLK_DIV_ATB, "div_atb", "div_core2", DIV_CPU0, 16, 3),
421*4882a593Smuzhiyun 	DIV(CLK_DIV_COREM, "div_corem", "div_core2", DIV_CPU0, 4, 3),
422*4882a593Smuzhiyun 	DIV(CLK_DIV_CORE, "div_core", "mout_core", DIV_CPU0, 0, 3),
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* DIV_CPU1 */
425*4882a593Smuzhiyun 	DIV(CLK_DIV_HPM, "div_hpm", "div_copy", DIV_CPU1, 4, 3),
426*4882a593Smuzhiyun 	DIV(CLK_DIV_COPY, "div_copy", "mout_hpm", DIV_CPU1, 0, 3),
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun static const struct samsung_gate_clock gate_clks[] __initconst = {
430*4882a593Smuzhiyun 	/*
431*4882a593Smuzhiyun 	 * NOTE: Following table is sorted by register address in ascending
432*4882a593Smuzhiyun 	 * order and then bitfield shift in descending order, as it is done
433*4882a593Smuzhiyun 	 * in the User's Manual. When adding new entries, please make sure
434*4882a593Smuzhiyun 	 * that the order is preserved, to avoid merge conflicts and make
435*4882a593Smuzhiyun 	 * further work with defined data easier.
436*4882a593Smuzhiyun 	 */
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	/* GATE_IP_LEFTBUS */
439*4882a593Smuzhiyun 	GATE(CLK_ASYNC_G3D, "async_g3d", "div_aclk_100", GATE_IP_LEFTBUS, 6,
440*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
441*4882a593Smuzhiyun 	GATE(CLK_ASYNC_MFCL, "async_mfcl", "div_aclk_100", GATE_IP_LEFTBUS, 4,
442*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
443*4882a593Smuzhiyun 	GATE(CLK_PPMULEFT, "ppmuleft", "div_aclk_100", GATE_IP_LEFTBUS, 1,
444*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
445*4882a593Smuzhiyun 	GATE(CLK_GPIO_LEFT, "gpio_left", "div_aclk_100", GATE_IP_LEFTBUS, 0,
446*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	/* GATE_IP_RIGHTBUS */
449*4882a593Smuzhiyun 	GATE(CLK_ASYNC_ISPMX, "async_ispmx", "div_aclk_100",
450*4882a593Smuzhiyun 		GATE_IP_RIGHTBUS, 9, CLK_IGNORE_UNUSED, 0),
451*4882a593Smuzhiyun 	GATE(CLK_ASYNC_FSYSD, "async_fsysd", "div_aclk_100",
452*4882a593Smuzhiyun 		GATE_IP_RIGHTBUS, 5, CLK_IGNORE_UNUSED, 0),
453*4882a593Smuzhiyun 	GATE(CLK_ASYNC_LCD0X, "async_lcd0x", "div_aclk_100",
454*4882a593Smuzhiyun 		GATE_IP_RIGHTBUS, 3, CLK_IGNORE_UNUSED, 0),
455*4882a593Smuzhiyun 	GATE(CLK_ASYNC_CAMX, "async_camx", "div_aclk_100", GATE_IP_RIGHTBUS, 2,
456*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
457*4882a593Smuzhiyun 	GATE(CLK_PPMURIGHT, "ppmuright", "div_aclk_100", GATE_IP_RIGHTBUS, 1,
458*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
459*4882a593Smuzhiyun 	GATE(CLK_GPIO_RIGHT, "gpio_right", "div_aclk_100", GATE_IP_RIGHTBUS, 0,
460*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* GATE_IP_PERIR */
463*4882a593Smuzhiyun 	GATE(CLK_MONOCNT, "monocnt", "div_aclk_100", GATE_IP_PERIR, 22,
464*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
465*4882a593Smuzhiyun 	GATE(CLK_TZPC6, "tzpc6", "div_aclk_100", GATE_IP_PERIR, 21,
466*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
467*4882a593Smuzhiyun 	GATE(CLK_PROVISIONKEY1, "provisionkey1", "div_aclk_100",
468*4882a593Smuzhiyun 		GATE_IP_PERIR, 20, CLK_IGNORE_UNUSED, 0),
469*4882a593Smuzhiyun 	GATE(CLK_PROVISIONKEY0, "provisionkey0", "div_aclk_100",
470*4882a593Smuzhiyun 		GATE_IP_PERIR, 19, CLK_IGNORE_UNUSED, 0),
471*4882a593Smuzhiyun 	GATE(CLK_CMU_ISPPART, "cmu_isppart", "div_aclk_100", GATE_IP_PERIR, 18,
472*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
473*4882a593Smuzhiyun 	GATE(CLK_TMU_APBIF, "tmu_apbif", "div_aclk_100",
474*4882a593Smuzhiyun 		GATE_IP_PERIR, 17, 0, 0),
475*4882a593Smuzhiyun 	GATE(CLK_KEYIF, "keyif", "div_aclk_100", GATE_IP_PERIR, 16, 0, 0),
476*4882a593Smuzhiyun 	GATE(CLK_RTC, "rtc", "div_aclk_100", GATE_IP_PERIR, 15, 0, 0),
477*4882a593Smuzhiyun 	GATE(CLK_WDT, "wdt", "div_aclk_100", GATE_IP_PERIR, 14, 0, 0),
478*4882a593Smuzhiyun 	GATE(CLK_MCT, "mct", "div_aclk_100", GATE_IP_PERIR, 13, 0, 0),
479*4882a593Smuzhiyun 	GATE(CLK_SECKEY, "seckey", "div_aclk_100", GATE_IP_PERIR, 12,
480*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
481*4882a593Smuzhiyun 	GATE(CLK_TZPC5, "tzpc5", "div_aclk_100", GATE_IP_PERIR, 10,
482*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
483*4882a593Smuzhiyun 	GATE(CLK_TZPC4, "tzpc4", "div_aclk_100", GATE_IP_PERIR, 9,
484*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
485*4882a593Smuzhiyun 	GATE(CLK_TZPC3, "tzpc3", "div_aclk_100", GATE_IP_PERIR, 8,
486*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
487*4882a593Smuzhiyun 	GATE(CLK_TZPC2, "tzpc2", "div_aclk_100", GATE_IP_PERIR, 7,
488*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
489*4882a593Smuzhiyun 	GATE(CLK_TZPC1, "tzpc1", "div_aclk_100", GATE_IP_PERIR, 6,
490*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
491*4882a593Smuzhiyun 	GATE(CLK_TZPC0, "tzpc0", "div_aclk_100", GATE_IP_PERIR, 5,
492*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
493*4882a593Smuzhiyun 	GATE(CLK_CMU_COREPART, "cmu_corepart", "div_aclk_100", GATE_IP_PERIR, 4,
494*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
495*4882a593Smuzhiyun 	GATE(CLK_CMU_TOPPART, "cmu_toppart", "div_aclk_100", GATE_IP_PERIR, 3,
496*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
497*4882a593Smuzhiyun 	GATE(CLK_PMU_APBIF, "pmu_apbif", "div_aclk_100", GATE_IP_PERIR, 2,
498*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
499*4882a593Smuzhiyun 	GATE(CLK_SYSREG, "sysreg", "div_aclk_100", GATE_IP_PERIR, 1,
500*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
501*4882a593Smuzhiyun 	GATE(CLK_CHIP_ID, "chip_id", "div_aclk_100", GATE_IP_PERIR, 0,
502*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	/* GATE_SCLK_CAM */
505*4882a593Smuzhiyun 	GATE(CLK_SCLK_JPEG, "sclk_jpeg", "div_cam_blk",
506*4882a593Smuzhiyun 		GATE_SCLK_CAM, 8, CLK_SET_RATE_PARENT, 0),
507*4882a593Smuzhiyun 	GATE(CLK_SCLK_M2MSCALER, "sclk_m2mscaler", "div_cam_blk",
508*4882a593Smuzhiyun 		GATE_SCLK_CAM, 2, CLK_SET_RATE_PARENT, 0),
509*4882a593Smuzhiyun 	GATE(CLK_SCLK_GSCALER1, "sclk_gscaler1", "div_cam_blk",
510*4882a593Smuzhiyun 		GATE_SCLK_CAM, 1, CLK_SET_RATE_PARENT, 0),
511*4882a593Smuzhiyun 	GATE(CLK_SCLK_GSCALER0, "sclk_gscaler0", "div_cam_blk",
512*4882a593Smuzhiyun 		GATE_SCLK_CAM, 0, CLK_SET_RATE_PARENT, 0),
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* GATE_SCLK_MFC */
515*4882a593Smuzhiyun 	GATE(CLK_SCLK_MFC, "sclk_mfc", "div_mfc",
516*4882a593Smuzhiyun 		GATE_SCLK_MFC, 0, CLK_SET_RATE_PARENT, 0),
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* GATE_SCLK_G3D */
519*4882a593Smuzhiyun 	GATE(CLK_SCLK_G3D, "sclk_g3d", "div_g3d",
520*4882a593Smuzhiyun 		GATE_SCLK_G3D, 0, CLK_SET_RATE_PARENT, 0),
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* GATE_SCLK_LCD */
523*4882a593Smuzhiyun 	GATE(CLK_SCLK_MIPIDPHY2L, "sclk_mipidphy2l", "div_mipi0",
524*4882a593Smuzhiyun 		GATE_SCLK_LCD, 4, CLK_SET_RATE_PARENT, 0),
525*4882a593Smuzhiyun 	GATE(CLK_SCLK_MIPI0, "sclk_mipi0", "div_mipi0_pre",
526*4882a593Smuzhiyun 		GATE_SCLK_LCD, 3, CLK_SET_RATE_PARENT, 0),
527*4882a593Smuzhiyun 	GATE(CLK_SCLK_FIMD0, "sclk_fimd0", "div_fimd0",
528*4882a593Smuzhiyun 		GATE_SCLK_LCD, 0, CLK_SET_RATE_PARENT, 0),
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	/* GATE_SCLK_ISP_TOP */
531*4882a593Smuzhiyun 	GATE(CLK_SCLK_CAM1, "sclk_cam1", "div_cam1",
532*4882a593Smuzhiyun 		GATE_SCLK_ISP_TOP, 4, CLK_SET_RATE_PARENT, 0),
533*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART_ISP, "sclk_uart_isp", "div_uart_isp",
534*4882a593Smuzhiyun 		GATE_SCLK_ISP_TOP, 3, CLK_SET_RATE_PARENT, 0),
535*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPI1_ISP, "sclk_spi1_isp", "div_spi1_isp",
536*4882a593Smuzhiyun 		GATE_SCLK_ISP_TOP, 2, CLK_SET_RATE_PARENT, 0),
537*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPI0_ISP, "sclk_spi0_isp", "div_spi0_isp",
538*4882a593Smuzhiyun 		GATE_SCLK_ISP_TOP, 1, CLK_SET_RATE_PARENT, 0),
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	/* GATE_SCLK_FSYS */
541*4882a593Smuzhiyun 	GATE(CLK_SCLK_UPLL, "sclk_upll", "mout_upll", GATE_SCLK_FSYS, 10, 0, 0),
542*4882a593Smuzhiyun 	GATE(CLK_SCLK_TSADC, "sclk_tsadc", "div_tsadc_pre",
543*4882a593Smuzhiyun 		GATE_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0),
544*4882a593Smuzhiyun 	GATE(CLK_SCLK_EBI, "sclk_ebi", "div_ebi",
545*4882a593Smuzhiyun 		GATE_SCLK_FSYS, 6, CLK_SET_RATE_PARENT, 0),
546*4882a593Smuzhiyun 	GATE(CLK_SCLK_MMC2, "sclk_mmc2", "div_mmc2_pre",
547*4882a593Smuzhiyun 		GATE_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
548*4882a593Smuzhiyun 	GATE(CLK_SCLK_MMC1, "sclk_mmc1", "div_mmc1_pre",
549*4882a593Smuzhiyun 		GATE_SCLK_FSYS, 1, CLK_SET_RATE_PARENT, 0),
550*4882a593Smuzhiyun 	GATE(CLK_SCLK_MMC0, "sclk_mmc0", "div_mmc0_pre",
551*4882a593Smuzhiyun 		GATE_SCLK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* GATE_SCLK_PERIL */
554*4882a593Smuzhiyun 	GATE(CLK_SCLK_I2S, "sclk_i2s", "div_i2s",
555*4882a593Smuzhiyun 		GATE_SCLK_PERIL, 18, CLK_SET_RATE_PARENT, 0),
556*4882a593Smuzhiyun 	GATE(CLK_SCLK_PCM, "sclk_pcm", "div_pcm",
557*4882a593Smuzhiyun 		GATE_SCLK_PERIL, 16, CLK_SET_RATE_PARENT, 0),
558*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPI1, "sclk_spi1", "div_spi1_pre",
559*4882a593Smuzhiyun 		GATE_SCLK_PERIL, 7, CLK_SET_RATE_PARENT, 0),
560*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPI0, "sclk_spi0", "div_spi0_pre",
561*4882a593Smuzhiyun 		GATE_SCLK_PERIL, 6, CLK_SET_RATE_PARENT, 0),
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART2, "sclk_uart2", "div_uart2",
564*4882a593Smuzhiyun 		GATE_SCLK_PERIL, 2, CLK_SET_RATE_PARENT, 0),
565*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART1, "sclk_uart1", "div_uart1",
566*4882a593Smuzhiyun 		GATE_SCLK_PERIL, 1, CLK_SET_RATE_PARENT, 0),
567*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART0, "sclk_uart0", "div_uart0",
568*4882a593Smuzhiyun 		GATE_SCLK_PERIL, 0, CLK_SET_RATE_PARENT, 0),
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* GATE_IP_CAM */
571*4882a593Smuzhiyun 	GATE(CLK_QEJPEG, "qejpeg", "div_cam_blk_320", GATE_IP_CAM, 19,
572*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
573*4882a593Smuzhiyun 	GATE(CLK_PIXELASYNCM1, "pixelasyncm1", "div_cam_blk_320",
574*4882a593Smuzhiyun 		GATE_IP_CAM, 18, CLK_IGNORE_UNUSED, 0),
575*4882a593Smuzhiyun 	GATE(CLK_PIXELASYNCM0, "pixelasyncm0", "div_cam_blk_320",
576*4882a593Smuzhiyun 		GATE_IP_CAM, 17, CLK_IGNORE_UNUSED, 0),
577*4882a593Smuzhiyun 	GATE(CLK_PPMUCAMIF, "ppmucamif", "div_cam_blk_320",
578*4882a593Smuzhiyun 		GATE_IP_CAM, 16, CLK_IGNORE_UNUSED, 0),
579*4882a593Smuzhiyun 	GATE(CLK_QEM2MSCALER, "qem2mscaler", "div_cam_blk_320",
580*4882a593Smuzhiyun 		GATE_IP_CAM, 14, CLK_IGNORE_UNUSED, 0),
581*4882a593Smuzhiyun 	GATE(CLK_QEGSCALER1, "qegscaler1", "div_cam_blk_320",
582*4882a593Smuzhiyun 		GATE_IP_CAM, 13, CLK_IGNORE_UNUSED, 0),
583*4882a593Smuzhiyun 	GATE(CLK_QEGSCALER0, "qegscaler0", "div_cam_blk_320",
584*4882a593Smuzhiyun 		GATE_IP_CAM, 12, CLK_IGNORE_UNUSED, 0),
585*4882a593Smuzhiyun 	GATE(CLK_SMMUJPEG, "smmujpeg", "div_cam_blk_320",
586*4882a593Smuzhiyun 		GATE_IP_CAM, 11, 0, 0),
587*4882a593Smuzhiyun 	GATE(CLK_SMMUM2M2SCALER, "smmum2m2scaler", "div_cam_blk_320",
588*4882a593Smuzhiyun 		GATE_IP_CAM, 9, 0, 0),
589*4882a593Smuzhiyun 	GATE(CLK_SMMUGSCALER1, "smmugscaler1", "div_cam_blk_320",
590*4882a593Smuzhiyun 		GATE_IP_CAM, 8, 0, 0),
591*4882a593Smuzhiyun 	GATE(CLK_SMMUGSCALER0, "smmugscaler0", "div_cam_blk_320",
592*4882a593Smuzhiyun 		GATE_IP_CAM, 7, 0, 0),
593*4882a593Smuzhiyun 	GATE(CLK_JPEG, "jpeg", "div_cam_blk_320", GATE_IP_CAM, 6, 0, 0),
594*4882a593Smuzhiyun 	GATE(CLK_M2MSCALER, "m2mscaler", "div_cam_blk_320",
595*4882a593Smuzhiyun 		GATE_IP_CAM, 2, 0, 0),
596*4882a593Smuzhiyun 	GATE(CLK_GSCALER1, "gscaler1", "div_cam_blk_320", GATE_IP_CAM, 1, 0, 0),
597*4882a593Smuzhiyun 	GATE(CLK_GSCALER0, "gscaler0", "div_cam_blk_320", GATE_IP_CAM, 0, 0, 0),
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	/* GATE_IP_MFC */
600*4882a593Smuzhiyun 	GATE(CLK_QEMFC, "qemfc", "div_aclk_200", GATE_IP_MFC, 5,
601*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
602*4882a593Smuzhiyun 	GATE(CLK_PPMUMFC_L, "ppmumfc_l", "div_aclk_200", GATE_IP_MFC, 3,
603*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
604*4882a593Smuzhiyun 	GATE(CLK_SMMUMFC_L, "smmumfc_l", "div_aclk_200", GATE_IP_MFC, 1, 0, 0),
605*4882a593Smuzhiyun 	GATE(CLK_MFC, "mfc", "div_aclk_200", GATE_IP_MFC, 0, 0, 0),
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	/* GATE_IP_G3D */
608*4882a593Smuzhiyun 	GATE(CLK_SMMUG3D, "smmug3d", "div_aclk_200", GATE_IP_G3D, 3, 0, 0),
609*4882a593Smuzhiyun 	GATE(CLK_QEG3D, "qeg3d", "div_aclk_200", GATE_IP_G3D, 2,
610*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
611*4882a593Smuzhiyun 	GATE(CLK_PPMUG3D, "ppmug3d", "div_aclk_200", GATE_IP_G3D, 1,
612*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
613*4882a593Smuzhiyun 	GATE(CLK_G3D, "g3d", "div_aclk_200", GATE_IP_G3D, 0, 0, 0),
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	/* GATE_IP_LCD */
616*4882a593Smuzhiyun 	GATE(CLK_QE_CH1_LCD, "qe_ch1_lcd", "div_aclk_160", GATE_IP_LCD, 7,
617*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
618*4882a593Smuzhiyun 	GATE(CLK_QE_CH0_LCD, "qe_ch0_lcd", "div_aclk_160", GATE_IP_LCD, 6,
619*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
620*4882a593Smuzhiyun 	GATE(CLK_PPMULCD0, "ppmulcd0", "div_aclk_160", GATE_IP_LCD, 5,
621*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
622*4882a593Smuzhiyun 	GATE(CLK_SMMUFIMD0, "smmufimd0", "div_aclk_160", GATE_IP_LCD, 4, 0, 0),
623*4882a593Smuzhiyun 	GATE(CLK_DSIM0, "dsim0", "div_aclk_160", GATE_IP_LCD, 3, 0, 0),
624*4882a593Smuzhiyun 	GATE(CLK_SMIES, "smies", "div_aclk_160", GATE_IP_LCD, 2, 0, 0),
625*4882a593Smuzhiyun 	GATE(CLK_FIMD0, "fimd0", "div_aclk_160", GATE_IP_LCD, 0, 0, 0),
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* GATE_IP_ISP */
628*4882a593Smuzhiyun 	GATE(CLK_CAM1, "cam1", "mout_aclk_266_sub", GATE_IP_ISP, 5, 0, 0),
629*4882a593Smuzhiyun 	GATE(CLK_UART_ISP_TOP, "uart_isp_top", "mout_aclk_266_sub",
630*4882a593Smuzhiyun 		GATE_IP_ISP, 3, 0, 0),
631*4882a593Smuzhiyun 	GATE(CLK_SPI1_ISP_TOP, "spi1_isp_top", "mout_aclk_266_sub",
632*4882a593Smuzhiyun 		GATE_IP_ISP, 2, 0, 0),
633*4882a593Smuzhiyun 	GATE(CLK_SPI0_ISP_TOP, "spi0_isp_top", "mout_aclk_266_sub",
634*4882a593Smuzhiyun 		GATE_IP_ISP, 1, 0, 0),
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* GATE_IP_FSYS */
637*4882a593Smuzhiyun 	GATE(CLK_TSADC, "tsadc", "div_aclk_200", GATE_IP_FSYS, 20, 0, 0),
638*4882a593Smuzhiyun 	GATE(CLK_PPMUFILE, "ppmufile", "div_aclk_200", GATE_IP_FSYS, 17,
639*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, 0),
640*4882a593Smuzhiyun 	GATE(CLK_USBOTG, "usbotg", "div_aclk_200", GATE_IP_FSYS, 13, 0, 0),
641*4882a593Smuzhiyun 	GATE(CLK_USBHOST, "usbhost", "div_aclk_200", GATE_IP_FSYS, 12, 0, 0),
642*4882a593Smuzhiyun 	GATE(CLK_SROMC, "sromc", "div_aclk_200", GATE_IP_FSYS, 11, 0, 0),
643*4882a593Smuzhiyun 	GATE(CLK_SDMMC2, "sdmmc2", "div_aclk_200", GATE_IP_FSYS, 7, 0, 0),
644*4882a593Smuzhiyun 	GATE(CLK_SDMMC1, "sdmmc1", "div_aclk_200", GATE_IP_FSYS, 6, 0, 0),
645*4882a593Smuzhiyun 	GATE(CLK_SDMMC0, "sdmmc0", "div_aclk_200", GATE_IP_FSYS, 5, 0, 0),
646*4882a593Smuzhiyun 	GATE(CLK_PDMA1, "pdma1", "div_aclk_200", GATE_IP_FSYS, 1, 0, 0),
647*4882a593Smuzhiyun 	GATE(CLK_PDMA0, "pdma0", "div_aclk_200", GATE_IP_FSYS, 0, 0, 0),
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* GATE_IP_PERIL */
650*4882a593Smuzhiyun 	GATE(CLK_PWM, "pwm", "div_aclk_100", GATE_IP_PERIL, 24, 0, 0),
651*4882a593Smuzhiyun 	GATE(CLK_PCM, "pcm", "div_aclk_100", GATE_IP_PERIL, 23, 0, 0),
652*4882a593Smuzhiyun 	GATE(CLK_I2S, "i2s", "div_aclk_100", GATE_IP_PERIL, 21, 0, 0),
653*4882a593Smuzhiyun 	GATE(CLK_SPI1, "spi1", "div_aclk_100", GATE_IP_PERIL, 17, 0, 0),
654*4882a593Smuzhiyun 	GATE(CLK_SPI0, "spi0", "div_aclk_100", GATE_IP_PERIL, 16, 0, 0),
655*4882a593Smuzhiyun 	GATE(CLK_I2C7, "i2c7", "div_aclk_100", GATE_IP_PERIL, 13, 0, 0),
656*4882a593Smuzhiyun 	GATE(CLK_I2C6, "i2c6", "div_aclk_100", GATE_IP_PERIL, 12, 0, 0),
657*4882a593Smuzhiyun 	GATE(CLK_I2C5, "i2c5", "div_aclk_100", GATE_IP_PERIL, 11, 0, 0),
658*4882a593Smuzhiyun 	GATE(CLK_I2C4, "i2c4", "div_aclk_100", GATE_IP_PERIL, 10, 0, 0),
659*4882a593Smuzhiyun 	GATE(CLK_I2C3, "i2c3", "div_aclk_100", GATE_IP_PERIL, 9, 0, 0),
660*4882a593Smuzhiyun 	GATE(CLK_I2C2, "i2c2", "div_aclk_100", GATE_IP_PERIL, 8, 0, 0),
661*4882a593Smuzhiyun 	GATE(CLK_I2C1, "i2c1", "div_aclk_100", GATE_IP_PERIL, 7, 0, 0),
662*4882a593Smuzhiyun 	GATE(CLK_I2C0, "i2c0", "div_aclk_100", GATE_IP_PERIL, 6, 0, 0),
663*4882a593Smuzhiyun 	GATE(CLK_UART2, "uart2", "div_aclk_100", GATE_IP_PERIL, 2, 0, 0),
664*4882a593Smuzhiyun 	GATE(CLK_UART1, "uart1", "div_aclk_100", GATE_IP_PERIL, 1, 0, 0),
665*4882a593Smuzhiyun 	GATE(CLK_UART0, "uart0", "div_aclk_100", GATE_IP_PERIL, 0, 0, 0),
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun /* APLL & MPLL & BPLL & UPLL */
669*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos3250_pll_rates[] __initconst = {
670*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1200000000, 400, 4, 1),
671*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 3, 1),
672*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1066000000, 533, 6, 1),
673*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1000000000, 250, 3, 1),
674*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  960000000, 320, 4, 1),
675*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  900000000, 300, 4, 1),
676*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  850000000, 425, 6, 1),
677*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  800000000, 200, 3, 1),
678*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  700000000, 175, 3, 1),
679*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  667000000, 667, 12, 1),
680*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  600000000, 400, 4, 2),
681*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  533000000, 533, 6, 2),
682*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  520000000, 260, 3, 2),
683*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  500000000, 250, 3, 2),
684*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  400000000, 200, 3, 2),
685*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  200000000, 200, 3, 3),
686*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  100000000, 200, 3, 4),
687*4882a593Smuzhiyun 	{ /* sentinel */ }
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun /* EPLL */
691*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos3250_epll_rates[] __initconst = {
692*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 800000000, 200, 3, 1,     0),
693*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 288000000,  96, 2, 2,     0),
694*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 192000000, 128, 2, 3,     0),
695*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 144000000,  96, 2, 3,     0),
696*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  96000000, 128, 2, 4,     0),
697*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  84000000, 112, 2, 4,     0),
698*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  80000003, 106, 2, 4, 43691),
699*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  73728000,  98, 2, 4, 19923),
700*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  67737598, 270, 3, 5, 62285),
701*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  65535999, 174, 2, 5, 49982),
702*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  50000000, 200, 3, 5,     0),
703*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  49152002, 131, 2, 5,  4719),
704*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  48000000, 128, 2, 5,     0),
705*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  45158401, 180, 3, 5, 41524),
706*4882a593Smuzhiyun 	{ /* sentinel */ }
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun /* VPLL */
710*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos3250_vpll_rates[] __initconst = {
711*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 600000000, 100, 2, 1,     0),
712*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 533000000, 266, 3, 2, 32768),
713*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 519230987, 173, 2, 2,  5046),
714*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 500000000, 250, 3, 2,     0),
715*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 445500000, 148, 2, 2, 32768),
716*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 445055007, 148, 2, 2, 23047),
717*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 400000000, 200, 3, 2,     0),
718*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 371250000, 123, 2, 2, 49152),
719*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 370878997, 185, 3, 2, 28803),
720*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 340000000, 170, 3, 2,     0),
721*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 335000015, 111, 2, 2, 43691),
722*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 333000000, 111, 2, 2,     0),
723*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 330000000, 110, 2, 2,     0),
724*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 320000015, 106, 2, 2, 43691),
725*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 300000000, 100, 2, 2,     0),
726*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 275000000, 275, 3, 3,     0),
727*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 222750000, 148, 2, 3, 32768),
728*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 222528007, 148, 2, 3, 23069),
729*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 160000000, 160, 3, 3,     0),
730*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 148500000,  99, 2, 3,     0),
731*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 148352005,  98, 2, 3, 59070),
732*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 108000000, 144, 2, 4,     0),
733*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  74250000,  99, 2, 4,     0),
734*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  74176002,  98, 2, 4, 59070),
735*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  54054000, 216, 3, 5, 14156),
736*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  54000000, 144, 2, 5,     0),
737*4882a593Smuzhiyun 	{ /* sentinel */ }
738*4882a593Smuzhiyun };
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun static const struct samsung_pll_clock exynos3250_plls[] __initconst = {
741*4882a593Smuzhiyun 	PLL(pll_35xx, CLK_FOUT_APLL, "fout_apll", "fin_pll",
742*4882a593Smuzhiyun 		APLL_LOCK, APLL_CON0, exynos3250_pll_rates),
743*4882a593Smuzhiyun 	PLL(pll_35xx, CLK_FOUT_MPLL, "fout_mpll", "fin_pll",
744*4882a593Smuzhiyun 			MPLL_LOCK, MPLL_CON0, exynos3250_pll_rates),
745*4882a593Smuzhiyun 	PLL(pll_36xx, CLK_FOUT_VPLL, "fout_vpll", "fin_pll",
746*4882a593Smuzhiyun 			VPLL_LOCK, VPLL_CON0, exynos3250_vpll_rates),
747*4882a593Smuzhiyun 	PLL(pll_35xx, CLK_FOUT_UPLL, "fout_upll", "fin_pll",
748*4882a593Smuzhiyun 			UPLL_LOCK, UPLL_CON0, exynos3250_pll_rates),
749*4882a593Smuzhiyun };
750*4882a593Smuzhiyun 
exynos3_core_down_clock(void __iomem * reg_base)751*4882a593Smuzhiyun static void __init exynos3_core_down_clock(void __iomem *reg_base)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	unsigned int tmp;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	/*
756*4882a593Smuzhiyun 	 * Enable arm clock down (in idle) and set arm divider
757*4882a593Smuzhiyun 	 * ratios in WFI/WFE state.
758*4882a593Smuzhiyun 	 */
759*4882a593Smuzhiyun 	tmp = (PWR_CTRL1_CORE2_DOWN_RATIO(7) | PWR_CTRL1_CORE1_DOWN_RATIO(7) |
760*4882a593Smuzhiyun 		PWR_CTRL1_DIV2_DOWN_EN | PWR_CTRL1_DIV1_DOWN_EN |
761*4882a593Smuzhiyun 		PWR_CTRL1_USE_CORE1_WFE | PWR_CTRL1_USE_CORE0_WFE |
762*4882a593Smuzhiyun 		PWR_CTRL1_USE_CORE1_WFI | PWR_CTRL1_USE_CORE0_WFI);
763*4882a593Smuzhiyun 	__raw_writel(tmp, reg_base + PWR_CTRL1);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/*
766*4882a593Smuzhiyun 	 * Disable the clock up feature on Exynos4x12, in case it was
767*4882a593Smuzhiyun 	 * enabled by bootloader.
768*4882a593Smuzhiyun 	 */
769*4882a593Smuzhiyun 	__raw_writel(0x0, reg_base + PWR_CTRL2);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun static const struct samsung_cmu_info cmu_info __initconst = {
773*4882a593Smuzhiyun 	.pll_clks		= exynos3250_plls,
774*4882a593Smuzhiyun 	.nr_pll_clks		= ARRAY_SIZE(exynos3250_plls),
775*4882a593Smuzhiyun 	.mux_clks		= mux_clks,
776*4882a593Smuzhiyun 	.nr_mux_clks		= ARRAY_SIZE(mux_clks),
777*4882a593Smuzhiyun 	.div_clks		= div_clks,
778*4882a593Smuzhiyun 	.nr_div_clks		= ARRAY_SIZE(div_clks),
779*4882a593Smuzhiyun 	.gate_clks		= gate_clks,
780*4882a593Smuzhiyun 	.nr_gate_clks		= ARRAY_SIZE(gate_clks),
781*4882a593Smuzhiyun 	.fixed_factor_clks	= fixed_factor_clks,
782*4882a593Smuzhiyun 	.nr_fixed_factor_clks	= ARRAY_SIZE(fixed_factor_clks),
783*4882a593Smuzhiyun 	.nr_clk_ids		= CLK_NR_CLKS,
784*4882a593Smuzhiyun 	.clk_regs		= exynos3250_cmu_clk_regs,
785*4882a593Smuzhiyun 	.nr_clk_regs		= ARRAY_SIZE(exynos3250_cmu_clk_regs),
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun #define E3250_CPU_DIV0(apll, pclk_dbg, atb, corem)			\
789*4882a593Smuzhiyun 		(((apll) << 24) | ((pclk_dbg) << 20) | ((atb) << 16) |	\
790*4882a593Smuzhiyun 		((corem) << 4))
791*4882a593Smuzhiyun #define E3250_CPU_DIV1(hpm, copy)					\
792*4882a593Smuzhiyun 		(((hpm) << 4) | ((copy) << 0))
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun static const struct exynos_cpuclk_cfg_data e3250_armclk_d[] __initconst = {
795*4882a593Smuzhiyun 	{ 1000000, E3250_CPU_DIV0(1, 7, 4, 1), E3250_CPU_DIV1(7, 7), },
796*4882a593Smuzhiyun 	{  900000, E3250_CPU_DIV0(1, 7, 3, 1), E3250_CPU_DIV1(7, 7), },
797*4882a593Smuzhiyun 	{  800000, E3250_CPU_DIV0(1, 7, 3, 1), E3250_CPU_DIV1(7, 7), },
798*4882a593Smuzhiyun 	{  700000, E3250_CPU_DIV0(1, 7, 3, 1), E3250_CPU_DIV1(7, 7), },
799*4882a593Smuzhiyun 	{  600000, E3250_CPU_DIV0(1, 7, 3, 1), E3250_CPU_DIV1(7, 7), },
800*4882a593Smuzhiyun 	{  500000, E3250_CPU_DIV0(1, 7, 3, 1), E3250_CPU_DIV1(7, 7), },
801*4882a593Smuzhiyun 	{  400000, E3250_CPU_DIV0(1, 7, 3, 1), E3250_CPU_DIV1(7, 7), },
802*4882a593Smuzhiyun 	{  300000, E3250_CPU_DIV0(1, 5, 3, 1), E3250_CPU_DIV1(7, 7), },
803*4882a593Smuzhiyun 	{  200000, E3250_CPU_DIV0(1, 3, 3, 1), E3250_CPU_DIV1(7, 7), },
804*4882a593Smuzhiyun 	{  100000, E3250_CPU_DIV0(1, 1, 1, 1), E3250_CPU_DIV1(7, 7), },
805*4882a593Smuzhiyun 	{  0 },
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun 
exynos3250_cmu_init(struct device_node * np)808*4882a593Smuzhiyun static void __init exynos3250_cmu_init(struct device_node *np)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	struct samsung_clk_provider *ctx;
811*4882a593Smuzhiyun 	struct clk_hw **hws;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	ctx = samsung_cmu_register_one(np, &cmu_info);
814*4882a593Smuzhiyun 	if (!ctx)
815*4882a593Smuzhiyun 		return;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	hws = ctx->clk_data.hws;
818*4882a593Smuzhiyun 	exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
819*4882a593Smuzhiyun 			hws[CLK_MOUT_APLL], hws[CLK_MOUT_MPLL_USER_C],
820*4882a593Smuzhiyun 			0x14200, e3250_armclk_d, ARRAY_SIZE(e3250_armclk_d),
821*4882a593Smuzhiyun 			CLK_CPU_HAS_DIV1);
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	exynos3_core_down_clock(ctx->reg_base);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun CLK_OF_DECLARE(exynos3250_cmu, "samsung,exynos3250-cmu", exynos3250_cmu_init);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun /*
828*4882a593Smuzhiyun  * CMU DMC
829*4882a593Smuzhiyun  */
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun #define BPLL_LOCK		0x0118
832*4882a593Smuzhiyun #define BPLL_CON0		0x0218
833*4882a593Smuzhiyun #define BPLL_CON1		0x021c
834*4882a593Smuzhiyun #define BPLL_CON2		0x0220
835*4882a593Smuzhiyun #define SRC_DMC			0x0300
836*4882a593Smuzhiyun #define DIV_DMC1		0x0504
837*4882a593Smuzhiyun #define GATE_BUS_DMC0		0x0700
838*4882a593Smuzhiyun #define GATE_BUS_DMC1		0x0704
839*4882a593Smuzhiyun #define GATE_BUS_DMC2		0x0708
840*4882a593Smuzhiyun #define GATE_BUS_DMC3		0x070c
841*4882a593Smuzhiyun #define GATE_SCLK_DMC		0x0800
842*4882a593Smuzhiyun #define GATE_IP_DMC0		0x0900
843*4882a593Smuzhiyun #define GATE_IP_DMC1		0x0904
844*4882a593Smuzhiyun #define EPLL_LOCK		0x1110
845*4882a593Smuzhiyun #define EPLL_CON0		0x1114
846*4882a593Smuzhiyun #define EPLL_CON1		0x1118
847*4882a593Smuzhiyun #define EPLL_CON2		0x111c
848*4882a593Smuzhiyun #define SRC_EPLL		0x1120
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun static const unsigned long exynos3250_cmu_dmc_clk_regs[] __initconst = {
851*4882a593Smuzhiyun 	BPLL_LOCK,
852*4882a593Smuzhiyun 	BPLL_CON0,
853*4882a593Smuzhiyun 	BPLL_CON1,
854*4882a593Smuzhiyun 	BPLL_CON2,
855*4882a593Smuzhiyun 	SRC_DMC,
856*4882a593Smuzhiyun 	DIV_DMC1,
857*4882a593Smuzhiyun 	GATE_BUS_DMC0,
858*4882a593Smuzhiyun 	GATE_BUS_DMC1,
859*4882a593Smuzhiyun 	GATE_BUS_DMC2,
860*4882a593Smuzhiyun 	GATE_BUS_DMC3,
861*4882a593Smuzhiyun 	GATE_SCLK_DMC,
862*4882a593Smuzhiyun 	GATE_IP_DMC0,
863*4882a593Smuzhiyun 	GATE_IP_DMC1,
864*4882a593Smuzhiyun 	EPLL_LOCK,
865*4882a593Smuzhiyun 	EPLL_CON0,
866*4882a593Smuzhiyun 	EPLL_CON1,
867*4882a593Smuzhiyun 	EPLL_CON2,
868*4882a593Smuzhiyun 	SRC_EPLL,
869*4882a593Smuzhiyun };
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun PNAME(mout_epll_p)	= { "fin_pll", "fout_epll", };
872*4882a593Smuzhiyun PNAME(mout_bpll_p)	= { "fin_pll", "fout_bpll", };
873*4882a593Smuzhiyun PNAME(mout_mpll_mif_p)	= { "fin_pll", "sclk_mpll_mif", };
874*4882a593Smuzhiyun PNAME(mout_dphy_p)	= { "mout_mpll_mif", "mout_bpll", };
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun static const struct samsung_mux_clock dmc_mux_clks[] __initconst = {
877*4882a593Smuzhiyun 	/*
878*4882a593Smuzhiyun 	 * NOTE: Following table is sorted by register address in ascending
879*4882a593Smuzhiyun 	 * order and then bitfield shift in descending order, as it is done
880*4882a593Smuzhiyun 	 * in the User's Manual. When adding new entries, please make sure
881*4882a593Smuzhiyun 	 * that the order is preserved, to avoid merge conflicts and make
882*4882a593Smuzhiyun 	 * further work with defined data easier.
883*4882a593Smuzhiyun 	 */
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	/* SRC_DMC */
886*4882a593Smuzhiyun 	MUX(CLK_MOUT_MPLL_MIF, "mout_mpll_mif", mout_mpll_mif_p, SRC_DMC, 12, 1),
887*4882a593Smuzhiyun 	MUX(CLK_MOUT_BPLL, "mout_bpll", mout_bpll_p, SRC_DMC, 10, 1),
888*4882a593Smuzhiyun 	MUX(CLK_MOUT_DPHY, "mout_dphy", mout_dphy_p, SRC_DMC, 8, 1),
889*4882a593Smuzhiyun 	MUX(CLK_MOUT_DMC_BUS, "mout_dmc_bus", mout_dphy_p, SRC_DMC,  4, 1),
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	/* SRC_EPLL */
892*4882a593Smuzhiyun 	MUX(CLK_MOUT_EPLL, "mout_epll", mout_epll_p, SRC_EPLL, 4, 1),
893*4882a593Smuzhiyun };
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun static const struct samsung_div_clock dmc_div_clks[] __initconst = {
896*4882a593Smuzhiyun 	/*
897*4882a593Smuzhiyun 	 * NOTE: Following table is sorted by register address in ascending
898*4882a593Smuzhiyun 	 * order and then bitfield shift in descending order, as it is done
899*4882a593Smuzhiyun 	 * in the User's Manual. When adding new entries, please make sure
900*4882a593Smuzhiyun 	 * that the order is preserved, to avoid merge conflicts and make
901*4882a593Smuzhiyun 	 * further work with defined data easier.
902*4882a593Smuzhiyun 	 */
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* DIV_DMC1 */
905*4882a593Smuzhiyun 	DIV(CLK_DIV_DMC, "div_dmc", "div_dmc_pre", DIV_DMC1, 27, 3),
906*4882a593Smuzhiyun 	DIV(CLK_DIV_DPHY, "div_dphy", "mout_dphy", DIV_DMC1, 23, 3),
907*4882a593Smuzhiyun 	DIV(CLK_DIV_DMC_PRE, "div_dmc_pre", "mout_dmc_bus", DIV_DMC1, 19, 2),
908*4882a593Smuzhiyun 	DIV(CLK_DIV_DMCP, "div_dmcp", "div_dmcd", DIV_DMC1, 15, 3),
909*4882a593Smuzhiyun 	DIV(CLK_DIV_DMCD, "div_dmcd", "div_dmc", DIV_DMC1, 11, 3),
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun static const struct samsung_pll_clock exynos3250_dmc_plls[] __initconst = {
913*4882a593Smuzhiyun 	PLL(pll_35xx, CLK_FOUT_BPLL, "fout_bpll", "fin_pll",
914*4882a593Smuzhiyun 		BPLL_LOCK, BPLL_CON0, exynos3250_pll_rates),
915*4882a593Smuzhiyun 	PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll",
916*4882a593Smuzhiyun 		EPLL_LOCK, EPLL_CON0, exynos3250_epll_rates),
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun static const struct samsung_cmu_info dmc_cmu_info __initconst = {
920*4882a593Smuzhiyun 	.pll_clks		= exynos3250_dmc_plls,
921*4882a593Smuzhiyun 	.nr_pll_clks		= ARRAY_SIZE(exynos3250_dmc_plls),
922*4882a593Smuzhiyun 	.mux_clks		= dmc_mux_clks,
923*4882a593Smuzhiyun 	.nr_mux_clks		= ARRAY_SIZE(dmc_mux_clks),
924*4882a593Smuzhiyun 	.div_clks		= dmc_div_clks,
925*4882a593Smuzhiyun 	.nr_div_clks		= ARRAY_SIZE(dmc_div_clks),
926*4882a593Smuzhiyun 	.nr_clk_ids		= NR_CLKS_DMC,
927*4882a593Smuzhiyun 	.clk_regs		= exynos3250_cmu_dmc_clk_regs,
928*4882a593Smuzhiyun 	.nr_clk_regs		= ARRAY_SIZE(exynos3250_cmu_dmc_clk_regs),
929*4882a593Smuzhiyun };
930*4882a593Smuzhiyun 
exynos3250_cmu_dmc_init(struct device_node * np)931*4882a593Smuzhiyun static void __init exynos3250_cmu_dmc_init(struct device_node *np)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &dmc_cmu_info);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun CLK_OF_DECLARE(exynos3250_cmu_dmc, "samsung,exynos3250-cmu-dmc",
936*4882a593Smuzhiyun 		exynos3250_cmu_dmc_init);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun /*
940*4882a593Smuzhiyun  * CMU ISP
941*4882a593Smuzhiyun  */
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun #define DIV_ISP0		0x300
944*4882a593Smuzhiyun #define DIV_ISP1		0x304
945*4882a593Smuzhiyun #define GATE_IP_ISP0		0x800
946*4882a593Smuzhiyun #define GATE_IP_ISP1		0x804
947*4882a593Smuzhiyun #define GATE_SCLK_ISP		0x900
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun static const struct samsung_div_clock isp_div_clks[] __initconst = {
950*4882a593Smuzhiyun 	/*
951*4882a593Smuzhiyun 	 * NOTE: Following table is sorted by register address in ascending
952*4882a593Smuzhiyun 	 * order and then bitfield shift in descending order, as it is done
953*4882a593Smuzhiyun 	 * in the User's Manual. When adding new entries, please make sure
954*4882a593Smuzhiyun 	 * that the order is preserved, to avoid merge conflicts and make
955*4882a593Smuzhiyun 	 * further work with defined data easier.
956*4882a593Smuzhiyun 	 */
957*4882a593Smuzhiyun 	/* DIV_ISP0 */
958*4882a593Smuzhiyun 	DIV(CLK_DIV_ISP1, "div_isp1", "mout_aclk_266_sub", DIV_ISP0, 4, 3),
959*4882a593Smuzhiyun 	DIV(CLK_DIV_ISP0, "div_isp0", "mout_aclk_266_sub", DIV_ISP0, 0, 3),
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	/* DIV_ISP1 */
962*4882a593Smuzhiyun 	DIV(CLK_DIV_MCUISP1, "div_mcuisp1", "mout_aclk_400_mcuisp_sub",
963*4882a593Smuzhiyun 		DIV_ISP1, 8, 3),
964*4882a593Smuzhiyun 	DIV(CLK_DIV_MCUISP0, "div_mcuisp0", "mout_aclk_400_mcuisp_sub",
965*4882a593Smuzhiyun 		DIV_ISP1, 4, 3),
966*4882a593Smuzhiyun 	DIV(CLK_DIV_MPWM, "div_mpwm", "div_isp1", DIV_ISP1, 0, 3),
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun static const struct samsung_gate_clock isp_gate_clks[] __initconst = {
970*4882a593Smuzhiyun 	/*
971*4882a593Smuzhiyun 	 * NOTE: Following table is sorted by register address in ascending
972*4882a593Smuzhiyun 	 * order and then bitfield shift in descending order, as it is done
973*4882a593Smuzhiyun 	 * in the User's Manual. When adding new entries, please make sure
974*4882a593Smuzhiyun 	 * that the order is preserved, to avoid merge conflicts and make
975*4882a593Smuzhiyun 	 * further work with defined data easier.
976*4882a593Smuzhiyun 	 */
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	/* GATE_IP_ISP0 */
979*4882a593Smuzhiyun 	GATE(CLK_UART_ISP, "uart_isp", "uart_isp_top",
980*4882a593Smuzhiyun 		GATE_IP_ISP0, 31, CLK_IGNORE_UNUSED, 0),
981*4882a593Smuzhiyun 	GATE(CLK_WDT_ISP, "wdt_isp", "mout_aclk_266_sub",
982*4882a593Smuzhiyun 		GATE_IP_ISP0, 30, CLK_IGNORE_UNUSED, 0),
983*4882a593Smuzhiyun 	GATE(CLK_PWM_ISP, "pwm_isp", "mout_aclk_266_sub",
984*4882a593Smuzhiyun 		GATE_IP_ISP0, 28, CLK_IGNORE_UNUSED, 0),
985*4882a593Smuzhiyun 	GATE(CLK_I2C1_ISP, "i2c1_isp", "mout_aclk_266_sub",
986*4882a593Smuzhiyun 		GATE_IP_ISP0, 26, CLK_IGNORE_UNUSED, 0),
987*4882a593Smuzhiyun 	GATE(CLK_I2C0_ISP, "i2c0_isp", "mout_aclk_266_sub",
988*4882a593Smuzhiyun 		GATE_IP_ISP0, 25, CLK_IGNORE_UNUSED, 0),
989*4882a593Smuzhiyun 	GATE(CLK_MPWM_ISP, "mpwm_isp", "mout_aclk_266_sub",
990*4882a593Smuzhiyun 		GATE_IP_ISP0, 24, CLK_IGNORE_UNUSED, 0),
991*4882a593Smuzhiyun 	GATE(CLK_MCUCTL_ISP, "mcuctl_isp", "mout_aclk_266_sub",
992*4882a593Smuzhiyun 		GATE_IP_ISP0, 23, CLK_IGNORE_UNUSED, 0),
993*4882a593Smuzhiyun 	GATE(CLK_PPMUISPX, "ppmuispx", "mout_aclk_266_sub",
994*4882a593Smuzhiyun 		GATE_IP_ISP0, 21, CLK_IGNORE_UNUSED, 0),
995*4882a593Smuzhiyun 	GATE(CLK_PPMUISPMX, "ppmuispmx", "mout_aclk_266_sub",
996*4882a593Smuzhiyun 		GATE_IP_ISP0, 20, CLK_IGNORE_UNUSED, 0),
997*4882a593Smuzhiyun 	GATE(CLK_QE_LITE1, "qe_lite1", "mout_aclk_266_sub",
998*4882a593Smuzhiyun 		GATE_IP_ISP0, 18, CLK_IGNORE_UNUSED, 0),
999*4882a593Smuzhiyun 	GATE(CLK_QE_LITE0, "qe_lite0", "mout_aclk_266_sub",
1000*4882a593Smuzhiyun 		GATE_IP_ISP0, 17, CLK_IGNORE_UNUSED, 0),
1001*4882a593Smuzhiyun 	GATE(CLK_QE_FD, "qe_fd", "mout_aclk_266_sub",
1002*4882a593Smuzhiyun 		GATE_IP_ISP0, 16, CLK_IGNORE_UNUSED, 0),
1003*4882a593Smuzhiyun 	GATE(CLK_QE_DRC, "qe_drc", "mout_aclk_266_sub",
1004*4882a593Smuzhiyun 		GATE_IP_ISP0, 15, CLK_IGNORE_UNUSED, 0),
1005*4882a593Smuzhiyun 	GATE(CLK_QE_ISP, "qe_isp", "mout_aclk_266_sub",
1006*4882a593Smuzhiyun 		GATE_IP_ISP0, 14, CLK_IGNORE_UNUSED, 0),
1007*4882a593Smuzhiyun 	GATE(CLK_CSIS1, "csis1", "mout_aclk_266_sub",
1008*4882a593Smuzhiyun 		GATE_IP_ISP0, 13, CLK_IGNORE_UNUSED, 0),
1009*4882a593Smuzhiyun 	GATE(CLK_SMMU_LITE1, "smmu_lite1", "mout_aclk_266_sub",
1010*4882a593Smuzhiyun 		GATE_IP_ISP0, 12, CLK_IGNORE_UNUSED, 0),
1011*4882a593Smuzhiyun 	GATE(CLK_SMMU_LITE0, "smmu_lite0", "mout_aclk_266_sub",
1012*4882a593Smuzhiyun 		GATE_IP_ISP0, 11, CLK_IGNORE_UNUSED, 0),
1013*4882a593Smuzhiyun 	GATE(CLK_SMMU_FD, "smmu_fd", "mout_aclk_266_sub",
1014*4882a593Smuzhiyun 		GATE_IP_ISP0, 10, CLK_IGNORE_UNUSED, 0),
1015*4882a593Smuzhiyun 	GATE(CLK_SMMU_DRC, "smmu_drc", "mout_aclk_266_sub",
1016*4882a593Smuzhiyun 		GATE_IP_ISP0, 9, CLK_IGNORE_UNUSED, 0),
1017*4882a593Smuzhiyun 	GATE(CLK_SMMU_ISP, "smmu_isp", "mout_aclk_266_sub",
1018*4882a593Smuzhiyun 		GATE_IP_ISP0, 8, CLK_IGNORE_UNUSED, 0),
1019*4882a593Smuzhiyun 	GATE(CLK_GICISP, "gicisp", "mout_aclk_266_sub",
1020*4882a593Smuzhiyun 		GATE_IP_ISP0, 7, CLK_IGNORE_UNUSED, 0),
1021*4882a593Smuzhiyun 	GATE(CLK_CSIS0, "csis0", "mout_aclk_266_sub",
1022*4882a593Smuzhiyun 		GATE_IP_ISP0, 6, CLK_IGNORE_UNUSED, 0),
1023*4882a593Smuzhiyun 	GATE(CLK_MCUISP, "mcuisp", "mout_aclk_266_sub",
1024*4882a593Smuzhiyun 		GATE_IP_ISP0, 5, CLK_IGNORE_UNUSED, 0),
1025*4882a593Smuzhiyun 	GATE(CLK_LITE1, "lite1", "mout_aclk_266_sub",
1026*4882a593Smuzhiyun 		GATE_IP_ISP0, 4, CLK_IGNORE_UNUSED, 0),
1027*4882a593Smuzhiyun 	GATE(CLK_LITE0, "lite0", "mout_aclk_266_sub",
1028*4882a593Smuzhiyun 		GATE_IP_ISP0, 3, CLK_IGNORE_UNUSED, 0),
1029*4882a593Smuzhiyun 	GATE(CLK_FD, "fd", "mout_aclk_266_sub",
1030*4882a593Smuzhiyun 		GATE_IP_ISP0, 2, CLK_IGNORE_UNUSED, 0),
1031*4882a593Smuzhiyun 	GATE(CLK_DRC, "drc", "mout_aclk_266_sub",
1032*4882a593Smuzhiyun 		GATE_IP_ISP0, 1, CLK_IGNORE_UNUSED, 0),
1033*4882a593Smuzhiyun 	GATE(CLK_ISP, "isp", "mout_aclk_266_sub",
1034*4882a593Smuzhiyun 		GATE_IP_ISP0, 0, CLK_IGNORE_UNUSED, 0),
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	/* GATE_IP_ISP1 */
1037*4882a593Smuzhiyun 	GATE(CLK_QE_ISPCX, "qe_ispcx", "uart_isp_top",
1038*4882a593Smuzhiyun 		GATE_IP_ISP0, 21, CLK_IGNORE_UNUSED, 0),
1039*4882a593Smuzhiyun 	GATE(CLK_QE_SCALERP, "qe_scalerp", "uart_isp_top",
1040*4882a593Smuzhiyun 		GATE_IP_ISP0, 20, CLK_IGNORE_UNUSED, 0),
1041*4882a593Smuzhiyun 	GATE(CLK_QE_SCALERC, "qe_scalerc", "uart_isp_top",
1042*4882a593Smuzhiyun 		GATE_IP_ISP0, 19, CLK_IGNORE_UNUSED, 0),
1043*4882a593Smuzhiyun 	GATE(CLK_SMMU_SCALERP, "smmu_scalerp", "uart_isp_top",
1044*4882a593Smuzhiyun 		GATE_IP_ISP0, 18, CLK_IGNORE_UNUSED, 0),
1045*4882a593Smuzhiyun 	GATE(CLK_SMMU_SCALERC, "smmu_scalerc", "uart_isp_top",
1046*4882a593Smuzhiyun 		GATE_IP_ISP0, 17, CLK_IGNORE_UNUSED, 0),
1047*4882a593Smuzhiyun 	GATE(CLK_SCALERP, "scalerp", "uart_isp_top",
1048*4882a593Smuzhiyun 		GATE_IP_ISP0, 16, CLK_IGNORE_UNUSED, 0),
1049*4882a593Smuzhiyun 	GATE(CLK_SCALERC, "scalerc", "uart_isp_top",
1050*4882a593Smuzhiyun 		GATE_IP_ISP0, 15, CLK_IGNORE_UNUSED, 0),
1051*4882a593Smuzhiyun 	GATE(CLK_SPI1_ISP, "spi1_isp", "uart_isp_top",
1052*4882a593Smuzhiyun 		GATE_IP_ISP0, 13, CLK_IGNORE_UNUSED, 0),
1053*4882a593Smuzhiyun 	GATE(CLK_SPI0_ISP, "spi0_isp", "uart_isp_top",
1054*4882a593Smuzhiyun 		GATE_IP_ISP0, 12, CLK_IGNORE_UNUSED, 0),
1055*4882a593Smuzhiyun 	GATE(CLK_SMMU_ISPCX, "smmu_ispcx", "uart_isp_top",
1056*4882a593Smuzhiyun 		GATE_IP_ISP0, 4, CLK_IGNORE_UNUSED, 0),
1057*4882a593Smuzhiyun 	GATE(CLK_ASYNCAXIM, "asyncaxim", "uart_isp_top",
1058*4882a593Smuzhiyun 		GATE_IP_ISP0, 0, CLK_IGNORE_UNUSED, 0),
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	/* GATE_SCLK_ISP */
1061*4882a593Smuzhiyun 	GATE(CLK_SCLK_MPWM_ISP, "sclk_mpwm_isp", "div_mpwm",
1062*4882a593Smuzhiyun 		GATE_SCLK_ISP, 0, CLK_IGNORE_UNUSED, 0),
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun static const struct samsung_cmu_info isp_cmu_info __initconst = {
1066*4882a593Smuzhiyun 	.div_clks	= isp_div_clks,
1067*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(isp_div_clks),
1068*4882a593Smuzhiyun 	.gate_clks	= isp_gate_clks,
1069*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(isp_gate_clks),
1070*4882a593Smuzhiyun 	.nr_clk_ids	= NR_CLKS_ISP,
1071*4882a593Smuzhiyun };
1072*4882a593Smuzhiyun 
exynos3250_cmu_isp_probe(struct platform_device * pdev)1073*4882a593Smuzhiyun static int __init exynos3250_cmu_isp_probe(struct platform_device *pdev)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &isp_cmu_info);
1078*4882a593Smuzhiyun 	return 0;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun static const struct of_device_id exynos3250_cmu_isp_of_match[] __initconst = {
1082*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos3250-cmu-isp", },
1083*4882a593Smuzhiyun 	{ /* sentinel */ }
1084*4882a593Smuzhiyun };
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun static struct platform_driver exynos3250_cmu_isp_driver __initdata = {
1087*4882a593Smuzhiyun 	.driver = {
1088*4882a593Smuzhiyun 		.name = "exynos3250-cmu-isp",
1089*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
1090*4882a593Smuzhiyun 		.of_match_table = exynos3250_cmu_isp_of_match,
1091*4882a593Smuzhiyun 	},
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun 
exynos3250_cmu_platform_init(void)1094*4882a593Smuzhiyun static int __init exynos3250_cmu_platform_init(void)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun 	return platform_driver_probe(&exynos3250_cmu_isp_driver,
1097*4882a593Smuzhiyun 					exynos3250_cmu_isp_probe);
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun subsys_initcall(exynos3250_cmu_platform_init);
1100*4882a593Smuzhiyun 
1101