1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun * Author: Mateusz Krawczuk <m.krawczuk@partner.samsung.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on clock drivers for S3C64xx and Exynos4 SoCs.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Common Clock Framework support for all S5PC110/S5PV210 SoCs.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "clk.h"
16*4882a593Smuzhiyun #include "clk-pll.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <dt-bindings/clock/s5pv210.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* S5PC110/S5PV210 clock controller register offsets */
21*4882a593Smuzhiyun #define APLL_LOCK 0x0000
22*4882a593Smuzhiyun #define MPLL_LOCK 0x0008
23*4882a593Smuzhiyun #define EPLL_LOCK 0x0010
24*4882a593Smuzhiyun #define VPLL_LOCK 0x0020
25*4882a593Smuzhiyun #define APLL_CON0 0x0100
26*4882a593Smuzhiyun #define APLL_CON1 0x0104
27*4882a593Smuzhiyun #define MPLL_CON 0x0108
28*4882a593Smuzhiyun #define EPLL_CON0 0x0110
29*4882a593Smuzhiyun #define EPLL_CON1 0x0114
30*4882a593Smuzhiyun #define VPLL_CON 0x0120
31*4882a593Smuzhiyun #define CLK_SRC0 0x0200
32*4882a593Smuzhiyun #define CLK_SRC1 0x0204
33*4882a593Smuzhiyun #define CLK_SRC2 0x0208
34*4882a593Smuzhiyun #define CLK_SRC3 0x020c
35*4882a593Smuzhiyun #define CLK_SRC4 0x0210
36*4882a593Smuzhiyun #define CLK_SRC5 0x0214
37*4882a593Smuzhiyun #define CLK_SRC6 0x0218
38*4882a593Smuzhiyun #define CLK_SRC_MASK0 0x0280
39*4882a593Smuzhiyun #define CLK_SRC_MASK1 0x0284
40*4882a593Smuzhiyun #define CLK_DIV0 0x0300
41*4882a593Smuzhiyun #define CLK_DIV1 0x0304
42*4882a593Smuzhiyun #define CLK_DIV2 0x0308
43*4882a593Smuzhiyun #define CLK_DIV3 0x030c
44*4882a593Smuzhiyun #define CLK_DIV4 0x0310
45*4882a593Smuzhiyun #define CLK_DIV5 0x0314
46*4882a593Smuzhiyun #define CLK_DIV6 0x0318
47*4882a593Smuzhiyun #define CLK_DIV7 0x031c
48*4882a593Smuzhiyun #define CLK_GATE_MAIN0 0x0400
49*4882a593Smuzhiyun #define CLK_GATE_MAIN1 0x0404
50*4882a593Smuzhiyun #define CLK_GATE_MAIN2 0x0408
51*4882a593Smuzhiyun #define CLK_GATE_PERI0 0x0420
52*4882a593Smuzhiyun #define CLK_GATE_PERI1 0x0424
53*4882a593Smuzhiyun #define CLK_GATE_SCLK0 0x0440
54*4882a593Smuzhiyun #define CLK_GATE_SCLK1 0x0444
55*4882a593Smuzhiyun #define CLK_GATE_IP0 0x0460
56*4882a593Smuzhiyun #define CLK_GATE_IP1 0x0464
57*4882a593Smuzhiyun #define CLK_GATE_IP2 0x0468
58*4882a593Smuzhiyun #define CLK_GATE_IP3 0x046c
59*4882a593Smuzhiyun #define CLK_GATE_IP4 0x0470
60*4882a593Smuzhiyun #define CLK_GATE_BLOCK 0x0480
61*4882a593Smuzhiyun #define CLK_GATE_IP5 0x0484
62*4882a593Smuzhiyun #define CLK_OUT 0x0500
63*4882a593Smuzhiyun #define MISC 0xe000
64*4882a593Smuzhiyun #define OM_STAT 0xe100
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* IDs of PLLs available on S5PV210/S5P6442 SoCs */
67*4882a593Smuzhiyun enum {
68*4882a593Smuzhiyun apll,
69*4882a593Smuzhiyun mpll,
70*4882a593Smuzhiyun epll,
71*4882a593Smuzhiyun vpll,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* IDs of external clocks (used for legacy boards) */
75*4882a593Smuzhiyun enum {
76*4882a593Smuzhiyun xxti,
77*4882a593Smuzhiyun xusbxti,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static void __iomem *reg_base;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* List of registers that need to be preserved across suspend/resume. */
83*4882a593Smuzhiyun static unsigned long s5pv210_clk_regs[] __initdata = {
84*4882a593Smuzhiyun CLK_SRC0,
85*4882a593Smuzhiyun CLK_SRC1,
86*4882a593Smuzhiyun CLK_SRC2,
87*4882a593Smuzhiyun CLK_SRC3,
88*4882a593Smuzhiyun CLK_SRC4,
89*4882a593Smuzhiyun CLK_SRC5,
90*4882a593Smuzhiyun CLK_SRC6,
91*4882a593Smuzhiyun CLK_SRC_MASK0,
92*4882a593Smuzhiyun CLK_SRC_MASK1,
93*4882a593Smuzhiyun CLK_DIV0,
94*4882a593Smuzhiyun CLK_DIV1,
95*4882a593Smuzhiyun CLK_DIV2,
96*4882a593Smuzhiyun CLK_DIV3,
97*4882a593Smuzhiyun CLK_DIV4,
98*4882a593Smuzhiyun CLK_DIV5,
99*4882a593Smuzhiyun CLK_DIV6,
100*4882a593Smuzhiyun CLK_DIV7,
101*4882a593Smuzhiyun CLK_GATE_MAIN0,
102*4882a593Smuzhiyun CLK_GATE_MAIN1,
103*4882a593Smuzhiyun CLK_GATE_MAIN2,
104*4882a593Smuzhiyun CLK_GATE_PERI0,
105*4882a593Smuzhiyun CLK_GATE_PERI1,
106*4882a593Smuzhiyun CLK_GATE_SCLK0,
107*4882a593Smuzhiyun CLK_GATE_SCLK1,
108*4882a593Smuzhiyun CLK_GATE_IP0,
109*4882a593Smuzhiyun CLK_GATE_IP1,
110*4882a593Smuzhiyun CLK_GATE_IP2,
111*4882a593Smuzhiyun CLK_GATE_IP3,
112*4882a593Smuzhiyun CLK_GATE_IP4,
113*4882a593Smuzhiyun CLK_GATE_IP5,
114*4882a593Smuzhiyun CLK_GATE_BLOCK,
115*4882a593Smuzhiyun APLL_LOCK,
116*4882a593Smuzhiyun MPLL_LOCK,
117*4882a593Smuzhiyun EPLL_LOCK,
118*4882a593Smuzhiyun VPLL_LOCK,
119*4882a593Smuzhiyun APLL_CON0,
120*4882a593Smuzhiyun APLL_CON1,
121*4882a593Smuzhiyun MPLL_CON,
122*4882a593Smuzhiyun EPLL_CON0,
123*4882a593Smuzhiyun EPLL_CON1,
124*4882a593Smuzhiyun VPLL_CON,
125*4882a593Smuzhiyun CLK_OUT,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Mux parent lists. */
129*4882a593Smuzhiyun static const char *const fin_pll_p[] __initconst = {
130*4882a593Smuzhiyun "xxti",
131*4882a593Smuzhiyun "xusbxti"
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static const char *const mout_apll_p[] __initconst = {
135*4882a593Smuzhiyun "fin_pll",
136*4882a593Smuzhiyun "fout_apll"
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static const char *const mout_mpll_p[] __initconst = {
140*4882a593Smuzhiyun "fin_pll",
141*4882a593Smuzhiyun "fout_mpll"
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static const char *const mout_epll_p[] __initconst = {
145*4882a593Smuzhiyun "fin_pll",
146*4882a593Smuzhiyun "fout_epll"
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static const char *const mout_vpllsrc_p[] __initconst = {
150*4882a593Smuzhiyun "fin_pll",
151*4882a593Smuzhiyun "sclk_hdmi27m"
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static const char *const mout_vpll_p[] __initconst = {
155*4882a593Smuzhiyun "mout_vpllsrc",
156*4882a593Smuzhiyun "fout_vpll"
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static const char *const mout_group1_p[] __initconst = {
160*4882a593Smuzhiyun "dout_a2m",
161*4882a593Smuzhiyun "mout_mpll",
162*4882a593Smuzhiyun "mout_epll",
163*4882a593Smuzhiyun "mout_vpll"
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static const char *const mout_group2_p[] __initconst = {
167*4882a593Smuzhiyun "xxti",
168*4882a593Smuzhiyun "xusbxti",
169*4882a593Smuzhiyun "sclk_hdmi27m",
170*4882a593Smuzhiyun "sclk_usbphy0",
171*4882a593Smuzhiyun "sclk_usbphy1",
172*4882a593Smuzhiyun "sclk_hdmiphy",
173*4882a593Smuzhiyun "mout_mpll",
174*4882a593Smuzhiyun "mout_epll",
175*4882a593Smuzhiyun "mout_vpll",
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static const char *const mout_audio0_p[] __initconst = {
179*4882a593Smuzhiyun "xxti",
180*4882a593Smuzhiyun "pcmcdclk0",
181*4882a593Smuzhiyun "sclk_hdmi27m",
182*4882a593Smuzhiyun "sclk_usbphy0",
183*4882a593Smuzhiyun "sclk_usbphy1",
184*4882a593Smuzhiyun "sclk_hdmiphy",
185*4882a593Smuzhiyun "mout_mpll",
186*4882a593Smuzhiyun "mout_epll",
187*4882a593Smuzhiyun "mout_vpll",
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static const char *const mout_audio1_p[] __initconst = {
191*4882a593Smuzhiyun "i2scdclk1",
192*4882a593Smuzhiyun "pcmcdclk1",
193*4882a593Smuzhiyun "sclk_hdmi27m",
194*4882a593Smuzhiyun "sclk_usbphy0",
195*4882a593Smuzhiyun "sclk_usbphy1",
196*4882a593Smuzhiyun "sclk_hdmiphy",
197*4882a593Smuzhiyun "mout_mpll",
198*4882a593Smuzhiyun "mout_epll",
199*4882a593Smuzhiyun "mout_vpll",
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static const char *const mout_audio2_p[] __initconst = {
203*4882a593Smuzhiyun "i2scdclk2",
204*4882a593Smuzhiyun "pcmcdclk2",
205*4882a593Smuzhiyun "sclk_hdmi27m",
206*4882a593Smuzhiyun "sclk_usbphy0",
207*4882a593Smuzhiyun "sclk_usbphy1",
208*4882a593Smuzhiyun "sclk_hdmiphy",
209*4882a593Smuzhiyun "mout_mpll",
210*4882a593Smuzhiyun "mout_epll",
211*4882a593Smuzhiyun "mout_vpll",
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static const char *const mout_spdif_p[] __initconst = {
215*4882a593Smuzhiyun "dout_audio0",
216*4882a593Smuzhiyun "dout_audio1",
217*4882a593Smuzhiyun "dout_audio3",
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static const char *const mout_group3_p[] __initconst = {
221*4882a593Smuzhiyun "mout_apll",
222*4882a593Smuzhiyun "mout_mpll"
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static const char *const mout_group4_p[] __initconst = {
226*4882a593Smuzhiyun "mout_mpll",
227*4882a593Smuzhiyun "dout_a2m"
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static const char *const mout_flash_p[] __initconst = {
231*4882a593Smuzhiyun "dout_hclkd",
232*4882a593Smuzhiyun "dout_hclkp"
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static const char *const mout_dac_p[] __initconst = {
236*4882a593Smuzhiyun "mout_vpll",
237*4882a593Smuzhiyun "sclk_hdmiphy"
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const char *const mout_hdmi_p[] __initconst = {
241*4882a593Smuzhiyun "sclk_hdmiphy",
242*4882a593Smuzhiyun "dout_tblk"
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static const char *const mout_mixer_p[] __initconst = {
246*4882a593Smuzhiyun "mout_dac",
247*4882a593Smuzhiyun "mout_hdmi"
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static const char *const mout_vpll_6442_p[] __initconst = {
251*4882a593Smuzhiyun "fin_pll",
252*4882a593Smuzhiyun "fout_vpll"
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static const char *const mout_mixer_6442_p[] __initconst = {
256*4882a593Smuzhiyun "mout_vpll",
257*4882a593Smuzhiyun "dout_mixer"
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun static const char *const mout_d0sync_6442_p[] __initconst = {
261*4882a593Smuzhiyun "mout_dsys",
262*4882a593Smuzhiyun "div_apll"
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static const char *const mout_d1sync_6442_p[] __initconst = {
266*4882a593Smuzhiyun "mout_psys",
267*4882a593Smuzhiyun "div_apll"
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const char *const mout_group2_6442_p[] __initconst = {
271*4882a593Smuzhiyun "fin_pll",
272*4882a593Smuzhiyun "none",
273*4882a593Smuzhiyun "none",
274*4882a593Smuzhiyun "sclk_usbphy0",
275*4882a593Smuzhiyun "none",
276*4882a593Smuzhiyun "none",
277*4882a593Smuzhiyun "mout_mpll",
278*4882a593Smuzhiyun "mout_epll",
279*4882a593Smuzhiyun "mout_vpll",
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static const char *const mout_audio0_6442_p[] __initconst = {
283*4882a593Smuzhiyun "fin_pll",
284*4882a593Smuzhiyun "pcmcdclk0",
285*4882a593Smuzhiyun "none",
286*4882a593Smuzhiyun "sclk_usbphy0",
287*4882a593Smuzhiyun "none",
288*4882a593Smuzhiyun "none",
289*4882a593Smuzhiyun "mout_mpll",
290*4882a593Smuzhiyun "mout_epll",
291*4882a593Smuzhiyun "mout_vpll",
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun static const char *const mout_audio1_6442_p[] __initconst = {
295*4882a593Smuzhiyun "i2scdclk1",
296*4882a593Smuzhiyun "pcmcdclk1",
297*4882a593Smuzhiyun "none",
298*4882a593Smuzhiyun "sclk_usbphy0",
299*4882a593Smuzhiyun "none",
300*4882a593Smuzhiyun "none",
301*4882a593Smuzhiyun "mout_mpll",
302*4882a593Smuzhiyun "mout_epll",
303*4882a593Smuzhiyun "mout_vpll",
304*4882a593Smuzhiyun "fin_pll",
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static const char *const mout_clksel_p[] __initconst = {
308*4882a593Smuzhiyun "fout_apll_clkout",
309*4882a593Smuzhiyun "fout_mpll_clkout",
310*4882a593Smuzhiyun "fout_epll",
311*4882a593Smuzhiyun "fout_vpll",
312*4882a593Smuzhiyun "sclk_usbphy0",
313*4882a593Smuzhiyun "sclk_usbphy1",
314*4882a593Smuzhiyun "sclk_hdmiphy",
315*4882a593Smuzhiyun "rtc",
316*4882a593Smuzhiyun "rtc_tick",
317*4882a593Smuzhiyun "dout_hclkm",
318*4882a593Smuzhiyun "dout_pclkm",
319*4882a593Smuzhiyun "dout_hclkd",
320*4882a593Smuzhiyun "dout_pclkd",
321*4882a593Smuzhiyun "dout_hclkp",
322*4882a593Smuzhiyun "dout_pclkp",
323*4882a593Smuzhiyun "dout_apll_clkout",
324*4882a593Smuzhiyun "dout_hpm",
325*4882a593Smuzhiyun "xxti",
326*4882a593Smuzhiyun "xusbxti",
327*4882a593Smuzhiyun "div_dclk"
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun static const char *const mout_clksel_6442_p[] __initconst = {
331*4882a593Smuzhiyun "fout_apll_clkout",
332*4882a593Smuzhiyun "fout_mpll_clkout",
333*4882a593Smuzhiyun "fout_epll",
334*4882a593Smuzhiyun "fout_vpll",
335*4882a593Smuzhiyun "sclk_usbphy0",
336*4882a593Smuzhiyun "none",
337*4882a593Smuzhiyun "none",
338*4882a593Smuzhiyun "rtc",
339*4882a593Smuzhiyun "rtc_tick",
340*4882a593Smuzhiyun "none",
341*4882a593Smuzhiyun "none",
342*4882a593Smuzhiyun "dout_hclkd",
343*4882a593Smuzhiyun "dout_pclkd",
344*4882a593Smuzhiyun "dout_hclkp",
345*4882a593Smuzhiyun "dout_pclkp",
346*4882a593Smuzhiyun "dout_apll_clkout",
347*4882a593Smuzhiyun "none",
348*4882a593Smuzhiyun "fin_pll",
349*4882a593Smuzhiyun "none",
350*4882a593Smuzhiyun "div_dclk"
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun static const char *const mout_clkout_p[] __initconst = {
354*4882a593Smuzhiyun "dout_clkout",
355*4882a593Smuzhiyun "none",
356*4882a593Smuzhiyun "xxti",
357*4882a593Smuzhiyun "xusbxti"
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* Common fixed factor clocks. */
361*4882a593Smuzhiyun static const struct samsung_fixed_factor_clock ffactor_clks[] __initconst = {
362*4882a593Smuzhiyun FFACTOR(FOUT_APLL_CLKOUT, "fout_apll_clkout", "fout_apll", 1, 4, 0),
363*4882a593Smuzhiyun FFACTOR(FOUT_MPLL_CLKOUT, "fout_mpll_clkout", "fout_mpll", 1, 2, 0),
364*4882a593Smuzhiyun FFACTOR(DOUT_APLL_CLKOUT, "dout_apll_clkout", "dout_apll", 1, 4, 0),
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* PLL input mux (fin_pll), which needs to be registered before PLLs. */
368*4882a593Smuzhiyun static const struct samsung_mux_clock early_mux_clks[] __initconst = {
369*4882a593Smuzhiyun MUX_F(FIN_PLL, "fin_pll", fin_pll_p, OM_STAT, 0, 1,
370*4882a593Smuzhiyun CLK_MUX_READ_ONLY, 0),
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* Common clock muxes. */
374*4882a593Smuzhiyun static const struct samsung_mux_clock mux_clks[] __initconst = {
375*4882a593Smuzhiyun MUX(MOUT_FLASH, "mout_flash", mout_flash_p, CLK_SRC0, 28, 1),
376*4882a593Smuzhiyun MUX(MOUT_PSYS, "mout_psys", mout_group4_p, CLK_SRC0, 24, 1),
377*4882a593Smuzhiyun MUX(MOUT_DSYS, "mout_dsys", mout_group4_p, CLK_SRC0, 20, 1),
378*4882a593Smuzhiyun MUX(MOUT_MSYS, "mout_msys", mout_group3_p, CLK_SRC0, 16, 1),
379*4882a593Smuzhiyun MUX(MOUT_EPLL, "mout_epll", mout_epll_p, CLK_SRC0, 8, 1),
380*4882a593Smuzhiyun MUX(MOUT_MPLL, "mout_mpll", mout_mpll_p, CLK_SRC0, 4, 1),
381*4882a593Smuzhiyun MUX(MOUT_APLL, "mout_apll", mout_apll_p, CLK_SRC0, 0, 1),
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun MUX(MOUT_CLKOUT, "mout_clkout", mout_clkout_p, MISC, 8, 2),
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* S5PV210-specific clock muxes. */
387*4882a593Smuzhiyun static const struct samsung_mux_clock s5pv210_mux_clks[] __initconst = {
388*4882a593Smuzhiyun MUX(MOUT_VPLL, "mout_vpll", mout_vpll_p, CLK_SRC0, 12, 1),
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun MUX(MOUT_VPLLSRC, "mout_vpllsrc", mout_vpllsrc_p, CLK_SRC1, 28, 1),
391*4882a593Smuzhiyun MUX(MOUT_CSIS, "mout_csis", mout_group2_p, CLK_SRC1, 24, 4),
392*4882a593Smuzhiyun MUX(MOUT_FIMD, "mout_fimd", mout_group2_p, CLK_SRC1, 20, 4),
393*4882a593Smuzhiyun MUX(MOUT_CAM1, "mout_cam1", mout_group2_p, CLK_SRC1, 16, 4),
394*4882a593Smuzhiyun MUX(MOUT_CAM0, "mout_cam0", mout_group2_p, CLK_SRC1, 12, 4),
395*4882a593Smuzhiyun MUX(MOUT_DAC, "mout_dac", mout_dac_p, CLK_SRC1, 8, 1),
396*4882a593Smuzhiyun MUX(MOUT_MIXER, "mout_mixer", mout_mixer_p, CLK_SRC1, 4, 1),
397*4882a593Smuzhiyun MUX(MOUT_HDMI, "mout_hdmi", mout_hdmi_p, CLK_SRC1, 0, 1),
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun MUX(MOUT_G2D, "mout_g2d", mout_group1_p, CLK_SRC2, 8, 2),
400*4882a593Smuzhiyun MUX(MOUT_MFC, "mout_mfc", mout_group1_p, CLK_SRC2, 4, 2),
401*4882a593Smuzhiyun MUX(MOUT_G3D, "mout_g3d", mout_group1_p, CLK_SRC2, 0, 2),
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun MUX(MOUT_FIMC2, "mout_fimc2", mout_group2_p, CLK_SRC3, 20, 4),
404*4882a593Smuzhiyun MUX(MOUT_FIMC1, "mout_fimc1", mout_group2_p, CLK_SRC3, 16, 4),
405*4882a593Smuzhiyun MUX(MOUT_FIMC0, "mout_fimc0", mout_group2_p, CLK_SRC3, 12, 4),
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun MUX(MOUT_UART3, "mout_uart3", mout_group2_p, CLK_SRC4, 28, 4),
408*4882a593Smuzhiyun MUX(MOUT_UART2, "mout_uart2", mout_group2_p, CLK_SRC4, 24, 4),
409*4882a593Smuzhiyun MUX(MOUT_UART1, "mout_uart1", mout_group2_p, CLK_SRC4, 20, 4),
410*4882a593Smuzhiyun MUX(MOUT_UART0, "mout_uart0", mout_group2_p, CLK_SRC4, 16, 4),
411*4882a593Smuzhiyun MUX(MOUT_MMC3, "mout_mmc3", mout_group2_p, CLK_SRC4, 12, 4),
412*4882a593Smuzhiyun MUX(MOUT_MMC2, "mout_mmc2", mout_group2_p, CLK_SRC4, 8, 4),
413*4882a593Smuzhiyun MUX(MOUT_MMC1, "mout_mmc1", mout_group2_p, CLK_SRC4, 4, 4),
414*4882a593Smuzhiyun MUX(MOUT_MMC0, "mout_mmc0", mout_group2_p, CLK_SRC4, 0, 4),
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun MUX(MOUT_PWM, "mout_pwm", mout_group2_p, CLK_SRC5, 12, 4),
417*4882a593Smuzhiyun MUX(MOUT_SPI1, "mout_spi1", mout_group2_p, CLK_SRC5, 4, 4),
418*4882a593Smuzhiyun MUX(MOUT_SPI0, "mout_spi0", mout_group2_p, CLK_SRC5, 0, 4),
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun MUX(MOUT_DMC0, "mout_dmc0", mout_group1_p, CLK_SRC6, 24, 2),
421*4882a593Smuzhiyun MUX(MOUT_PWI, "mout_pwi", mout_group2_p, CLK_SRC6, 20, 4),
422*4882a593Smuzhiyun MUX(MOUT_HPM, "mout_hpm", mout_group3_p, CLK_SRC6, 16, 1),
423*4882a593Smuzhiyun MUX(MOUT_SPDIF, "mout_spdif", mout_spdif_p, CLK_SRC6, 12, 2),
424*4882a593Smuzhiyun MUX(MOUT_AUDIO2, "mout_audio2", mout_audio2_p, CLK_SRC6, 8, 4),
425*4882a593Smuzhiyun MUX(MOUT_AUDIO1, "mout_audio1", mout_audio1_p, CLK_SRC6, 4, 4),
426*4882a593Smuzhiyun MUX(MOUT_AUDIO0, "mout_audio0", mout_audio0_p, CLK_SRC6, 0, 4),
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun MUX(MOUT_CLKSEL, "mout_clksel", mout_clksel_p, CLK_OUT, 12, 5),
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* S5P6442-specific clock muxes. */
432*4882a593Smuzhiyun static const struct samsung_mux_clock s5p6442_mux_clks[] __initconst = {
433*4882a593Smuzhiyun MUX(MOUT_VPLL, "mout_vpll", mout_vpll_6442_p, CLK_SRC0, 12, 1),
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun MUX(MOUT_FIMD, "mout_fimd", mout_group2_6442_p, CLK_SRC1, 20, 4),
436*4882a593Smuzhiyun MUX(MOUT_CAM1, "mout_cam1", mout_group2_6442_p, CLK_SRC1, 16, 4),
437*4882a593Smuzhiyun MUX(MOUT_CAM0, "mout_cam0", mout_group2_6442_p, CLK_SRC1, 12, 4),
438*4882a593Smuzhiyun MUX(MOUT_MIXER, "mout_mixer", mout_mixer_6442_p, CLK_SRC1, 4, 1),
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun MUX(MOUT_D0SYNC, "mout_d0sync", mout_d0sync_6442_p, CLK_SRC2, 28, 1),
441*4882a593Smuzhiyun MUX(MOUT_D1SYNC, "mout_d1sync", mout_d1sync_6442_p, CLK_SRC2, 24, 1),
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun MUX(MOUT_FIMC2, "mout_fimc2", mout_group2_6442_p, CLK_SRC3, 20, 4),
444*4882a593Smuzhiyun MUX(MOUT_FIMC1, "mout_fimc1", mout_group2_6442_p, CLK_SRC3, 16, 4),
445*4882a593Smuzhiyun MUX(MOUT_FIMC0, "mout_fimc0", mout_group2_6442_p, CLK_SRC3, 12, 4),
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun MUX(MOUT_UART2, "mout_uart2", mout_group2_6442_p, CLK_SRC4, 24, 4),
448*4882a593Smuzhiyun MUX(MOUT_UART1, "mout_uart1", mout_group2_6442_p, CLK_SRC4, 20, 4),
449*4882a593Smuzhiyun MUX(MOUT_UART0, "mout_uart0", mout_group2_6442_p, CLK_SRC4, 16, 4),
450*4882a593Smuzhiyun MUX(MOUT_MMC2, "mout_mmc2", mout_group2_6442_p, CLK_SRC4, 8, 4),
451*4882a593Smuzhiyun MUX(MOUT_MMC1, "mout_mmc1", mout_group2_6442_p, CLK_SRC4, 4, 4),
452*4882a593Smuzhiyun MUX(MOUT_MMC0, "mout_mmc0", mout_group2_6442_p, CLK_SRC4, 0, 4),
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun MUX(MOUT_PWM, "mout_pwm", mout_group2_6442_p, CLK_SRC5, 12, 4),
455*4882a593Smuzhiyun MUX(MOUT_SPI0, "mout_spi0", mout_group2_6442_p, CLK_SRC5, 0, 4),
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun MUX(MOUT_AUDIO1, "mout_audio1", mout_audio1_6442_p, CLK_SRC6, 4, 4),
458*4882a593Smuzhiyun MUX(MOUT_AUDIO0, "mout_audio0", mout_audio0_6442_p, CLK_SRC6, 0, 4),
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun MUX(MOUT_CLKSEL, "mout_clksel", mout_clksel_6442_p, CLK_OUT, 12, 5),
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* S5PV210-specific fixed rate clocks generated inside the SoC. */
464*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock s5pv210_frate_clks[] __initconst = {
465*4882a593Smuzhiyun FRATE(SCLK_HDMI27M, "sclk_hdmi27m", NULL, 0, 27000000),
466*4882a593Smuzhiyun FRATE(SCLK_HDMIPHY, "sclk_hdmiphy", NULL, 0, 27000000),
467*4882a593Smuzhiyun FRATE(SCLK_USBPHY0, "sclk_usbphy0", NULL, 0, 48000000),
468*4882a593Smuzhiyun FRATE(SCLK_USBPHY1, "sclk_usbphy1", NULL, 0, 48000000),
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* S5P6442-specific fixed rate clocks generated inside the SoC. */
472*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock s5p6442_frate_clks[] __initconst = {
473*4882a593Smuzhiyun FRATE(SCLK_USBPHY0, "sclk_usbphy0", NULL, 0, 30000000),
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* Common clock dividers. */
477*4882a593Smuzhiyun static const struct samsung_div_clock div_clks[] __initconst = {
478*4882a593Smuzhiyun DIV(DOUT_PCLKP, "dout_pclkp", "dout_hclkp", CLK_DIV0, 28, 3),
479*4882a593Smuzhiyun DIV(DOUT_PCLKD, "dout_pclkd", "dout_hclkd", CLK_DIV0, 20, 3),
480*4882a593Smuzhiyun DIV(DOUT_A2M, "dout_a2m", "mout_apll", CLK_DIV0, 4, 3),
481*4882a593Smuzhiyun DIV(DOUT_APLL, "dout_apll", "mout_msys", CLK_DIV0, 0, 3),
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun DIV(DOUT_FIMD, "dout_fimd", "mout_fimd", CLK_DIV1, 20, 4),
484*4882a593Smuzhiyun DIV(DOUT_CAM1, "dout_cam1", "mout_cam1", CLK_DIV1, 16, 4),
485*4882a593Smuzhiyun DIV(DOUT_CAM0, "dout_cam0", "mout_cam0", CLK_DIV1, 12, 4),
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun DIV(DOUT_FIMC2, "dout_fimc2", "mout_fimc2", CLK_DIV3, 20, 4),
488*4882a593Smuzhiyun DIV(DOUT_FIMC1, "dout_fimc1", "mout_fimc1", CLK_DIV3, 16, 4),
489*4882a593Smuzhiyun DIV(DOUT_FIMC0, "dout_fimc0", "mout_fimc0", CLK_DIV3, 12, 4),
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun DIV(DOUT_UART2, "dout_uart2", "mout_uart2", CLK_DIV4, 24, 4),
492*4882a593Smuzhiyun DIV(DOUT_UART1, "dout_uart1", "mout_uart1", CLK_DIV4, 20, 4),
493*4882a593Smuzhiyun DIV(DOUT_UART0, "dout_uart0", "mout_uart0", CLK_DIV4, 16, 4),
494*4882a593Smuzhiyun DIV(DOUT_MMC2, "dout_mmc2", "mout_mmc2", CLK_DIV4, 8, 4),
495*4882a593Smuzhiyun DIV(DOUT_MMC1, "dout_mmc1", "mout_mmc1", CLK_DIV4, 4, 4),
496*4882a593Smuzhiyun DIV(DOUT_MMC0, "dout_mmc0", "mout_mmc0", CLK_DIV4, 0, 4),
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun DIV(DOUT_PWM, "dout_pwm", "mout_pwm", CLK_DIV5, 12, 4),
499*4882a593Smuzhiyun DIV(DOUT_SPI0, "dout_spi0", "mout_spi0", CLK_DIV5, 0, 4),
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun DIV(DOUT_FLASH, "dout_flash", "mout_flash", CLK_DIV6, 12, 3),
502*4882a593Smuzhiyun DIV(DOUT_AUDIO1, "dout_audio1", "mout_audio1", CLK_DIV6, 4, 4),
503*4882a593Smuzhiyun DIV(DOUT_AUDIO0, "dout_audio0", "mout_audio0", CLK_DIV6, 0, 4),
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun DIV(DOUT_CLKOUT, "dout_clkout", "mout_clksel", CLK_OUT, 20, 4),
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* S5PV210-specific clock dividers. */
509*4882a593Smuzhiyun static const struct samsung_div_clock s5pv210_div_clks[] __initconst = {
510*4882a593Smuzhiyun DIV(DOUT_HCLKP, "dout_hclkp", "mout_psys", CLK_DIV0, 24, 4),
511*4882a593Smuzhiyun DIV(DOUT_HCLKD, "dout_hclkd", "mout_dsys", CLK_DIV0, 16, 4),
512*4882a593Smuzhiyun DIV(DOUT_PCLKM, "dout_pclkm", "dout_hclkm", CLK_DIV0, 12, 3),
513*4882a593Smuzhiyun DIV(DOUT_HCLKM, "dout_hclkm", "dout_apll", CLK_DIV0, 8, 3),
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun DIV(DOUT_CSIS, "dout_csis", "mout_csis", CLK_DIV1, 28, 4),
516*4882a593Smuzhiyun DIV(DOUT_TBLK, "dout_tblk", "mout_vpll", CLK_DIV1, 0, 4),
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun DIV(DOUT_G2D, "dout_g2d", "mout_g2d", CLK_DIV2, 8, 4),
519*4882a593Smuzhiyun DIV(DOUT_MFC, "dout_mfc", "mout_mfc", CLK_DIV2, 4, 4),
520*4882a593Smuzhiyun DIV(DOUT_G3D, "dout_g3d", "mout_g3d", CLK_DIV2, 0, 4),
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun DIV(DOUT_UART3, "dout_uart3", "mout_uart3", CLK_DIV4, 28, 4),
523*4882a593Smuzhiyun DIV(DOUT_MMC3, "dout_mmc3", "mout_mmc3", CLK_DIV4, 12, 4),
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun DIV(DOUT_SPI1, "dout_spi1", "mout_spi1", CLK_DIV5, 4, 4),
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun DIV(DOUT_DMC0, "dout_dmc0", "mout_dmc0", CLK_DIV6, 28, 4),
528*4882a593Smuzhiyun DIV(DOUT_PWI, "dout_pwi", "mout_pwi", CLK_DIV6, 24, 4),
529*4882a593Smuzhiyun DIV(DOUT_HPM, "dout_hpm", "dout_copy", CLK_DIV6, 20, 3),
530*4882a593Smuzhiyun DIV(DOUT_COPY, "dout_copy", "mout_hpm", CLK_DIV6, 16, 3),
531*4882a593Smuzhiyun DIV(DOUT_AUDIO2, "dout_audio2", "mout_audio2", CLK_DIV6, 8, 4),
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun DIV(DOUT_DPM, "dout_dpm", "dout_pclkp", CLK_DIV7, 8, 7),
534*4882a593Smuzhiyun DIV(DOUT_DVSEM, "dout_dvsem", "dout_pclkp", CLK_DIV7, 0, 7),
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* S5P6442-specific clock dividers. */
538*4882a593Smuzhiyun static const struct samsung_div_clock s5p6442_div_clks[] __initconst = {
539*4882a593Smuzhiyun DIV(DOUT_HCLKP, "dout_hclkp", "mout_d1sync", CLK_DIV0, 24, 4),
540*4882a593Smuzhiyun DIV(DOUT_HCLKD, "dout_hclkd", "mout_d0sync", CLK_DIV0, 16, 4),
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun DIV(DOUT_MIXER, "dout_mixer", "mout_vpll", CLK_DIV1, 0, 4),
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* Common clock gates. */
546*4882a593Smuzhiyun static const struct samsung_gate_clock gate_clks[] __initconst = {
547*4882a593Smuzhiyun GATE(CLK_ROTATOR, "rotator", "dout_hclkd", CLK_GATE_IP0, 29, 0, 0),
548*4882a593Smuzhiyun GATE(CLK_FIMC2, "fimc2", "dout_hclkd", CLK_GATE_IP0, 26, 0, 0),
549*4882a593Smuzhiyun GATE(CLK_FIMC1, "fimc1", "dout_hclkd", CLK_GATE_IP0, 25, 0, 0),
550*4882a593Smuzhiyun GATE(CLK_FIMC0, "fimc0", "dout_hclkd", CLK_GATE_IP0, 24, 0, 0),
551*4882a593Smuzhiyun GATE(CLK_PDMA0, "pdma0", "dout_hclkp", CLK_GATE_IP0, 3, 0, 0),
552*4882a593Smuzhiyun GATE(CLK_MDMA, "mdma", "dout_hclkd", CLK_GATE_IP0, 2, 0, 0),
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun GATE(CLK_SROMC, "sromc", "dout_hclkp", CLK_GATE_IP1, 26, 0, 0),
555*4882a593Smuzhiyun GATE(CLK_NANDXL, "nandxl", "dout_hclkp", CLK_GATE_IP1, 24, 0, 0),
556*4882a593Smuzhiyun GATE(CLK_USB_OTG, "usb_otg", "dout_hclkp", CLK_GATE_IP1, 16, 0, 0),
557*4882a593Smuzhiyun GATE(CLK_TVENC, "tvenc", "dout_hclkd", CLK_GATE_IP1, 10, 0, 0),
558*4882a593Smuzhiyun GATE(CLK_MIXER, "mixer", "dout_hclkd", CLK_GATE_IP1, 9, 0, 0),
559*4882a593Smuzhiyun GATE(CLK_VP, "vp", "dout_hclkd", CLK_GATE_IP1, 8, 0, 0),
560*4882a593Smuzhiyun GATE(CLK_FIMD, "fimd", "dout_hclkd", CLK_GATE_IP1, 0, 0, 0),
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun GATE(CLK_HSMMC2, "hsmmc2", "dout_hclkp", CLK_GATE_IP2, 18, 0, 0),
563*4882a593Smuzhiyun GATE(CLK_HSMMC1, "hsmmc1", "dout_hclkp", CLK_GATE_IP2, 17, 0, 0),
564*4882a593Smuzhiyun GATE(CLK_HSMMC0, "hsmmc0", "dout_hclkp", CLK_GATE_IP2, 16, 0, 0),
565*4882a593Smuzhiyun GATE(CLK_MODEMIF, "modemif", "dout_hclkp", CLK_GATE_IP2, 9, 0, 0),
566*4882a593Smuzhiyun GATE(CLK_SECSS, "secss", "dout_hclkp", CLK_GATE_IP2, 0, 0, 0),
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun GATE(CLK_PCM1, "pcm1", "dout_pclkp", CLK_GATE_IP3, 29, 0, 0),
569*4882a593Smuzhiyun GATE(CLK_PCM0, "pcm0", "dout_pclkp", CLK_GATE_IP3, 28, 0, 0),
570*4882a593Smuzhiyun GATE(CLK_TSADC, "tsadc", "dout_pclkp", CLK_GATE_IP3, 24, 0, 0),
571*4882a593Smuzhiyun GATE(CLK_PWM, "pwm", "dout_pclkp", CLK_GATE_IP3, 23, 0, 0),
572*4882a593Smuzhiyun GATE(CLK_WDT, "watchdog", "dout_pclkp", CLK_GATE_IP3, 22, 0, 0),
573*4882a593Smuzhiyun GATE(CLK_KEYIF, "keyif", "dout_pclkp", CLK_GATE_IP3, 21, 0, 0),
574*4882a593Smuzhiyun GATE(CLK_UART2, "uart2", "dout_pclkp", CLK_GATE_IP3, 19, 0, 0),
575*4882a593Smuzhiyun GATE(CLK_UART1, "uart1", "dout_pclkp", CLK_GATE_IP3, 18, 0, 0),
576*4882a593Smuzhiyun GATE(CLK_UART0, "uart0", "dout_pclkp", CLK_GATE_IP3, 17, 0, 0),
577*4882a593Smuzhiyun GATE(CLK_SYSTIMER, "systimer", "dout_pclkp", CLK_GATE_IP3, 16, 0, 0),
578*4882a593Smuzhiyun GATE(CLK_RTC, "rtc", "dout_pclkp", CLK_GATE_IP3, 15, 0, 0),
579*4882a593Smuzhiyun GATE(CLK_SPI0, "spi0", "dout_pclkp", CLK_GATE_IP3, 12, 0, 0),
580*4882a593Smuzhiyun GATE(CLK_I2C2, "i2c2", "dout_pclkp", CLK_GATE_IP3, 9, 0, 0),
581*4882a593Smuzhiyun GATE(CLK_I2C0, "i2c0", "dout_pclkp", CLK_GATE_IP3, 7, 0, 0),
582*4882a593Smuzhiyun GATE(CLK_I2S1, "i2s1", "dout_pclkp", CLK_GATE_IP3, 5, 0, 0),
583*4882a593Smuzhiyun GATE(CLK_I2S0, "i2s0", "dout_pclkp", CLK_GATE_IP3, 4, 0, 0),
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun GATE(CLK_SECKEY, "seckey", "dout_pclkp", CLK_GATE_IP4, 3, 0, 0),
586*4882a593Smuzhiyun GATE(CLK_CHIPID, "chipid", "dout_pclkp", CLK_GATE_IP4, 0, 0, 0),
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun GATE(SCLK_AUDIO1, "sclk_audio1", "dout_audio1", CLK_SRC_MASK0, 25,
589*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
590*4882a593Smuzhiyun GATE(SCLK_AUDIO0, "sclk_audio0", "dout_audio0", CLK_SRC_MASK0, 24,
591*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
592*4882a593Smuzhiyun GATE(SCLK_PWM, "sclk_pwm", "dout_pwm", CLK_SRC_MASK0, 19,
593*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
594*4882a593Smuzhiyun GATE(SCLK_SPI0, "sclk_spi0", "dout_spi0", CLK_SRC_MASK0, 16,
595*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
596*4882a593Smuzhiyun GATE(SCLK_UART2, "sclk_uart2", "dout_uart2", CLK_SRC_MASK0, 14,
597*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
598*4882a593Smuzhiyun GATE(SCLK_UART1, "sclk_uart1", "dout_uart1", CLK_SRC_MASK0, 13,
599*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
600*4882a593Smuzhiyun GATE(SCLK_UART0, "sclk_uart0", "dout_uart0", CLK_SRC_MASK0, 12,
601*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
602*4882a593Smuzhiyun GATE(SCLK_MMC2, "sclk_mmc2", "dout_mmc2", CLK_SRC_MASK0, 10,
603*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
604*4882a593Smuzhiyun GATE(SCLK_MMC1, "sclk_mmc1", "dout_mmc1", CLK_SRC_MASK0, 9,
605*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
606*4882a593Smuzhiyun GATE(SCLK_MMC0, "sclk_mmc0", "dout_mmc0", CLK_SRC_MASK0, 8,
607*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
608*4882a593Smuzhiyun GATE(SCLK_FIMD, "sclk_fimd", "dout_fimd", CLK_SRC_MASK0, 5,
609*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
610*4882a593Smuzhiyun GATE(SCLK_CAM1, "sclk_cam1", "dout_cam1", CLK_SRC_MASK0, 4,
611*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
612*4882a593Smuzhiyun GATE(SCLK_CAM0, "sclk_cam0", "dout_cam0", CLK_SRC_MASK0, 3,
613*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
614*4882a593Smuzhiyun GATE(SCLK_MIXER, "sclk_mixer", "mout_mixer", CLK_SRC_MASK0, 1,
615*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun GATE(SCLK_FIMC2, "sclk_fimc2", "dout_fimc2", CLK_SRC_MASK1, 4,
618*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
619*4882a593Smuzhiyun GATE(SCLK_FIMC1, "sclk_fimc1", "dout_fimc1", CLK_SRC_MASK1, 3,
620*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
621*4882a593Smuzhiyun GATE(SCLK_FIMC0, "sclk_fimc0", "dout_fimc0", CLK_SRC_MASK1, 2,
622*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* S5PV210-specific clock gates. */
626*4882a593Smuzhiyun static const struct samsung_gate_clock s5pv210_gate_clks[] __initconst = {
627*4882a593Smuzhiyun GATE(CLK_CSIS, "clk_csis", "dout_hclkd", CLK_GATE_IP0, 31, 0, 0),
628*4882a593Smuzhiyun GATE(CLK_MFC, "mfc", "dout_hclkm", CLK_GATE_IP0, 16, 0, 0),
629*4882a593Smuzhiyun GATE(CLK_G2D, "g2d", "dout_hclkd", CLK_GATE_IP0, 12, 0, 0),
630*4882a593Smuzhiyun GATE(CLK_G3D, "g3d", "dout_hclkm", CLK_GATE_IP0, 8, 0, 0),
631*4882a593Smuzhiyun GATE(CLK_IMEM, "imem", "dout_hclkm", CLK_GATE_IP0, 5, 0, 0),
632*4882a593Smuzhiyun GATE(CLK_PDMA1, "pdma1", "dout_hclkp", CLK_GATE_IP0, 4, 0, 0),
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun GATE(CLK_NFCON, "nfcon", "dout_hclkp", CLK_GATE_IP1, 28, 0, 0),
635*4882a593Smuzhiyun GATE(CLK_CFCON, "cfcon", "dout_hclkp", CLK_GATE_IP1, 25, 0, 0),
636*4882a593Smuzhiyun GATE(CLK_USB_HOST, "usb_host", "dout_hclkp", CLK_GATE_IP1, 17, 0, 0),
637*4882a593Smuzhiyun GATE(CLK_HDMI, "hdmi", "dout_hclkd", CLK_GATE_IP1, 11, 0, 0),
638*4882a593Smuzhiyun GATE(CLK_DSIM, "dsim", "dout_pclkd", CLK_GATE_IP1, 2, 0, 0),
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun GATE(CLK_TZIC3, "tzic3", "dout_hclkm", CLK_GATE_IP2, 31, 0, 0),
641*4882a593Smuzhiyun GATE(CLK_TZIC2, "tzic2", "dout_hclkm", CLK_GATE_IP2, 30, 0, 0),
642*4882a593Smuzhiyun GATE(CLK_TZIC1, "tzic1", "dout_hclkm", CLK_GATE_IP2, 29, 0, 0),
643*4882a593Smuzhiyun GATE(CLK_TZIC0, "tzic0", "dout_hclkm", CLK_GATE_IP2, 28, 0, 0),
644*4882a593Smuzhiyun GATE(CLK_TSI, "tsi", "dout_hclkd", CLK_GATE_IP2, 20, 0, 0),
645*4882a593Smuzhiyun GATE(CLK_HSMMC3, "hsmmc3", "dout_hclkp", CLK_GATE_IP2, 19, 0, 0),
646*4882a593Smuzhiyun GATE(CLK_JTAG, "jtag", "dout_hclkp", CLK_GATE_IP2, 11, 0, 0),
647*4882a593Smuzhiyun GATE(CLK_CORESIGHT, "coresight", "dout_pclkp", CLK_GATE_IP2, 8, 0, 0),
648*4882a593Smuzhiyun GATE(CLK_SDM, "sdm", "dout_pclkm", CLK_GATE_IP2, 1, 0, 0),
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun GATE(CLK_PCM2, "pcm2", "dout_pclkp", CLK_GATE_IP3, 30, 0, 0),
651*4882a593Smuzhiyun GATE(CLK_UART3, "uart3", "dout_pclkp", CLK_GATE_IP3, 20, 0, 0),
652*4882a593Smuzhiyun GATE(CLK_SPI1, "spi1", "dout_pclkp", CLK_GATE_IP3, 13, 0, 0),
653*4882a593Smuzhiyun GATE(CLK_I2C_HDMI_PHY, "i2c_hdmi_phy", "dout_pclkd",
654*4882a593Smuzhiyun CLK_GATE_IP3, 11, 0, 0),
655*4882a593Smuzhiyun GATE(CLK_I2C1, "i2c1", "dout_pclkd", CLK_GATE_IP3, 10, 0, 0),
656*4882a593Smuzhiyun GATE(CLK_I2S2, "i2s2", "dout_pclkp", CLK_GATE_IP3, 6, 0, 0),
657*4882a593Smuzhiyun GATE(CLK_AC97, "ac97", "dout_pclkp", CLK_GATE_IP3, 1, 0, 0),
658*4882a593Smuzhiyun GATE(CLK_SPDIF, "spdif", "dout_pclkp", CLK_GATE_IP3, 0, 0, 0),
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun GATE(CLK_TZPC3, "tzpc.3", "dout_pclkd", CLK_GATE_IP4, 8, 0, 0),
661*4882a593Smuzhiyun GATE(CLK_TZPC2, "tzpc.2", "dout_pclkd", CLK_GATE_IP4, 7, 0, 0),
662*4882a593Smuzhiyun GATE(CLK_TZPC1, "tzpc.1", "dout_pclkp", CLK_GATE_IP4, 6, 0, 0),
663*4882a593Smuzhiyun GATE(CLK_TZPC0, "tzpc.0", "dout_pclkm", CLK_GATE_IP4, 5, 0, 0),
664*4882a593Smuzhiyun GATE(CLK_IEM_APC, "iem_apc", "dout_pclkp", CLK_GATE_IP4, 2, 0, 0),
665*4882a593Smuzhiyun GATE(CLK_IEM_IEC, "iem_iec", "dout_pclkp", CLK_GATE_IP4, 1, 0, 0),
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun GATE(CLK_JPEG, "jpeg", "dout_hclkd", CLK_GATE_IP5, 29, 0, 0),
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun GATE(SCLK_SPDIF, "sclk_spdif", "mout_spdif", CLK_SRC_MASK0, 27,
670*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
671*4882a593Smuzhiyun GATE(SCLK_AUDIO2, "sclk_audio2", "dout_audio2", CLK_SRC_MASK0, 26,
672*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
673*4882a593Smuzhiyun GATE(SCLK_SPI1, "sclk_spi1", "dout_spi1", CLK_SRC_MASK0, 17,
674*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
675*4882a593Smuzhiyun GATE(SCLK_UART3, "sclk_uart3", "dout_uart3", CLK_SRC_MASK0, 15,
676*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
677*4882a593Smuzhiyun GATE(SCLK_MMC3, "sclk_mmc3", "dout_mmc3", CLK_SRC_MASK0, 11,
678*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
679*4882a593Smuzhiyun GATE(SCLK_CSIS, "sclk_csis", "dout_csis", CLK_SRC_MASK0, 6,
680*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
681*4882a593Smuzhiyun GATE(SCLK_DAC, "sclk_dac", "mout_dac", CLK_SRC_MASK0, 2,
682*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
683*4882a593Smuzhiyun GATE(SCLK_HDMI, "sclk_hdmi", "mout_hdmi", CLK_SRC_MASK0, 0,
684*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /* S5P6442-specific clock gates. */
688*4882a593Smuzhiyun static const struct samsung_gate_clock s5p6442_gate_clks[] __initconst = {
689*4882a593Smuzhiyun GATE(CLK_JPEG, "jpeg", "dout_hclkd", CLK_GATE_IP0, 28, 0, 0),
690*4882a593Smuzhiyun GATE(CLK_MFC, "mfc", "dout_hclkd", CLK_GATE_IP0, 16, 0, 0),
691*4882a593Smuzhiyun GATE(CLK_G2D, "g2d", "dout_hclkd", CLK_GATE_IP0, 12, 0, 0),
692*4882a593Smuzhiyun GATE(CLK_G3D, "g3d", "dout_hclkd", CLK_GATE_IP0, 8, 0, 0),
693*4882a593Smuzhiyun GATE(CLK_IMEM, "imem", "dout_hclkd", CLK_GATE_IP0, 5, 0, 0),
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun GATE(CLK_ETB, "etb", "dout_hclkd", CLK_GATE_IP1, 31, 0, 0),
696*4882a593Smuzhiyun GATE(CLK_ETM, "etm", "dout_hclkd", CLK_GATE_IP1, 30, 0, 0),
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun GATE(CLK_I2C1, "i2c1", "dout_pclkp", CLK_GATE_IP3, 8, 0, 0),
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun GATE(SCLK_DAC, "sclk_dac", "mout_vpll", CLK_SRC_MASK0, 2,
701*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0),
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun /*
705*4882a593Smuzhiyun * Clock aliases for legacy clkdev look-up.
706*4882a593Smuzhiyun * NOTE: Needed only to support legacy board files.
707*4882a593Smuzhiyun */
708*4882a593Smuzhiyun static const struct samsung_clock_alias s5pv210_aliases[] __initconst = {
709*4882a593Smuzhiyun ALIAS(DOUT_APLL, NULL, "armclk"),
710*4882a593Smuzhiyun ALIAS(DOUT_HCLKM, NULL, "hclk_msys"),
711*4882a593Smuzhiyun ALIAS(MOUT_DMC0, NULL, "sclk_dmc0"),
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* S5PV210-specific PLLs. */
715*4882a593Smuzhiyun static const struct samsung_pll_clock s5pv210_pll_clks[] __initconst = {
716*4882a593Smuzhiyun [apll] = PLL(pll_4508, FOUT_APLL, "fout_apll", "fin_pll",
717*4882a593Smuzhiyun APLL_LOCK, APLL_CON0, NULL),
718*4882a593Smuzhiyun [mpll] = PLL(pll_4502, FOUT_MPLL, "fout_mpll", "fin_pll",
719*4882a593Smuzhiyun MPLL_LOCK, MPLL_CON, NULL),
720*4882a593Smuzhiyun [epll] = PLL(pll_4600, FOUT_EPLL, "fout_epll", "fin_pll",
721*4882a593Smuzhiyun EPLL_LOCK, EPLL_CON0, NULL),
722*4882a593Smuzhiyun [vpll] = PLL(pll_4502, FOUT_VPLL, "fout_vpll", "mout_vpllsrc",
723*4882a593Smuzhiyun VPLL_LOCK, VPLL_CON, NULL),
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* S5P6442-specific PLLs. */
727*4882a593Smuzhiyun static const struct samsung_pll_clock s5p6442_pll_clks[] __initconst = {
728*4882a593Smuzhiyun [apll] = PLL(pll_4502, FOUT_APLL, "fout_apll", "fin_pll",
729*4882a593Smuzhiyun APLL_LOCK, APLL_CON0, NULL),
730*4882a593Smuzhiyun [mpll] = PLL(pll_4502, FOUT_MPLL, "fout_mpll", "fin_pll",
731*4882a593Smuzhiyun MPLL_LOCK, MPLL_CON, NULL),
732*4882a593Smuzhiyun [epll] = PLL(pll_4500, FOUT_EPLL, "fout_epll", "fin_pll",
733*4882a593Smuzhiyun EPLL_LOCK, EPLL_CON0, NULL),
734*4882a593Smuzhiyun [vpll] = PLL(pll_4500, FOUT_VPLL, "fout_vpll", "fin_pll",
735*4882a593Smuzhiyun VPLL_LOCK, VPLL_CON, NULL),
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun
__s5pv210_clk_init(struct device_node * np,unsigned long xxti_f,unsigned long xusbxti_f,bool is_s5p6442)738*4882a593Smuzhiyun static void __init __s5pv210_clk_init(struct device_node *np,
739*4882a593Smuzhiyun unsigned long xxti_f,
740*4882a593Smuzhiyun unsigned long xusbxti_f,
741*4882a593Smuzhiyun bool is_s5p6442)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun struct samsung_clk_provider *ctx;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun ctx = samsung_clk_init(np, reg_base, NR_CLKS);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun samsung_clk_register_mux(ctx, early_mux_clks,
748*4882a593Smuzhiyun ARRAY_SIZE(early_mux_clks));
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun if (is_s5p6442) {
751*4882a593Smuzhiyun samsung_clk_register_fixed_rate(ctx, s5p6442_frate_clks,
752*4882a593Smuzhiyun ARRAY_SIZE(s5p6442_frate_clks));
753*4882a593Smuzhiyun samsung_clk_register_pll(ctx, s5p6442_pll_clks,
754*4882a593Smuzhiyun ARRAY_SIZE(s5p6442_pll_clks), reg_base);
755*4882a593Smuzhiyun samsung_clk_register_mux(ctx, s5p6442_mux_clks,
756*4882a593Smuzhiyun ARRAY_SIZE(s5p6442_mux_clks));
757*4882a593Smuzhiyun samsung_clk_register_div(ctx, s5p6442_div_clks,
758*4882a593Smuzhiyun ARRAY_SIZE(s5p6442_div_clks));
759*4882a593Smuzhiyun samsung_clk_register_gate(ctx, s5p6442_gate_clks,
760*4882a593Smuzhiyun ARRAY_SIZE(s5p6442_gate_clks));
761*4882a593Smuzhiyun } else {
762*4882a593Smuzhiyun samsung_clk_register_fixed_rate(ctx, s5pv210_frate_clks,
763*4882a593Smuzhiyun ARRAY_SIZE(s5pv210_frate_clks));
764*4882a593Smuzhiyun samsung_clk_register_pll(ctx, s5pv210_pll_clks,
765*4882a593Smuzhiyun ARRAY_SIZE(s5pv210_pll_clks), reg_base);
766*4882a593Smuzhiyun samsung_clk_register_mux(ctx, s5pv210_mux_clks,
767*4882a593Smuzhiyun ARRAY_SIZE(s5pv210_mux_clks));
768*4882a593Smuzhiyun samsung_clk_register_div(ctx, s5pv210_div_clks,
769*4882a593Smuzhiyun ARRAY_SIZE(s5pv210_div_clks));
770*4882a593Smuzhiyun samsung_clk_register_gate(ctx, s5pv210_gate_clks,
771*4882a593Smuzhiyun ARRAY_SIZE(s5pv210_gate_clks));
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun samsung_clk_register_mux(ctx, mux_clks, ARRAY_SIZE(mux_clks));
775*4882a593Smuzhiyun samsung_clk_register_div(ctx, div_clks, ARRAY_SIZE(div_clks));
776*4882a593Smuzhiyun samsung_clk_register_gate(ctx, gate_clks, ARRAY_SIZE(gate_clks));
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun samsung_clk_register_fixed_factor(ctx, ffactor_clks,
779*4882a593Smuzhiyun ARRAY_SIZE(ffactor_clks));
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun samsung_clk_register_alias(ctx, s5pv210_aliases,
782*4882a593Smuzhiyun ARRAY_SIZE(s5pv210_aliases));
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun samsung_clk_sleep_init(reg_base, s5pv210_clk_regs,
785*4882a593Smuzhiyun ARRAY_SIZE(s5pv210_clk_regs));
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun samsung_clk_of_add_provider(np, ctx);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun pr_info("%s clocks: mout_apll = %ld, mout_mpll = %ld\n"
790*4882a593Smuzhiyun "\tmout_epll = %ld, mout_vpll = %ld\n",
791*4882a593Smuzhiyun is_s5p6442 ? "S5P6442" : "S5PV210",
792*4882a593Smuzhiyun _get_rate("mout_apll"), _get_rate("mout_mpll"),
793*4882a593Smuzhiyun _get_rate("mout_epll"), _get_rate("mout_vpll"));
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
s5pv210_clk_dt_init(struct device_node * np)796*4882a593Smuzhiyun static void __init s5pv210_clk_dt_init(struct device_node *np)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
799*4882a593Smuzhiyun if (!reg_base)
800*4882a593Smuzhiyun panic("%s: failed to map registers\n", __func__);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun __s5pv210_clk_init(np, 0, 0, false);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun CLK_OF_DECLARE(s5pv210_clk, "samsung,s5pv210-clock", s5pv210_clk_dt_init);
805*4882a593Smuzhiyun
s5p6442_clk_dt_init(struct device_node * np)806*4882a593Smuzhiyun static void __init s5p6442_clk_dt_init(struct device_node *np)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
809*4882a593Smuzhiyun if (!reg_base)
810*4882a593Smuzhiyun panic("%s: failed to map registers\n", __func__);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun __s5pv210_clk_init(np, 0, 0, true);
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun CLK_OF_DECLARE(s5p6442_clk, "samsung,s5p6442-clock", s5p6442_clk_dt_init);
815