Home
last modified time | relevance | path

Searched refs:rcc (Results 1 – 25 of 32) sorted by relevance

12

/rk3399_ARM-atf/fdts/
H A Dstm32mp251.dtsi96 clocks = <&rcc CK_KER_USART2>;
97 resets = <&rcc USART2_R>;
104 clocks = <&rcc CK_KER_USART3>;
105 resets = <&rcc USART3_R>;
112 clocks = <&rcc CK_KER_UART4>;
113 resets = <&rcc UART4_R>;
120 clocks = <&rcc CK_KER_UART5>;
121 resets = <&rcc UART5_R>;
128 clocks = <&rcc CK_KER_I2C1>;
129 resets = <&rcc I2C1_R>;
[all …]
H A Dstm32mp151.dtsi84 clocks = <&rcc TIM12_K>;
93 clocks = <&rcc USART2_K>;
94 resets = <&rcc USART2_R>;
102 clocks = <&rcc USART3_K>;
103 resets = <&rcc USART3_R>;
111 clocks = <&rcc UART4_K>;
112 resets = <&rcc UART4_R>;
121 clocks = <&rcc UART5_K>;
122 resets = <&rcc UART5_R>;
132 clocks = <&rcc I2C2_K>;
[all …]
H A Dstm32mp131.dtsi22 clocks = <&rcc CK_MPU>;
85 clocks = <&rcc USART3_K>;
86 resets = <&rcc USART3_R>;
94 clocks = <&rcc UART4_K>;
95 resets = <&rcc UART4_R>;
103 clocks = <&rcc UART5_K>;
104 resets = <&rcc UART5_R>;
112 clocks = <&rcc UART7_K>;
113 resets = <&rcc UART7_R>;
121 clocks = <&rcc UART8_K>;
[all …]
H A Dstm32mp13xf.dtsi13 clocks = <&rcc SAES_K>;
14 resets = <&rcc SAES_R>;
21 clocks = <&rcc PKA>;
22 resets = <&rcc PKA_R>;
H A Dstm32mp13xc.dtsi14 clocks = <&rcc SAES_K>;
15 resets = <&rcc SAES_R>;
22 clocks = <&rcc PKA>;
23 resets = <&rcc PKA_R>;
H A Dstm32mp15xc.dtsi13 clocks = <&rcc CRYP1>;
14 resets = <&rcc CRYP1_R>;
H A Dstm32mp153.dtsi15 clocks = <&rcc CK_MPU>;
H A Dstm32mp157c-ed1-sp_min.dts12 &rcc {
H A Dstm32mp157c-dk2-sp_min.dts12 &rcc {
H A Dstm32mp157a-dk1-sp_min.dts12 &rcc {
H A Dstm32mp257d-ultra-fly-sbc-ca35tdcid-rcc.dtsi28 &rcc {
H A Dstm32mp257f-dk-ca35tdcid-rcc.dtsi33 &rcc {
H A Dstm32mp257f-ev1-ca35tdcid-rcc.dtsi33 &rcc {
H A Dstm32mp153c-lxa-fairytux2.dts83 &rcc {
H A Dstm32mp157c-lxa-tac.dts83 &rcc {
H A Dstm32mp257d-ultra-fly-sbc.dts12 #include "stm32mp257d-ultra-fly-sbc-ca35tdcid-rcc.dtsi"
H A Dstm32mp257f-dk.dts12 #include "stm32mp257f-dk-ca35tdcid-rcc.dtsi"
H A Dstm32mp257f-ev1.dts12 #include "stm32mp257f-ev1-ca35tdcid-rcc.dtsi"
H A Dstm32mp151a-prtt1a.dts69 &rcc {
H A Dstm32mp15xx-osd32.dtsi183 &rcc {
/rk3399_ARM-atf/drivers/st/ddr/
H A Dstm32mp2_ddr.c217 mmio_setbits_32(priv->rcc + RCC_DDRITFCFGR, RCC_DDRITFCFGR_DDRRST); in ddr_reset()
218 mmio_write_32(priv->rcc + RCC_DDRPHYCAPBCFGR, in ddr_reset()
221 mmio_write_32(priv->rcc + RCC_DDRCAPBCFGR, in ddr_reset()
224 mmio_write_32(priv->rcc + RCC_DDRCFGR, in ddr_reset()
229 mmio_setbits_32(priv->rcc + RCC_DDRITFCFGR, RCC_DDRITFCFGR_DDRRST); in ddr_reset()
230 mmio_write_32(priv->rcc + RCC_DDRPHYCAPBCFGR, in ddr_reset()
232 mmio_write_32(priv->rcc + RCC_DDRCAPBCFGR, in ddr_reset()
234 mmio_write_32(priv->rcc + RCC_DDRCFGR, RCC_DDRCFGR_DDRCFGEN | RCC_DDRCFGR_DDRCFGLPEN); in ddr_reset()
243 mmio_write_32(priv->rcc + RCC_DDRCPCFGR, in ddr_standby_reset()
245 mmio_setbits_32(priv->rcc + RCC_DDRITFCFGR, RCC_DDRITFCFGR_DDRRST); in ddr_standby_reset()
[all …]
H A Dstm32mp1_ram.c93 mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_AXIDCGEN); in stm32mp1_ddr_setup()
98 mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_AXIDCGEN); in stm32mp1_ddr_setup()
148 priv->rcc = stm32mp_rcc_base(); in stm32mp1_ddr_probe()
H A Dstm32mp1_ddr.c588 mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST); in stm32mp1_ddr_init()
589 mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST); in stm32mp1_ddr_init()
590 mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST); in stm32mp1_ddr_init()
591 mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST); in stm32mp1_ddr_init()
592 mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST); in stm32mp1_ddr_init()
593 mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST); in stm32mp1_ddr_init()
602 mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST); in stm32mp1_ddr_init()
603 mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST); in stm32mp1_ddr_init()
608 mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST); in stm32mp1_ddr_init()
650 mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST); in stm32mp1_ddr_init()
[all …]
H A Dstm32mp2_ram.c201 priv->rcc = stm32mp_rcc_base(); in stm32mp2_ddr_probe()
/rk3399_ARM-atf/include/drivers/st/
H A Dstm32mp_ddr.h53 uintptr_t rcc; member

12