Home
last modified time | relevance | path

Searched refs:rockchip_pll_get_rate (Results 1 – 17 of 17) sorted by relevance

/rk3399_rockchip-uboot/drivers/clk/rockchip/
H A Dclk_rk3308.c154 old_rate = rockchip_pll_get_rate(&rk3308_pll_clks[APLL], in rk3308_armclk_set_clk()
180 return rockchip_pll_get_rate(&rk3308_pll_clks[APLL], priv->cru, APLL); in rk3308_armclk_set_clk()
186 priv->dpll_hz = rockchip_pll_get_rate(&rk3308_pll_clks[DPLL], in rk3308_clk_get_pll_rate()
189 priv->vpll0_hz = rockchip_pll_get_rate(&rk3308_pll_clks[VPLL0], in rk3308_clk_get_pll_rate()
192 priv->vpll1_hz = rockchip_pll_get_rate(&rk3308_pll_clks[VPLL1], in rk3308_clk_get_pll_rate()
269 pll_rate = rockchip_pll_get_rate(&rk3308_pll_clks[VPLL0], in rk3308_mac_set_clk()
272 pll_rate = rockchip_pll_get_rate(&rk3308_pll_clks[VPLL1], in rk3308_mac_set_clk()
275 pll_rate = rockchip_pll_get_rate(&rk3308_pll_clks[DPLL], in rk3308_mac_set_clk()
939 rate = rockchip_pll_get_rate(&rk3308_pll_clks[APLL], in rk3308_clk_get_rate()
943 rate = rockchip_pll_get_rate(&rk3308_pll_clks[DPLL], in rk3308_clk_get_rate()
[all …]
H A Dclk_rk1808.c493 parent = rockchip_pll_get_rate(&rk1808_pll_clks[NPLL], in rk1808_vop_get_clk()
502 parent = rockchip_pll_get_rate(&rk1808_pll_clks[NPLL], in rk1808_vop_get_clk()
603 pll_rate = rockchip_pll_get_rate(&rk1808_pll_clks[NPLL], in rk1808_mac_set_clk()
606 pll_rate = rockchip_pll_get_rate(&rk1808_pll_clks[PPLL], in rk1808_mac_set_clk()
609 pll_rate = rockchip_pll_get_rate(&rk1808_pll_clks[CPLL], in rk1808_mac_set_clk()
877 old_rate = rockchip_pll_get_rate(&rk1808_pll_clks[APLL], in rk1808_armclk_set_clk()
903 return rockchip_pll_get_rate(&rk1808_pll_clks[APLL], priv->cru, APLL); in rk1808_armclk_set_clk()
919 rate = rockchip_pll_get_rate(&rk1808_pll_clks[clk->id - 1], in rk1808_clk_get_rate()
923 rate = rockchip_pll_get_rate(&rk1808_pll_clks[APLL], in rk1808_clk_get_rate()
1286 rockchip_pll_get_rate(&rk1808_pll_clks[APLL], in rk1808_clk_probe()
[all …]
H A Dclk_rk3128.c108 old_rate = rockchip_pll_get_rate(&rk3128_pll_clks[APLL], in rk3128_armclk_set_clk()
136 return rockchip_pll_get_rate(&rk3128_pll_clks[APLL], priv->cru, APLL); in rk3128_armclk_set_clk()
490 parent = rockchip_pll_get_rate(&rk3128_pll_clks[CPLL], in rk3128_vop_get_rate()
539 rate = rockchip_pll_get_rate(&rk3128_pll_clks[clk->id - 1], in rk3128_clk_get_rate()
543 rate = rockchip_pll_get_rate(&rk3128_pll_clks[APLL], in rk3128_clk_get_rate()
810 if (rockchip_pll_get_rate(&rk3128_pll_clks[APLL], in rkclk_init()
814 priv->gpll_hz = rockchip_pll_get_rate(&rk3128_pll_clks[GPLL], in rkclk_init()
848 rockchip_pll_get_rate(&rk3128_pll_clks[APLL], in rk3128_clk_probe()
853 rockchip_pll_get_rate(&rk3128_pll_clks[APLL], in rk3128_clk_probe()
H A Dclk_rk3328.c135 old_rate = rockchip_pll_get_rate(&rk3328_pll_clks[NPLL], in rk3328_armclk_set_clk()
163 return rockchip_pll_get_rate(&rk3328_pll_clks[NPLL], priv->cru, NPLL); in rk3328_armclk_set_clk()
788 priv->gpll_hz = rockchip_pll_get_rate(&rk3328_pll_clks[GPLL], in rk3328_clk_get_rate()
793 priv->cpll_hz = rockchip_pll_get_rate(&rk3328_pll_clks[CPLL], in rk3328_clk_get_rate()
805 rate = rockchip_pll_get_rate(&rk3328_pll_clks[clk->id - 1], in rk3328_clk_get_rate()
809 rate = rockchip_pll_get_rate(&rk3328_pll_clks[NPLL], in rk3328_clk_get_rate()
1282 if (rockchip_pll_get_rate(&rk3328_pll_clks[NPLL], in rkclk_init()
1286 priv->gpll_hz = rockchip_pll_get_rate(&rk3328_pll_clks[GPLL], in rkclk_init()
1288 priv->cpll_hz = rockchip_pll_get_rate(&rk3328_pll_clks[CPLL], in rkclk_init()
1329 rockchip_pll_get_rate(&rk3328_pll_clks[NPLL], in rk3328_clk_probe()
[all …]
H A Dclk_rk3588.c1097 parent = rockchip_pll_get_rate(&rk3588_pll_clks[V0PLL], in rk3588_dclk_vop_get_clk()
1158 pll_rate = rockchip_pll_get_rate(&rk3588_pll_clks[V0PLL], in rk3588_dclk_vop_set_clk()
1550 priv->ppll_hz = rockchip_pll_get_rate(&rk3588_pll_clks[PPLL], in rk3588_clk_get_rate()
1556 rate = rockchip_pll_get_rate(&rk3588_pll_clks[LPLL], priv->cru, in rk3588_clk_get_rate()
1560 rate = rockchip_pll_get_rate(&rk3588_pll_clks[B0PLL], priv->cru, in rk3588_clk_get_rate()
1564 rate = rockchip_pll_get_rate(&rk3588_pll_clks[B1PLL], priv->cru, in rk3588_clk_get_rate()
1568 rate = rockchip_pll_get_rate(&rk3588_pll_clks[GPLL], priv->cru, in rk3588_clk_get_rate()
1572 rate = rockchip_pll_get_rate(&rk3588_pll_clks[CPLL], priv->cru, in rk3588_clk_get_rate()
1576 rate = rockchip_pll_get_rate(&rk3588_pll_clks[NPLL], priv->cru, in rk3588_clk_get_rate()
1580 rate = rockchip_pll_get_rate(&rk3588_pll_clks[V0PLL], priv->cru, in rk3588_clk_get_rate()
[all …]
H A Dclk_rk3576.c1213 pll_rate = rockchip_pll_get_rate(&rk3576_pll_clks[VPLL], in rk3576_dclk_vop_set_clk()
1231 priv->vpll_hz = rockchip_pll_get_rate(&rk3576_pll_clks[VPLL], in rk3576_dclk_vop_set_clk()
1445 pll_rate = rockchip_pll_get_rate(&rk3576_pll_clks[VPLL], in rk3576_dclk_ebc_set_clk()
1464 priv->vpll_hz = rockchip_pll_get_rate(&rk3576_pll_clks[VPLL], in rk3576_dclk_ebc_set_clk()
2063 priv->ppll_hz = rockchip_pll_get_rate(&rk3576_pll_clks[PPLL], in rk3576_clk_get_rate()
2069 rate = rockchip_pll_get_rate(&rk3576_pll_clks[LPLL], priv->cru, in rk3576_clk_get_rate()
2074 rate = rockchip_pll_get_rate(&rk3576_pll_clks[BPLL], priv->cru, in rk3576_clk_get_rate()
2079 rate = rockchip_pll_get_rate(&rk3576_pll_clks[GPLL], priv->cru, in rk3576_clk_get_rate()
2083 rate = rockchip_pll_get_rate(&rk3576_pll_clks[CPLL], priv->cru, in rk3576_clk_get_rate()
2087 rate = rockchip_pll_get_rate(&rk3576_pll_clks[VPLL], priv->cru, in rk3576_clk_get_rate()
[all …]
H A Dclk_rk322x.c109 old_rate = rockchip_pll_get_rate(&rk322x_pll_clks[APLL], in rk322x_armclk_set_clk()
137 return rockchip_pll_get_rate(&rk322x_pll_clks[APLL], priv->cru, APLL); in rk322x_armclk_set_clk()
586 rate = rockchip_pll_get_rate(&rk322x_pll_clks[clk->id - 1], in rk322x_clk_get_rate()
590 rate = rockchip_pll_get_rate(&rk322x_pll_clks[APLL], in rk322x_clk_get_rate()
957 if (rockchip_pll_get_rate(&rk322x_pll_clks[APLL], in rkclk_init()
961 priv->gpll_hz = rockchip_pll_get_rate(&rk322x_pll_clks[GPLL], in rkclk_init()
963 priv->cpll_hz = rockchip_pll_get_rate(&rk322x_pll_clks[CPLL], in rkclk_init()
1023 rockchip_pll_get_rate(&rk322x_pll_clks[APLL], in rk322x_clk_probe()
1028 rockchip_pll_get_rate(&rk322x_pll_clks[APLL], in rk322x_clk_probe()
H A Dclk_rk3562.c170 old_rate = rockchip_pll_get_rate(&rk3562_pll_clks[APLL], priv->cru, in rk3562_armclk_set_rate()
1147 rockchip_pll_get_rate(&rk3562_pll_clks[VPLL], in rk3562_vop_get_rate()
1367 rate = rockchip_pll_get_rate(&rk3562_pll_clks[APLL], priv->cru, in rk3562_clk_get_rate()
1371 rate = rockchip_pll_get_rate(&rk3562_pll_clks[GPLL], priv->cru, in rk3562_clk_get_rate()
1376 rate = rockchip_pll_get_rate(&rk3562_pll_clks[VPLL], priv->cru, in rk3562_clk_get_rate()
1380 rate = rockchip_pll_get_rate(&rk3562_pll_clks[HPLL], priv->cru, in rk3562_clk_get_rate()
1384 rate = rockchip_pll_get_rate(&rk3562_pll_clks[CPLL], priv->cru, in rk3562_clk_get_rate()
1388 rate = rockchip_pll_get_rate(&rk3562_pll_clks[DPLL], priv->cru, in rk3562_clk_get_rate()
1500 priv->gpll_hz = rockchip_pll_get_rate(&rk3562_pll_clks[GPLL], in rk3562_clk_set_rate()
1506 priv->vpll_hz = rockchip_pll_get_rate(&rk3562_pll_clks[VPLL], in rk3562_clk_set_rate()
[all …]
H A Dclk_rk3568.c155 return rockchip_pll_get_rate(&rk3568_pll_clks[pll_id], in rk3568_pmu_pll_get_rate()
382 rate = rockchip_pll_get_rate(&rk3568_pll_clks[PPLL], in rk3568_pmuclk_get_rate()
386 rate = rockchip_pll_get_rate(&rk3568_pll_clks[HPLL], in rk3568_pmuclk_get_rate()
424 priv->ppll_hz = rockchip_pll_get_rate(&rk3568_pll_clks[PPLL], in rk3568_pmuclk_set_rate()
430 priv->hpll_hz = rockchip_pll_get_rate(&rk3568_pll_clks[HPLL], in rk3568_pmuclk_set_rate()
581 old_rate = rockchip_pll_get_rate(&rk3568_pll_clks[APLL], in rk3568_armclk_set_clk()
1806 parent = rockchip_pll_get_rate(&rk3568_pll_clks[VPLL], in rk3568_dclk_vop_get_clk()
2530 rate = rockchip_pll_get_rate(&rk3568_pll_clks[APLL], priv->cru, in rk3568_clk_get_rate()
2534 rate = rockchip_pll_get_rate(&rk3568_pll_clks[CPLL], priv->cru, in rk3568_clk_get_rate()
2538 rate = rockchip_pll_get_rate(&rk3568_pll_clks[GPLL], priv->cru, in rk3568_clk_get_rate()
[all …]
H A Dclk_rk3528.c210 old_rate = rockchip_pll_get_rate(&rk3528_pll_clks[APLL], priv->cru, APLL); in rk3528_armclk_set_clk()
1346 rate = rockchip_pll_get_rate(&rk3528_pll_clks[APLL], priv->cru, in rk3528_clk_get_rate()
1350 rate = rockchip_pll_get_rate(&rk3528_pll_clks[CPLL], priv->cru, in rk3528_clk_get_rate()
1354 rate = rockchip_pll_get_rate(&rk3528_pll_clks[GPLL], priv->cru, in rk3528_clk_get_rate()
1359 rate = rockchip_pll_get_rate(&rk3528_pll_clks[PPLL], priv->cru, in rk3528_clk_get_rate()
1363 rate = rockchip_pll_get_rate(&rk3528_pll_clks[DPLL], priv->cru, in rk3528_clk_get_rate()
1471 priv->cpll_hz = rockchip_pll_get_rate(&rk3528_pll_clks[CPLL], in rk3528_clk_set_rate()
1477 priv->gpll_hz = rockchip_pll_get_rate(&rk3528_pll_clks[GPLL], in rk3528_clk_set_rate()
1483 priv->ppll_hz = rockchip_pll_get_rate(&rk3528_pll_clks[PPLL], in rk3528_clk_set_rate()
1905 rockchip_pll_get_rate(&rk3528_pll_clks[APLL], in rk3528_clk_init()
H A Dclk_rv1106.c1052 rate = rockchip_pll_get_rate(&rv1106_pll_clks[APLL], priv->cru, in rv1106_clk_get_rate()
1056 rate = rockchip_pll_get_rate(&rv1106_pll_clks[DPLL], priv->cru, in rv1106_clk_get_rate()
1060 rate = rockchip_pll_get_rate(&rv1106_pll_clks[CPLL], priv->cru, in rv1106_clk_get_rate()
1064 rate = rockchip_pll_get_rate(&rv1106_pll_clks[GPLL], priv->cru, in rv1106_clk_get_rate()
1268 rockchip_pll_get_rate(&rv1106_pll_clks[APLL], in rv1106_clk_init()
H A Dclk_rv1126b.c1478 rate = rockchip_pll_get_rate(&rv1126b_pll_clks[GPLL], priv->cru, in rv1126b_clk_get_rate()
1482 rate = rockchip_pll_get_rate(&rv1126b_pll_clks[AUPLL], in rv1126b_clk_get_rate()
1486 rate = rockchip_pll_get_rate(&rv1126b_pll_clks[CPLL], priv->cru, in rv1126b_clk_get_rate()
1828 priv->gpll_hz = rockchip_pll_get_rate(&rv1126b_pll_clks[GPLL], in rv1126b_clk_init()
1836 priv->aupll_hz = rockchip_pll_get_rate(&rv1126b_pll_clks[AUPLL], in rv1126b_clk_init()
1844 priv->cpll_hz = rockchip_pll_get_rate(&rv1126b_pll_clks[CPLL], in rv1126b_clk_init()
H A Dclk_rv1126.c153 return rockchip_pll_get_rate(&rv1126_pll_clks[GPLL], in rv1126_gpll_get_pmuclk()
573 old_rate = rockchip_pll_get_rate(&rv1126_pll_clks[APLL], in rv1126_armclk_set_clk()
1625 rate = rockchip_pll_get_rate(&rv1126_pll_clks[APLL], priv->cru, in rv1126_clk_get_rate()
1629 rate = rockchip_pll_get_rate(&rv1126_pll_clks[CPLL], priv->cru, in rv1126_clk_get_rate()
1633 rate = rockchip_pll_get_rate(&rv1126_pll_clks[HPLL], priv->cru, in rv1126_clk_get_rate()
1637 rate = rockchip_pll_get_rate(&rv1126_pll_clks[DPLL], priv->cru, in rv1126_clk_get_rate()
2136 rockchip_pll_get_rate(&rv1126_pll_clks[APLL], in rv1126_clk_init()
H A Dclk_pll.c620 ulong rockchip_pll_get_rate(struct rockchip_pll_clock *pll, in rockchip_pll_get_rate() function
652 if (rockchip_pll_get_rate(pll, base, pll_id) == drate) in rockchip_pll_set_rate()
H A Dclk_rk3506.c1185 priv->gpll_hz = rockchip_pll_get_rate(&rk3506_pll_clks[GPLL], in rk3506_clk_init()
1190 priv->v0pll_hz = rockchip_pll_get_rate(&rk3506_pll_clks[V0PLL], in rk3506_clk_init()
1195 priv->v1pll_hz = rockchip_pll_get_rate(&rk3506_pll_clks[V1PLL], in rk3506_clk_init()
H A Dclk_rv1103b.c812 rate = rockchip_pll_get_rate(&rv1103b_pll_clks[GPLL], priv->cru, in rv1103b_clk_get_rate()
990 priv->gpll_hz = rockchip_pll_get_rate(&rv1103b_pll_clks[GPLL], in rv1103b_clk_init()
/rk3399_rockchip-uboot/arch/arm/include/asm/arch-rockchip/
H A Dclock.h137 static inline ulong rockchip_pll_get_rate(struct rockchip_pll_clock *pll, in rockchip_pll_get_rate() function
161 ulong rockchip_pll_get_rate(struct rockchip_pll_clock *pll,