xref: /rk3399_rockchip-uboot/drivers/clk/rockchip/clk_pll.c (revision de03e0e0d1d30c46e6773f2c1aaa08b3469002f5)
12f0a72b1SElaine Zhang /*
22f0a72b1SElaine Zhang  * (C) Copyright 2018 Rockchip Electronics Co., Ltd
32f0a72b1SElaine Zhang  *
42f0a72b1SElaine Zhang  * SPDX-License-Identifier:	GPL-2.0
52f0a72b1SElaine Zhang  */
62f0a72b1SElaine Zhang  #include <common.h>
72f0a72b1SElaine Zhang #include <bitfield.h>
82f0a72b1SElaine Zhang #include <clk-uclass.h>
92f0a72b1SElaine Zhang #include <dm.h>
102f0a72b1SElaine Zhang #include <errno.h>
112f0a72b1SElaine Zhang #include <asm/io.h>
122f0a72b1SElaine Zhang #include <asm/arch/clock.h>
132f0a72b1SElaine Zhang #include <asm/arch/hardware.h>
142f0a72b1SElaine Zhang #include <div64.h>
152f0a72b1SElaine Zhang 
162f0a72b1SElaine Zhang static struct rockchip_pll_rate_table rockchip_auto_table;
172f0a72b1SElaine Zhang 
182f0a72b1SElaine Zhang #define PLL_MODE_MASK				0x3
192f0a72b1SElaine Zhang #define PLL_RK3328_MODE_MASK			0x1
202f0a72b1SElaine Zhang 
212f0a72b1SElaine Zhang #define RK3036_PLLCON0_FBDIV_MASK		0xfff
222f0a72b1SElaine Zhang #define RK3036_PLLCON0_FBDIV_SHIFT		0
232f0a72b1SElaine Zhang #define RK3036_PLLCON0_POSTDIV1_MASK		0x7 << 12
242f0a72b1SElaine Zhang #define RK3036_PLLCON0_POSTDIV1_SHIFT		12
252f0a72b1SElaine Zhang #define RK3036_PLLCON1_REFDIV_MASK		0x3f
262f0a72b1SElaine Zhang #define RK3036_PLLCON1_REFDIV_SHIFT		0
272f0a72b1SElaine Zhang #define RK3036_PLLCON1_POSTDIV2_MASK		0x7 << 6
282f0a72b1SElaine Zhang #define RK3036_PLLCON1_POSTDIV2_SHIFT		6
292f0a72b1SElaine Zhang #define RK3036_PLLCON1_DSMPD_MASK		0x1 << 12
302f0a72b1SElaine Zhang #define RK3036_PLLCON1_DSMPD_SHIFT		12
312f0a72b1SElaine Zhang #define RK3036_PLLCON2_FRAC_MASK		0xffffff
322f0a72b1SElaine Zhang #define RK3036_PLLCON2_FRAC_SHIFT		0
332f0a72b1SElaine Zhang #define RK3036_PLLCON1_PWRDOWN_SHIT		13
342f0a72b1SElaine Zhang 
352f0a72b1SElaine Zhang #define MHZ		1000000
362f0a72b1SElaine Zhang #define KHZ		1000
372f0a72b1SElaine Zhang 
38aaa1902cSWyon Bi #define OSC_HZ			(24UL * MHZ)
39aaa1902cSWyon Bi #define VCO_MAX_HZ		(3200UL * MHZ)
40aaa1902cSWyon Bi #define VCO_MIN_HZ		(800UL * MHZ)
41aaa1902cSWyon Bi #define OUTPUT_MAX_HZ		(3200UL * MHZ)
42aaa1902cSWyon Bi #define OUTPUT_MIN_HZ		(24UL * MHZ)
43aaa1902cSWyon Bi #define MIN_FOUTVCO_FREQ	(800UL * MHZ)
44aaa1902cSWyon Bi #define MAX_FOUTVCO_FREQ	(2000UL * MHZ)
45aaa1902cSWyon Bi 
46aaa1902cSWyon Bi #define RK3588_VCO_MIN_HZ	(2250UL * MHZ)
47aaa1902cSWyon Bi #define RK3588_VCO_MAX_HZ	(4500UL * MHZ)
48aaa1902cSWyon Bi #define RK3588_FOUT_MIN_HZ	(37UL * MHZ)
49aaa1902cSWyon Bi #define RK3588_FOUT_MAX_HZ	(4500UL * MHZ)
502f0a72b1SElaine Zhang 
gcd(int m,int n)512f0a72b1SElaine Zhang int gcd(int m, int n)
522f0a72b1SElaine Zhang {
532f0a72b1SElaine Zhang 	int t;
542f0a72b1SElaine Zhang 
552f0a72b1SElaine Zhang 	while (m > 0) {
562f0a72b1SElaine Zhang 		if (n > m) {
572f0a72b1SElaine Zhang 			t = m;
582f0a72b1SElaine Zhang 			m = n;
592f0a72b1SElaine Zhang 			n = t;
602f0a72b1SElaine Zhang 		} /* swap */
612f0a72b1SElaine Zhang 		m -= n;
622f0a72b1SElaine Zhang 	}
632f0a72b1SElaine Zhang 	return n;
642f0a72b1SElaine Zhang }
652f0a72b1SElaine Zhang 
662f0a72b1SElaine Zhang /*
672f0a72b1SElaine Zhang  * How to calculate the PLL(from TRM V0.3 Part 1 Page 63):
682f0a72b1SElaine Zhang  * Formulas also embedded within the Fractional PLL Verilog model:
692f0a72b1SElaine Zhang  * If DSMPD = 1 (DSM is disabled, "integer mode")
702f0a72b1SElaine Zhang  * FOUTVCO = FREF / REFDIV * FBDIV
712f0a72b1SElaine Zhang  * FOUTPOSTDIV = FOUTVCO / POSTDIV1 / POSTDIV2
722f0a72b1SElaine Zhang  * Where:
732f0a72b1SElaine Zhang  * FOUTVCO = Fractional PLL non-divided output frequency
742f0a72b1SElaine Zhang  * FOUTPOSTDIV = Fractional PLL divided output frequency
752f0a72b1SElaine Zhang  *               (output of second post divider)
762f0a72b1SElaine Zhang  * FREF = Fractional PLL input reference frequency, (the OSC_HZ 24MHz input)
772f0a72b1SElaine Zhang  * REFDIV = Fractional PLL input reference clock divider
782f0a72b1SElaine Zhang  * FBDIV = Integer value programmed into feedback divide
792f0a72b1SElaine Zhang  *
802f0a72b1SElaine Zhang  */
812f0a72b1SElaine Zhang 
rockchip_pll_clk_set_postdiv(ulong fout_hz,u32 * postdiv1,u32 * postdiv2,u32 * foutvco)822f0a72b1SElaine Zhang static int rockchip_pll_clk_set_postdiv(ulong fout_hz,
832f0a72b1SElaine Zhang 					u32 *postdiv1,
842f0a72b1SElaine Zhang 					u32 *postdiv2,
852f0a72b1SElaine Zhang 					u32 *foutvco)
862f0a72b1SElaine Zhang {
872f0a72b1SElaine Zhang 	ulong freq;
882f0a72b1SElaine Zhang 
892f0a72b1SElaine Zhang 	if (fout_hz < MIN_FOUTVCO_FREQ) {
902f0a72b1SElaine Zhang 		for (*postdiv1 = 1; *postdiv1 <= 7; (*postdiv1)++) {
912f0a72b1SElaine Zhang 			for (*postdiv2 = 1; *postdiv2 <= 7; (*postdiv2)++) {
922f0a72b1SElaine Zhang 				freq = fout_hz * (*postdiv1) * (*postdiv2);
932f0a72b1SElaine Zhang 				if (freq >= MIN_FOUTVCO_FREQ &&
942f0a72b1SElaine Zhang 				    freq <= MAX_FOUTVCO_FREQ) {
952f0a72b1SElaine Zhang 					*foutvco = freq;
962f0a72b1SElaine Zhang 					return 0;
972f0a72b1SElaine Zhang 				}
982f0a72b1SElaine Zhang 			}
992f0a72b1SElaine Zhang 		}
1002f0a72b1SElaine Zhang 		printf("Can't FIND postdiv1/2 to make fout=%lu in 800~2000M.\n",
1012f0a72b1SElaine Zhang 		       fout_hz);
1022f0a72b1SElaine Zhang 	} else {
1032f0a72b1SElaine Zhang 		*postdiv1 = 1;
1042f0a72b1SElaine Zhang 		*postdiv2 = 1;
1052f0a72b1SElaine Zhang 	}
1062f0a72b1SElaine Zhang 	return 0;
1072f0a72b1SElaine Zhang }
1082f0a72b1SElaine Zhang 
1092f0a72b1SElaine Zhang static struct rockchip_pll_rate_table *
rockchip_pll_clk_set_by_auto(ulong fin_hz,ulong fout_hz)1102f0a72b1SElaine Zhang rockchip_pll_clk_set_by_auto(ulong fin_hz,
1112f0a72b1SElaine Zhang 			     ulong fout_hz)
1122f0a72b1SElaine Zhang {
1132f0a72b1SElaine Zhang 	struct rockchip_pll_rate_table *rate_table = &rockchip_auto_table;
1142f0a72b1SElaine Zhang 	/* FIXME set postdiv1/2 always 1*/
1152f0a72b1SElaine Zhang 	u32 foutvco = fout_hz;
1162f0a72b1SElaine Zhang 	ulong fin_64, frac_64;
1172f0a72b1SElaine Zhang 	u32 f_frac, postdiv1, postdiv2;
1182f0a72b1SElaine Zhang 	ulong clk_gcd = 0;
1192f0a72b1SElaine Zhang 
1202f0a72b1SElaine Zhang 	if (fin_hz == 0 || fout_hz == 0 || fout_hz == fin_hz)
1212f0a72b1SElaine Zhang 		return NULL;
1222f0a72b1SElaine Zhang 
1232f0a72b1SElaine Zhang 	rockchip_pll_clk_set_postdiv(fout_hz, &postdiv1, &postdiv2, &foutvco);
1242f0a72b1SElaine Zhang 	rate_table->postdiv1 = postdiv1;
1252f0a72b1SElaine Zhang 	rate_table->postdiv2 = postdiv2;
1262f0a72b1SElaine Zhang 	rate_table->dsmpd = 1;
1272f0a72b1SElaine Zhang 
1282f0a72b1SElaine Zhang 	if (fin_hz / MHZ * MHZ == fin_hz && fout_hz / MHZ * MHZ == fout_hz) {
1292f0a72b1SElaine Zhang 		fin_hz /= MHZ;
1302f0a72b1SElaine Zhang 		foutvco /= MHZ;
1312f0a72b1SElaine Zhang 		clk_gcd = gcd(fin_hz, foutvco);
1322f0a72b1SElaine Zhang 		rate_table->refdiv = fin_hz / clk_gcd;
1332f0a72b1SElaine Zhang 		rate_table->fbdiv = foutvco / clk_gcd;
1342f0a72b1SElaine Zhang 
1352f0a72b1SElaine Zhang 		rate_table->frac = 0;
1362f0a72b1SElaine Zhang 
1372f0a72b1SElaine Zhang 		debug("fin = %ld, fout = %ld, clk_gcd = %ld,\n",
1382f0a72b1SElaine Zhang 		      fin_hz, fout_hz, clk_gcd);
1392f0a72b1SElaine Zhang 		debug("refdiv= %d,fbdiv= %d,postdiv1= %d,postdiv2= %d\n",
1402f0a72b1SElaine Zhang 		      rate_table->refdiv,
1412f0a72b1SElaine Zhang 		      rate_table->fbdiv, rate_table->postdiv1,
1422f0a72b1SElaine Zhang 		      rate_table->postdiv2);
1432f0a72b1SElaine Zhang 	} else {
1442f0a72b1SElaine Zhang 		debug("frac div,fin_hz = %ld,fout_hz = %ld\n",
1452f0a72b1SElaine Zhang 		      fin_hz, fout_hz);
1462f0a72b1SElaine Zhang 		debug("frac get postdiv1 = %d,  postdiv2 = %d, foutvco = %d\n",
1472f0a72b1SElaine Zhang 		      rate_table->postdiv1, rate_table->postdiv2, foutvco);
1482f0a72b1SElaine Zhang 		clk_gcd = gcd(fin_hz / MHZ, foutvco / MHZ);
1492f0a72b1SElaine Zhang 		rate_table->refdiv = fin_hz / MHZ / clk_gcd;
1502f0a72b1SElaine Zhang 		rate_table->fbdiv = foutvco / MHZ / clk_gcd;
1512f0a72b1SElaine Zhang 		debug("frac get refdiv = %d,  fbdiv = %d\n",
1522f0a72b1SElaine Zhang 		      rate_table->refdiv, rate_table->fbdiv);
1532f0a72b1SElaine Zhang 
1542f0a72b1SElaine Zhang 		rate_table->frac = 0;
1552f0a72b1SElaine Zhang 
1562f0a72b1SElaine Zhang 		f_frac = (foutvco % MHZ);
1572f0a72b1SElaine Zhang 		fin_64 = fin_hz;
158e583fa2aSElaine Zhang 		fin_64 = fin_64 / (ulong)rate_table->refdiv;
159e583fa2aSElaine Zhang 		frac_64 = (ulong)f_frac << 24;
1602f0a72b1SElaine Zhang 		frac_64 = frac_64 / fin_64;
1612f0a72b1SElaine Zhang 		rate_table->frac = frac_64;
1622f0a72b1SElaine Zhang 		if (rate_table->frac > 0)
1632f0a72b1SElaine Zhang 			rate_table->dsmpd = 0;
1642f0a72b1SElaine Zhang 		debug("frac = %x\n", rate_table->frac);
1652f0a72b1SElaine Zhang 	}
1662f0a72b1SElaine Zhang 	return rate_table;
1672f0a72b1SElaine Zhang }
1682f0a72b1SElaine Zhang 
16916d047b3SElaine Zhang static u32
rockchip_rk3588_pll_k_get(u32 m,u32 p,u32 s,u64 fin_hz,u64 fvco)17016d047b3SElaine Zhang rockchip_rk3588_pll_k_get(u32 m, u32 p, u32 s, u64 fin_hz, u64 fvco)
17116d047b3SElaine Zhang {
17216d047b3SElaine Zhang 	u64 fref, fout, ffrac;
17316d047b3SElaine Zhang 	u32 k = 0;
17416d047b3SElaine Zhang 
17516d047b3SElaine Zhang 	fref = fin_hz / p;
17616d047b3SElaine Zhang 	ffrac = fvco - (m * fref);
17716d047b3SElaine Zhang 	fout = ffrac * 65536;
17816d047b3SElaine Zhang 	k = fout / fref;
17916d047b3SElaine Zhang 	if (k > 32767) {
18016d047b3SElaine Zhang 		fref = fin_hz / p;
18116d047b3SElaine Zhang 		ffrac = ((m + 1) * fref) - fvco;
18216d047b3SElaine Zhang 		fout = ffrac * 65536;
18316d047b3SElaine Zhang 		k = ((fout * 10 / fref) + 7) / 10;
18416d047b3SElaine Zhang 		if (k > 32767)
18516d047b3SElaine Zhang 			k = 0;
18616d047b3SElaine Zhang 		else
18716d047b3SElaine Zhang 			k = ~k + 1;
18816d047b3SElaine Zhang 	}
18916d047b3SElaine Zhang 	return k;
19016d047b3SElaine Zhang }
19116d047b3SElaine Zhang 
19216d047b3SElaine Zhang static struct rockchip_pll_rate_table *
rockchip_rk3588_pll_frac_by_auto(unsigned long fin_hz,unsigned long fout_hz)19316d047b3SElaine Zhang rockchip_rk3588_pll_frac_by_auto(unsigned long fin_hz, unsigned long fout_hz)
19416d047b3SElaine Zhang {
19516d047b3SElaine Zhang 	struct rockchip_pll_rate_table *rate_table = &rockchip_auto_table;
19616d047b3SElaine Zhang 	u32 p, m, s, k;
19716d047b3SElaine Zhang 	u64 fvco;
19816d047b3SElaine Zhang 
19916d047b3SElaine Zhang 	for (s = 0; s <= 6; s++) {
20016d047b3SElaine Zhang 		fvco = (u64)fout_hz << s;
20116d047b3SElaine Zhang 		if (fvco < RK3588_VCO_MIN_HZ || fvco > RK3588_VCO_MAX_HZ)
20216d047b3SElaine Zhang 			continue;
20316d047b3SElaine Zhang 		for (p = 1; p <= 4; p++) {
20416d047b3SElaine Zhang 			for (m = 64; m <= 1023; m++) {
20516d047b3SElaine Zhang 				if ((fvco >= m * fin_hz / p) &&
20616d047b3SElaine Zhang 				    (fvco < (m + 1) * fin_hz / p)) {
20716d047b3SElaine Zhang 					k = rockchip_rk3588_pll_k_get(m, p, s,
20816d047b3SElaine Zhang 								      fin_hz,
20916d047b3SElaine Zhang 								      fvco);
21016d047b3SElaine Zhang 					if (!k)
21116d047b3SElaine Zhang 						continue;
21216d047b3SElaine Zhang 					rate_table->p = p;
21316d047b3SElaine Zhang 					rate_table->s = s;
21416d047b3SElaine Zhang 					rate_table->k = k;
21516d047b3SElaine Zhang 					if (k > 32767)
21616d047b3SElaine Zhang 						rate_table->m = m + 1;
21716d047b3SElaine Zhang 					else
21816d047b3SElaine Zhang 						rate_table->m = m;
21916d047b3SElaine Zhang 					return rate_table;
22016d047b3SElaine Zhang 				}
22116d047b3SElaine Zhang 			}
22216d047b3SElaine Zhang 		}
22316d047b3SElaine Zhang 	}
22416d047b3SElaine Zhang 	return NULL;
22516d047b3SElaine Zhang }
22616d047b3SElaine Zhang 
227a962a5fdSElaine Zhang static struct rockchip_pll_rate_table *
rk3588_pll_clk_set_by_auto(unsigned long fin_hz,unsigned long fout_hz)228a962a5fdSElaine Zhang rk3588_pll_clk_set_by_auto(unsigned long fin_hz,
229a962a5fdSElaine Zhang 			   unsigned long fout_hz)
230a962a5fdSElaine Zhang {
231a962a5fdSElaine Zhang 	struct rockchip_pll_rate_table *rate_table = &rockchip_auto_table;
232a962a5fdSElaine Zhang 	u32 p, m, s;
23316d047b3SElaine Zhang 	ulong fvco;
234a962a5fdSElaine Zhang 
235a962a5fdSElaine Zhang 	if (fin_hz == 0 || fout_hz == 0 || fout_hz == fin_hz)
236a962a5fdSElaine Zhang 		return NULL;
237a962a5fdSElaine Zhang 
238a962a5fdSElaine Zhang 	if (fout_hz > RK3588_FOUT_MAX_HZ || fout_hz < RK3588_FOUT_MIN_HZ)
239a962a5fdSElaine Zhang 		return NULL;
240a962a5fdSElaine Zhang 
241a962a5fdSElaine Zhang 	if (fin_hz / MHZ * MHZ == fin_hz && fout_hz / MHZ * MHZ == fout_hz) {
242a962a5fdSElaine Zhang 		for (s = 0; s <= 6; s++) {
243a962a5fdSElaine Zhang 			fvco = fout_hz << s;
244a962a5fdSElaine Zhang 			if (fvco < RK3588_VCO_MIN_HZ ||
245a962a5fdSElaine Zhang 			    fvco > RK3588_VCO_MAX_HZ)
246a962a5fdSElaine Zhang 				continue;
247a962a5fdSElaine Zhang 			for (p = 2; p <= 4; p++) {
248a962a5fdSElaine Zhang 				for (m = 64; m <= 1023; m++) {
249a962a5fdSElaine Zhang 					if (fvco == m * fin_hz / p) {
250a962a5fdSElaine Zhang 						rate_table->p = p;
251a962a5fdSElaine Zhang 						rate_table->m = m;
252a962a5fdSElaine Zhang 						rate_table->s = s;
253a962a5fdSElaine Zhang 						rate_table->k = 0;
254a962a5fdSElaine Zhang 						return rate_table;
255a962a5fdSElaine Zhang 					}
256a962a5fdSElaine Zhang 				}
257a962a5fdSElaine Zhang 			}
258a962a5fdSElaine Zhang 		}
259a962a5fdSElaine Zhang 		pr_err("CANNOT FIND Fout by auto,fout = %lu\n", fout_hz);
260a962a5fdSElaine Zhang 	} else {
26116d047b3SElaine Zhang 		rate_table = rockchip_rk3588_pll_frac_by_auto(fin_hz, fout_hz);
26216d047b3SElaine Zhang 		if (!rate_table)
26316d047b3SElaine Zhang 			pr_err("CANNOT FIND Fout by auto,fout = %lu\n",
26416d047b3SElaine Zhang 			       fout_hz);
26516d047b3SElaine Zhang 		else
266a962a5fdSElaine Zhang 			return rate_table;
267a962a5fdSElaine Zhang 	}
268a962a5fdSElaine Zhang 	return NULL;
269a962a5fdSElaine Zhang }
270a962a5fdSElaine Zhang 
2712f0a72b1SElaine Zhang static const struct rockchip_pll_rate_table *
rockchip_get_pll_settings(struct rockchip_pll_clock * pll,ulong rate)2722f0a72b1SElaine Zhang rockchip_get_pll_settings(struct rockchip_pll_clock *pll, ulong rate)
2732f0a72b1SElaine Zhang {
2742f0a72b1SElaine Zhang 	struct rockchip_pll_rate_table  *rate_table = pll->rate_table;
2752f0a72b1SElaine Zhang 
2762f0a72b1SElaine Zhang 	while (rate_table->rate) {
2772f0a72b1SElaine Zhang 		if (rate_table->rate == rate)
2782f0a72b1SElaine Zhang 			break;
2792f0a72b1SElaine Zhang 		rate_table++;
2802f0a72b1SElaine Zhang 	}
281a962a5fdSElaine Zhang 	if (rate_table->rate != rate) {
282a962a5fdSElaine Zhang 		if (pll->type == pll_rk3588)
283a962a5fdSElaine Zhang 			return rk3588_pll_clk_set_by_auto(24 * MHZ, rate);
2842f0a72b1SElaine Zhang 		else
285a962a5fdSElaine Zhang 			return rockchip_pll_clk_set_by_auto(24 * MHZ, rate);
286a962a5fdSElaine Zhang 	} else {
2872f0a72b1SElaine Zhang 		return rate_table;
2882f0a72b1SElaine Zhang 	}
289a962a5fdSElaine Zhang }
2902f0a72b1SElaine Zhang 
rk3036_pll_set_rate(struct rockchip_pll_clock * pll,void __iomem * base,ulong pll_id,ulong drate)2912f0a72b1SElaine Zhang static int rk3036_pll_set_rate(struct rockchip_pll_clock *pll,
2922f0a72b1SElaine Zhang 			       void __iomem *base, ulong pll_id,
2932f0a72b1SElaine Zhang 			       ulong drate)
2942f0a72b1SElaine Zhang {
2952f0a72b1SElaine Zhang 	const struct rockchip_pll_rate_table *rate;
296*de03e0e0SJon Lin 	int timeout = 1000;
2972f0a72b1SElaine Zhang 
2982f0a72b1SElaine Zhang 	rate = rockchip_get_pll_settings(pll, drate);
2992f0a72b1SElaine Zhang 	if (!rate) {
3002f0a72b1SElaine Zhang 		printf("%s unsupport rate\n", __func__);
3012f0a72b1SElaine Zhang 		return -EINVAL;
3022f0a72b1SElaine Zhang 	}
3032f0a72b1SElaine Zhang 
3042f0a72b1SElaine Zhang 	debug("%s: rate settings for %lu fbdiv: %d, postdiv1: %d, refdiv: %d\n",
3052f0a72b1SElaine Zhang 	      __func__, rate->rate, rate->fbdiv, rate->postdiv1, rate->refdiv);
3062f0a72b1SElaine Zhang 	debug("%s: rate settings for %lu postdiv2: %d, dsmpd: %d, frac: %d\n",
3072f0a72b1SElaine Zhang 	      __func__, rate->rate, rate->postdiv2, rate->dsmpd, rate->frac);
3082f0a72b1SElaine Zhang 
3092f0a72b1SElaine Zhang 	/*
3102f0a72b1SElaine Zhang 	 * When power on or changing PLL setting,
3112f0a72b1SElaine Zhang 	 * we must force PLL into slow mode to ensure output stable clock.
3122f0a72b1SElaine Zhang 	 */
313c6f7c1a3SJoseph Chen 	if (!(pll->pll_flags & ROCKCHIP_PLL_FIXED_MODE)) {
3142f0a72b1SElaine Zhang 		rk_clrsetreg(base + pll->mode_offset,
3152f0a72b1SElaine Zhang 			     pll->mode_mask << pll->mode_shift,
3162f0a72b1SElaine Zhang 			     RKCLK_PLL_MODE_SLOW << pll->mode_shift);
317c6f7c1a3SJoseph Chen 	}
3182f0a72b1SElaine Zhang 
3192f0a72b1SElaine Zhang 	/* Power down */
3202f0a72b1SElaine Zhang 	rk_setreg(base + pll->con_offset + 0x4,
3212f0a72b1SElaine Zhang 		  1 << RK3036_PLLCON1_PWRDOWN_SHIT);
3222f0a72b1SElaine Zhang 
3232f0a72b1SElaine Zhang 	rk_clrsetreg(base + pll->con_offset,
3242f0a72b1SElaine Zhang 		     (RK3036_PLLCON0_POSTDIV1_MASK |
3252f0a72b1SElaine Zhang 		     RK3036_PLLCON0_FBDIV_MASK),
3262f0a72b1SElaine Zhang 		     (rate->postdiv1 << RK3036_PLLCON0_POSTDIV1_SHIFT) |
3272f0a72b1SElaine Zhang 		     rate->fbdiv);
3282f0a72b1SElaine Zhang 	rk_clrsetreg(base + pll->con_offset + 0x4,
3292f0a72b1SElaine Zhang 		     (RK3036_PLLCON1_POSTDIV2_MASK |
3302f0a72b1SElaine Zhang 		     RK3036_PLLCON1_REFDIV_MASK),
3312f0a72b1SElaine Zhang 		     (rate->postdiv2 << RK3036_PLLCON1_POSTDIV2_SHIFT |
3322f0a72b1SElaine Zhang 		     rate->refdiv << RK3036_PLLCON1_REFDIV_SHIFT));
3332f0a72b1SElaine Zhang 	rk_clrsetreg(base + pll->con_offset + 0x4,
3342f0a72b1SElaine Zhang 			     RK3036_PLLCON1_DSMPD_MASK,
3352f0a72b1SElaine Zhang 			     rate->dsmpd << RK3036_PLLCON1_DSMPD_SHIFT);
336e583fa2aSElaine Zhang 	if (!rate->dsmpd) {
3372f0a72b1SElaine Zhang 		writel((readl(base + pll->con_offset + 0x8) &
3382f0a72b1SElaine Zhang 			(~RK3036_PLLCON2_FRAC_MASK)) |
3392f0a72b1SElaine Zhang 			    (rate->frac << RK3036_PLLCON2_FRAC_SHIFT),
3402f0a72b1SElaine Zhang 			    base + pll->con_offset + 0x8);
3412f0a72b1SElaine Zhang 	}
3422f0a72b1SElaine Zhang 
3432f0a72b1SElaine Zhang 	/* Power Up */
3442f0a72b1SElaine Zhang 	rk_clrreg(base + pll->con_offset + 0x4,
3452f0a72b1SElaine Zhang 		  1 << RK3036_PLLCON1_PWRDOWN_SHIT);
3462f0a72b1SElaine Zhang 
3472f0a72b1SElaine Zhang 	/* waiting for pll lock */
3484bea194cSJoseph Chen 	while ((timeout > 0) && !(readl(base + pll->con_offset + 0x4) & (1 << pll->lock_shift))) {
3492f0a72b1SElaine Zhang 		udelay(1);
3504bea194cSJoseph Chen 		timeout--;
351f680c019SJoseph Chen 	}
3522f0a72b1SElaine Zhang 
3534bea194cSJoseph Chen 	if (!(readl(base + pll->con_offset + 0x4) & (1 << pll->lock_shift)))
3544bea194cSJoseph Chen 		printf("%s: wait pll lock timeout! pll_id=%ld\n", __func__, pll_id);
3554bea194cSJoseph Chen 
356c6f7c1a3SJoseph Chen 	if (!(pll->pll_flags & ROCKCHIP_PLL_FIXED_MODE)) {
3572f0a72b1SElaine Zhang 		rk_clrsetreg(base + pll->mode_offset, pll->mode_mask << pll->mode_shift,
3582f0a72b1SElaine Zhang 			     RKCLK_PLL_MODE_NORMAL << pll->mode_shift);
359c6f7c1a3SJoseph Chen 	}
360c6f7c1a3SJoseph Chen 
3612f0a72b1SElaine Zhang 	debug("PLL at %p: con0=%x con1= %x con2= %x mode= %x\n",
3622f0a72b1SElaine Zhang 	      pll, readl(base + pll->con_offset),
3632f0a72b1SElaine Zhang 	      readl(base + pll->con_offset + 0x4),
3642f0a72b1SElaine Zhang 	      readl(base + pll->con_offset + 0x8),
3652f0a72b1SElaine Zhang 	      readl(base + pll->mode_offset));
3662f0a72b1SElaine Zhang 
3672f0a72b1SElaine Zhang 	return 0;
3682f0a72b1SElaine Zhang }
3692f0a72b1SElaine Zhang 
rk3036_pll_get_rate(struct rockchip_pll_clock * pll,void __iomem * base,ulong pll_id)3702f0a72b1SElaine Zhang static ulong rk3036_pll_get_rate(struct rockchip_pll_clock *pll,
3712f0a72b1SElaine Zhang 				 void __iomem *base, ulong pll_id)
3722f0a72b1SElaine Zhang {
3732f0a72b1SElaine Zhang 	u32 refdiv, fbdiv, postdiv1, postdiv2, dsmpd, frac;
3742f0a72b1SElaine Zhang 	u32 con = 0, shift, mask;
3753afc7653SElaine Zhang 	ulong rate, p_rate = OSC_HZ / KHZ;
376c6f7c1a3SJoseph Chen 	int mode;
3772f0a72b1SElaine Zhang 
3782f0a72b1SElaine Zhang 	con = readl(base + pll->mode_offset);
3792f0a72b1SElaine Zhang 	shift = pll->mode_shift;
3802f0a72b1SElaine Zhang 	mask = pll->mode_mask << shift;
3812f0a72b1SElaine Zhang 
382c6f7c1a3SJoseph Chen 	if (!(pll->pll_flags & ROCKCHIP_PLL_FIXED_MODE))
383c6f7c1a3SJoseph Chen 		mode = (con & mask) >> shift;
384c6f7c1a3SJoseph Chen 	else
385c6f7c1a3SJoseph Chen 		mode = RKCLK_PLL_MODE_NORMAL;
386c6f7c1a3SJoseph Chen 
387c6f7c1a3SJoseph Chen 	switch (mode) {
3882f0a72b1SElaine Zhang 	case RKCLK_PLL_MODE_SLOW:
3892f0a72b1SElaine Zhang 		return OSC_HZ;
3902f0a72b1SElaine Zhang 	case RKCLK_PLL_MODE_NORMAL:
3912f0a72b1SElaine Zhang 		/* normal mode */
3922f0a72b1SElaine Zhang 		con = readl(base + pll->con_offset);
3932f0a72b1SElaine Zhang 		postdiv1 = (con & RK3036_PLLCON0_POSTDIV1_MASK) >>
3942f0a72b1SElaine Zhang 			   RK3036_PLLCON0_POSTDIV1_SHIFT;
3952f0a72b1SElaine Zhang 		fbdiv = (con & RK3036_PLLCON0_FBDIV_MASK) >>
3962f0a72b1SElaine Zhang 			RK3036_PLLCON0_FBDIV_SHIFT;
3972f0a72b1SElaine Zhang 		con = readl(base + pll->con_offset + 0x4);
3982f0a72b1SElaine Zhang 		postdiv2 = (con & RK3036_PLLCON1_POSTDIV2_MASK) >>
3992f0a72b1SElaine Zhang 			   RK3036_PLLCON1_POSTDIV2_SHIFT;
4002f0a72b1SElaine Zhang 		refdiv = (con & RK3036_PLLCON1_REFDIV_MASK) >>
4012f0a72b1SElaine Zhang 			 RK3036_PLLCON1_REFDIV_SHIFT;
4022f0a72b1SElaine Zhang 		dsmpd = (con & RK3036_PLLCON1_DSMPD_MASK) >>
4032f0a72b1SElaine Zhang 			RK3036_PLLCON1_DSMPD_SHIFT;
4042f0a72b1SElaine Zhang 		con = readl(base + pll->con_offset + 0x8);
4052f0a72b1SElaine Zhang 		frac = (con & RK3036_PLLCON2_FRAC_MASK) >>
4062f0a72b1SElaine Zhang 			RK3036_PLLCON2_FRAC_SHIFT;
4073afc7653SElaine Zhang 		rate = (p_rate * fbdiv / (refdiv * postdiv1 * postdiv2)) * KHZ;
4082f0a72b1SElaine Zhang 		if (dsmpd == 0) {
4093afc7653SElaine Zhang 			u64 frac_rate = p_rate * (u64)frac * KHZ;
4102f0a72b1SElaine Zhang 
411e583fa2aSElaine Zhang 			do_div(frac_rate, (u64)refdiv);
412a737bf22SFinley Xiao 			frac_rate >>= 24;
413e583fa2aSElaine Zhang 			do_div(frac_rate, (u64)postdiv1);
414e583fa2aSElaine Zhang 			do_div(frac_rate, (u64)postdiv2);
4152f0a72b1SElaine Zhang 			rate += frac_rate;
4162f0a72b1SElaine Zhang 		}
4172f0a72b1SElaine Zhang 		return rate;
4182f0a72b1SElaine Zhang 	case RKCLK_PLL_MODE_DEEP:
4192f0a72b1SElaine Zhang 	default:
4202f0a72b1SElaine Zhang 		return 32768;
4212f0a72b1SElaine Zhang 	}
4222f0a72b1SElaine Zhang }
4232f0a72b1SElaine Zhang 
424a962a5fdSElaine Zhang #define RK3588_PLLCON(i)		((i) * 0x4)
425a962a5fdSElaine Zhang #define RK3588_PLLCON0_M_MASK		0x3ff << 0
426a962a5fdSElaine Zhang #define RK3588_PLLCON0_M_SHIFT		0
427a962a5fdSElaine Zhang #define RK3588_PLLCON1_P_MASK		0x3f << 0
428a962a5fdSElaine Zhang #define RK3588_PLLCON1_P_SHIFT		0
429a962a5fdSElaine Zhang #define RK3588_PLLCON1_S_MASK		0x7 << 6
430a962a5fdSElaine Zhang #define RK3588_PLLCON1_S_SHIFT		6
431a962a5fdSElaine Zhang #define RK3588_PLLCON2_K_MASK		0xffff
432a962a5fdSElaine Zhang #define RK3588_PLLCON2_K_SHIFT		0
433a962a5fdSElaine Zhang #define RK3588_PLLCON1_PWRDOWN		BIT(13)
434a962a5fdSElaine Zhang #define RK3588_PLLCON6_LOCK_STATUS	BIT(15)
435a962a5fdSElaine Zhang #define RK3588_B0PLL_CLKSEL_CON(i)	((i) * 0x4 + 0x50000 + 0x300)
436a962a5fdSElaine Zhang #define RK3588_B1PLL_CLKSEL_CON(i)	((i) * 0x4 + 0x52000 + 0x300)
437a962a5fdSElaine Zhang #define RK3588_LPLL_CLKSEL_CON(i)	((i) * 0x4 + 0x58000 + 0x300)
4387622db41SElaine Zhang #define RK3588_CORE_DIV_MASK		0x1f
4397622db41SElaine Zhang #define RK3588_CORE_L02_DIV_SHIFT	0
4407622db41SElaine Zhang #define RK3588_CORE_L13_DIV_SHIFT	7
4417622db41SElaine Zhang #define RK3588_CORE_B02_DIV_SHIFT	8
4427622db41SElaine Zhang #define RK3588_CORE_B13_DIV_SHIFT	0
443a962a5fdSElaine Zhang 
rk3588_pll_set_rate(struct rockchip_pll_clock * pll,void __iomem * base,ulong pll_id,ulong drate)444a962a5fdSElaine Zhang static int rk3588_pll_set_rate(struct rockchip_pll_clock *pll,
445a962a5fdSElaine Zhang 			       void __iomem *base, ulong pll_id,
446a962a5fdSElaine Zhang 			       ulong drate)
447a962a5fdSElaine Zhang {
448a962a5fdSElaine Zhang 	const struct rockchip_pll_rate_table *rate;
449a962a5fdSElaine Zhang 
450a962a5fdSElaine Zhang 	rate = rockchip_get_pll_settings(pll, drate);
451a962a5fdSElaine Zhang 	if (!rate) {
452a962a5fdSElaine Zhang 		printf("%s unsupported rate\n", __func__);
453a962a5fdSElaine Zhang 		return -EINVAL;
454a962a5fdSElaine Zhang 	}
455a962a5fdSElaine Zhang 
456a962a5fdSElaine Zhang 	debug("%s: rate settings for %lu p: %d, m: %d, s: %d, k: %d\n",
457a962a5fdSElaine Zhang 	      __func__, rate->rate, rate->p, rate->m, rate->s, rate->k);
458a962a5fdSElaine Zhang 
459a962a5fdSElaine Zhang 	/*
460a962a5fdSElaine Zhang 	 * When power on or changing PLL setting,
461a962a5fdSElaine Zhang 	 * we must force PLL into slow mode to ensure output stable clock.
462a962a5fdSElaine Zhang 	 */
463bd11bebaSElaine Zhang 	if (pll_id == 3)
464bd11bebaSElaine Zhang 		rk_clrsetreg(base + 0x84c, 0x1 << 1, 0x1 << 1);
465bd11bebaSElaine Zhang 
466a962a5fdSElaine Zhang 	rk_clrsetreg(base + pll->mode_offset,
467a962a5fdSElaine Zhang 		     pll->mode_mask << pll->mode_shift,
468a962a5fdSElaine Zhang 		     RKCLK_PLL_MODE_SLOW << pll->mode_shift);
469a962a5fdSElaine Zhang 	if (pll_id == 0)
470a962a5fdSElaine Zhang 		rk_clrsetreg(base + RK3588_B0PLL_CLKSEL_CON(0),
471a962a5fdSElaine Zhang 			     pll->mode_mask << 6,
472a962a5fdSElaine Zhang 			     RKCLK_PLL_MODE_SLOW << 6);
473a962a5fdSElaine Zhang 	else if (pll_id == 1)
474a962a5fdSElaine Zhang 		rk_clrsetreg(base + RK3588_B1PLL_CLKSEL_CON(0),
475a962a5fdSElaine Zhang 			     pll->mode_mask << 6,
476a962a5fdSElaine Zhang 			     RKCLK_PLL_MODE_SLOW << 6);
477a962a5fdSElaine Zhang 	else if (pll_id == 2)
478a962a5fdSElaine Zhang 		rk_clrsetreg(base + RK3588_LPLL_CLKSEL_CON(5),
479a962a5fdSElaine Zhang 			     pll->mode_mask << 14,
480a962a5fdSElaine Zhang 			     RKCLK_PLL_MODE_SLOW << 14);
481a962a5fdSElaine Zhang 
482a962a5fdSElaine Zhang 	/* Power down */
483a962a5fdSElaine Zhang 	rk_setreg(base + pll->con_offset + RK3588_PLLCON(1),
484a962a5fdSElaine Zhang 		  RK3588_PLLCON1_PWRDOWN);
485a962a5fdSElaine Zhang 
486a962a5fdSElaine Zhang 	rk_clrsetreg(base + pll->con_offset,
487a962a5fdSElaine Zhang 		     RK3588_PLLCON0_M_MASK,
488a962a5fdSElaine Zhang 		     (rate->m << RK3588_PLLCON0_M_SHIFT));
489a962a5fdSElaine Zhang 	rk_clrsetreg(base + pll->con_offset + RK3588_PLLCON(1),
490a962a5fdSElaine Zhang 		     (RK3588_PLLCON1_P_MASK |
491a962a5fdSElaine Zhang 		     RK3588_PLLCON1_S_MASK),
492a962a5fdSElaine Zhang 		     (rate->p << RK3588_PLLCON1_P_SHIFT |
493a962a5fdSElaine Zhang 		     rate->s << RK3588_PLLCON1_S_SHIFT));
494e583fa2aSElaine Zhang 
495a962a5fdSElaine Zhang 	rk_clrsetreg(base + pll->con_offset + RK3588_PLLCON(2),
496a962a5fdSElaine Zhang 		     RK3588_PLLCON2_K_MASK,
497a962a5fdSElaine Zhang 		     rate->k << RK3588_PLLCON2_K_SHIFT);
498a962a5fdSElaine Zhang 	/* Power up */
499a962a5fdSElaine Zhang 	rk_clrreg(base + pll->con_offset + RK3588_PLLCON(1),
500a962a5fdSElaine Zhang 		  RK3588_PLLCON1_PWRDOWN);
501a962a5fdSElaine Zhang 
502a962a5fdSElaine Zhang 	/* waiting for pll lock */
503a962a5fdSElaine Zhang 	while (!(readl(base + pll->con_offset + RK3588_PLLCON(6)) &
504a962a5fdSElaine Zhang 		RK3588_PLLCON6_LOCK_STATUS)) {
505a962a5fdSElaine Zhang 		udelay(1);
506a962a5fdSElaine Zhang 		debug("%s: wait pll lock, pll_id=%ld\n", __func__, pll_id);
507a962a5fdSElaine Zhang 	}
508a962a5fdSElaine Zhang 
509a962a5fdSElaine Zhang 	rk_clrsetreg(base + pll->mode_offset, pll->mode_mask << pll->mode_shift,
510a962a5fdSElaine Zhang 		     RKCLK_PLL_MODE_NORMAL << pll->mode_shift);
5117622db41SElaine Zhang 	if (pll_id == 0) {
512a962a5fdSElaine Zhang 		rk_clrsetreg(base + RK3588_B0PLL_CLKSEL_CON(0),
513a962a5fdSElaine Zhang 			     pll->mode_mask << 6,
514a962a5fdSElaine Zhang 			     2 << 6);
515a962a5fdSElaine Zhang 		rk_clrsetreg(base + RK3588_B0PLL_CLKSEL_CON(0),
5167622db41SElaine Zhang 			     RK3588_CORE_DIV_MASK << RK3588_CORE_B02_DIV_SHIFT,
5177622db41SElaine Zhang 			     0 << RK3588_CORE_B02_DIV_SHIFT);
5187622db41SElaine Zhang 		rk_clrsetreg(base + RK3588_B0PLL_CLKSEL_CON(1),
5197622db41SElaine Zhang 			     RK3588_CORE_DIV_MASK << RK3588_CORE_B13_DIV_SHIFT,
5207622db41SElaine Zhang 			     0 << RK3588_CORE_B13_DIV_SHIFT);
5217622db41SElaine Zhang 	} else if (pll_id == 1) {
5227622db41SElaine Zhang 		rk_clrsetreg(base + RK3588_B1PLL_CLKSEL_CON(0),
523a962a5fdSElaine Zhang 			     pll->mode_mask << 6,
524a962a5fdSElaine Zhang 			     2 << 6);
5257622db41SElaine Zhang 		rk_clrsetreg(base + RK3588_B1PLL_CLKSEL_CON(0),
5267622db41SElaine Zhang 			     RK3588_CORE_DIV_MASK << RK3588_CORE_B02_DIV_SHIFT,
5277622db41SElaine Zhang 			     0 << RK3588_CORE_B02_DIV_SHIFT);
5287622db41SElaine Zhang 		rk_clrsetreg(base + RK3588_B1PLL_CLKSEL_CON(1),
5297622db41SElaine Zhang 			     RK3588_CORE_DIV_MASK << RK3588_CORE_B13_DIV_SHIFT,
5307622db41SElaine Zhang 			     0 << RK3588_CORE_B13_DIV_SHIFT);
5317622db41SElaine Zhang 	} else if (pll_id == 2) {
532a962a5fdSElaine Zhang 		rk_clrsetreg(base + RK3588_LPLL_CLKSEL_CON(5),
533a962a5fdSElaine Zhang 			     pll->mode_mask << 14,
534a962a5fdSElaine Zhang 			     2 << 14);
5357622db41SElaine Zhang 		rk_clrsetreg(base + RK3588_LPLL_CLKSEL_CON(6),
5367622db41SElaine Zhang 			     RK3588_CORE_DIV_MASK << RK3588_CORE_L13_DIV_SHIFT,
5377622db41SElaine Zhang 			     0 << RK3588_CORE_L13_DIV_SHIFT);
5387622db41SElaine Zhang 		rk_clrsetreg(base + RK3588_LPLL_CLKSEL_CON(6),
5397622db41SElaine Zhang 			     RK3588_CORE_DIV_MASK << RK3588_CORE_L02_DIV_SHIFT,
5407622db41SElaine Zhang 			     0 << RK3588_CORE_L02_DIV_SHIFT);
5417622db41SElaine Zhang 		rk_clrsetreg(base + RK3588_LPLL_CLKSEL_CON(7),
5427622db41SElaine Zhang 			     RK3588_CORE_DIV_MASK << RK3588_CORE_L13_DIV_SHIFT,
5437622db41SElaine Zhang 			     0 << RK3588_CORE_L13_DIV_SHIFT);
5447622db41SElaine Zhang 		rk_clrsetreg(base + RK3588_LPLL_CLKSEL_CON(7),
5457622db41SElaine Zhang 			     RK3588_CORE_DIV_MASK << RK3588_CORE_L02_DIV_SHIFT,
5467622db41SElaine Zhang 			     0 << RK3588_CORE_L02_DIV_SHIFT);
5477622db41SElaine Zhang 	}
5487560cacdSElaine Zhang 
5497560cacdSElaine Zhang 	if (pll_id == 3)
5507560cacdSElaine Zhang 		rk_clrsetreg(base + 0x84c, 0x1 << 1, 0);
5517560cacdSElaine Zhang 
552a962a5fdSElaine Zhang 	debug("PLL at %p: con0=%x con1= %x con2= %x mode= %x\n",
553a962a5fdSElaine Zhang 	      pll, readl(base + pll->con_offset),
554a962a5fdSElaine Zhang 	      readl(base + pll->con_offset + 0x4),
555a962a5fdSElaine Zhang 	      readl(base + pll->con_offset + 0x8),
556a962a5fdSElaine Zhang 	      readl(base + pll->mode_offset));
557a962a5fdSElaine Zhang 
558a962a5fdSElaine Zhang 	return 0;
559a962a5fdSElaine Zhang }
560a962a5fdSElaine Zhang 
rk3588_pll_get_rate(struct rockchip_pll_clock * pll,void __iomem * base,ulong pll_id)561a962a5fdSElaine Zhang static ulong rk3588_pll_get_rate(struct rockchip_pll_clock *pll,
562a962a5fdSElaine Zhang 				 void __iomem *base, ulong pll_id)
563a962a5fdSElaine Zhang {
564a962a5fdSElaine Zhang 	u32 m, p, s, k;
565a962a5fdSElaine Zhang 	u32 con = 0, shift, mode;
566a962a5fdSElaine Zhang 	u64 rate, postdiv;
567a962a5fdSElaine Zhang 
568a962a5fdSElaine Zhang 	con = readl(base + pll->mode_offset);
569a962a5fdSElaine Zhang 	shift = pll->mode_shift;
570a962a5fdSElaine Zhang 	if (pll_id == 8)
571a962a5fdSElaine Zhang 		mode = RKCLK_PLL_MODE_NORMAL;
572a962a5fdSElaine Zhang 	else
573a962a5fdSElaine Zhang 		mode = (con & (pll->mode_mask << shift)) >> shift;
574a962a5fdSElaine Zhang 	switch (mode) {
575a962a5fdSElaine Zhang 	case RKCLK_PLL_MODE_SLOW:
576a962a5fdSElaine Zhang 		return OSC_HZ;
577a962a5fdSElaine Zhang 	case RKCLK_PLL_MODE_NORMAL:
578a962a5fdSElaine Zhang 		/* normal mode */
579a962a5fdSElaine Zhang 		con = readl(base + pll->con_offset);
580a962a5fdSElaine Zhang 		m = (con & RK3588_PLLCON0_M_MASK) >>
581a962a5fdSElaine Zhang 			   RK3588_PLLCON0_M_SHIFT;
582a962a5fdSElaine Zhang 		con = readl(base + pll->con_offset + RK3588_PLLCON(1));
583a962a5fdSElaine Zhang 		p = (con & RK3588_PLLCON1_P_MASK) >>
584a962a5fdSElaine Zhang 			   RK3036_PLLCON0_FBDIV_SHIFT;
585a962a5fdSElaine Zhang 		s = (con & RK3588_PLLCON1_S_MASK) >>
586a962a5fdSElaine Zhang 			 RK3588_PLLCON1_S_SHIFT;
587a962a5fdSElaine Zhang 		con = readl(base + pll->con_offset + RK3588_PLLCON(2));
588a962a5fdSElaine Zhang 		k = (con & RK3588_PLLCON2_K_MASK) >>
589a962a5fdSElaine Zhang 			RK3588_PLLCON2_K_SHIFT;
590a962a5fdSElaine Zhang 
591a962a5fdSElaine Zhang 		rate = OSC_HZ / p;
592a962a5fdSElaine Zhang 		rate *= m;
59316d047b3SElaine Zhang 		if (k & BIT(15)) {
59416d047b3SElaine Zhang 			/* fractional mode */
59516d047b3SElaine Zhang 			u64 frac_rate64;
59616d047b3SElaine Zhang 
59716d047b3SElaine Zhang 			k = (~(k - 1)) & RK3588_PLLCON2_K_MASK;
59816d047b3SElaine Zhang 			frac_rate64 = OSC_HZ * k;
59916d047b3SElaine Zhang 			postdiv = p;
60016d047b3SElaine Zhang 			postdiv *= 65536;
60116d047b3SElaine Zhang 			do_div(frac_rate64, postdiv);
60216d047b3SElaine Zhang 			rate -= frac_rate64;
60316d047b3SElaine Zhang 		} else {
604a962a5fdSElaine Zhang 			/* fractional mode */
605a962a5fdSElaine Zhang 			u64 frac_rate64 = OSC_HZ * k;
606a962a5fdSElaine Zhang 
60716d047b3SElaine Zhang 			postdiv = p;
60816d047b3SElaine Zhang 			postdiv *= 65536;
609a962a5fdSElaine Zhang 			do_div(frac_rate64, postdiv);
610a962a5fdSElaine Zhang 			rate += frac_rate64;
611a962a5fdSElaine Zhang 		}
612a962a5fdSElaine Zhang 		rate = rate >> s;
613a962a5fdSElaine Zhang 		return rate;
614a962a5fdSElaine Zhang 	case RKCLK_PLL_MODE_DEEP:
615a962a5fdSElaine Zhang 	default:
616a962a5fdSElaine Zhang 		return 32768;
617a962a5fdSElaine Zhang 	}
618a962a5fdSElaine Zhang }
619a962a5fdSElaine Zhang 
rockchip_pll_get_rate(struct rockchip_pll_clock * pll,void __iomem * base,ulong pll_id)6202f0a72b1SElaine Zhang ulong rockchip_pll_get_rate(struct rockchip_pll_clock *pll,
6212f0a72b1SElaine Zhang 			    void __iomem *base,
6222f0a72b1SElaine Zhang 			    ulong pll_id)
6232f0a72b1SElaine Zhang {
6242f0a72b1SElaine Zhang 	ulong rate = 0;
6252f0a72b1SElaine Zhang 
6262f0a72b1SElaine Zhang 	switch (pll->type) {
6272f0a72b1SElaine Zhang 	case pll_rk3036:
6282f0a72b1SElaine Zhang 		pll->mode_mask = PLL_MODE_MASK;
6292f0a72b1SElaine Zhang 		rate = rk3036_pll_get_rate(pll, base, pll_id);
6302f0a72b1SElaine Zhang 		break;
6312f0a72b1SElaine Zhang 	case pll_rk3328:
6322f0a72b1SElaine Zhang 		pll->mode_mask = PLL_RK3328_MODE_MASK;
6332f0a72b1SElaine Zhang 		rate = rk3036_pll_get_rate(pll, base, pll_id);
6342f0a72b1SElaine Zhang 		break;
635a962a5fdSElaine Zhang 	case pll_rk3588:
636a962a5fdSElaine Zhang 		pll->mode_mask = PLL_MODE_MASK;
637a962a5fdSElaine Zhang 		rate = rk3588_pll_get_rate(pll, base, pll_id);
638a962a5fdSElaine Zhang 		break;
6392f0a72b1SElaine Zhang 	default:
6402f0a72b1SElaine Zhang 		printf("%s: Unknown pll type for pll clk %ld\n",
6412f0a72b1SElaine Zhang 		       __func__, pll_id);
6422f0a72b1SElaine Zhang 	}
6432f0a72b1SElaine Zhang 	return rate;
6442f0a72b1SElaine Zhang }
6452f0a72b1SElaine Zhang 
rockchip_pll_set_rate(struct rockchip_pll_clock * pll,void __iomem * base,ulong pll_id,ulong drate)6462f0a72b1SElaine Zhang int rockchip_pll_set_rate(struct rockchip_pll_clock *pll,
6472f0a72b1SElaine Zhang 			  void __iomem *base, ulong pll_id,
6482f0a72b1SElaine Zhang 			  ulong drate)
6492f0a72b1SElaine Zhang {
6502f0a72b1SElaine Zhang 	int ret = 0;
6512f0a72b1SElaine Zhang 
6522f0a72b1SElaine Zhang 	if (rockchip_pll_get_rate(pll, base, pll_id) == drate)
6532f0a72b1SElaine Zhang 		return 0;
6542f0a72b1SElaine Zhang 
6552f0a72b1SElaine Zhang 	switch (pll->type) {
6562f0a72b1SElaine Zhang 	case pll_rk3036:
6572f0a72b1SElaine Zhang 		pll->mode_mask = PLL_MODE_MASK;
6582f0a72b1SElaine Zhang 		ret = rk3036_pll_set_rate(pll, base, pll_id, drate);
6592f0a72b1SElaine Zhang 		break;
6602f0a72b1SElaine Zhang 	case pll_rk3328:
6612f0a72b1SElaine Zhang 		pll->mode_mask = PLL_RK3328_MODE_MASK;
6622f0a72b1SElaine Zhang 		ret = rk3036_pll_set_rate(pll, base, pll_id, drate);
6632f0a72b1SElaine Zhang 		break;
664a962a5fdSElaine Zhang 	case pll_rk3588:
665a962a5fdSElaine Zhang 		pll->mode_mask = PLL_MODE_MASK;
666a962a5fdSElaine Zhang 		ret = rk3588_pll_set_rate(pll, base, pll_id, drate);
667a962a5fdSElaine Zhang 		break;
6682f0a72b1SElaine Zhang 	default:
6692f0a72b1SElaine Zhang 		printf("%s: Unknown pll type for pll clk %ld\n",
6702f0a72b1SElaine Zhang 		       __func__, pll_id);
6712f0a72b1SElaine Zhang 	}
6722f0a72b1SElaine Zhang 	return ret;
6732f0a72b1SElaine Zhang }
6742f0a72b1SElaine Zhang 
6752f0a72b1SElaine Zhang const struct rockchip_cpu_rate_table *
rockchip_get_cpu_settings(struct rockchip_cpu_rate_table * cpu_table,ulong rate)6762f0a72b1SElaine Zhang rockchip_get_cpu_settings(struct rockchip_cpu_rate_table *cpu_table,
6772f0a72b1SElaine Zhang 			  ulong rate)
6782f0a72b1SElaine Zhang {
6792f0a72b1SElaine Zhang 	struct rockchip_cpu_rate_table *ps = cpu_table;
6802f0a72b1SElaine Zhang 
6812f0a72b1SElaine Zhang 	while (ps->rate) {
6822f0a72b1SElaine Zhang 		if (ps->rate == rate)
6832f0a72b1SElaine Zhang 			break;
6842f0a72b1SElaine Zhang 		ps++;
6852f0a72b1SElaine Zhang 	}
6862f0a72b1SElaine Zhang 	if (ps->rate != rate)
6872f0a72b1SElaine Zhang 		return NULL;
6882f0a72b1SElaine Zhang 	else
6892f0a72b1SElaine Zhang 		return ps;
6902f0a72b1SElaine Zhang }
6912f0a72b1SElaine Zhang 
692