| /OK3568_Linux_fs/u-boot/arch/arm/mach-rmobile/include/mach/ |
| H A D | r8a7740.h | 14 #define MERAM_BASE 0xE5580000 15 #define DDRP_BASE 0xC12A0000 16 #define HPB_BASE 0xE6000000 17 #define RWDT0_BASE 0xE6020000 18 #define RWDT1_BASE 0xE6030000 19 #define GPIO_BASE 0xE6050000 20 #define CMT1_BASE 0xE6138000 21 #define CPG_BASE 0xE6150000 22 #define SYSC_BASE 0xE6180000 23 #define SDHI0_BASE 0xE6850000 [all …]
|
| /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/pinctrl/ |
| H A D | renesas,pfc.yaml | 129 $ref: "#/additionalProperties/anyOf/0" 135 reg = <0xe6050000 0x8000>, 136 <0xe605800c 0x20>; 139 gpio-ranges = <&pfc 0 0 212>; 141 <&irqpin0 0 0>, <&irqpin0 1 0>, <&irqpin0 2 0>, <&irqpin0 3 0>, 142 <&irqpin0 4 0>, <&irqpin0 5 0>, <&irqpin0 6 0>, <&irqpin0 7 0>, 143 <&irqpin1 0 0>, <&irqpin1 1 0>, <&irqpin1 2 0>, <&irqpin1 3 0>, 144 <&irqpin1 4 0>, <&irqpin1 5 0>, <&irqpin1 6 0>, <&irqpin1 7 0>, 145 <&irqpin2 0 0>, <&irqpin2 1 0>, <&irqpin2 2 0>, <&irqpin2 3 0>, 146 <&irqpin2 4 0>, <&irqpin2 5 0>, <&irqpin2 6 0>, <&irqpin2 7 0>, [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/boot/dts/ |
| H A D | r8a7740.dtsi | 20 #size-cells = <0>; 21 cpu@0 { 24 reg = <0x0>; 35 reg = <0xc2800000 0x1000>, 36 <0xc2000000 0x1000>; 41 reg = <0xf0100000 0x1000>; 53 reg = <0xfe400000 0x400>; 68 reg = <0xfe910000 0x3000>; 77 reg = <0xfe914000 0x3000>; 87 reg = <0xe6138000 0x170>; [all …]
|
| H A D | r8a73a4.dtsi | 21 #size-cells = <0>; 23 cpu0: cpu@0 { 26 reg = <0>; 33 L2_CA15: cache-controller-0 { 65 reg = <0 0xe6790000 0 0x10000>; 71 reg = <0 0xe67a0000 0 0x10000>; 86 reg = <0 0xe6700020 0 0x89e0>; 121 #size-cells = <0>; 123 reg = <0 0xe60b0000 0 0x428>; 133 reg = <0 0xe6130000 0 0x1004>; [all …]
|
| H A D | r8a7792.dtsi | 40 #clock-cells = <0>; 42 clock-frequency = <0>; 47 #size-cells = <0>; 50 cpu0: cpu@0 { 53 reg = <0>; 70 L2_CA15: cache-controller-0 { 81 #clock-cells = <0>; 83 clock-frequency = <0>; 96 #clock-cells = <0>; 98 clock-frequency = <0>; [all …]
|
| H A D | sh73a0.dtsi | 20 #size-cells = <0>; 22 cpu0: cpu@0 { 25 reg = <0>; 44 reg = <0xf0000200 0x100>; 51 reg = <0xf0000600 0x20>; 60 reg = <0xf0001000 0x1000>, 61 <0xf0000100 0x100>; 66 reg = <0xf0100000 0x1000>; 78 reg = <0xfb400000 0x400>; 87 reg = <0xfe400000 0x400>; [all …]
|
| H A D | r8a77470.dtsi | 27 #size-cells = <0>; 30 cpu0: cpu@0 { 33 reg = <0>; 50 L2_CA7: cache-controller-0 { 61 #clock-cells = <0>; 63 clock-frequency = <0>; 76 #clock-cells = <0>; 78 clock-frequency = <0>; 92 reg = <0 0xe6020000 0 0x0c>; 102 reg = <0 0xe6050000 0 0x50>; [all …]
|
| H A D | r8a7794.dtsi | 34 * The external audio clocks are configured as 0 Hz fixed frequency 40 #clock-cells = <0>; 41 clock-frequency = <0>; 45 #clock-cells = <0>; 46 clock-frequency = <0>; 50 #clock-cells = <0>; 51 clock-frequency = <0>; 57 #clock-cells = <0>; 59 clock-frequency = <0>; 64 #size-cells = <0>; [all …]
|
| H A D | r8a7793.dtsi | 32 * The external audio clocks are configured as 0 Hz fixed frequency 38 #clock-cells = <0>; 39 clock-frequency = <0>; 43 #clock-cells = <0>; 44 clock-frequency = <0>; 48 #clock-cells = <0>; 49 clock-frequency = <0>; 55 #clock-cells = <0>; 57 clock-frequency = <0>; 62 #size-cells = <0>; [all …]
|
| H A D | r8a7745.dtsi | 36 * The external audio clocks are configured as 0 Hz fixed 42 #clock-cells = <0>; 43 clock-frequency = <0>; 47 #clock-cells = <0>; 48 clock-frequency = <0>; 52 #clock-cells = <0>; 53 clock-frequency = <0>; 59 #clock-cells = <0>; 61 clock-frequency = <0>; 66 #size-cells = <0>; [all …]
|
| H A D | r8a7742.dtsi | 19 * The external audio clocks are configured as 0 Hz fixed frequency 25 #clock-cells = <0>; 26 clock-frequency = <0>; 30 #clock-cells = <0>; 31 clock-frequency = <0>; 35 #clock-cells = <0>; 36 clock-frequency = <0>; 42 #clock-cells = <0>; 44 clock-frequency = <0>; 49 #size-cells = <0>; [all …]
|
| H A D | r8a7791.dtsi | 40 * The external audio clocks are configured as 0 Hz fixed frequency 46 #clock-cells = <0>; 47 clock-frequency = <0>; 51 #clock-cells = <0>; 52 clock-frequency = <0>; 56 #clock-cells = <0>; 57 clock-frequency = <0>; 63 #clock-cells = <0>; 65 clock-frequency = <0>; 70 #size-cells = <0>; [all …]
|
| H A D | r8a7743.dtsi | 19 * The external audio clocks are configured as 0 Hz fixed frequency 25 #clock-cells = <0>; 26 clock-frequency = <0>; 31 #clock-cells = <0>; 32 clock-frequency = <0>; 37 #clock-cells = <0>; 38 clock-frequency = <0>; 44 #clock-cells = <0>; 46 clock-frequency = <0>; 51 #size-cells = <0>; [all …]
|
| H A D | r8a7744.dtsi | 19 * The external audio clocks are configured as 0 Hz fixed frequency 25 #clock-cells = <0>; 26 clock-frequency = <0>; 31 #clock-cells = <0>; 32 clock-frequency = <0>; 37 #clock-cells = <0>; 38 clock-frequency = <0>; 44 #clock-cells = <0>; 46 clock-frequency = <0>; 51 #size-cells = <0>; [all …]
|
| H A D | r8a7790.dtsi | 41 * The external audio clocks are configured as 0 Hz fixed frequency 47 #clock-cells = <0>; 48 clock-frequency = <0>; 52 #clock-cells = <0>; 53 clock-frequency = <0>; 57 #clock-cells = <0>; 58 clock-frequency = <0>; 64 #clock-cells = <0>; 66 clock-frequency = <0>; 71 #size-cells = <0>; [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/dts/ |
| H A D | r8a7796.dtsi | 38 #size-cells = <0>; 40 a57_0: cpu@0 { 42 reg = <0x0>; 51 reg = <0x1>; 60 reg = <0x100>; 69 reg = <0x101>; 78 reg = <0x102>; 87 reg = <0x103>; 94 L2_CA57: cache-controller-0 { 111 #clock-cells = <0>; [all …]
|
| H A D | r8a7795.dtsi | 38 #size-cells = <0>; 40 a57_0: cpu@0 { 42 reg = <0x0>; 51 reg = <0x1>; 60 reg = <0x2>; 69 reg = <0x3>; 78 reg = <0x100>; 87 reg = <0x101>; 96 reg = <0x102>; 105 reg = <0x103>; [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/renesas/ |
| H A D | r8a77995.dtsi | 21 #clock-cells = <0>; 22 clock-frequency = <0>; 27 #size-cells = <0>; 29 a53_0: cpu@0 { 31 reg = <0x0>; 48 #clock-cells = <0>; 50 clock-frequency = <0>; 65 #clock-cells = <0>; 66 clock-frequency = <0>; 79 reg = <0 0xe6020000 0 0x0c>; [all …]
|
| H A D | r8a77970.dtsi | 30 #clock-cells = <0>; 31 clock-frequency = <0>; 36 #size-cells = <0>; 38 a53_0: cpu@0 { 41 reg = <0>; 68 #clock-cells = <0>; 70 clock-frequency = <0>; 75 #clock-cells = <0>; 77 clock-frequency = <0>; 95 #clock-cells = <0>; [all …]
|
| H A D | r8a77980.dtsi | 31 #clock-cells = <0>; 32 clock-frequency = <0>; 37 #size-cells = <0>; 39 a53_0: cpu@0 { 42 reg = <0>; 89 #clock-cells = <0>; 91 clock-frequency = <0>; 96 #clock-cells = <0>; 98 clock-frequency = <0>; 104 #clock-cells = <0>; [all …]
|
| H A D | r8a774c0.dtsi | 18 * The external audio clocks are configured as 0 Hz fixed frequency 24 #clock-cells = <0>; 25 clock-frequency = <0>; 30 #clock-cells = <0>; 31 clock-frequency = <0>; 36 #clock-cells = <0>; 37 clock-frequency = <0>; 43 #clock-cells = <0>; 44 clock-frequency = <0>; 70 #size-cells = <0>; [all …]
|
| H A D | r8a77990.dtsi | 29 * The external audio clocks are configured as 0 Hz fixed frequency 35 #clock-cells = <0>; 36 clock-frequency = <0>; 41 #clock-cells = <0>; 42 clock-frequency = <0>; 47 #clock-cells = <0>; 48 clock-frequency = <0>; 54 #clock-cells = <0>; 55 clock-frequency = <0>; 81 #size-cells = <0>; [all …]
|
| H A D | r8a77961.dtsi | 20 * The external audio clocks are configured as 0 Hz fixed frequency 26 #clock-cells = <0>; 27 clock-frequency = <0>; 32 #clock-cells = <0>; 33 clock-frequency = <0>; 38 #clock-cells = <0>; 39 clock-frequency = <0>; 45 #clock-cells = <0>; 46 clock-frequency = <0>; 118 #size-cells = <0>; [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/mach-rmobile/ |
| H A D | pfc-r8a7740.c | 33 PINMUX_RESERVED = 0, 172 FSIAISLD_PORT0_MARK, /* FSIAISLD Port 0/5 */ 336 /* SSP1 0 */ 577 PORT_DATA_IO_PD(0), PORT_DATA_IO_PD(1), 1706 GPIO_FN(FSIAISLD_PORT0), /* FSIAISLD Port 0/5 */ 1869 /* SSP1 0 */ 2125 PORTCR(0, 0xe6050000), /* PORT0CR */ 2126 PORTCR(1, 0xe6050001), /* PORT1CR */ 2127 PORTCR(2, 0xe6050002), /* PORT2CR */ 2128 PORTCR(3, 0xe6050003), /* PORT3CR */ [all …]
|
| H A D | pfc-sh73a0.c | 58 PINMUX_RESERVED = 0, 137 /* Hardware manual Table 25-1 (Function 0-7) */ 519 PORT_DATA_I_PD(0), 793 /* Table 25-1 (Function 0-7) */ 1548 /* Table 25-1 (Functions 0-7) */ 2224 PORTCR(0, 0xe6050000), /* PORT0CR */ 2225 PORTCR(1, 0xe6050001), /* PORT1CR */ 2226 PORTCR(2, 0xe6050002), /* PORT2CR */ 2227 PORTCR(3, 0xe6050003), /* PORT3CR */ 2228 PORTCR(4, 0xe6050004), /* PORT4CR */ [all …]
|