xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/r8a7790.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for the R-Car H2 (R8A77900) SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Renesas Electronics Corporation
6*4882a593Smuzhiyun * Copyright (C) 2013-2014 Renesas Solutions Corp.
7*4882a593Smuzhiyun * Copyright (C) 2014 Cogent Embedded Inc.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun#include <dt-bindings/clock/r8a7790-cpg-mssr.h>
11*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
12*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
13*4882a593Smuzhiyun#include <dt-bindings/power/r8a7790-sysc.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/ {
16*4882a593Smuzhiyun	compatible = "renesas,r8a7790";
17*4882a593Smuzhiyun	#address-cells = <2>;
18*4882a593Smuzhiyun	#size-cells = <2>;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	aliases {
21*4882a593Smuzhiyun		i2c0 = &i2c0;
22*4882a593Smuzhiyun		i2c1 = &i2c1;
23*4882a593Smuzhiyun		i2c2 = &i2c2;
24*4882a593Smuzhiyun		i2c3 = &i2c3;
25*4882a593Smuzhiyun		i2c4 = &iic0;
26*4882a593Smuzhiyun		i2c5 = &iic1;
27*4882a593Smuzhiyun		i2c6 = &iic2;
28*4882a593Smuzhiyun		i2c7 = &iic3;
29*4882a593Smuzhiyun		spi0 = &qspi;
30*4882a593Smuzhiyun		spi1 = &msiof0;
31*4882a593Smuzhiyun		spi2 = &msiof1;
32*4882a593Smuzhiyun		spi3 = &msiof2;
33*4882a593Smuzhiyun		spi4 = &msiof3;
34*4882a593Smuzhiyun		vin0 = &vin0;
35*4882a593Smuzhiyun		vin1 = &vin1;
36*4882a593Smuzhiyun		vin2 = &vin2;
37*4882a593Smuzhiyun		vin3 = &vin3;
38*4882a593Smuzhiyun	};
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun	/*
41*4882a593Smuzhiyun	 * The external audio clocks are configured as 0 Hz fixed frequency
42*4882a593Smuzhiyun	 * clocks by default.
43*4882a593Smuzhiyun	 * Boards that provide audio clocks should override them.
44*4882a593Smuzhiyun	 */
45*4882a593Smuzhiyun	audio_clk_a: audio_clk_a {
46*4882a593Smuzhiyun		compatible = "fixed-clock";
47*4882a593Smuzhiyun		#clock-cells = <0>;
48*4882a593Smuzhiyun		clock-frequency = <0>;
49*4882a593Smuzhiyun	};
50*4882a593Smuzhiyun	audio_clk_b: audio_clk_b {
51*4882a593Smuzhiyun		compatible = "fixed-clock";
52*4882a593Smuzhiyun		#clock-cells = <0>;
53*4882a593Smuzhiyun		clock-frequency = <0>;
54*4882a593Smuzhiyun	};
55*4882a593Smuzhiyun	audio_clk_c: audio_clk_c {
56*4882a593Smuzhiyun		compatible = "fixed-clock";
57*4882a593Smuzhiyun		#clock-cells = <0>;
58*4882a593Smuzhiyun		clock-frequency = <0>;
59*4882a593Smuzhiyun	};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun	/* External CAN clock */
62*4882a593Smuzhiyun	can_clk: can {
63*4882a593Smuzhiyun		compatible = "fixed-clock";
64*4882a593Smuzhiyun		#clock-cells = <0>;
65*4882a593Smuzhiyun		/* This value must be overridden by the board. */
66*4882a593Smuzhiyun		clock-frequency = <0>;
67*4882a593Smuzhiyun	};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun	cpus {
70*4882a593Smuzhiyun		#address-cells = <1>;
71*4882a593Smuzhiyun		#size-cells = <0>;
72*4882a593Smuzhiyun		enable-method = "renesas,apmu";
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun		cpu0: cpu@0 {
75*4882a593Smuzhiyun			device_type = "cpu";
76*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
77*4882a593Smuzhiyun			reg = <0>;
78*4882a593Smuzhiyun			clock-frequency = <1300000000>;
79*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A7790_CLK_Z>;
80*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_CA15_CPU0>;
81*4882a593Smuzhiyun			next-level-cache = <&L2_CA15>;
82*4882a593Smuzhiyun			capacity-dmips-mhz = <1024>;
83*4882a593Smuzhiyun			voltage-tolerance = <1>; /* 1% */
84*4882a593Smuzhiyun			clock-latency = <300000>; /* 300 us */
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun			/* kHz - uV - OPPs unknown yet */
87*4882a593Smuzhiyun			operating-points = <1400000 1000000>,
88*4882a593Smuzhiyun					   <1225000 1000000>,
89*4882a593Smuzhiyun					   <1050000 1000000>,
90*4882a593Smuzhiyun					   < 875000 1000000>,
91*4882a593Smuzhiyun					   < 700000 1000000>,
92*4882a593Smuzhiyun					   < 350000 1000000>;
93*4882a593Smuzhiyun		};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun		cpu1: cpu@1 {
96*4882a593Smuzhiyun			device_type = "cpu";
97*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
98*4882a593Smuzhiyun			reg = <1>;
99*4882a593Smuzhiyun			clock-frequency = <1300000000>;
100*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A7790_CLK_Z>;
101*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_CA15_CPU1>;
102*4882a593Smuzhiyun			next-level-cache = <&L2_CA15>;
103*4882a593Smuzhiyun			capacity-dmips-mhz = <1024>;
104*4882a593Smuzhiyun			voltage-tolerance = <1>; /* 1% */
105*4882a593Smuzhiyun			clock-latency = <300000>; /* 300 us */
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun			/* kHz - uV - OPPs unknown yet */
108*4882a593Smuzhiyun			operating-points = <1400000 1000000>,
109*4882a593Smuzhiyun					   <1225000 1000000>,
110*4882a593Smuzhiyun					   <1050000 1000000>,
111*4882a593Smuzhiyun					   < 875000 1000000>,
112*4882a593Smuzhiyun					   < 700000 1000000>,
113*4882a593Smuzhiyun					   < 350000 1000000>;
114*4882a593Smuzhiyun		};
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun		cpu2: cpu@2 {
117*4882a593Smuzhiyun			device_type = "cpu";
118*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
119*4882a593Smuzhiyun			reg = <2>;
120*4882a593Smuzhiyun			clock-frequency = <1300000000>;
121*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A7790_CLK_Z>;
122*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_CA15_CPU2>;
123*4882a593Smuzhiyun			next-level-cache = <&L2_CA15>;
124*4882a593Smuzhiyun			capacity-dmips-mhz = <1024>;
125*4882a593Smuzhiyun			voltage-tolerance = <1>; /* 1% */
126*4882a593Smuzhiyun			clock-latency = <300000>; /* 300 us */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun			/* kHz - uV - OPPs unknown yet */
129*4882a593Smuzhiyun			operating-points = <1400000 1000000>,
130*4882a593Smuzhiyun					   <1225000 1000000>,
131*4882a593Smuzhiyun					   <1050000 1000000>,
132*4882a593Smuzhiyun					   < 875000 1000000>,
133*4882a593Smuzhiyun					   < 700000 1000000>,
134*4882a593Smuzhiyun					   < 350000 1000000>;
135*4882a593Smuzhiyun		};
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun		cpu3: cpu@3 {
138*4882a593Smuzhiyun			device_type = "cpu";
139*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
140*4882a593Smuzhiyun			reg = <3>;
141*4882a593Smuzhiyun			clock-frequency = <1300000000>;
142*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A7790_CLK_Z>;
143*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_CA15_CPU3>;
144*4882a593Smuzhiyun			next-level-cache = <&L2_CA15>;
145*4882a593Smuzhiyun			capacity-dmips-mhz = <1024>;
146*4882a593Smuzhiyun			voltage-tolerance = <1>; /* 1% */
147*4882a593Smuzhiyun			clock-latency = <300000>; /* 300 us */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun			/* kHz - uV - OPPs unknown yet */
150*4882a593Smuzhiyun			operating-points = <1400000 1000000>,
151*4882a593Smuzhiyun					   <1225000 1000000>,
152*4882a593Smuzhiyun					   <1050000 1000000>,
153*4882a593Smuzhiyun					   < 875000 1000000>,
154*4882a593Smuzhiyun					   < 700000 1000000>,
155*4882a593Smuzhiyun					   < 350000 1000000>;
156*4882a593Smuzhiyun		};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun		cpu4: cpu@100 {
159*4882a593Smuzhiyun			device_type = "cpu";
160*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
161*4882a593Smuzhiyun			reg = <0x100>;
162*4882a593Smuzhiyun			clock-frequency = <780000000>;
163*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A7790_CLK_Z2>;
164*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_CA7_CPU0>;
165*4882a593Smuzhiyun			next-level-cache = <&L2_CA7>;
166*4882a593Smuzhiyun			capacity-dmips-mhz = <539>;
167*4882a593Smuzhiyun		};
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun		cpu5: cpu@101 {
170*4882a593Smuzhiyun			device_type = "cpu";
171*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
172*4882a593Smuzhiyun			reg = <0x101>;
173*4882a593Smuzhiyun			clock-frequency = <780000000>;
174*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A7790_CLK_Z2>;
175*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_CA7_CPU1>;
176*4882a593Smuzhiyun			next-level-cache = <&L2_CA7>;
177*4882a593Smuzhiyun			capacity-dmips-mhz = <539>;
178*4882a593Smuzhiyun		};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun		cpu6: cpu@102 {
181*4882a593Smuzhiyun			device_type = "cpu";
182*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
183*4882a593Smuzhiyun			reg = <0x102>;
184*4882a593Smuzhiyun			clock-frequency = <780000000>;
185*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A7790_CLK_Z2>;
186*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_CA7_CPU2>;
187*4882a593Smuzhiyun			next-level-cache = <&L2_CA7>;
188*4882a593Smuzhiyun			capacity-dmips-mhz = <539>;
189*4882a593Smuzhiyun		};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun		cpu7: cpu@103 {
192*4882a593Smuzhiyun			device_type = "cpu";
193*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
194*4882a593Smuzhiyun			reg = <0x103>;
195*4882a593Smuzhiyun			clock-frequency = <780000000>;
196*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A7790_CLK_Z2>;
197*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_CA7_CPU3>;
198*4882a593Smuzhiyun			next-level-cache = <&L2_CA7>;
199*4882a593Smuzhiyun			capacity-dmips-mhz = <539>;
200*4882a593Smuzhiyun		};
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun		L2_CA15: cache-controller-0 {
203*4882a593Smuzhiyun			compatible = "cache";
204*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_CA15_SCU>;
205*4882a593Smuzhiyun			cache-unified;
206*4882a593Smuzhiyun			cache-level = <2>;
207*4882a593Smuzhiyun		};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun		L2_CA7: cache-controller-1 {
210*4882a593Smuzhiyun			compatible = "cache";
211*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_CA7_SCU>;
212*4882a593Smuzhiyun			cache-unified;
213*4882a593Smuzhiyun			cache-level = <2>;
214*4882a593Smuzhiyun		};
215*4882a593Smuzhiyun	};
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun	/* External root clock */
218*4882a593Smuzhiyun	extal_clk: extal {
219*4882a593Smuzhiyun		compatible = "fixed-clock";
220*4882a593Smuzhiyun		#clock-cells = <0>;
221*4882a593Smuzhiyun		/* This value must be overridden by the board. */
222*4882a593Smuzhiyun		clock-frequency = <0>;
223*4882a593Smuzhiyun	};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun	/* External PCIe clock - can be overridden by the board */
226*4882a593Smuzhiyun	pcie_bus_clk: pcie_bus {
227*4882a593Smuzhiyun		compatible = "fixed-clock";
228*4882a593Smuzhiyun		#clock-cells = <0>;
229*4882a593Smuzhiyun		clock-frequency = <0>;
230*4882a593Smuzhiyun	};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun	pmu-0 {
233*4882a593Smuzhiyun		compatible = "arm,cortex-a15-pmu";
234*4882a593Smuzhiyun		interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
235*4882a593Smuzhiyun				      <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
236*4882a593Smuzhiyun				      <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
237*4882a593Smuzhiyun				      <&gic GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
238*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
239*4882a593Smuzhiyun	};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun	pmu-1 {
242*4882a593Smuzhiyun		compatible = "arm,cortex-a7-pmu";
243*4882a593Smuzhiyun		interrupts-extended = <&gic GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
244*4882a593Smuzhiyun				      <&gic GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
245*4882a593Smuzhiyun				      <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
246*4882a593Smuzhiyun				      <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
247*4882a593Smuzhiyun		interrupt-affinity = <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
248*4882a593Smuzhiyun	};
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun	/* External SCIF clock */
251*4882a593Smuzhiyun	scif_clk: scif {
252*4882a593Smuzhiyun		compatible = "fixed-clock";
253*4882a593Smuzhiyun		#clock-cells = <0>;
254*4882a593Smuzhiyun		/* This value must be overridden by the board. */
255*4882a593Smuzhiyun		clock-frequency = <0>;
256*4882a593Smuzhiyun	};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun	soc {
259*4882a593Smuzhiyun		compatible = "simple-bus";
260*4882a593Smuzhiyun		interrupt-parent = <&gic>;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun		#address-cells = <2>;
263*4882a593Smuzhiyun		#size-cells = <2>;
264*4882a593Smuzhiyun		ranges;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun		rwdt: watchdog@e6020000 {
267*4882a593Smuzhiyun			compatible = "renesas,r8a7790-wdt",
268*4882a593Smuzhiyun				     "renesas,rcar-gen2-wdt";
269*4882a593Smuzhiyun			reg = <0 0xe6020000 0 0x0c>;
270*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 402>;
271*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
272*4882a593Smuzhiyun			resets = <&cpg 402>;
273*4882a593Smuzhiyun			status = "disabled";
274*4882a593Smuzhiyun		};
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun		gpio0: gpio@e6050000 {
277*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7790",
278*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
279*4882a593Smuzhiyun			reg = <0 0xe6050000 0 0x50>;
280*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
281*4882a593Smuzhiyun			#gpio-cells = <2>;
282*4882a593Smuzhiyun			gpio-controller;
283*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 0 32>;
284*4882a593Smuzhiyun			#interrupt-cells = <2>;
285*4882a593Smuzhiyun			interrupt-controller;
286*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 912>;
287*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
288*4882a593Smuzhiyun			resets = <&cpg 912>;
289*4882a593Smuzhiyun		};
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun		gpio1: gpio@e6051000 {
292*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7790",
293*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
294*4882a593Smuzhiyun			reg = <0 0xe6051000 0 0x50>;
295*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
296*4882a593Smuzhiyun			#gpio-cells = <2>;
297*4882a593Smuzhiyun			gpio-controller;
298*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 32 30>;
299*4882a593Smuzhiyun			#interrupt-cells = <2>;
300*4882a593Smuzhiyun			interrupt-controller;
301*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 911>;
302*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
303*4882a593Smuzhiyun			resets = <&cpg 911>;
304*4882a593Smuzhiyun		};
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun		gpio2: gpio@e6052000 {
307*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7790",
308*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
309*4882a593Smuzhiyun			reg = <0 0xe6052000 0 0x50>;
310*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
311*4882a593Smuzhiyun			#gpio-cells = <2>;
312*4882a593Smuzhiyun			gpio-controller;
313*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 64 30>;
314*4882a593Smuzhiyun			#interrupt-cells = <2>;
315*4882a593Smuzhiyun			interrupt-controller;
316*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 910>;
317*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
318*4882a593Smuzhiyun			resets = <&cpg 910>;
319*4882a593Smuzhiyun		};
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun		gpio3: gpio@e6053000 {
322*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7790",
323*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
324*4882a593Smuzhiyun			reg = <0 0xe6053000 0 0x50>;
325*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
326*4882a593Smuzhiyun			#gpio-cells = <2>;
327*4882a593Smuzhiyun			gpio-controller;
328*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 96 32>;
329*4882a593Smuzhiyun			#interrupt-cells = <2>;
330*4882a593Smuzhiyun			interrupt-controller;
331*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 909>;
332*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
333*4882a593Smuzhiyun			resets = <&cpg 909>;
334*4882a593Smuzhiyun		};
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun		gpio4: gpio@e6054000 {
337*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7790",
338*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
339*4882a593Smuzhiyun			reg = <0 0xe6054000 0 0x50>;
340*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
341*4882a593Smuzhiyun			#gpio-cells = <2>;
342*4882a593Smuzhiyun			gpio-controller;
343*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 128 32>;
344*4882a593Smuzhiyun			#interrupt-cells = <2>;
345*4882a593Smuzhiyun			interrupt-controller;
346*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 908>;
347*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
348*4882a593Smuzhiyun			resets = <&cpg 908>;
349*4882a593Smuzhiyun		};
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun		gpio5: gpio@e6055000 {
352*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7790",
353*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
354*4882a593Smuzhiyun			reg = <0 0xe6055000 0 0x50>;
355*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
356*4882a593Smuzhiyun			#gpio-cells = <2>;
357*4882a593Smuzhiyun			gpio-controller;
358*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 160 32>;
359*4882a593Smuzhiyun			#interrupt-cells = <2>;
360*4882a593Smuzhiyun			interrupt-controller;
361*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 907>;
362*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
363*4882a593Smuzhiyun			resets = <&cpg 907>;
364*4882a593Smuzhiyun		};
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun		pfc: pinctrl@e6060000 {
367*4882a593Smuzhiyun			compatible = "renesas,pfc-r8a7790";
368*4882a593Smuzhiyun			reg = <0 0xe6060000 0 0x250>;
369*4882a593Smuzhiyun		};
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun		cpg: clock-controller@e6150000 {
372*4882a593Smuzhiyun			compatible = "renesas,r8a7790-cpg-mssr";
373*4882a593Smuzhiyun			reg = <0 0xe6150000 0 0x1000>;
374*4882a593Smuzhiyun			clocks = <&extal_clk>, <&usb_extal_clk>;
375*4882a593Smuzhiyun			clock-names = "extal", "usb_extal";
376*4882a593Smuzhiyun			#clock-cells = <2>;
377*4882a593Smuzhiyun			#power-domain-cells = <0>;
378*4882a593Smuzhiyun			#reset-cells = <1>;
379*4882a593Smuzhiyun		};
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun		apmu@e6151000 {
382*4882a593Smuzhiyun			compatible = "renesas,r8a7790-apmu", "renesas,apmu";
383*4882a593Smuzhiyun			reg = <0 0xe6151000 0 0x188>;
384*4882a593Smuzhiyun			cpus = <&cpu4 &cpu5 &cpu6 &cpu7>;
385*4882a593Smuzhiyun		};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun		apmu@e6152000 {
388*4882a593Smuzhiyun			compatible = "renesas,r8a7790-apmu", "renesas,apmu";
389*4882a593Smuzhiyun			reg = <0 0xe6152000 0 0x188>;
390*4882a593Smuzhiyun			cpus = <&cpu0 &cpu1 &cpu2 &cpu3>;
391*4882a593Smuzhiyun		};
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun		rst: reset-controller@e6160000 {
394*4882a593Smuzhiyun			compatible = "renesas,r8a7790-rst";
395*4882a593Smuzhiyun			reg = <0 0xe6160000 0 0x0100>;
396*4882a593Smuzhiyun		};
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun		sysc: system-controller@e6180000 {
399*4882a593Smuzhiyun			compatible = "renesas,r8a7790-sysc";
400*4882a593Smuzhiyun			reg = <0 0xe6180000 0 0x0200>;
401*4882a593Smuzhiyun			#power-domain-cells = <1>;
402*4882a593Smuzhiyun		};
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun		irqc0: interrupt-controller@e61c0000 {
405*4882a593Smuzhiyun			compatible = "renesas,irqc-r8a7790", "renesas,irqc";
406*4882a593Smuzhiyun			#interrupt-cells = <2>;
407*4882a593Smuzhiyun			interrupt-controller;
408*4882a593Smuzhiyun			reg = <0 0xe61c0000 0 0x200>;
409*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
410*4882a593Smuzhiyun				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
411*4882a593Smuzhiyun				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
412*4882a593Smuzhiyun				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
413*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 407>;
414*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
415*4882a593Smuzhiyun			resets = <&cpg 407>;
416*4882a593Smuzhiyun		};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun		thermal: thermal@e61f0000 {
419*4882a593Smuzhiyun			compatible = "renesas,thermal-r8a7790",
420*4882a593Smuzhiyun				     "renesas,rcar-gen2-thermal",
421*4882a593Smuzhiyun				     "renesas,rcar-thermal";
422*4882a593Smuzhiyun			reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>;
423*4882a593Smuzhiyun			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
424*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 522>;
425*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
426*4882a593Smuzhiyun			resets = <&cpg 522>;
427*4882a593Smuzhiyun			#thermal-sensor-cells = <0>;
428*4882a593Smuzhiyun		};
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun		ipmmu_sy0: iommu@e6280000 {
431*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a7790",
432*4882a593Smuzhiyun				     "renesas,ipmmu-vmsa";
433*4882a593Smuzhiyun			reg = <0 0xe6280000 0 0x1000>;
434*4882a593Smuzhiyun			interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
435*4882a593Smuzhiyun				     <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
436*4882a593Smuzhiyun			#iommu-cells = <1>;
437*4882a593Smuzhiyun			status = "disabled";
438*4882a593Smuzhiyun		};
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun		ipmmu_sy1: iommu@e6290000 {
441*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a7790",
442*4882a593Smuzhiyun				     "renesas,ipmmu-vmsa";
443*4882a593Smuzhiyun			reg = <0 0xe6290000 0 0x1000>;
444*4882a593Smuzhiyun			interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
445*4882a593Smuzhiyun			#iommu-cells = <1>;
446*4882a593Smuzhiyun			status = "disabled";
447*4882a593Smuzhiyun		};
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun		ipmmu_ds: iommu@e6740000 {
450*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a7790",
451*4882a593Smuzhiyun				     "renesas,ipmmu-vmsa";
452*4882a593Smuzhiyun			reg = <0 0xe6740000 0 0x1000>;
453*4882a593Smuzhiyun			interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
454*4882a593Smuzhiyun				     <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
455*4882a593Smuzhiyun			#iommu-cells = <1>;
456*4882a593Smuzhiyun			status = "disabled";
457*4882a593Smuzhiyun		};
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun		ipmmu_mp: iommu@ec680000 {
460*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a7790",
461*4882a593Smuzhiyun				     "renesas,ipmmu-vmsa";
462*4882a593Smuzhiyun			reg = <0 0xec680000 0 0x1000>;
463*4882a593Smuzhiyun			interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
464*4882a593Smuzhiyun			#iommu-cells = <1>;
465*4882a593Smuzhiyun			status = "disabled";
466*4882a593Smuzhiyun		};
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun		ipmmu_mx: iommu@fe951000 {
469*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a7790",
470*4882a593Smuzhiyun				     "renesas,ipmmu-vmsa";
471*4882a593Smuzhiyun			reg = <0 0xfe951000 0 0x1000>;
472*4882a593Smuzhiyun			interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
473*4882a593Smuzhiyun				     <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
474*4882a593Smuzhiyun			#iommu-cells = <1>;
475*4882a593Smuzhiyun			status = "disabled";
476*4882a593Smuzhiyun		};
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun		ipmmu_rt: iommu@ffc80000 {
479*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a7790",
480*4882a593Smuzhiyun				     "renesas,ipmmu-vmsa";
481*4882a593Smuzhiyun			reg = <0 0xffc80000 0 0x1000>;
482*4882a593Smuzhiyun			interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
483*4882a593Smuzhiyun			#iommu-cells = <1>;
484*4882a593Smuzhiyun			status = "disabled";
485*4882a593Smuzhiyun		};
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun		icram0:	sram@e63a0000 {
488*4882a593Smuzhiyun			compatible = "mmio-sram";
489*4882a593Smuzhiyun			reg = <0 0xe63a0000 0 0x12000>;
490*4882a593Smuzhiyun			#address-cells = <1>;
491*4882a593Smuzhiyun			#size-cells = <1>;
492*4882a593Smuzhiyun			ranges = <0 0 0xe63a0000 0x12000>;
493*4882a593Smuzhiyun		};
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun		icram1:	sram@e63c0000 {
496*4882a593Smuzhiyun			compatible = "mmio-sram";
497*4882a593Smuzhiyun			reg = <0 0xe63c0000 0 0x1000>;
498*4882a593Smuzhiyun			#address-cells = <1>;
499*4882a593Smuzhiyun			#size-cells = <1>;
500*4882a593Smuzhiyun			ranges = <0 0 0xe63c0000 0x1000>;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun			smp-sram@0 {
503*4882a593Smuzhiyun				compatible = "renesas,smp-sram";
504*4882a593Smuzhiyun				reg = <0 0x100>;
505*4882a593Smuzhiyun			};
506*4882a593Smuzhiyun		};
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun		i2c0: i2c@e6508000 {
509*4882a593Smuzhiyun			#address-cells = <1>;
510*4882a593Smuzhiyun			#size-cells = <0>;
511*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7790",
512*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
513*4882a593Smuzhiyun			reg = <0 0xe6508000 0 0x40>;
514*4882a593Smuzhiyun			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
515*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 931>;
516*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
517*4882a593Smuzhiyun			resets = <&cpg 931>;
518*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
519*4882a593Smuzhiyun			status = "disabled";
520*4882a593Smuzhiyun		};
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun		i2c1: i2c@e6518000 {
523*4882a593Smuzhiyun			#address-cells = <1>;
524*4882a593Smuzhiyun			#size-cells = <0>;
525*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7790",
526*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
527*4882a593Smuzhiyun			reg = <0 0xe6518000 0 0x40>;
528*4882a593Smuzhiyun			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
529*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 930>;
530*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
531*4882a593Smuzhiyun			resets = <&cpg 930>;
532*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
533*4882a593Smuzhiyun			status = "disabled";
534*4882a593Smuzhiyun		};
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun		i2c2: i2c@e6530000 {
537*4882a593Smuzhiyun			#address-cells = <1>;
538*4882a593Smuzhiyun			#size-cells = <0>;
539*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7790",
540*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
541*4882a593Smuzhiyun			reg = <0 0xe6530000 0 0x40>;
542*4882a593Smuzhiyun			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
543*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 929>;
544*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
545*4882a593Smuzhiyun			resets = <&cpg 929>;
546*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
547*4882a593Smuzhiyun			status = "disabled";
548*4882a593Smuzhiyun		};
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun		i2c3: i2c@e6540000 {
551*4882a593Smuzhiyun			#address-cells = <1>;
552*4882a593Smuzhiyun			#size-cells = <0>;
553*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7790",
554*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
555*4882a593Smuzhiyun			reg = <0 0xe6540000 0 0x40>;
556*4882a593Smuzhiyun			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
557*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 928>;
558*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
559*4882a593Smuzhiyun			resets = <&cpg 928>;
560*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
561*4882a593Smuzhiyun			status = "disabled";
562*4882a593Smuzhiyun		};
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun		iic0: i2c@e6500000 {
565*4882a593Smuzhiyun			#address-cells = <1>;
566*4882a593Smuzhiyun			#size-cells = <0>;
567*4882a593Smuzhiyun			compatible = "renesas,iic-r8a7790",
568*4882a593Smuzhiyun				     "renesas,rcar-gen2-iic",
569*4882a593Smuzhiyun				     "renesas,rmobile-iic";
570*4882a593Smuzhiyun			reg = <0 0xe6500000 0 0x425>;
571*4882a593Smuzhiyun			interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
572*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 318>;
573*4882a593Smuzhiyun			dmas = <&dmac0 0x61>, <&dmac0 0x62>,
574*4882a593Smuzhiyun			       <&dmac1 0x61>, <&dmac1 0x62>;
575*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
576*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
577*4882a593Smuzhiyun			resets = <&cpg 318>;
578*4882a593Smuzhiyun			status = "disabled";
579*4882a593Smuzhiyun		};
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun		iic1: i2c@e6510000 {
582*4882a593Smuzhiyun			#address-cells = <1>;
583*4882a593Smuzhiyun			#size-cells = <0>;
584*4882a593Smuzhiyun			compatible = "renesas,iic-r8a7790",
585*4882a593Smuzhiyun				     "renesas,rcar-gen2-iic",
586*4882a593Smuzhiyun				     "renesas,rmobile-iic";
587*4882a593Smuzhiyun			reg = <0 0xe6510000 0 0x425>;
588*4882a593Smuzhiyun			interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
589*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 323>;
590*4882a593Smuzhiyun			dmas = <&dmac0 0x65>, <&dmac0 0x66>,
591*4882a593Smuzhiyun			       <&dmac1 0x65>, <&dmac1 0x66>;
592*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
593*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
594*4882a593Smuzhiyun			resets = <&cpg 323>;
595*4882a593Smuzhiyun			status = "disabled";
596*4882a593Smuzhiyun		};
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun		iic2: i2c@e6520000 {
599*4882a593Smuzhiyun			#address-cells = <1>;
600*4882a593Smuzhiyun			#size-cells = <0>;
601*4882a593Smuzhiyun			compatible = "renesas,iic-r8a7790",
602*4882a593Smuzhiyun				     "renesas,rcar-gen2-iic",
603*4882a593Smuzhiyun				     "renesas,rmobile-iic";
604*4882a593Smuzhiyun			reg = <0 0xe6520000 0 0x425>;
605*4882a593Smuzhiyun			interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
606*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 300>;
607*4882a593Smuzhiyun			dmas = <&dmac0 0x69>, <&dmac0 0x6a>,
608*4882a593Smuzhiyun			       <&dmac1 0x69>, <&dmac1 0x6a>;
609*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
610*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
611*4882a593Smuzhiyun			resets = <&cpg 300>;
612*4882a593Smuzhiyun			status = "disabled";
613*4882a593Smuzhiyun		};
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun		iic3: i2c@e60b0000 {
616*4882a593Smuzhiyun			#address-cells = <1>;
617*4882a593Smuzhiyun			#size-cells = <0>;
618*4882a593Smuzhiyun			compatible = "renesas,iic-r8a7790",
619*4882a593Smuzhiyun				     "renesas,rcar-gen2-iic",
620*4882a593Smuzhiyun				     "renesas,rmobile-iic";
621*4882a593Smuzhiyun			reg = <0 0xe60b0000 0 0x425>;
622*4882a593Smuzhiyun			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
623*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 926>;
624*4882a593Smuzhiyun			dmas = <&dmac0 0x77>, <&dmac0 0x78>,
625*4882a593Smuzhiyun			       <&dmac1 0x77>, <&dmac1 0x78>;
626*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
627*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
628*4882a593Smuzhiyun			resets = <&cpg 926>;
629*4882a593Smuzhiyun			status = "disabled";
630*4882a593Smuzhiyun		};
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun		hsusb: usb@e6590000 {
633*4882a593Smuzhiyun			compatible = "renesas,usbhs-r8a7790",
634*4882a593Smuzhiyun				     "renesas,rcar-gen2-usbhs";
635*4882a593Smuzhiyun			reg = <0 0xe6590000 0 0x100>;
636*4882a593Smuzhiyun			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
637*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 704>;
638*4882a593Smuzhiyun			dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
639*4882a593Smuzhiyun			       <&usb_dmac1 0>, <&usb_dmac1 1>;
640*4882a593Smuzhiyun			dma-names = "ch0", "ch1", "ch2", "ch3";
641*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
642*4882a593Smuzhiyun			resets = <&cpg 704>;
643*4882a593Smuzhiyun			renesas,buswait = <4>;
644*4882a593Smuzhiyun			phys = <&usb0 1>;
645*4882a593Smuzhiyun			phy-names = "usb";
646*4882a593Smuzhiyun			status = "disabled";
647*4882a593Smuzhiyun		};
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun		usbphy: usb-phy@e6590100 {
650*4882a593Smuzhiyun			compatible = "renesas,usb-phy-r8a7790",
651*4882a593Smuzhiyun				     "renesas,rcar-gen2-usb-phy";
652*4882a593Smuzhiyun			reg = <0 0xe6590100 0 0x100>;
653*4882a593Smuzhiyun			#address-cells = <1>;
654*4882a593Smuzhiyun			#size-cells = <0>;
655*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 704>;
656*4882a593Smuzhiyun			clock-names = "usbhs";
657*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
658*4882a593Smuzhiyun			resets = <&cpg 704>;
659*4882a593Smuzhiyun			status = "disabled";
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun			usb0: usb-channel@0 {
662*4882a593Smuzhiyun				reg = <0>;
663*4882a593Smuzhiyun				#phy-cells = <1>;
664*4882a593Smuzhiyun			};
665*4882a593Smuzhiyun			usb2: usb-channel@2 {
666*4882a593Smuzhiyun				reg = <2>;
667*4882a593Smuzhiyun				#phy-cells = <1>;
668*4882a593Smuzhiyun			};
669*4882a593Smuzhiyun		};
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun		usb_dmac0: dma-controller@e65a0000 {
672*4882a593Smuzhiyun			compatible = "renesas,r8a7790-usb-dmac",
673*4882a593Smuzhiyun				     "renesas,usb-dmac";
674*4882a593Smuzhiyun			reg = <0 0xe65a0000 0 0x100>;
675*4882a593Smuzhiyun			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
676*4882a593Smuzhiyun				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
677*4882a593Smuzhiyun			interrupt-names = "ch0", "ch1";
678*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 330>;
679*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
680*4882a593Smuzhiyun			resets = <&cpg 330>;
681*4882a593Smuzhiyun			#dma-cells = <1>;
682*4882a593Smuzhiyun			dma-channels = <2>;
683*4882a593Smuzhiyun		};
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun		usb_dmac1: dma-controller@e65b0000 {
686*4882a593Smuzhiyun			compatible = "renesas,r8a7790-usb-dmac",
687*4882a593Smuzhiyun				     "renesas,usb-dmac";
688*4882a593Smuzhiyun			reg = <0 0xe65b0000 0 0x100>;
689*4882a593Smuzhiyun			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
690*4882a593Smuzhiyun				     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
691*4882a593Smuzhiyun			interrupt-names = "ch0", "ch1";
692*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 331>;
693*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
694*4882a593Smuzhiyun			resets = <&cpg 331>;
695*4882a593Smuzhiyun			#dma-cells = <1>;
696*4882a593Smuzhiyun			dma-channels = <2>;
697*4882a593Smuzhiyun		};
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun		dmac0: dma-controller@e6700000 {
700*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7790",
701*4882a593Smuzhiyun				     "renesas,rcar-dmac";
702*4882a593Smuzhiyun			reg = <0 0xe6700000 0 0x20000>;
703*4882a593Smuzhiyun			interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
704*4882a593Smuzhiyun				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
705*4882a593Smuzhiyun				     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
706*4882a593Smuzhiyun				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
707*4882a593Smuzhiyun				     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
708*4882a593Smuzhiyun				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
709*4882a593Smuzhiyun				     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
710*4882a593Smuzhiyun				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
711*4882a593Smuzhiyun				     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
712*4882a593Smuzhiyun				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
713*4882a593Smuzhiyun				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
714*4882a593Smuzhiyun				     <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
715*4882a593Smuzhiyun				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
716*4882a593Smuzhiyun				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
717*4882a593Smuzhiyun				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
718*4882a593Smuzhiyun				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
719*4882a593Smuzhiyun			interrupt-names = "error",
720*4882a593Smuzhiyun					  "ch0", "ch1", "ch2", "ch3",
721*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
722*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
723*4882a593Smuzhiyun					  "ch12", "ch13", "ch14";
724*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 219>;
725*4882a593Smuzhiyun			clock-names = "fck";
726*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
727*4882a593Smuzhiyun			resets = <&cpg 219>;
728*4882a593Smuzhiyun			#dma-cells = <1>;
729*4882a593Smuzhiyun			dma-channels = <15>;
730*4882a593Smuzhiyun		};
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun		dmac1: dma-controller@e6720000 {
733*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7790",
734*4882a593Smuzhiyun				     "renesas,rcar-dmac";
735*4882a593Smuzhiyun			reg = <0 0xe6720000 0 0x20000>;
736*4882a593Smuzhiyun			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
737*4882a593Smuzhiyun				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
738*4882a593Smuzhiyun				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
739*4882a593Smuzhiyun				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
740*4882a593Smuzhiyun				     <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
741*4882a593Smuzhiyun				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
742*4882a593Smuzhiyun				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
743*4882a593Smuzhiyun				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
744*4882a593Smuzhiyun				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
745*4882a593Smuzhiyun				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
746*4882a593Smuzhiyun				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
747*4882a593Smuzhiyun				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
748*4882a593Smuzhiyun				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
749*4882a593Smuzhiyun				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
750*4882a593Smuzhiyun				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
751*4882a593Smuzhiyun				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
752*4882a593Smuzhiyun			interrupt-names = "error",
753*4882a593Smuzhiyun					  "ch0", "ch1", "ch2", "ch3",
754*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
755*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
756*4882a593Smuzhiyun					  "ch12", "ch13", "ch14";
757*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 218>;
758*4882a593Smuzhiyun			clock-names = "fck";
759*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
760*4882a593Smuzhiyun			resets = <&cpg 218>;
761*4882a593Smuzhiyun			#dma-cells = <1>;
762*4882a593Smuzhiyun			dma-channels = <15>;
763*4882a593Smuzhiyun		};
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun		avb: ethernet@e6800000 {
766*4882a593Smuzhiyun			compatible = "renesas,etheravb-r8a7790",
767*4882a593Smuzhiyun				     "renesas,etheravb-rcar-gen2";
768*4882a593Smuzhiyun			reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
769*4882a593Smuzhiyun			interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
770*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 812>;
771*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
772*4882a593Smuzhiyun			resets = <&cpg 812>;
773*4882a593Smuzhiyun			#address-cells = <1>;
774*4882a593Smuzhiyun			#size-cells = <0>;
775*4882a593Smuzhiyun			status = "disabled";
776*4882a593Smuzhiyun		};
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun		qspi: spi@e6b10000 {
779*4882a593Smuzhiyun			compatible = "renesas,qspi-r8a7790", "renesas,qspi";
780*4882a593Smuzhiyun			reg = <0 0xe6b10000 0 0x2c>;
781*4882a593Smuzhiyun			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
782*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 917>;
783*4882a593Smuzhiyun			dmas = <&dmac0 0x17>, <&dmac0 0x18>,
784*4882a593Smuzhiyun			       <&dmac1 0x17>, <&dmac1 0x18>;
785*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
786*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
787*4882a593Smuzhiyun			resets = <&cpg 917>;
788*4882a593Smuzhiyun			num-cs = <1>;
789*4882a593Smuzhiyun			#address-cells = <1>;
790*4882a593Smuzhiyun			#size-cells = <0>;
791*4882a593Smuzhiyun			status = "disabled";
792*4882a593Smuzhiyun		};
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun		scifa0: serial@e6c40000 {
795*4882a593Smuzhiyun			compatible = "renesas,scifa-r8a7790",
796*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifa", "renesas,scifa";
797*4882a593Smuzhiyun			reg = <0 0xe6c40000 0 64>;
798*4882a593Smuzhiyun			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
799*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 204>;
800*4882a593Smuzhiyun			clock-names = "fck";
801*4882a593Smuzhiyun			dmas = <&dmac0 0x21>, <&dmac0 0x22>,
802*4882a593Smuzhiyun			       <&dmac1 0x21>, <&dmac1 0x22>;
803*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
804*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
805*4882a593Smuzhiyun			resets = <&cpg 204>;
806*4882a593Smuzhiyun			status = "disabled";
807*4882a593Smuzhiyun		};
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun		scifa1: serial@e6c50000 {
810*4882a593Smuzhiyun			compatible = "renesas,scifa-r8a7790",
811*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifa", "renesas,scifa";
812*4882a593Smuzhiyun			reg = <0 0xe6c50000 0 64>;
813*4882a593Smuzhiyun			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
814*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 203>;
815*4882a593Smuzhiyun			clock-names = "fck";
816*4882a593Smuzhiyun			dmas = <&dmac0 0x25>, <&dmac0 0x26>,
817*4882a593Smuzhiyun			       <&dmac1 0x25>, <&dmac1 0x26>;
818*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
819*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
820*4882a593Smuzhiyun			resets = <&cpg 203>;
821*4882a593Smuzhiyun			status = "disabled";
822*4882a593Smuzhiyun		};
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun		scifa2: serial@e6c60000 {
825*4882a593Smuzhiyun			compatible = "renesas,scifa-r8a7790",
826*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifa", "renesas,scifa";
827*4882a593Smuzhiyun			reg = <0 0xe6c60000 0 64>;
828*4882a593Smuzhiyun			interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
829*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 202>;
830*4882a593Smuzhiyun			clock-names = "fck";
831*4882a593Smuzhiyun			dmas = <&dmac0 0x27>, <&dmac0 0x28>,
832*4882a593Smuzhiyun			       <&dmac1 0x27>, <&dmac1 0x28>;
833*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
834*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
835*4882a593Smuzhiyun			resets = <&cpg 202>;
836*4882a593Smuzhiyun			status = "disabled";
837*4882a593Smuzhiyun		};
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun		scifb0: serial@e6c20000 {
840*4882a593Smuzhiyun			compatible = "renesas,scifb-r8a7790",
841*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifb", "renesas,scifb";
842*4882a593Smuzhiyun			reg = <0 0xe6c20000 0 0x100>;
843*4882a593Smuzhiyun			interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
844*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 206>;
845*4882a593Smuzhiyun			clock-names = "fck";
846*4882a593Smuzhiyun			dmas = <&dmac0 0x3d>, <&dmac0 0x3e>,
847*4882a593Smuzhiyun			       <&dmac1 0x3d>, <&dmac1 0x3e>;
848*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
849*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
850*4882a593Smuzhiyun			resets = <&cpg 206>;
851*4882a593Smuzhiyun			status = "disabled";
852*4882a593Smuzhiyun		};
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun		scifb1: serial@e6c30000 {
855*4882a593Smuzhiyun			compatible = "renesas,scifb-r8a7790",
856*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifb", "renesas,scifb";
857*4882a593Smuzhiyun			reg = <0 0xe6c30000 0 0x100>;
858*4882a593Smuzhiyun			interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
859*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 207>;
860*4882a593Smuzhiyun			clock-names = "fck";
861*4882a593Smuzhiyun			dmas = <&dmac0 0x19>, <&dmac0 0x1a>,
862*4882a593Smuzhiyun			       <&dmac1 0x19>, <&dmac1 0x1a>;
863*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
864*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
865*4882a593Smuzhiyun			resets = <&cpg 207>;
866*4882a593Smuzhiyun			status = "disabled";
867*4882a593Smuzhiyun		};
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun		scifb2: serial@e6ce0000 {
870*4882a593Smuzhiyun			compatible = "renesas,scifb-r8a7790",
871*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifb", "renesas,scifb";
872*4882a593Smuzhiyun			reg = <0 0xe6ce0000 0 0x100>;
873*4882a593Smuzhiyun			interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
874*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 216>;
875*4882a593Smuzhiyun			clock-names = "fck";
876*4882a593Smuzhiyun			dmas = <&dmac0 0x1d>, <&dmac0 0x1e>,
877*4882a593Smuzhiyun			       <&dmac1 0x1d>, <&dmac1 0x1e>;
878*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
879*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
880*4882a593Smuzhiyun			resets = <&cpg 216>;
881*4882a593Smuzhiyun			status = "disabled";
882*4882a593Smuzhiyun		};
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun		scif0: serial@e6e60000 {
885*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7790",
886*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif",
887*4882a593Smuzhiyun				     "renesas,scif";
888*4882a593Smuzhiyun			reg = <0 0xe6e60000 0 64>;
889*4882a593Smuzhiyun			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
890*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 721>,
891*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
892*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
893*4882a593Smuzhiyun			dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
894*4882a593Smuzhiyun			       <&dmac1 0x29>, <&dmac1 0x2a>;
895*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
896*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
897*4882a593Smuzhiyun			resets = <&cpg 721>;
898*4882a593Smuzhiyun			status = "disabled";
899*4882a593Smuzhiyun		};
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun		scif1: serial@e6e68000 {
902*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7790",
903*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif",
904*4882a593Smuzhiyun				     "renesas,scif";
905*4882a593Smuzhiyun			reg = <0 0xe6e68000 0 64>;
906*4882a593Smuzhiyun			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
907*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 720>,
908*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
909*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
910*4882a593Smuzhiyun			dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
911*4882a593Smuzhiyun			       <&dmac1 0x2d>, <&dmac1 0x2e>;
912*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
913*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
914*4882a593Smuzhiyun			resets = <&cpg 720>;
915*4882a593Smuzhiyun			status = "disabled";
916*4882a593Smuzhiyun		};
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun		scif2: serial@e6e56000 {
919*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7790",
920*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif",
921*4882a593Smuzhiyun				     "renesas,scif";
922*4882a593Smuzhiyun			reg = <0 0xe6e56000 0 64>;
923*4882a593Smuzhiyun			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
924*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 310>,
925*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
926*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
927*4882a593Smuzhiyun			dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
928*4882a593Smuzhiyun			       <&dmac1 0x2b>, <&dmac1 0x2c>;
929*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
930*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
931*4882a593Smuzhiyun			resets = <&cpg 310>;
932*4882a593Smuzhiyun			status = "disabled";
933*4882a593Smuzhiyun		};
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun		hscif0: serial@e62c0000 {
936*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7790",
937*4882a593Smuzhiyun				     "renesas,rcar-gen2-hscif", "renesas,hscif";
938*4882a593Smuzhiyun			reg = <0 0xe62c0000 0 96>;
939*4882a593Smuzhiyun			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
940*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 717>,
941*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
942*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
943*4882a593Smuzhiyun			dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
944*4882a593Smuzhiyun			       <&dmac1 0x39>, <&dmac1 0x3a>;
945*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
946*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
947*4882a593Smuzhiyun			resets = <&cpg 717>;
948*4882a593Smuzhiyun			status = "disabled";
949*4882a593Smuzhiyun		};
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun		hscif1: serial@e62c8000 {
952*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7790",
953*4882a593Smuzhiyun				     "renesas,rcar-gen2-hscif", "renesas,hscif";
954*4882a593Smuzhiyun			reg = <0 0xe62c8000 0 96>;
955*4882a593Smuzhiyun			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
956*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 716>,
957*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
958*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
959*4882a593Smuzhiyun			dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
960*4882a593Smuzhiyun			       <&dmac1 0x4d>, <&dmac1 0x4e>;
961*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
962*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
963*4882a593Smuzhiyun			resets = <&cpg 716>;
964*4882a593Smuzhiyun			status = "disabled";
965*4882a593Smuzhiyun		};
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun		msiof0: spi@e6e20000 {
968*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7790",
969*4882a593Smuzhiyun				     "renesas,rcar-gen2-msiof";
970*4882a593Smuzhiyun			reg = <0 0xe6e20000 0 0x0064>;
971*4882a593Smuzhiyun			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
972*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 0>;
973*4882a593Smuzhiyun			dmas = <&dmac0 0x51>, <&dmac0 0x52>,
974*4882a593Smuzhiyun			       <&dmac1 0x51>, <&dmac1 0x52>;
975*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
976*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
977*4882a593Smuzhiyun			resets = <&cpg 0>;
978*4882a593Smuzhiyun			#address-cells = <1>;
979*4882a593Smuzhiyun			#size-cells = <0>;
980*4882a593Smuzhiyun			status = "disabled";
981*4882a593Smuzhiyun		};
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun		msiof1: spi@e6e10000 {
984*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7790",
985*4882a593Smuzhiyun				     "renesas,rcar-gen2-msiof";
986*4882a593Smuzhiyun			reg = <0 0xe6e10000 0 0x0064>;
987*4882a593Smuzhiyun			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
988*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 208>;
989*4882a593Smuzhiyun			dmas = <&dmac0 0x55>, <&dmac0 0x56>,
990*4882a593Smuzhiyun			       <&dmac1 0x55>, <&dmac1 0x56>;
991*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
992*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
993*4882a593Smuzhiyun			resets = <&cpg 208>;
994*4882a593Smuzhiyun			#address-cells = <1>;
995*4882a593Smuzhiyun			#size-cells = <0>;
996*4882a593Smuzhiyun			status = "disabled";
997*4882a593Smuzhiyun		};
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun		msiof2: spi@e6e00000 {
1000*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7790",
1001*4882a593Smuzhiyun				     "renesas,rcar-gen2-msiof";
1002*4882a593Smuzhiyun			reg = <0 0xe6e00000 0 0x0064>;
1003*4882a593Smuzhiyun			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
1004*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 205>;
1005*4882a593Smuzhiyun			dmas = <&dmac0 0x41>, <&dmac0 0x42>,
1006*4882a593Smuzhiyun			       <&dmac1 0x41>, <&dmac1 0x42>;
1007*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1008*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1009*4882a593Smuzhiyun			resets = <&cpg 205>;
1010*4882a593Smuzhiyun			#address-cells = <1>;
1011*4882a593Smuzhiyun			#size-cells = <0>;
1012*4882a593Smuzhiyun			status = "disabled";
1013*4882a593Smuzhiyun		};
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun		msiof3: spi@e6c90000 {
1016*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7790",
1017*4882a593Smuzhiyun				     "renesas,rcar-gen2-msiof";
1018*4882a593Smuzhiyun			reg = <0 0xe6c90000 0 0x0064>;
1019*4882a593Smuzhiyun			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
1020*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 215>;
1021*4882a593Smuzhiyun			dmas = <&dmac0 0x45>, <&dmac0 0x46>,
1022*4882a593Smuzhiyun			       <&dmac1 0x45>, <&dmac1 0x46>;
1023*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1024*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1025*4882a593Smuzhiyun			resets = <&cpg 215>;
1026*4882a593Smuzhiyun			#address-cells = <1>;
1027*4882a593Smuzhiyun			#size-cells = <0>;
1028*4882a593Smuzhiyun			status = "disabled";
1029*4882a593Smuzhiyun		};
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun		can0: can@e6e80000 {
1032*4882a593Smuzhiyun			compatible = "renesas,can-r8a7790",
1033*4882a593Smuzhiyun				     "renesas,rcar-gen2-can";
1034*4882a593Smuzhiyun			reg = <0 0xe6e80000 0 0x1000>;
1035*4882a593Smuzhiyun			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
1036*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 916>,
1037*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7790_CLK_RCAN>, <&can_clk>;
1038*4882a593Smuzhiyun			clock-names = "clkp1", "clkp2", "can_clk";
1039*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1040*4882a593Smuzhiyun			resets = <&cpg 916>;
1041*4882a593Smuzhiyun			status = "disabled";
1042*4882a593Smuzhiyun		};
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun		can1: can@e6e88000 {
1045*4882a593Smuzhiyun			compatible = "renesas,can-r8a7790",
1046*4882a593Smuzhiyun				     "renesas,rcar-gen2-can";
1047*4882a593Smuzhiyun			reg = <0 0xe6e88000 0 0x1000>;
1048*4882a593Smuzhiyun			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
1049*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 915>,
1050*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7790_CLK_RCAN>, <&can_clk>;
1051*4882a593Smuzhiyun			clock-names = "clkp1", "clkp2", "can_clk";
1052*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1053*4882a593Smuzhiyun			resets = <&cpg 915>;
1054*4882a593Smuzhiyun			status = "disabled";
1055*4882a593Smuzhiyun		};
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun		vin0: video@e6ef0000 {
1058*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7790",
1059*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
1060*4882a593Smuzhiyun			reg = <0 0xe6ef0000 0 0x1000>;
1061*4882a593Smuzhiyun			interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
1062*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 811>;
1063*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1064*4882a593Smuzhiyun			resets = <&cpg 811>;
1065*4882a593Smuzhiyun			status = "disabled";
1066*4882a593Smuzhiyun		};
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun		vin1: video@e6ef1000 {
1069*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7790",
1070*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
1071*4882a593Smuzhiyun			reg = <0 0xe6ef1000 0 0x1000>;
1072*4882a593Smuzhiyun			interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
1073*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 810>;
1074*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1075*4882a593Smuzhiyun			resets = <&cpg 810>;
1076*4882a593Smuzhiyun			status = "disabled";
1077*4882a593Smuzhiyun		};
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun		vin2: video@e6ef2000 {
1080*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7790",
1081*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
1082*4882a593Smuzhiyun			reg = <0 0xe6ef2000 0 0x1000>;
1083*4882a593Smuzhiyun			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
1084*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 809>;
1085*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1086*4882a593Smuzhiyun			resets = <&cpg 809>;
1087*4882a593Smuzhiyun			status = "disabled";
1088*4882a593Smuzhiyun		};
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun		vin3: video@e6ef3000 {
1091*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7790",
1092*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
1093*4882a593Smuzhiyun			reg = <0 0xe6ef3000 0 0x1000>;
1094*4882a593Smuzhiyun			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
1095*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 808>;
1096*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1097*4882a593Smuzhiyun			resets = <&cpg 808>;
1098*4882a593Smuzhiyun			status = "disabled";
1099*4882a593Smuzhiyun		};
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun		rcar_sound: sound@ec500000 {
1102*4882a593Smuzhiyun			/*
1103*4882a593Smuzhiyun			 * #sound-dai-cells is required
1104*4882a593Smuzhiyun			 *
1105*4882a593Smuzhiyun			 * Single DAI : #sound-dai-cells = <0>;         <&rcar_sound>;
1106*4882a593Smuzhiyun			 * Multi  DAI : #sound-dai-cells = <1>;         <&rcar_sound N>;
1107*4882a593Smuzhiyun			 */
1108*4882a593Smuzhiyun			compatible = "renesas,rcar_sound-r8a7790",
1109*4882a593Smuzhiyun				     "renesas,rcar_sound-gen2";
1110*4882a593Smuzhiyun			reg = <0 0xec500000 0 0x1000>, /* SCU */
1111*4882a593Smuzhiyun			      <0 0xec5a0000 0 0x100>,  /* ADG */
1112*4882a593Smuzhiyun			      <0 0xec540000 0 0x1000>, /* SSIU */
1113*4882a593Smuzhiyun			      <0 0xec541000 0 0x280>,  /* SSI */
1114*4882a593Smuzhiyun			      <0 0xec740000 0 0x200>;  /* Audio DMAC peri peri*/
1115*4882a593Smuzhiyun			reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 1005>,
1118*4882a593Smuzhiyun				 <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
1119*4882a593Smuzhiyun				 <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
1120*4882a593Smuzhiyun				 <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
1121*4882a593Smuzhiyun				 <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
1122*4882a593Smuzhiyun				 <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
1123*4882a593Smuzhiyun				 <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
1124*4882a593Smuzhiyun				 <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
1125*4882a593Smuzhiyun				 <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
1126*4882a593Smuzhiyun				 <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
1127*4882a593Smuzhiyun				 <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
1128*4882a593Smuzhiyun				 <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
1129*4882a593Smuzhiyun				 <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
1130*4882a593Smuzhiyun				 <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
1131*4882a593Smuzhiyun				 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>,
1132*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7790_CLK_M2>;
1133*4882a593Smuzhiyun			clock-names = "ssi-all",
1134*4882a593Smuzhiyun				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
1135*4882a593Smuzhiyun				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
1136*4882a593Smuzhiyun				      "ssi.1", "ssi.0",
1137*4882a593Smuzhiyun				      "src.9", "src.8", "src.7", "src.6",
1138*4882a593Smuzhiyun				      "src.5", "src.4", "src.3", "src.2",
1139*4882a593Smuzhiyun				      "src.1", "src.0",
1140*4882a593Smuzhiyun				      "ctu.0", "ctu.1",
1141*4882a593Smuzhiyun				      "mix.0", "mix.1",
1142*4882a593Smuzhiyun				      "dvc.0", "dvc.1",
1143*4882a593Smuzhiyun				      "clk_a", "clk_b", "clk_c", "clk_i";
1144*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1145*4882a593Smuzhiyun			resets = <&cpg 1005>,
1146*4882a593Smuzhiyun				 <&cpg 1006>, <&cpg 1007>,
1147*4882a593Smuzhiyun				 <&cpg 1008>, <&cpg 1009>,
1148*4882a593Smuzhiyun				 <&cpg 1010>, <&cpg 1011>,
1149*4882a593Smuzhiyun				 <&cpg 1012>, <&cpg 1013>,
1150*4882a593Smuzhiyun				 <&cpg 1014>, <&cpg 1015>;
1151*4882a593Smuzhiyun			reset-names = "ssi-all",
1152*4882a593Smuzhiyun				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
1153*4882a593Smuzhiyun				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
1154*4882a593Smuzhiyun				      "ssi.1", "ssi.0";
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun			status = "disabled";
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun			rcar_sound,dvc {
1159*4882a593Smuzhiyun				dvc0: dvc-0 {
1160*4882a593Smuzhiyun					dmas = <&audma1 0xbc>;
1161*4882a593Smuzhiyun					dma-names = "tx";
1162*4882a593Smuzhiyun				};
1163*4882a593Smuzhiyun				dvc1: dvc-1 {
1164*4882a593Smuzhiyun					dmas = <&audma1 0xbe>;
1165*4882a593Smuzhiyun					dma-names = "tx";
1166*4882a593Smuzhiyun				};
1167*4882a593Smuzhiyun			};
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun			rcar_sound,mix {
1170*4882a593Smuzhiyun				mix0: mix-0 { };
1171*4882a593Smuzhiyun				mix1: mix-1 { };
1172*4882a593Smuzhiyun			};
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun			rcar_sound,ctu {
1175*4882a593Smuzhiyun				ctu00: ctu-0 { };
1176*4882a593Smuzhiyun				ctu01: ctu-1 { };
1177*4882a593Smuzhiyun				ctu02: ctu-2 { };
1178*4882a593Smuzhiyun				ctu03: ctu-3 { };
1179*4882a593Smuzhiyun				ctu10: ctu-4 { };
1180*4882a593Smuzhiyun				ctu11: ctu-5 { };
1181*4882a593Smuzhiyun				ctu12: ctu-6 { };
1182*4882a593Smuzhiyun				ctu13: ctu-7 { };
1183*4882a593Smuzhiyun			};
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun			rcar_sound,src {
1186*4882a593Smuzhiyun				src0: src-0 {
1187*4882a593Smuzhiyun					interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
1188*4882a593Smuzhiyun					dmas = <&audma0 0x85>, <&audma1 0x9a>;
1189*4882a593Smuzhiyun					dma-names = "rx", "tx";
1190*4882a593Smuzhiyun				};
1191*4882a593Smuzhiyun				src1: src-1 {
1192*4882a593Smuzhiyun					interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1193*4882a593Smuzhiyun					dmas = <&audma0 0x87>, <&audma1 0x9c>;
1194*4882a593Smuzhiyun					dma-names = "rx", "tx";
1195*4882a593Smuzhiyun				};
1196*4882a593Smuzhiyun				src2: src-2 {
1197*4882a593Smuzhiyun					interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1198*4882a593Smuzhiyun					dmas = <&audma0 0x89>, <&audma1 0x9e>;
1199*4882a593Smuzhiyun					dma-names = "rx", "tx";
1200*4882a593Smuzhiyun				};
1201*4882a593Smuzhiyun				src3: src-3 {
1202*4882a593Smuzhiyun					interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1203*4882a593Smuzhiyun					dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1204*4882a593Smuzhiyun					dma-names = "rx", "tx";
1205*4882a593Smuzhiyun				};
1206*4882a593Smuzhiyun				src4: src-4 {
1207*4882a593Smuzhiyun					interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1208*4882a593Smuzhiyun					dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1209*4882a593Smuzhiyun					dma-names = "rx", "tx";
1210*4882a593Smuzhiyun				};
1211*4882a593Smuzhiyun				src5: src-5 {
1212*4882a593Smuzhiyun					interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1213*4882a593Smuzhiyun					dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1214*4882a593Smuzhiyun					dma-names = "rx", "tx";
1215*4882a593Smuzhiyun				};
1216*4882a593Smuzhiyun				src6: src-6 {
1217*4882a593Smuzhiyun					interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1218*4882a593Smuzhiyun					dmas = <&audma0 0x91>, <&audma1 0xb4>;
1219*4882a593Smuzhiyun					dma-names = "rx", "tx";
1220*4882a593Smuzhiyun				};
1221*4882a593Smuzhiyun				src7: src-7 {
1222*4882a593Smuzhiyun					interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
1223*4882a593Smuzhiyun					dmas = <&audma0 0x93>, <&audma1 0xb6>;
1224*4882a593Smuzhiyun					dma-names = "rx", "tx";
1225*4882a593Smuzhiyun				};
1226*4882a593Smuzhiyun				src8: src-8 {
1227*4882a593Smuzhiyun					interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1228*4882a593Smuzhiyun					dmas = <&audma0 0x95>, <&audma1 0xb8>;
1229*4882a593Smuzhiyun					dma-names = "rx", "tx";
1230*4882a593Smuzhiyun				};
1231*4882a593Smuzhiyun				src9: src-9 {
1232*4882a593Smuzhiyun					interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
1233*4882a593Smuzhiyun					dmas = <&audma0 0x97>, <&audma1 0xba>;
1234*4882a593Smuzhiyun					dma-names = "rx", "tx";
1235*4882a593Smuzhiyun				};
1236*4882a593Smuzhiyun			};
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun			rcar_sound,ssi {
1239*4882a593Smuzhiyun				ssi0: ssi-0 {
1240*4882a593Smuzhiyun					interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
1241*4882a593Smuzhiyun					dmas = <&audma0 0x01>, <&audma1 0x02>,
1242*4882a593Smuzhiyun					       <&audma0 0x15>, <&audma1 0x16>;
1243*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1244*4882a593Smuzhiyun				};
1245*4882a593Smuzhiyun				ssi1: ssi-1 {
1246*4882a593Smuzhiyun					 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
1247*4882a593Smuzhiyun					dmas = <&audma0 0x03>, <&audma1 0x04>,
1248*4882a593Smuzhiyun					       <&audma0 0x49>, <&audma1 0x4a>;
1249*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1250*4882a593Smuzhiyun				};
1251*4882a593Smuzhiyun				ssi2: ssi-2 {
1252*4882a593Smuzhiyun					interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
1253*4882a593Smuzhiyun					dmas = <&audma0 0x05>, <&audma1 0x06>,
1254*4882a593Smuzhiyun					       <&audma0 0x63>, <&audma1 0x64>;
1255*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1256*4882a593Smuzhiyun				};
1257*4882a593Smuzhiyun				ssi3: ssi-3 {
1258*4882a593Smuzhiyun					interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
1259*4882a593Smuzhiyun					dmas = <&audma0 0x07>, <&audma1 0x08>,
1260*4882a593Smuzhiyun					       <&audma0 0x6f>, <&audma1 0x70>;
1261*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1262*4882a593Smuzhiyun				};
1263*4882a593Smuzhiyun				ssi4: ssi-4 {
1264*4882a593Smuzhiyun					interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
1265*4882a593Smuzhiyun					dmas = <&audma0 0x09>, <&audma1 0x0a>,
1266*4882a593Smuzhiyun					       <&audma0 0x71>, <&audma1 0x72>;
1267*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1268*4882a593Smuzhiyun				};
1269*4882a593Smuzhiyun				ssi5: ssi-5 {
1270*4882a593Smuzhiyun					interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
1271*4882a593Smuzhiyun					dmas = <&audma0 0x0b>, <&audma1 0x0c>,
1272*4882a593Smuzhiyun					       <&audma0 0x73>, <&audma1 0x74>;
1273*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1274*4882a593Smuzhiyun				};
1275*4882a593Smuzhiyun				ssi6: ssi-6 {
1276*4882a593Smuzhiyun					interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
1277*4882a593Smuzhiyun					dmas = <&audma0 0x0d>, <&audma1 0x0e>,
1278*4882a593Smuzhiyun					       <&audma0 0x75>, <&audma1 0x76>;
1279*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1280*4882a593Smuzhiyun				};
1281*4882a593Smuzhiyun				ssi7: ssi-7 {
1282*4882a593Smuzhiyun					interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
1283*4882a593Smuzhiyun					dmas = <&audma0 0x0f>, <&audma1 0x10>,
1284*4882a593Smuzhiyun					       <&audma0 0x79>, <&audma1 0x7a>;
1285*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1286*4882a593Smuzhiyun				};
1287*4882a593Smuzhiyun				ssi8: ssi-8 {
1288*4882a593Smuzhiyun					interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
1289*4882a593Smuzhiyun					dmas = <&audma0 0x11>, <&audma1 0x12>,
1290*4882a593Smuzhiyun					       <&audma0 0x7b>, <&audma1 0x7c>;
1291*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1292*4882a593Smuzhiyun				};
1293*4882a593Smuzhiyun				ssi9: ssi-9 {
1294*4882a593Smuzhiyun					interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
1295*4882a593Smuzhiyun					dmas = <&audma0 0x13>, <&audma1 0x14>,
1296*4882a593Smuzhiyun					       <&audma0 0x7d>, <&audma1 0x7e>;
1297*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1298*4882a593Smuzhiyun				};
1299*4882a593Smuzhiyun			};
1300*4882a593Smuzhiyun		};
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun		audma0: dma-controller@ec700000 {
1303*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7790",
1304*4882a593Smuzhiyun				     "renesas,rcar-dmac";
1305*4882a593Smuzhiyun			reg = <0 0xec700000 0 0x10000>;
1306*4882a593Smuzhiyun			interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
1307*4882a593Smuzhiyun				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
1308*4882a593Smuzhiyun				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
1309*4882a593Smuzhiyun				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
1310*4882a593Smuzhiyun				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
1311*4882a593Smuzhiyun				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
1312*4882a593Smuzhiyun				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
1313*4882a593Smuzhiyun				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
1314*4882a593Smuzhiyun				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
1315*4882a593Smuzhiyun				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
1316*4882a593Smuzhiyun				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
1317*4882a593Smuzhiyun				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
1318*4882a593Smuzhiyun				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
1319*4882a593Smuzhiyun				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
1320*4882a593Smuzhiyun			interrupt-names = "error",
1321*4882a593Smuzhiyun					  "ch0", "ch1", "ch2", "ch3",
1322*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
1323*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
1324*4882a593Smuzhiyun					  "ch12";
1325*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 502>;
1326*4882a593Smuzhiyun			clock-names = "fck";
1327*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1328*4882a593Smuzhiyun			resets = <&cpg 502>;
1329*4882a593Smuzhiyun			#dma-cells = <1>;
1330*4882a593Smuzhiyun			dma-channels = <13>;
1331*4882a593Smuzhiyun		};
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun		audma1: dma-controller@ec720000 {
1334*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7790",
1335*4882a593Smuzhiyun				     "renesas,rcar-dmac";
1336*4882a593Smuzhiyun			reg = <0 0xec720000 0 0x10000>;
1337*4882a593Smuzhiyun			interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
1338*4882a593Smuzhiyun				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
1339*4882a593Smuzhiyun				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
1340*4882a593Smuzhiyun				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
1341*4882a593Smuzhiyun				     <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
1342*4882a593Smuzhiyun				     <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
1343*4882a593Smuzhiyun				     <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
1344*4882a593Smuzhiyun				     <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
1345*4882a593Smuzhiyun				     <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
1346*4882a593Smuzhiyun				     <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
1347*4882a593Smuzhiyun				     <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
1348*4882a593Smuzhiyun				     <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
1349*4882a593Smuzhiyun				     <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
1350*4882a593Smuzhiyun				     <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
1351*4882a593Smuzhiyun			interrupt-names = "error",
1352*4882a593Smuzhiyun					  "ch0", "ch1", "ch2", "ch3",
1353*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
1354*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
1355*4882a593Smuzhiyun					  "ch12";
1356*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 501>;
1357*4882a593Smuzhiyun			clock-names = "fck";
1358*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1359*4882a593Smuzhiyun			resets = <&cpg 501>;
1360*4882a593Smuzhiyun			#dma-cells = <1>;
1361*4882a593Smuzhiyun			dma-channels = <13>;
1362*4882a593Smuzhiyun		};
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun		xhci: usb@ee000000 {
1365*4882a593Smuzhiyun			compatible = "renesas,xhci-r8a7790",
1366*4882a593Smuzhiyun				     "renesas,rcar-gen2-xhci";
1367*4882a593Smuzhiyun			reg = <0 0xee000000 0 0xc00>;
1368*4882a593Smuzhiyun			interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1369*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 328>;
1370*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1371*4882a593Smuzhiyun			resets = <&cpg 328>;
1372*4882a593Smuzhiyun			phys = <&usb2 1>;
1373*4882a593Smuzhiyun			phy-names = "usb";
1374*4882a593Smuzhiyun			status = "disabled";
1375*4882a593Smuzhiyun		};
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun		pci0: pci@ee090000 {
1378*4882a593Smuzhiyun			compatible = "renesas,pci-r8a7790",
1379*4882a593Smuzhiyun				     "renesas,pci-rcar-gen2";
1380*4882a593Smuzhiyun			device_type = "pci";
1381*4882a593Smuzhiyun			reg = <0 0xee090000 0 0xc00>,
1382*4882a593Smuzhiyun			      <0 0xee080000 0 0x1100>;
1383*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1384*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 703>;
1385*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1386*4882a593Smuzhiyun			resets = <&cpg 703>;
1387*4882a593Smuzhiyun			status = "disabled";
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun			bus-range = <0 0>;
1390*4882a593Smuzhiyun			#address-cells = <3>;
1391*4882a593Smuzhiyun			#size-cells = <2>;
1392*4882a593Smuzhiyun			#interrupt-cells = <1>;
1393*4882a593Smuzhiyun			ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1394*4882a593Smuzhiyun			interrupt-map-mask = <0xf800 0 0 0x7>;
1395*4882a593Smuzhiyun			interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
1396*4882a593Smuzhiyun					<0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
1397*4882a593Smuzhiyun					<0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun			usb@1,0 {
1400*4882a593Smuzhiyun				reg = <0x800 0 0 0 0>;
1401*4882a593Smuzhiyun				phys = <&usb0 0>;
1402*4882a593Smuzhiyun				phy-names = "usb";
1403*4882a593Smuzhiyun			};
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun			usb@2,0 {
1406*4882a593Smuzhiyun				reg = <0x1000 0 0 0 0>;
1407*4882a593Smuzhiyun				phys = <&usb0 0>;
1408*4882a593Smuzhiyun				phy-names = "usb";
1409*4882a593Smuzhiyun			};
1410*4882a593Smuzhiyun		};
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun		pci1: pci@ee0b0000 {
1413*4882a593Smuzhiyun			compatible = "renesas,pci-r8a7790",
1414*4882a593Smuzhiyun				     "renesas,pci-rcar-gen2";
1415*4882a593Smuzhiyun			device_type = "pci";
1416*4882a593Smuzhiyun			reg = <0 0xee0b0000 0 0xc00>,
1417*4882a593Smuzhiyun			      <0 0xee0a0000 0 0x1100>;
1418*4882a593Smuzhiyun			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
1419*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 703>;
1420*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1421*4882a593Smuzhiyun			resets = <&cpg 703>;
1422*4882a593Smuzhiyun			status = "disabled";
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun			bus-range = <1 1>;
1425*4882a593Smuzhiyun			#address-cells = <3>;
1426*4882a593Smuzhiyun			#size-cells = <2>;
1427*4882a593Smuzhiyun			#interrupt-cells = <1>;
1428*4882a593Smuzhiyun			ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
1429*4882a593Smuzhiyun			interrupt-map-mask = <0xf800 0 0 0x7>;
1430*4882a593Smuzhiyun			interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
1431*4882a593Smuzhiyun					<0x0800 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
1432*4882a593Smuzhiyun					<0x1000 0 0 2 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
1433*4882a593Smuzhiyun		};
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun		pci2: pci@ee0d0000 {
1436*4882a593Smuzhiyun			compatible = "renesas,pci-r8a7790",
1437*4882a593Smuzhiyun				     "renesas,pci-rcar-gen2";
1438*4882a593Smuzhiyun			device_type = "pci";
1439*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 703>;
1440*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1441*4882a593Smuzhiyun			resets = <&cpg 703>;
1442*4882a593Smuzhiyun			reg = <0 0xee0d0000 0 0xc00>,
1443*4882a593Smuzhiyun			      <0 0xee0c0000 0 0x1100>;
1444*4882a593Smuzhiyun			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
1445*4882a593Smuzhiyun			status = "disabled";
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun			bus-range = <2 2>;
1448*4882a593Smuzhiyun			#address-cells = <3>;
1449*4882a593Smuzhiyun			#size-cells = <2>;
1450*4882a593Smuzhiyun			#interrupt-cells = <1>;
1451*4882a593Smuzhiyun			ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1452*4882a593Smuzhiyun			interrupt-map-mask = <0xf800 0 0 0x7>;
1453*4882a593Smuzhiyun			interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
1454*4882a593Smuzhiyun					<0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
1455*4882a593Smuzhiyun					<0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun			usb@1,0 {
1458*4882a593Smuzhiyun				reg = <0x20800 0 0 0 0>;
1459*4882a593Smuzhiyun				phys = <&usb2 0>;
1460*4882a593Smuzhiyun				phy-names = "usb";
1461*4882a593Smuzhiyun			};
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun			usb@2,0 {
1464*4882a593Smuzhiyun				reg = <0x21000 0 0 0 0>;
1465*4882a593Smuzhiyun				phys = <&usb2 0>;
1466*4882a593Smuzhiyun				phy-names = "usb";
1467*4882a593Smuzhiyun			};
1468*4882a593Smuzhiyun		};
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun		sdhi0: mmc@ee100000 {
1471*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7790",
1472*4882a593Smuzhiyun				     "renesas,rcar-gen2-sdhi";
1473*4882a593Smuzhiyun			reg = <0 0xee100000 0 0x328>;
1474*4882a593Smuzhiyun			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
1475*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 314>;
1476*4882a593Smuzhiyun			dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
1477*4882a593Smuzhiyun			       <&dmac1 0xcd>, <&dmac1 0xce>;
1478*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1479*4882a593Smuzhiyun			max-frequency = <195000000>;
1480*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1481*4882a593Smuzhiyun			resets = <&cpg 314>;
1482*4882a593Smuzhiyun			status = "disabled";
1483*4882a593Smuzhiyun		};
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun		sdhi1: mmc@ee120000 {
1486*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7790",
1487*4882a593Smuzhiyun				     "renesas,rcar-gen2-sdhi";
1488*4882a593Smuzhiyun			reg = <0 0xee120000 0 0x328>;
1489*4882a593Smuzhiyun			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
1490*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 313>;
1491*4882a593Smuzhiyun			dmas = <&dmac0 0xc9>, <&dmac0 0xca>,
1492*4882a593Smuzhiyun			       <&dmac1 0xc9>, <&dmac1 0xca>;
1493*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1494*4882a593Smuzhiyun			max-frequency = <195000000>;
1495*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1496*4882a593Smuzhiyun			resets = <&cpg 313>;
1497*4882a593Smuzhiyun			status = "disabled";
1498*4882a593Smuzhiyun		};
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun		sdhi2: mmc@ee140000 {
1501*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7790",
1502*4882a593Smuzhiyun				     "renesas,rcar-gen2-sdhi";
1503*4882a593Smuzhiyun			reg = <0 0xee140000 0 0x100>;
1504*4882a593Smuzhiyun			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
1505*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 312>;
1506*4882a593Smuzhiyun			dmas = <&dmac0 0xc1>, <&dmac0 0xc2>,
1507*4882a593Smuzhiyun			       <&dmac1 0xc1>, <&dmac1 0xc2>;
1508*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1509*4882a593Smuzhiyun			max-frequency = <97500000>;
1510*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1511*4882a593Smuzhiyun			resets = <&cpg 312>;
1512*4882a593Smuzhiyun			status = "disabled";
1513*4882a593Smuzhiyun		};
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun		sdhi3: mmc@ee160000 {
1516*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7790",
1517*4882a593Smuzhiyun				     "renesas,rcar-gen2-sdhi";
1518*4882a593Smuzhiyun			reg = <0 0xee160000 0 0x100>;
1519*4882a593Smuzhiyun			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
1520*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 311>;
1521*4882a593Smuzhiyun			dmas = <&dmac0 0xd3>, <&dmac0 0xd4>,
1522*4882a593Smuzhiyun			       <&dmac1 0xd3>, <&dmac1 0xd4>;
1523*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1524*4882a593Smuzhiyun			max-frequency = <97500000>;
1525*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1526*4882a593Smuzhiyun			resets = <&cpg 311>;
1527*4882a593Smuzhiyun			status = "disabled";
1528*4882a593Smuzhiyun		};
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun		mmcif0: mmc@ee200000 {
1531*4882a593Smuzhiyun			compatible = "renesas,mmcif-r8a7790",
1532*4882a593Smuzhiyun				     "renesas,sh-mmcif";
1533*4882a593Smuzhiyun			reg = <0 0xee200000 0 0x80>;
1534*4882a593Smuzhiyun			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
1535*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 315>;
1536*4882a593Smuzhiyun			dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
1537*4882a593Smuzhiyun			       <&dmac1 0xd1>, <&dmac1 0xd2>;
1538*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1539*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1540*4882a593Smuzhiyun			resets = <&cpg 315>;
1541*4882a593Smuzhiyun			reg-io-width = <4>;
1542*4882a593Smuzhiyun			status = "disabled";
1543*4882a593Smuzhiyun			max-frequency = <97500000>;
1544*4882a593Smuzhiyun		};
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun		mmcif1: mmc@ee220000 {
1547*4882a593Smuzhiyun			compatible = "renesas,mmcif-r8a7790",
1548*4882a593Smuzhiyun				     "renesas,sh-mmcif";
1549*4882a593Smuzhiyun			reg = <0 0xee220000 0 0x80>;
1550*4882a593Smuzhiyun			interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
1551*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 305>;
1552*4882a593Smuzhiyun			dmas = <&dmac0 0xe1>, <&dmac0 0xe2>,
1553*4882a593Smuzhiyun			       <&dmac1 0xe1>, <&dmac1 0xe2>;
1554*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1555*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1556*4882a593Smuzhiyun			resets = <&cpg 305>;
1557*4882a593Smuzhiyun			reg-io-width = <4>;
1558*4882a593Smuzhiyun			status = "disabled";
1559*4882a593Smuzhiyun			max-frequency = <97500000>;
1560*4882a593Smuzhiyun		};
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun		sata0: sata@ee300000 {
1563*4882a593Smuzhiyun			compatible = "renesas,sata-r8a7790",
1564*4882a593Smuzhiyun				     "renesas,rcar-gen2-sata";
1565*4882a593Smuzhiyun			reg = <0 0xee300000 0 0x200000>;
1566*4882a593Smuzhiyun			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
1567*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 815>;
1568*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1569*4882a593Smuzhiyun			resets = <&cpg 815>;
1570*4882a593Smuzhiyun			status = "disabled";
1571*4882a593Smuzhiyun		};
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun		sata1: sata@ee500000 {
1574*4882a593Smuzhiyun			compatible = "renesas,sata-r8a7790",
1575*4882a593Smuzhiyun				     "renesas,rcar-gen2-sata";
1576*4882a593Smuzhiyun			reg = <0 0xee500000 0 0x200000>;
1577*4882a593Smuzhiyun			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
1578*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 814>;
1579*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1580*4882a593Smuzhiyun			resets = <&cpg 814>;
1581*4882a593Smuzhiyun			status = "disabled";
1582*4882a593Smuzhiyun		};
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun		ether: ethernet@ee700000 {
1585*4882a593Smuzhiyun			compatible = "renesas,ether-r8a7790",
1586*4882a593Smuzhiyun				     "renesas,rcar-gen2-ether";
1587*4882a593Smuzhiyun			reg = <0 0xee700000 0 0x400>;
1588*4882a593Smuzhiyun			interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
1589*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 813>;
1590*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1591*4882a593Smuzhiyun			resets = <&cpg 813>;
1592*4882a593Smuzhiyun			phy-mode = "rmii";
1593*4882a593Smuzhiyun			#address-cells = <1>;
1594*4882a593Smuzhiyun			#size-cells = <0>;
1595*4882a593Smuzhiyun			status = "disabled";
1596*4882a593Smuzhiyun		};
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun		gic: interrupt-controller@f1001000 {
1599*4882a593Smuzhiyun			compatible = "arm,gic-400";
1600*4882a593Smuzhiyun			#interrupt-cells = <3>;
1601*4882a593Smuzhiyun			#address-cells = <0>;
1602*4882a593Smuzhiyun			interrupt-controller;
1603*4882a593Smuzhiyun			reg = <0 0xf1001000 0 0x1000>, <0 0xf1002000 0 0x2000>,
1604*4882a593Smuzhiyun			      <0 0xf1004000 0 0x2000>, <0 0xf1006000 0 0x2000>;
1605*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
1606*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 408>;
1607*4882a593Smuzhiyun			clock-names = "clk";
1608*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1609*4882a593Smuzhiyun			resets = <&cpg 408>;
1610*4882a593Smuzhiyun		};
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun		pciec: pcie@fe000000 {
1613*4882a593Smuzhiyun			compatible = "renesas,pcie-r8a7790",
1614*4882a593Smuzhiyun				     "renesas,pcie-rcar-gen2";
1615*4882a593Smuzhiyun			reg = <0 0xfe000000 0 0x80000>;
1616*4882a593Smuzhiyun			#address-cells = <3>;
1617*4882a593Smuzhiyun			#size-cells = <2>;
1618*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
1619*4882a593Smuzhiyun			device_type = "pci";
1620*4882a593Smuzhiyun			ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>,
1621*4882a593Smuzhiyun				 <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>,
1622*4882a593Smuzhiyun				 <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>,
1623*4882a593Smuzhiyun				 <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1624*4882a593Smuzhiyun			/* Map all possible DDR as inbound ranges */
1625*4882a593Smuzhiyun			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>,
1626*4882a593Smuzhiyun				     <0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
1627*4882a593Smuzhiyun			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1628*4882a593Smuzhiyun				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1629*4882a593Smuzhiyun				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
1630*4882a593Smuzhiyun			#interrupt-cells = <1>;
1631*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 0>;
1632*4882a593Smuzhiyun			interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
1633*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
1634*4882a593Smuzhiyun			clock-names = "pcie", "pcie_bus";
1635*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1636*4882a593Smuzhiyun			resets = <&cpg 319>;
1637*4882a593Smuzhiyun			status = "disabled";
1638*4882a593Smuzhiyun		};
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun		vsp@fe920000 {
1641*4882a593Smuzhiyun			compatible = "renesas,vsp1";
1642*4882a593Smuzhiyun			reg = <0 0xfe920000 0 0x8000>;
1643*4882a593Smuzhiyun			interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
1644*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 130>;
1645*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1646*4882a593Smuzhiyun			resets = <&cpg 130>;
1647*4882a593Smuzhiyun		};
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun		vsp@fe928000 {
1650*4882a593Smuzhiyun			compatible = "renesas,vsp1";
1651*4882a593Smuzhiyun			reg = <0 0xfe928000 0 0x8000>;
1652*4882a593Smuzhiyun			interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
1653*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 131>;
1654*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1655*4882a593Smuzhiyun			resets = <&cpg 131>;
1656*4882a593Smuzhiyun		};
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun		vsp@fe930000 {
1659*4882a593Smuzhiyun			compatible = "renesas,vsp1";
1660*4882a593Smuzhiyun			reg = <0 0xfe930000 0 0x8000>;
1661*4882a593Smuzhiyun			interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
1662*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 128>;
1663*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1664*4882a593Smuzhiyun			resets = <&cpg 128>;
1665*4882a593Smuzhiyun		};
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun		vsp@fe938000 {
1668*4882a593Smuzhiyun			compatible = "renesas,vsp1";
1669*4882a593Smuzhiyun			reg = <0 0xfe938000 0 0x8000>;
1670*4882a593Smuzhiyun			interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
1671*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 127>;
1672*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1673*4882a593Smuzhiyun			resets = <&cpg 127>;
1674*4882a593Smuzhiyun		};
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun		fdp1@fe940000 {
1677*4882a593Smuzhiyun			compatible = "renesas,fdp1";
1678*4882a593Smuzhiyun			reg = <0 0xfe940000 0 0x2400>;
1679*4882a593Smuzhiyun			interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
1680*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 119>;
1681*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1682*4882a593Smuzhiyun			resets = <&cpg 119>;
1683*4882a593Smuzhiyun		};
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun		fdp1@fe944000 {
1686*4882a593Smuzhiyun			compatible = "renesas,fdp1";
1687*4882a593Smuzhiyun			reg = <0 0xfe944000 0 0x2400>;
1688*4882a593Smuzhiyun			interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
1689*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 118>;
1690*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1691*4882a593Smuzhiyun			resets = <&cpg 118>;
1692*4882a593Smuzhiyun		};
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun		fdp1@fe948000 {
1695*4882a593Smuzhiyun			compatible = "renesas,fdp1";
1696*4882a593Smuzhiyun			reg = <0 0xfe948000 0 0x2400>;
1697*4882a593Smuzhiyun			interrupts = <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>;
1698*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 117>;
1699*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1700*4882a593Smuzhiyun			resets = <&cpg 117>;
1701*4882a593Smuzhiyun		};
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun		jpu: jpeg-codec@fe980000 {
1704*4882a593Smuzhiyun			compatible = "renesas,jpu-r8a7790",
1705*4882a593Smuzhiyun				     "renesas,rcar-gen2-jpu";
1706*4882a593Smuzhiyun			reg = <0 0xfe980000 0 0x10300>;
1707*4882a593Smuzhiyun			interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
1708*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 106>;
1709*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1710*4882a593Smuzhiyun			resets = <&cpg 106>;
1711*4882a593Smuzhiyun		};
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun		du: display@feb00000 {
1714*4882a593Smuzhiyun			compatible = "renesas,du-r8a7790";
1715*4882a593Smuzhiyun			reg = <0 0xfeb00000 0 0x70000>;
1716*4882a593Smuzhiyun			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
1717*4882a593Smuzhiyun				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
1718*4882a593Smuzhiyun				     <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>;
1719*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>,
1720*4882a593Smuzhiyun				 <&cpg CPG_MOD 722>;
1721*4882a593Smuzhiyun			clock-names = "du.0", "du.1", "du.2";
1722*4882a593Smuzhiyun			resets = <&cpg 724>;
1723*4882a593Smuzhiyun			reset-names = "du.0";
1724*4882a593Smuzhiyun			status = "disabled";
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun			ports {
1727*4882a593Smuzhiyun				#address-cells = <1>;
1728*4882a593Smuzhiyun				#size-cells = <0>;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun				port@0 {
1731*4882a593Smuzhiyun					reg = <0>;
1732*4882a593Smuzhiyun					du_out_rgb: endpoint {
1733*4882a593Smuzhiyun					};
1734*4882a593Smuzhiyun				};
1735*4882a593Smuzhiyun				port@1 {
1736*4882a593Smuzhiyun					reg = <1>;
1737*4882a593Smuzhiyun					du_out_lvds0: endpoint {
1738*4882a593Smuzhiyun						remote-endpoint = <&lvds0_in>;
1739*4882a593Smuzhiyun					};
1740*4882a593Smuzhiyun				};
1741*4882a593Smuzhiyun				port@2 {
1742*4882a593Smuzhiyun					reg = <2>;
1743*4882a593Smuzhiyun					du_out_lvds1: endpoint {
1744*4882a593Smuzhiyun						remote-endpoint = <&lvds1_in>;
1745*4882a593Smuzhiyun					};
1746*4882a593Smuzhiyun				};
1747*4882a593Smuzhiyun			};
1748*4882a593Smuzhiyun		};
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun		lvds0: lvds@feb90000 {
1751*4882a593Smuzhiyun			compatible = "renesas,r8a7790-lvds";
1752*4882a593Smuzhiyun			reg = <0 0xfeb90000 0 0x1c>;
1753*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 726>;
1754*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1755*4882a593Smuzhiyun			resets = <&cpg 726>;
1756*4882a593Smuzhiyun			status = "disabled";
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun			ports {
1759*4882a593Smuzhiyun				#address-cells = <1>;
1760*4882a593Smuzhiyun				#size-cells = <0>;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun				port@0 {
1763*4882a593Smuzhiyun					reg = <0>;
1764*4882a593Smuzhiyun					lvds0_in: endpoint {
1765*4882a593Smuzhiyun						remote-endpoint = <&du_out_lvds0>;
1766*4882a593Smuzhiyun					};
1767*4882a593Smuzhiyun				};
1768*4882a593Smuzhiyun				port@1 {
1769*4882a593Smuzhiyun					reg = <1>;
1770*4882a593Smuzhiyun					lvds0_out: endpoint {
1771*4882a593Smuzhiyun					};
1772*4882a593Smuzhiyun				};
1773*4882a593Smuzhiyun			};
1774*4882a593Smuzhiyun		};
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun		lvds1: lvds@feb94000 {
1777*4882a593Smuzhiyun			compatible = "renesas,r8a7790-lvds";
1778*4882a593Smuzhiyun			reg = <0 0xfeb94000 0 0x1c>;
1779*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 725>;
1780*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1781*4882a593Smuzhiyun			resets = <&cpg 725>;
1782*4882a593Smuzhiyun			status = "disabled";
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun			ports {
1785*4882a593Smuzhiyun				#address-cells = <1>;
1786*4882a593Smuzhiyun				#size-cells = <0>;
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun				port@0 {
1789*4882a593Smuzhiyun					reg = <0>;
1790*4882a593Smuzhiyun					lvds1_in: endpoint {
1791*4882a593Smuzhiyun						remote-endpoint = <&du_out_lvds1>;
1792*4882a593Smuzhiyun					};
1793*4882a593Smuzhiyun				};
1794*4882a593Smuzhiyun				port@1 {
1795*4882a593Smuzhiyun					reg = <1>;
1796*4882a593Smuzhiyun					lvds1_out: endpoint {
1797*4882a593Smuzhiyun					};
1798*4882a593Smuzhiyun				};
1799*4882a593Smuzhiyun			};
1800*4882a593Smuzhiyun		};
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun		prr: chipid@ff000044 {
1803*4882a593Smuzhiyun			compatible = "renesas,prr";
1804*4882a593Smuzhiyun			reg = <0 0xff000044 0 4>;
1805*4882a593Smuzhiyun		};
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun		cmt0: timer@ffca0000 {
1808*4882a593Smuzhiyun			compatible = "renesas,r8a7790-cmt0",
1809*4882a593Smuzhiyun				     "renesas,rcar-gen2-cmt0";
1810*4882a593Smuzhiyun			reg = <0 0xffca0000 0 0x1004>;
1811*4882a593Smuzhiyun			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
1812*4882a593Smuzhiyun				     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
1813*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 124>;
1814*4882a593Smuzhiyun			clock-names = "fck";
1815*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1816*4882a593Smuzhiyun			resets = <&cpg 124>;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun			status = "disabled";
1819*4882a593Smuzhiyun		};
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun		cmt1: timer@e6130000 {
1822*4882a593Smuzhiyun			compatible = "renesas,r8a7790-cmt1",
1823*4882a593Smuzhiyun				     "renesas,rcar-gen2-cmt1";
1824*4882a593Smuzhiyun			reg = <0 0xe6130000 0 0x1004>;
1825*4882a593Smuzhiyun			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
1826*4882a593Smuzhiyun				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
1827*4882a593Smuzhiyun				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
1828*4882a593Smuzhiyun				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
1829*4882a593Smuzhiyun				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
1830*4882a593Smuzhiyun				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
1831*4882a593Smuzhiyun				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
1832*4882a593Smuzhiyun				     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
1833*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 329>;
1834*4882a593Smuzhiyun			clock-names = "fck";
1835*4882a593Smuzhiyun			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1836*4882a593Smuzhiyun			resets = <&cpg 329>;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun			status = "disabled";
1839*4882a593Smuzhiyun		};
1840*4882a593Smuzhiyun	};
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun	thermal-zones {
1843*4882a593Smuzhiyun		cpu_thermal: cpu-thermal {
1844*4882a593Smuzhiyun			polling-delay-passive = <0>;
1845*4882a593Smuzhiyun			polling-delay = <0>;
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun			thermal-sensors = <&thermal>;
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun			trips {
1850*4882a593Smuzhiyun				cpu-crit {
1851*4882a593Smuzhiyun					temperature = <95000>;
1852*4882a593Smuzhiyun					hysteresis = <0>;
1853*4882a593Smuzhiyun					type = "critical";
1854*4882a593Smuzhiyun				};
1855*4882a593Smuzhiyun			};
1856*4882a593Smuzhiyun			cooling-maps {
1857*4882a593Smuzhiyun			};
1858*4882a593Smuzhiyun		};
1859*4882a593Smuzhiyun	};
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun	timer {
1862*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
1863*4882a593Smuzhiyun		interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
1864*4882a593Smuzhiyun				      <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
1865*4882a593Smuzhiyun				      <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
1866*4882a593Smuzhiyun				      <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
1867*4882a593Smuzhiyun	};
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun	/* External USB clock - can be overridden by the board */
1870*4882a593Smuzhiyun	usb_extal_clk: usb_extal {
1871*4882a593Smuzhiyun		compatible = "fixed-clock";
1872*4882a593Smuzhiyun		#clock-cells = <0>;
1873*4882a593Smuzhiyun		clock-frequency = <48000000>;
1874*4882a593Smuzhiyun	};
1875*4882a593Smuzhiyun};
1876