1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for the R-Car M2-N (R8A77930) SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2014-2015 Renesas Electronics Corporation 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/clock/r8a7793-cpg-mssr.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 11*4882a593Smuzhiyun#include <dt-bindings/power/r8a7793-sysc.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/ { 14*4882a593Smuzhiyun compatible = "renesas,r8a7793"; 15*4882a593Smuzhiyun #address-cells = <2>; 16*4882a593Smuzhiyun #size-cells = <2>; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun aliases { 19*4882a593Smuzhiyun i2c0 = &i2c0; 20*4882a593Smuzhiyun i2c1 = &i2c1; 21*4882a593Smuzhiyun i2c2 = &i2c2; 22*4882a593Smuzhiyun i2c3 = &i2c3; 23*4882a593Smuzhiyun i2c4 = &i2c4; 24*4882a593Smuzhiyun i2c5 = &i2c5; 25*4882a593Smuzhiyun i2c6 = &i2c6; 26*4882a593Smuzhiyun i2c7 = &i2c7; 27*4882a593Smuzhiyun i2c8 = &i2c8; 28*4882a593Smuzhiyun spi0 = &qspi; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* 32*4882a593Smuzhiyun * The external audio clocks are configured as 0 Hz fixed frequency 33*4882a593Smuzhiyun * clocks by default. 34*4882a593Smuzhiyun * Boards that provide audio clocks should override them. 35*4882a593Smuzhiyun */ 36*4882a593Smuzhiyun audio_clk_a: audio_clk_a { 37*4882a593Smuzhiyun compatible = "fixed-clock"; 38*4882a593Smuzhiyun #clock-cells = <0>; 39*4882a593Smuzhiyun clock-frequency = <0>; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun audio_clk_b: audio_clk_b { 42*4882a593Smuzhiyun compatible = "fixed-clock"; 43*4882a593Smuzhiyun #clock-cells = <0>; 44*4882a593Smuzhiyun clock-frequency = <0>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun audio_clk_c: audio_clk_c { 47*4882a593Smuzhiyun compatible = "fixed-clock"; 48*4882a593Smuzhiyun #clock-cells = <0>; 49*4882a593Smuzhiyun clock-frequency = <0>; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* External CAN clock */ 53*4882a593Smuzhiyun can_clk: can { 54*4882a593Smuzhiyun compatible = "fixed-clock"; 55*4882a593Smuzhiyun #clock-cells = <0>; 56*4882a593Smuzhiyun /* This value must be overridden by the board. */ 57*4882a593Smuzhiyun clock-frequency = <0>; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun cpus { 61*4882a593Smuzhiyun #address-cells = <1>; 62*4882a593Smuzhiyun #size-cells = <0>; 63*4882a593Smuzhiyun enable-method = "renesas,apmu"; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun cpu0: cpu@0 { 66*4882a593Smuzhiyun device_type = "cpu"; 67*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 68*4882a593Smuzhiyun reg = <0>; 69*4882a593Smuzhiyun clock-frequency = <1500000000>; 70*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7793_CLK_Z>; 71*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_CA15_CPU0>; 72*4882a593Smuzhiyun voltage-tolerance = <1>; /* 1% */ 73*4882a593Smuzhiyun clock-latency = <300000>; /* 300 us */ 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* kHz - uV - OPPs unknown yet */ 76*4882a593Smuzhiyun operating-points = <1500000 1000000>, 77*4882a593Smuzhiyun <1312500 1000000>, 78*4882a593Smuzhiyun <1125000 1000000>, 79*4882a593Smuzhiyun < 937500 1000000>, 80*4882a593Smuzhiyun < 750000 1000000>, 81*4882a593Smuzhiyun < 375000 1000000>; 82*4882a593Smuzhiyun next-level-cache = <&L2_CA15>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun cpu1: cpu@1 { 86*4882a593Smuzhiyun device_type = "cpu"; 87*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 88*4882a593Smuzhiyun reg = <1>; 89*4882a593Smuzhiyun clock-frequency = <1500000000>; 90*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7793_CLK_Z>; 91*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_CA15_CPU1>; 92*4882a593Smuzhiyun voltage-tolerance = <1>; /* 1% */ 93*4882a593Smuzhiyun clock-latency = <300000>; /* 300 us */ 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* kHz - uV - OPPs unknown yet */ 96*4882a593Smuzhiyun operating-points = <1500000 1000000>, 97*4882a593Smuzhiyun <1312500 1000000>, 98*4882a593Smuzhiyun <1125000 1000000>, 99*4882a593Smuzhiyun < 937500 1000000>, 100*4882a593Smuzhiyun < 750000 1000000>, 101*4882a593Smuzhiyun < 375000 1000000>; 102*4882a593Smuzhiyun next-level-cache = <&L2_CA15>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun L2_CA15: cache-controller-0 { 106*4882a593Smuzhiyun compatible = "cache"; 107*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_CA15_SCU>; 108*4882a593Smuzhiyun cache-unified; 109*4882a593Smuzhiyun cache-level = <2>; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* External root clock */ 114*4882a593Smuzhiyun extal_clk: extal { 115*4882a593Smuzhiyun compatible = "fixed-clock"; 116*4882a593Smuzhiyun #clock-cells = <0>; 117*4882a593Smuzhiyun /* This value must be overridden by the board. */ 118*4882a593Smuzhiyun clock-frequency = <0>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun pmu { 122*4882a593Smuzhiyun compatible = "arm,cortex-a15-pmu"; 123*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 124*4882a593Smuzhiyun <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 125*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* External SCIF clock */ 129*4882a593Smuzhiyun scif_clk: scif { 130*4882a593Smuzhiyun compatible = "fixed-clock"; 131*4882a593Smuzhiyun #clock-cells = <0>; 132*4882a593Smuzhiyun /* This value must be overridden by the board. */ 133*4882a593Smuzhiyun clock-frequency = <0>; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun soc { 137*4882a593Smuzhiyun compatible = "simple-bus"; 138*4882a593Smuzhiyun interrupt-parent = <&gic>; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #address-cells = <2>; 141*4882a593Smuzhiyun #size-cells = <2>; 142*4882a593Smuzhiyun ranges; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun rwdt: watchdog@e6020000 { 145*4882a593Smuzhiyun compatible = "renesas,r8a7793-wdt", 146*4882a593Smuzhiyun "renesas,rcar-gen2-wdt"; 147*4882a593Smuzhiyun reg = <0 0xe6020000 0 0x0c>; 148*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 402>; 149*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 150*4882a593Smuzhiyun resets = <&cpg 402>; 151*4882a593Smuzhiyun status = "disabled"; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun gpio0: gpio@e6050000 { 155*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7793", 156*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 157*4882a593Smuzhiyun reg = <0 0xe6050000 0 0x50>; 158*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 159*4882a593Smuzhiyun #gpio-cells = <2>; 160*4882a593Smuzhiyun gpio-controller; 161*4882a593Smuzhiyun gpio-ranges = <&pfc 0 0 32>; 162*4882a593Smuzhiyun #interrupt-cells = <2>; 163*4882a593Smuzhiyun interrupt-controller; 164*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 912>; 165*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 166*4882a593Smuzhiyun resets = <&cpg 912>; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun gpio1: gpio@e6051000 { 170*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7793", 171*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 172*4882a593Smuzhiyun reg = <0 0xe6051000 0 0x50>; 173*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 174*4882a593Smuzhiyun #gpio-cells = <2>; 175*4882a593Smuzhiyun gpio-controller; 176*4882a593Smuzhiyun gpio-ranges = <&pfc 0 32 26>; 177*4882a593Smuzhiyun #interrupt-cells = <2>; 178*4882a593Smuzhiyun interrupt-controller; 179*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 911>; 180*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 181*4882a593Smuzhiyun resets = <&cpg 911>; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun gpio2: gpio@e6052000 { 185*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7793", 186*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 187*4882a593Smuzhiyun reg = <0 0xe6052000 0 0x50>; 188*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 189*4882a593Smuzhiyun #gpio-cells = <2>; 190*4882a593Smuzhiyun gpio-controller; 191*4882a593Smuzhiyun gpio-ranges = <&pfc 0 64 32>; 192*4882a593Smuzhiyun #interrupt-cells = <2>; 193*4882a593Smuzhiyun interrupt-controller; 194*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 910>; 195*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 196*4882a593Smuzhiyun resets = <&cpg 910>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun gpio3: gpio@e6053000 { 200*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7793", 201*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 202*4882a593Smuzhiyun reg = <0 0xe6053000 0 0x50>; 203*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 204*4882a593Smuzhiyun #gpio-cells = <2>; 205*4882a593Smuzhiyun gpio-controller; 206*4882a593Smuzhiyun gpio-ranges = <&pfc 0 96 32>; 207*4882a593Smuzhiyun #interrupt-cells = <2>; 208*4882a593Smuzhiyun interrupt-controller; 209*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 909>; 210*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 211*4882a593Smuzhiyun resets = <&cpg 909>; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun gpio4: gpio@e6054000 { 215*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7793", 216*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 217*4882a593Smuzhiyun reg = <0 0xe6054000 0 0x50>; 218*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 219*4882a593Smuzhiyun #gpio-cells = <2>; 220*4882a593Smuzhiyun gpio-controller; 221*4882a593Smuzhiyun gpio-ranges = <&pfc 0 128 32>; 222*4882a593Smuzhiyun #interrupt-cells = <2>; 223*4882a593Smuzhiyun interrupt-controller; 224*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 908>; 225*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 226*4882a593Smuzhiyun resets = <&cpg 908>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun gpio5: gpio@e6055000 { 230*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7793", 231*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 232*4882a593Smuzhiyun reg = <0 0xe6055000 0 0x50>; 233*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 234*4882a593Smuzhiyun #gpio-cells = <2>; 235*4882a593Smuzhiyun gpio-controller; 236*4882a593Smuzhiyun gpio-ranges = <&pfc 0 160 32>; 237*4882a593Smuzhiyun #interrupt-cells = <2>; 238*4882a593Smuzhiyun interrupt-controller; 239*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 907>; 240*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 241*4882a593Smuzhiyun resets = <&cpg 907>; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun gpio6: gpio@e6055400 { 245*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7793", 246*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 247*4882a593Smuzhiyun reg = <0 0xe6055400 0 0x50>; 248*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 249*4882a593Smuzhiyun #gpio-cells = <2>; 250*4882a593Smuzhiyun gpio-controller; 251*4882a593Smuzhiyun gpio-ranges = <&pfc 0 192 32>; 252*4882a593Smuzhiyun #interrupt-cells = <2>; 253*4882a593Smuzhiyun interrupt-controller; 254*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 905>; 255*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 256*4882a593Smuzhiyun resets = <&cpg 905>; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun gpio7: gpio@e6055800 { 260*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7793", 261*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 262*4882a593Smuzhiyun reg = <0 0xe6055800 0 0x50>; 263*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 264*4882a593Smuzhiyun #gpio-cells = <2>; 265*4882a593Smuzhiyun gpio-controller; 266*4882a593Smuzhiyun gpio-ranges = <&pfc 0 224 26>; 267*4882a593Smuzhiyun #interrupt-cells = <2>; 268*4882a593Smuzhiyun interrupt-controller; 269*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 904>; 270*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 271*4882a593Smuzhiyun resets = <&cpg 904>; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun pfc: pinctrl@e6060000 { 275*4882a593Smuzhiyun compatible = "renesas,pfc-r8a7793"; 276*4882a593Smuzhiyun reg = <0 0xe6060000 0 0x250>; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun /* Special CPG clocks */ 280*4882a593Smuzhiyun cpg: clock-controller@e6150000 { 281*4882a593Smuzhiyun compatible = "renesas,r8a7793-cpg-mssr"; 282*4882a593Smuzhiyun reg = <0 0xe6150000 0 0x1000>; 283*4882a593Smuzhiyun clocks = <&extal_clk>, <&usb_extal_clk>; 284*4882a593Smuzhiyun clock-names = "extal", "usb_extal"; 285*4882a593Smuzhiyun #clock-cells = <2>; 286*4882a593Smuzhiyun #power-domain-cells = <0>; 287*4882a593Smuzhiyun #reset-cells = <1>; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun apmu@e6152000 { 291*4882a593Smuzhiyun compatible = "renesas,r8a7793-apmu", "renesas,apmu"; 292*4882a593Smuzhiyun reg = <0 0xe6152000 0 0x188>; 293*4882a593Smuzhiyun cpus = <&cpu0 &cpu1>; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun rst: reset-controller@e6160000 { 297*4882a593Smuzhiyun compatible = "renesas,r8a7793-rst"; 298*4882a593Smuzhiyun reg = <0 0xe6160000 0 0x0100>; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun sysc: system-controller@e6180000 { 302*4882a593Smuzhiyun compatible = "renesas,r8a7793-sysc"; 303*4882a593Smuzhiyun reg = <0 0xe6180000 0 0x0200>; 304*4882a593Smuzhiyun #power-domain-cells = <1>; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun irqc0: interrupt-controller@e61c0000 { 308*4882a593Smuzhiyun compatible = "renesas,irqc-r8a7793", "renesas,irqc"; 309*4882a593Smuzhiyun #interrupt-cells = <2>; 310*4882a593Smuzhiyun interrupt-controller; 311*4882a593Smuzhiyun reg = <0 0xe61c0000 0 0x200>; 312*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 313*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 314*4882a593Smuzhiyun <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 315*4882a593Smuzhiyun <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 316*4882a593Smuzhiyun <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 317*4882a593Smuzhiyun <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 318*4882a593Smuzhiyun <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 319*4882a593Smuzhiyun <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, 320*4882a593Smuzhiyun <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 321*4882a593Smuzhiyun <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 322*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 407>; 323*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 324*4882a593Smuzhiyun resets = <&cpg 407>; 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun thermal: thermal@e61f0000 { 328*4882a593Smuzhiyun compatible = "renesas,thermal-r8a7793", 329*4882a593Smuzhiyun "renesas,rcar-gen2-thermal", 330*4882a593Smuzhiyun "renesas,rcar-thermal"; 331*4882a593Smuzhiyun reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>; 332*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 333*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 522>; 334*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 335*4882a593Smuzhiyun resets = <&cpg 522>; 336*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun ipmmu_sy0: iommu@e6280000 { 340*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7793", 341*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 342*4882a593Smuzhiyun reg = <0 0xe6280000 0 0x1000>; 343*4882a593Smuzhiyun interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>, 344*4882a593Smuzhiyun <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>; 345*4882a593Smuzhiyun #iommu-cells = <1>; 346*4882a593Smuzhiyun status = "disabled"; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun ipmmu_sy1: iommu@e6290000 { 350*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7793", 351*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 352*4882a593Smuzhiyun reg = <0 0xe6290000 0 0x1000>; 353*4882a593Smuzhiyun interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>; 354*4882a593Smuzhiyun #iommu-cells = <1>; 355*4882a593Smuzhiyun status = "disabled"; 356*4882a593Smuzhiyun }; 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun ipmmu_ds: iommu@e6740000 { 359*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7793", 360*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 361*4882a593Smuzhiyun reg = <0 0xe6740000 0 0x1000>; 362*4882a593Smuzhiyun interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, 363*4882a593Smuzhiyun <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>; 364*4882a593Smuzhiyun #iommu-cells = <1>; 365*4882a593Smuzhiyun status = "disabled"; 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun ipmmu_mp: iommu@ec680000 { 369*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7793", 370*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 371*4882a593Smuzhiyun reg = <0 0xec680000 0 0x1000>; 372*4882a593Smuzhiyun interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>; 373*4882a593Smuzhiyun #iommu-cells = <1>; 374*4882a593Smuzhiyun status = "disabled"; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun ipmmu_mx: iommu@fe951000 { 378*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7793", 379*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 380*4882a593Smuzhiyun reg = <0 0xfe951000 0 0x1000>; 381*4882a593Smuzhiyun interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>, 382*4882a593Smuzhiyun <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>; 383*4882a593Smuzhiyun #iommu-cells = <1>; 384*4882a593Smuzhiyun status = "disabled"; 385*4882a593Smuzhiyun }; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun ipmmu_rt: iommu@ffc80000 { 388*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7793", 389*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 390*4882a593Smuzhiyun reg = <0 0xffc80000 0 0x1000>; 391*4882a593Smuzhiyun interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>; 392*4882a593Smuzhiyun #iommu-cells = <1>; 393*4882a593Smuzhiyun status = "disabled"; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun ipmmu_gp: iommu@e62a0000 { 397*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7793", 398*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 399*4882a593Smuzhiyun reg = <0 0xe62a0000 0 0x1000>; 400*4882a593Smuzhiyun interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>, 401*4882a593Smuzhiyun <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>; 402*4882a593Smuzhiyun #iommu-cells = <1>; 403*4882a593Smuzhiyun status = "disabled"; 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun icram0: sram@e63a0000 { 407*4882a593Smuzhiyun compatible = "mmio-sram"; 408*4882a593Smuzhiyun reg = <0 0xe63a0000 0 0x12000>; 409*4882a593Smuzhiyun #address-cells = <1>; 410*4882a593Smuzhiyun #size-cells = <1>; 411*4882a593Smuzhiyun ranges = <0 0 0xe63a0000 0x12000>; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun icram1: sram@e63c0000 { 415*4882a593Smuzhiyun compatible = "mmio-sram"; 416*4882a593Smuzhiyun reg = <0 0xe63c0000 0 0x1000>; 417*4882a593Smuzhiyun #address-cells = <1>; 418*4882a593Smuzhiyun #size-cells = <1>; 419*4882a593Smuzhiyun ranges = <0 0 0xe63c0000 0x1000>; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun smp-sram@0 { 422*4882a593Smuzhiyun compatible = "renesas,smp-sram"; 423*4882a593Smuzhiyun reg = <0 0x100>; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun /* The memory map in the User's Manual maps the cores to 428*4882a593Smuzhiyun * bus numbers 429*4882a593Smuzhiyun */ 430*4882a593Smuzhiyun i2c0: i2c@e6508000 { 431*4882a593Smuzhiyun #address-cells = <1>; 432*4882a593Smuzhiyun #size-cells = <0>; 433*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7793", 434*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 435*4882a593Smuzhiyun reg = <0 0xe6508000 0 0x40>; 436*4882a593Smuzhiyun interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 437*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 931>; 438*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 439*4882a593Smuzhiyun resets = <&cpg 931>; 440*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 441*4882a593Smuzhiyun status = "disabled"; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun i2c1: i2c@e6518000 { 445*4882a593Smuzhiyun #address-cells = <1>; 446*4882a593Smuzhiyun #size-cells = <0>; 447*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7793", 448*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 449*4882a593Smuzhiyun reg = <0 0xe6518000 0 0x40>; 450*4882a593Smuzhiyun interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 451*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 930>; 452*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 453*4882a593Smuzhiyun resets = <&cpg 930>; 454*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 455*4882a593Smuzhiyun status = "disabled"; 456*4882a593Smuzhiyun }; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun i2c2: i2c@e6530000 { 459*4882a593Smuzhiyun #address-cells = <1>; 460*4882a593Smuzhiyun #size-cells = <0>; 461*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7793", 462*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 463*4882a593Smuzhiyun reg = <0 0xe6530000 0 0x40>; 464*4882a593Smuzhiyun interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 465*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 929>; 466*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 467*4882a593Smuzhiyun resets = <&cpg 929>; 468*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 469*4882a593Smuzhiyun status = "disabled"; 470*4882a593Smuzhiyun }; 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun i2c3: i2c@e6540000 { 473*4882a593Smuzhiyun #address-cells = <1>; 474*4882a593Smuzhiyun #size-cells = <0>; 475*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7793", 476*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 477*4882a593Smuzhiyun reg = <0 0xe6540000 0 0x40>; 478*4882a593Smuzhiyun interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 479*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 928>; 480*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 481*4882a593Smuzhiyun resets = <&cpg 928>; 482*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 483*4882a593Smuzhiyun status = "disabled"; 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun i2c4: i2c@e6520000 { 487*4882a593Smuzhiyun #address-cells = <1>; 488*4882a593Smuzhiyun #size-cells = <0>; 489*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7793", 490*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 491*4882a593Smuzhiyun reg = <0 0xe6520000 0 0x40>; 492*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 493*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 927>; 494*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 495*4882a593Smuzhiyun resets = <&cpg 927>; 496*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 497*4882a593Smuzhiyun status = "disabled"; 498*4882a593Smuzhiyun }; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun i2c5: i2c@e6528000 { 501*4882a593Smuzhiyun /* doesn't need pinmux */ 502*4882a593Smuzhiyun #address-cells = <1>; 503*4882a593Smuzhiyun #size-cells = <0>; 504*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7793", 505*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 506*4882a593Smuzhiyun reg = <0 0xe6528000 0 0x40>; 507*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 508*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 925>; 509*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 510*4882a593Smuzhiyun resets = <&cpg 925>; 511*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 512*4882a593Smuzhiyun status = "disabled"; 513*4882a593Smuzhiyun }; 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun i2c6: i2c@e60b0000 { 516*4882a593Smuzhiyun /* doesn't need pinmux */ 517*4882a593Smuzhiyun #address-cells = <1>; 518*4882a593Smuzhiyun #size-cells = <0>; 519*4882a593Smuzhiyun compatible = "renesas,iic-r8a7793", 520*4882a593Smuzhiyun "renesas,rcar-gen2-iic", 521*4882a593Smuzhiyun "renesas,rmobile-iic"; 522*4882a593Smuzhiyun reg = <0 0xe60b0000 0 0x425>; 523*4882a593Smuzhiyun interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 524*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 926>; 525*4882a593Smuzhiyun dmas = <&dmac0 0x77>, <&dmac0 0x78>, 526*4882a593Smuzhiyun <&dmac1 0x77>, <&dmac1 0x78>; 527*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 528*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 529*4882a593Smuzhiyun resets = <&cpg 926>; 530*4882a593Smuzhiyun status = "disabled"; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun i2c7: i2c@e6500000 { 534*4882a593Smuzhiyun #address-cells = <1>; 535*4882a593Smuzhiyun #size-cells = <0>; 536*4882a593Smuzhiyun compatible = "renesas,iic-r8a7793", 537*4882a593Smuzhiyun "renesas,rcar-gen2-iic", 538*4882a593Smuzhiyun "renesas,rmobile-iic"; 539*4882a593Smuzhiyun reg = <0 0xe6500000 0 0x425>; 540*4882a593Smuzhiyun interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 541*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 318>; 542*4882a593Smuzhiyun dmas = <&dmac0 0x61>, <&dmac0 0x62>, 543*4882a593Smuzhiyun <&dmac1 0x61>, <&dmac1 0x62>; 544*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 545*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 546*4882a593Smuzhiyun resets = <&cpg 318>; 547*4882a593Smuzhiyun status = "disabled"; 548*4882a593Smuzhiyun }; 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun i2c8: i2c@e6510000 { 551*4882a593Smuzhiyun #address-cells = <1>; 552*4882a593Smuzhiyun #size-cells = <0>; 553*4882a593Smuzhiyun compatible = "renesas,iic-r8a7793", 554*4882a593Smuzhiyun "renesas,rcar-gen2-iic", 555*4882a593Smuzhiyun "renesas,rmobile-iic"; 556*4882a593Smuzhiyun reg = <0 0xe6510000 0 0x425>; 557*4882a593Smuzhiyun interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 558*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 323>; 559*4882a593Smuzhiyun dmas = <&dmac0 0x65>, <&dmac0 0x66>, 560*4882a593Smuzhiyun <&dmac1 0x65>, <&dmac1 0x66>; 561*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 562*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 563*4882a593Smuzhiyun resets = <&cpg 323>; 564*4882a593Smuzhiyun status = "disabled"; 565*4882a593Smuzhiyun }; 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun dmac0: dma-controller@e6700000 { 568*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7793", 569*4882a593Smuzhiyun "renesas,rcar-dmac"; 570*4882a593Smuzhiyun reg = <0 0xe6700000 0 0x20000>; 571*4882a593Smuzhiyun interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>, 572*4882a593Smuzhiyun <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 573*4882a593Smuzhiyun <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 574*4882a593Smuzhiyun <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 575*4882a593Smuzhiyun <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 576*4882a593Smuzhiyun <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 577*4882a593Smuzhiyun <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 578*4882a593Smuzhiyun <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 579*4882a593Smuzhiyun <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 580*4882a593Smuzhiyun <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 581*4882a593Smuzhiyun <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 582*4882a593Smuzhiyun <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 583*4882a593Smuzhiyun <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 584*4882a593Smuzhiyun <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 585*4882a593Smuzhiyun <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 586*4882a593Smuzhiyun <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>; 587*4882a593Smuzhiyun interrupt-names = "error", 588*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 589*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 590*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 591*4882a593Smuzhiyun "ch12", "ch13", "ch14"; 592*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 219>; 593*4882a593Smuzhiyun clock-names = "fck"; 594*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 595*4882a593Smuzhiyun resets = <&cpg 219>; 596*4882a593Smuzhiyun #dma-cells = <1>; 597*4882a593Smuzhiyun dma-channels = <15>; 598*4882a593Smuzhiyun }; 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun dmac1: dma-controller@e6720000 { 601*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7793", 602*4882a593Smuzhiyun "renesas,rcar-dmac"; 603*4882a593Smuzhiyun reg = <0 0xe6720000 0 0x20000>; 604*4882a593Smuzhiyun interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 605*4882a593Smuzhiyun <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 606*4882a593Smuzhiyun <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 607*4882a593Smuzhiyun <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 608*4882a593Smuzhiyun <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 609*4882a593Smuzhiyun <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 610*4882a593Smuzhiyun <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 611*4882a593Smuzhiyun <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 612*4882a593Smuzhiyun <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 613*4882a593Smuzhiyun <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 614*4882a593Smuzhiyun <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 615*4882a593Smuzhiyun <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 616*4882a593Smuzhiyun <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 617*4882a593Smuzhiyun <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 618*4882a593Smuzhiyun <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 619*4882a593Smuzhiyun <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>; 620*4882a593Smuzhiyun interrupt-names = "error", 621*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 622*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 623*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 624*4882a593Smuzhiyun "ch12", "ch13", "ch14"; 625*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 218>; 626*4882a593Smuzhiyun clock-names = "fck"; 627*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 628*4882a593Smuzhiyun resets = <&cpg 218>; 629*4882a593Smuzhiyun #dma-cells = <1>; 630*4882a593Smuzhiyun dma-channels = <15>; 631*4882a593Smuzhiyun }; 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun qspi: spi@e6b10000 { 634*4882a593Smuzhiyun compatible = "renesas,qspi-r8a7793", "renesas,qspi"; 635*4882a593Smuzhiyun reg = <0 0xe6b10000 0 0x2c>; 636*4882a593Smuzhiyun interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 637*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 917>; 638*4882a593Smuzhiyun dmas = <&dmac0 0x17>, <&dmac0 0x18>, 639*4882a593Smuzhiyun <&dmac1 0x17>, <&dmac1 0x18>; 640*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 641*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 642*4882a593Smuzhiyun resets = <&cpg 917>; 643*4882a593Smuzhiyun num-cs = <1>; 644*4882a593Smuzhiyun #address-cells = <1>; 645*4882a593Smuzhiyun #size-cells = <0>; 646*4882a593Smuzhiyun status = "disabled"; 647*4882a593Smuzhiyun }; 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun scifa0: serial@e6c40000 { 650*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7793", 651*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 652*4882a593Smuzhiyun reg = <0 0xe6c40000 0 64>; 653*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 654*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 204>; 655*4882a593Smuzhiyun clock-names = "fck"; 656*4882a593Smuzhiyun dmas = <&dmac0 0x21>, <&dmac0 0x22>, 657*4882a593Smuzhiyun <&dmac1 0x21>, <&dmac1 0x22>; 658*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 659*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 660*4882a593Smuzhiyun resets = <&cpg 204>; 661*4882a593Smuzhiyun status = "disabled"; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun scifa1: serial@e6c50000 { 665*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7793", 666*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 667*4882a593Smuzhiyun reg = <0 0xe6c50000 0 64>; 668*4882a593Smuzhiyun interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 669*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 203>; 670*4882a593Smuzhiyun clock-names = "fck"; 671*4882a593Smuzhiyun dmas = <&dmac0 0x25>, <&dmac0 0x26>, 672*4882a593Smuzhiyun <&dmac1 0x25>, <&dmac1 0x26>; 673*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 674*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 675*4882a593Smuzhiyun resets = <&cpg 203>; 676*4882a593Smuzhiyun status = "disabled"; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun scifa2: serial@e6c60000 { 680*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7793", 681*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 682*4882a593Smuzhiyun reg = <0 0xe6c60000 0 64>; 683*4882a593Smuzhiyun interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>; 684*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 202>; 685*4882a593Smuzhiyun clock-names = "fck"; 686*4882a593Smuzhiyun dmas = <&dmac0 0x27>, <&dmac0 0x28>, 687*4882a593Smuzhiyun <&dmac1 0x27>, <&dmac1 0x28>; 688*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 689*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 690*4882a593Smuzhiyun resets = <&cpg 202>; 691*4882a593Smuzhiyun status = "disabled"; 692*4882a593Smuzhiyun }; 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun scifa3: serial@e6c70000 { 695*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7793", 696*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 697*4882a593Smuzhiyun reg = <0 0xe6c70000 0 64>; 698*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 699*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1106>; 700*4882a593Smuzhiyun clock-names = "fck"; 701*4882a593Smuzhiyun dmas = <&dmac0 0x1b>, <&dmac0 0x1c>, 702*4882a593Smuzhiyun <&dmac1 0x1b>, <&dmac1 0x1c>; 703*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 704*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 705*4882a593Smuzhiyun resets = <&cpg 1106>; 706*4882a593Smuzhiyun status = "disabled"; 707*4882a593Smuzhiyun }; 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun scifa4: serial@e6c78000 { 710*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7793", 711*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 712*4882a593Smuzhiyun reg = <0 0xe6c78000 0 64>; 713*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 714*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1107>; 715*4882a593Smuzhiyun clock-names = "fck"; 716*4882a593Smuzhiyun dmas = <&dmac0 0x1f>, <&dmac0 0x20>, 717*4882a593Smuzhiyun <&dmac1 0x1f>, <&dmac1 0x20>; 718*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 719*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 720*4882a593Smuzhiyun resets = <&cpg 1107>; 721*4882a593Smuzhiyun status = "disabled"; 722*4882a593Smuzhiyun }; 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun scifa5: serial@e6c80000 { 725*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7793", 726*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 727*4882a593Smuzhiyun reg = <0 0xe6c80000 0 64>; 728*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 729*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1108>; 730*4882a593Smuzhiyun clock-names = "fck"; 731*4882a593Smuzhiyun dmas = <&dmac0 0x23>, <&dmac0 0x24>, 732*4882a593Smuzhiyun <&dmac1 0x23>, <&dmac1 0x24>; 733*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 734*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 735*4882a593Smuzhiyun resets = <&cpg 1108>; 736*4882a593Smuzhiyun status = "disabled"; 737*4882a593Smuzhiyun }; 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun scifb0: serial@e6c20000 { 740*4882a593Smuzhiyun compatible = "renesas,scifb-r8a7793", 741*4882a593Smuzhiyun "renesas,rcar-gen2-scifb", "renesas,scifb"; 742*4882a593Smuzhiyun reg = <0 0xe6c20000 0 0x100>; 743*4882a593Smuzhiyun interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 744*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 206>; 745*4882a593Smuzhiyun clock-names = "fck"; 746*4882a593Smuzhiyun dmas = <&dmac0 0x3d>, <&dmac0 0x3e>, 747*4882a593Smuzhiyun <&dmac1 0x3d>, <&dmac1 0x3e>; 748*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 749*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 750*4882a593Smuzhiyun resets = <&cpg 206>; 751*4882a593Smuzhiyun status = "disabled"; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun scifb1: serial@e6c30000 { 755*4882a593Smuzhiyun compatible = "renesas,scifb-r8a7793", 756*4882a593Smuzhiyun "renesas,rcar-gen2-scifb", "renesas,scifb"; 757*4882a593Smuzhiyun reg = <0 0xe6c30000 0 0x100>; 758*4882a593Smuzhiyun interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>; 759*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 207>; 760*4882a593Smuzhiyun clock-names = "fck"; 761*4882a593Smuzhiyun dmas = <&dmac0 0x19>, <&dmac0 0x1a>, 762*4882a593Smuzhiyun <&dmac1 0x19>, <&dmac1 0x1a>; 763*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 764*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 765*4882a593Smuzhiyun resets = <&cpg 207>; 766*4882a593Smuzhiyun status = "disabled"; 767*4882a593Smuzhiyun }; 768*4882a593Smuzhiyun 769*4882a593Smuzhiyun scifb2: serial@e6ce0000 { 770*4882a593Smuzhiyun compatible = "renesas,scifb-r8a7793", 771*4882a593Smuzhiyun "renesas,rcar-gen2-scifb", "renesas,scifb"; 772*4882a593Smuzhiyun reg = <0 0xe6ce0000 0 0x100>; 773*4882a593Smuzhiyun interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 774*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 216>; 775*4882a593Smuzhiyun clock-names = "fck"; 776*4882a593Smuzhiyun dmas = <&dmac0 0x1d>, <&dmac0 0x1e>, 777*4882a593Smuzhiyun <&dmac1 0x1d>, <&dmac1 0x1e>; 778*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 779*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 780*4882a593Smuzhiyun resets = <&cpg 216>; 781*4882a593Smuzhiyun status = "disabled"; 782*4882a593Smuzhiyun }; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun scif0: serial@e6e60000 { 785*4882a593Smuzhiyun compatible = "renesas,scif-r8a7793", 786*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 787*4882a593Smuzhiyun reg = <0 0xe6e60000 0 64>; 788*4882a593Smuzhiyun interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 789*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 721>, <&cpg CPG_CORE R8A7793_CLK_ZS>, 790*4882a593Smuzhiyun <&scif_clk>; 791*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 792*4882a593Smuzhiyun dmas = <&dmac0 0x29>, <&dmac0 0x2a>, 793*4882a593Smuzhiyun <&dmac1 0x29>, <&dmac1 0x2a>; 794*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 795*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 796*4882a593Smuzhiyun resets = <&cpg 721>; 797*4882a593Smuzhiyun status = "disabled"; 798*4882a593Smuzhiyun }; 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun scif1: serial@e6e68000 { 801*4882a593Smuzhiyun compatible = "renesas,scif-r8a7793", 802*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 803*4882a593Smuzhiyun reg = <0 0xe6e68000 0 64>; 804*4882a593Smuzhiyun interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 805*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 720>, <&cpg CPG_CORE R8A7793_CLK_ZS>, 806*4882a593Smuzhiyun <&scif_clk>; 807*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 808*4882a593Smuzhiyun dmas = <&dmac0 0x2d>, <&dmac0 0x2e>, 809*4882a593Smuzhiyun <&dmac1 0x2d>, <&dmac1 0x2e>; 810*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 811*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 812*4882a593Smuzhiyun resets = <&cpg 720>; 813*4882a593Smuzhiyun status = "disabled"; 814*4882a593Smuzhiyun }; 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun scif2: serial@e6e58000 { 817*4882a593Smuzhiyun compatible = "renesas,scif-r8a7793", 818*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 819*4882a593Smuzhiyun reg = <0 0xe6e58000 0 64>; 820*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 821*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 719>, <&cpg CPG_CORE R8A7793_CLK_ZS>, 822*4882a593Smuzhiyun <&scif_clk>; 823*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 824*4882a593Smuzhiyun dmas = <&dmac0 0x2b>, <&dmac0 0x2c>, 825*4882a593Smuzhiyun <&dmac1 0x2b>, <&dmac1 0x2c>; 826*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 827*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 828*4882a593Smuzhiyun resets = <&cpg 719>; 829*4882a593Smuzhiyun status = "disabled"; 830*4882a593Smuzhiyun }; 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun scif3: serial@e6ea8000 { 833*4882a593Smuzhiyun compatible = "renesas,scif-r8a7793", 834*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 835*4882a593Smuzhiyun reg = <0 0xe6ea8000 0 64>; 836*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 837*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 718>, <&cpg CPG_CORE R8A7793_CLK_ZS>, 838*4882a593Smuzhiyun <&scif_clk>; 839*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 840*4882a593Smuzhiyun dmas = <&dmac0 0x2f>, <&dmac0 0x30>, 841*4882a593Smuzhiyun <&dmac1 0x2f>, <&dmac1 0x30>; 842*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 843*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 844*4882a593Smuzhiyun resets = <&cpg 718>; 845*4882a593Smuzhiyun status = "disabled"; 846*4882a593Smuzhiyun }; 847*4882a593Smuzhiyun 848*4882a593Smuzhiyun scif4: serial@e6ee0000 { 849*4882a593Smuzhiyun compatible = "renesas,scif-r8a7793", 850*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 851*4882a593Smuzhiyun reg = <0 0xe6ee0000 0 64>; 852*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 853*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 715>, <&cpg CPG_CORE R8A7793_CLK_ZS>, 854*4882a593Smuzhiyun <&scif_clk>; 855*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 856*4882a593Smuzhiyun dmas = <&dmac0 0xfb>, <&dmac0 0xfc>, 857*4882a593Smuzhiyun <&dmac1 0xfb>, <&dmac1 0xfc>; 858*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 859*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 860*4882a593Smuzhiyun resets = <&cpg 715>; 861*4882a593Smuzhiyun status = "disabled"; 862*4882a593Smuzhiyun }; 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun scif5: serial@e6ee8000 { 865*4882a593Smuzhiyun compatible = "renesas,scif-r8a7793", 866*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 867*4882a593Smuzhiyun reg = <0 0xe6ee8000 0 64>; 868*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 869*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 714>, <&cpg CPG_CORE R8A7793_CLK_ZS>, 870*4882a593Smuzhiyun <&scif_clk>; 871*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 872*4882a593Smuzhiyun dmas = <&dmac0 0xfd>, <&dmac0 0xfe>, 873*4882a593Smuzhiyun <&dmac1 0xfd>, <&dmac1 0xfe>; 874*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 875*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 876*4882a593Smuzhiyun resets = <&cpg 714>; 877*4882a593Smuzhiyun status = "disabled"; 878*4882a593Smuzhiyun }; 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun hscif0: serial@e62c0000 { 881*4882a593Smuzhiyun compatible = "renesas,hscif-r8a7793", 882*4882a593Smuzhiyun "renesas,rcar-gen2-hscif", "renesas,hscif"; 883*4882a593Smuzhiyun reg = <0 0xe62c0000 0 96>; 884*4882a593Smuzhiyun interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 885*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 717>, <&cpg CPG_CORE R8A7793_CLK_ZS>, 886*4882a593Smuzhiyun <&scif_clk>; 887*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 888*4882a593Smuzhiyun dmas = <&dmac0 0x39>, <&dmac0 0x3a>, 889*4882a593Smuzhiyun <&dmac1 0x39>, <&dmac1 0x3a>; 890*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 891*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 892*4882a593Smuzhiyun resets = <&cpg 717>; 893*4882a593Smuzhiyun status = "disabled"; 894*4882a593Smuzhiyun }; 895*4882a593Smuzhiyun 896*4882a593Smuzhiyun hscif1: serial@e62c8000 { 897*4882a593Smuzhiyun compatible = "renesas,hscif-r8a7793", 898*4882a593Smuzhiyun "renesas,rcar-gen2-hscif", "renesas,hscif"; 899*4882a593Smuzhiyun reg = <0 0xe62c8000 0 96>; 900*4882a593Smuzhiyun interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 901*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 716>, <&cpg CPG_CORE R8A7793_CLK_ZS>, 902*4882a593Smuzhiyun <&scif_clk>; 903*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 904*4882a593Smuzhiyun dmas = <&dmac0 0x4d>, <&dmac0 0x4e>, 905*4882a593Smuzhiyun <&dmac1 0x4d>, <&dmac1 0x4e>; 906*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 907*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 908*4882a593Smuzhiyun resets = <&cpg 716>; 909*4882a593Smuzhiyun status = "disabled"; 910*4882a593Smuzhiyun }; 911*4882a593Smuzhiyun 912*4882a593Smuzhiyun hscif2: serial@e62d0000 { 913*4882a593Smuzhiyun compatible = "renesas,hscif-r8a7793", 914*4882a593Smuzhiyun "renesas,rcar-gen2-hscif", "renesas,hscif"; 915*4882a593Smuzhiyun reg = <0 0xe62d0000 0 96>; 916*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 917*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 713>, <&cpg CPG_CORE R8A7793_CLK_ZS>, 918*4882a593Smuzhiyun <&scif_clk>; 919*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 920*4882a593Smuzhiyun dmas = <&dmac0 0x3b>, <&dmac0 0x3c>, 921*4882a593Smuzhiyun <&dmac1 0x3b>, <&dmac1 0x3c>; 922*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 923*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 924*4882a593Smuzhiyun resets = <&cpg 713>; 925*4882a593Smuzhiyun status = "disabled"; 926*4882a593Smuzhiyun }; 927*4882a593Smuzhiyun 928*4882a593Smuzhiyun can0: can@e6e80000 { 929*4882a593Smuzhiyun compatible = "renesas,can-r8a7793", 930*4882a593Smuzhiyun "renesas,rcar-gen2-can"; 931*4882a593Smuzhiyun reg = <0 0xe6e80000 0 0x1000>; 932*4882a593Smuzhiyun interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 933*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 916>, <&cpg CPG_CORE R8A7793_CLK_RCAN>, 934*4882a593Smuzhiyun <&can_clk>; 935*4882a593Smuzhiyun clock-names = "clkp1", "clkp2", "can_clk"; 936*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 937*4882a593Smuzhiyun resets = <&cpg 916>; 938*4882a593Smuzhiyun status = "disabled"; 939*4882a593Smuzhiyun }; 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun can1: can@e6e88000 { 942*4882a593Smuzhiyun compatible = "renesas,can-r8a7793", 943*4882a593Smuzhiyun "renesas,rcar-gen2-can"; 944*4882a593Smuzhiyun reg = <0 0xe6e88000 0 0x1000>; 945*4882a593Smuzhiyun interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 946*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 915>, <&cpg CPG_CORE R8A7793_CLK_RCAN>, 947*4882a593Smuzhiyun <&can_clk>; 948*4882a593Smuzhiyun clock-names = "clkp1", "clkp2", "can_clk"; 949*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 950*4882a593Smuzhiyun resets = <&cpg 915>; 951*4882a593Smuzhiyun status = "disabled"; 952*4882a593Smuzhiyun }; 953*4882a593Smuzhiyun 954*4882a593Smuzhiyun vin0: video@e6ef0000 { 955*4882a593Smuzhiyun compatible = "renesas,vin-r8a7793", 956*4882a593Smuzhiyun "renesas,rcar-gen2-vin"; 957*4882a593Smuzhiyun reg = <0 0xe6ef0000 0 0x1000>; 958*4882a593Smuzhiyun interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 959*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 811>; 960*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 961*4882a593Smuzhiyun resets = <&cpg 811>; 962*4882a593Smuzhiyun status = "disabled"; 963*4882a593Smuzhiyun }; 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun vin1: video@e6ef1000 { 966*4882a593Smuzhiyun compatible = "renesas,vin-r8a7793", 967*4882a593Smuzhiyun "renesas,rcar-gen2-vin"; 968*4882a593Smuzhiyun reg = <0 0xe6ef1000 0 0x1000>; 969*4882a593Smuzhiyun interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 970*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 810>; 971*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 972*4882a593Smuzhiyun resets = <&cpg 810>; 973*4882a593Smuzhiyun status = "disabled"; 974*4882a593Smuzhiyun }; 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun vin2: video@e6ef2000 { 977*4882a593Smuzhiyun compatible = "renesas,vin-r8a7793", 978*4882a593Smuzhiyun "renesas,rcar-gen2-vin"; 979*4882a593Smuzhiyun reg = <0 0xe6ef2000 0 0x1000>; 980*4882a593Smuzhiyun interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 981*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 809>; 982*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 983*4882a593Smuzhiyun resets = <&cpg 809>; 984*4882a593Smuzhiyun status = "disabled"; 985*4882a593Smuzhiyun }; 986*4882a593Smuzhiyun 987*4882a593Smuzhiyun rcar_sound: sound@ec500000 { 988*4882a593Smuzhiyun /* 989*4882a593Smuzhiyun * #sound-dai-cells is required 990*4882a593Smuzhiyun * 991*4882a593Smuzhiyun * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 992*4882a593Smuzhiyun * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 993*4882a593Smuzhiyun */ 994*4882a593Smuzhiyun compatible = "renesas,rcar_sound-r8a7793", 995*4882a593Smuzhiyun "renesas,rcar_sound-gen2"; 996*4882a593Smuzhiyun reg = <0 0xec500000 0 0x1000>, /* SCU */ 997*4882a593Smuzhiyun <0 0xec5a0000 0 0x100>, /* ADG */ 998*4882a593Smuzhiyun <0 0xec540000 0 0x1000>, /* SSIU */ 999*4882a593Smuzhiyun <0 0xec541000 0 0x280>, /* SSI */ 1000*4882a593Smuzhiyun <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/ 1001*4882a593Smuzhiyun reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 1002*4882a593Smuzhiyun 1003*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1005>, 1004*4882a593Smuzhiyun <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 1005*4882a593Smuzhiyun <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 1006*4882a593Smuzhiyun <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 1007*4882a593Smuzhiyun <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 1008*4882a593Smuzhiyun <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 1009*4882a593Smuzhiyun <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 1010*4882a593Smuzhiyun <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 1011*4882a593Smuzhiyun <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 1012*4882a593Smuzhiyun <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 1013*4882a593Smuzhiyun <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 1014*4882a593Smuzhiyun <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 1015*4882a593Smuzhiyun <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, 1016*4882a593Smuzhiyun <&cpg CPG_CORE R8A7793_CLK_M2>; 1017*4882a593Smuzhiyun clock-names = "ssi-all", 1018*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1019*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1020*4882a593Smuzhiyun "ssi.1", "ssi.0", 1021*4882a593Smuzhiyun "src.9", "src.8", "src.7", "src.6", 1022*4882a593Smuzhiyun "src.5", "src.4", "src.3", "src.2", 1023*4882a593Smuzhiyun "src.1", "src.0", 1024*4882a593Smuzhiyun "dvc.0", "dvc.1", 1025*4882a593Smuzhiyun "clk_a", "clk_b", "clk_c", "clk_i"; 1026*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1027*4882a593Smuzhiyun resets = <&cpg 1005>, 1028*4882a593Smuzhiyun <&cpg 1006>, <&cpg 1007>, 1029*4882a593Smuzhiyun <&cpg 1008>, <&cpg 1009>, 1030*4882a593Smuzhiyun <&cpg 1010>, <&cpg 1011>, 1031*4882a593Smuzhiyun <&cpg 1012>, <&cpg 1013>, 1032*4882a593Smuzhiyun <&cpg 1014>, <&cpg 1015>; 1033*4882a593Smuzhiyun reset-names = "ssi-all", 1034*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1035*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1036*4882a593Smuzhiyun "ssi.1", "ssi.0"; 1037*4882a593Smuzhiyun 1038*4882a593Smuzhiyun status = "disabled"; 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun rcar_sound,dvc { 1041*4882a593Smuzhiyun dvc0: dvc-0 { 1042*4882a593Smuzhiyun dmas = <&audma1 0xbc>; 1043*4882a593Smuzhiyun dma-names = "tx"; 1044*4882a593Smuzhiyun }; 1045*4882a593Smuzhiyun dvc1: dvc-1 { 1046*4882a593Smuzhiyun dmas = <&audma1 0xbe>; 1047*4882a593Smuzhiyun dma-names = "tx"; 1048*4882a593Smuzhiyun }; 1049*4882a593Smuzhiyun }; 1050*4882a593Smuzhiyun 1051*4882a593Smuzhiyun rcar_sound,src { 1052*4882a593Smuzhiyun src0: src-0 { 1053*4882a593Smuzhiyun interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 1054*4882a593Smuzhiyun dmas = <&audma0 0x85>, <&audma1 0x9a>; 1055*4882a593Smuzhiyun dma-names = "rx", "tx"; 1056*4882a593Smuzhiyun }; 1057*4882a593Smuzhiyun src1: src-1 { 1058*4882a593Smuzhiyun interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1059*4882a593Smuzhiyun dmas = <&audma0 0x87>, <&audma1 0x9c>; 1060*4882a593Smuzhiyun dma-names = "rx", "tx"; 1061*4882a593Smuzhiyun }; 1062*4882a593Smuzhiyun src2: src-2 { 1063*4882a593Smuzhiyun interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1064*4882a593Smuzhiyun dmas = <&audma0 0x89>, <&audma1 0x9e>; 1065*4882a593Smuzhiyun dma-names = "rx", "tx"; 1066*4882a593Smuzhiyun }; 1067*4882a593Smuzhiyun src3: src-3 { 1068*4882a593Smuzhiyun interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1069*4882a593Smuzhiyun dmas = <&audma0 0x8b>, <&audma1 0xa0>; 1070*4882a593Smuzhiyun dma-names = "rx", "tx"; 1071*4882a593Smuzhiyun }; 1072*4882a593Smuzhiyun src4: src-4 { 1073*4882a593Smuzhiyun interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1074*4882a593Smuzhiyun dmas = <&audma0 0x8d>, <&audma1 0xb0>; 1075*4882a593Smuzhiyun dma-names = "rx", "tx"; 1076*4882a593Smuzhiyun }; 1077*4882a593Smuzhiyun src5: src-5 { 1078*4882a593Smuzhiyun interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1079*4882a593Smuzhiyun dmas = <&audma0 0x8f>, <&audma1 0xb2>; 1080*4882a593Smuzhiyun dma-names = "rx", "tx"; 1081*4882a593Smuzhiyun }; 1082*4882a593Smuzhiyun src6: src-6 { 1083*4882a593Smuzhiyun interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1084*4882a593Smuzhiyun dmas = <&audma0 0x91>, <&audma1 0xb4>; 1085*4882a593Smuzhiyun dma-names = "rx", "tx"; 1086*4882a593Smuzhiyun }; 1087*4882a593Smuzhiyun src7: src-7 { 1088*4882a593Smuzhiyun interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 1089*4882a593Smuzhiyun dmas = <&audma0 0x93>, <&audma1 0xb6>; 1090*4882a593Smuzhiyun dma-names = "rx", "tx"; 1091*4882a593Smuzhiyun }; 1092*4882a593Smuzhiyun src8: src-8 { 1093*4882a593Smuzhiyun interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 1094*4882a593Smuzhiyun dmas = <&audma0 0x95>, <&audma1 0xb8>; 1095*4882a593Smuzhiyun dma-names = "rx", "tx"; 1096*4882a593Smuzhiyun }; 1097*4882a593Smuzhiyun src9: src-9 { 1098*4882a593Smuzhiyun interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 1099*4882a593Smuzhiyun dmas = <&audma0 0x97>, <&audma1 0xba>; 1100*4882a593Smuzhiyun dma-names = "rx", "tx"; 1101*4882a593Smuzhiyun }; 1102*4882a593Smuzhiyun }; 1103*4882a593Smuzhiyun 1104*4882a593Smuzhiyun rcar_sound,ssi { 1105*4882a593Smuzhiyun ssi0: ssi-0 { 1106*4882a593Smuzhiyun interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 1107*4882a593Smuzhiyun dmas = <&audma0 0x01>, <&audma1 0x02>, 1108*4882a593Smuzhiyun <&audma0 0x15>, <&audma1 0x16>; 1109*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1110*4882a593Smuzhiyun }; 1111*4882a593Smuzhiyun ssi1: ssi-1 { 1112*4882a593Smuzhiyun interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 1113*4882a593Smuzhiyun dmas = <&audma0 0x03>, <&audma1 0x04>, 1114*4882a593Smuzhiyun <&audma0 0x49>, <&audma1 0x4a>; 1115*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1116*4882a593Smuzhiyun }; 1117*4882a593Smuzhiyun ssi2: ssi-2 { 1118*4882a593Smuzhiyun interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 1119*4882a593Smuzhiyun dmas = <&audma0 0x05>, <&audma1 0x06>, 1120*4882a593Smuzhiyun <&audma0 0x63>, <&audma1 0x64>; 1121*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1122*4882a593Smuzhiyun }; 1123*4882a593Smuzhiyun ssi3: ssi-3 { 1124*4882a593Smuzhiyun interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 1125*4882a593Smuzhiyun dmas = <&audma0 0x07>, <&audma1 0x08>, 1126*4882a593Smuzhiyun <&audma0 0x6f>, <&audma1 0x70>; 1127*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1128*4882a593Smuzhiyun }; 1129*4882a593Smuzhiyun ssi4: ssi-4 { 1130*4882a593Smuzhiyun interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 1131*4882a593Smuzhiyun dmas = <&audma0 0x09>, <&audma1 0x0a>, 1132*4882a593Smuzhiyun <&audma0 0x71>, <&audma1 0x72>; 1133*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1134*4882a593Smuzhiyun }; 1135*4882a593Smuzhiyun ssi5: ssi-5 { 1136*4882a593Smuzhiyun interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 1137*4882a593Smuzhiyun dmas = <&audma0 0x0b>, <&audma1 0x0c>, 1138*4882a593Smuzhiyun <&audma0 0x73>, <&audma1 0x74>; 1139*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1140*4882a593Smuzhiyun }; 1141*4882a593Smuzhiyun ssi6: ssi-6 { 1142*4882a593Smuzhiyun interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 1143*4882a593Smuzhiyun dmas = <&audma0 0x0d>, <&audma1 0x0e>, 1144*4882a593Smuzhiyun <&audma0 0x75>, <&audma1 0x76>; 1145*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1146*4882a593Smuzhiyun }; 1147*4882a593Smuzhiyun ssi7: ssi-7 { 1148*4882a593Smuzhiyun interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 1149*4882a593Smuzhiyun dmas = <&audma0 0x0f>, <&audma1 0x10>, 1150*4882a593Smuzhiyun <&audma0 0x79>, <&audma1 0x7a>; 1151*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1152*4882a593Smuzhiyun }; 1153*4882a593Smuzhiyun ssi8: ssi-8 { 1154*4882a593Smuzhiyun interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 1155*4882a593Smuzhiyun dmas = <&audma0 0x11>, <&audma1 0x12>, 1156*4882a593Smuzhiyun <&audma0 0x7b>, <&audma1 0x7c>; 1157*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1158*4882a593Smuzhiyun }; 1159*4882a593Smuzhiyun ssi9: ssi-9 { 1160*4882a593Smuzhiyun interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 1161*4882a593Smuzhiyun dmas = <&audma0 0x13>, <&audma1 0x14>, 1162*4882a593Smuzhiyun <&audma0 0x7d>, <&audma1 0x7e>; 1163*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1164*4882a593Smuzhiyun }; 1165*4882a593Smuzhiyun }; 1166*4882a593Smuzhiyun }; 1167*4882a593Smuzhiyun 1168*4882a593Smuzhiyun audma0: dma-controller@ec700000 { 1169*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7793", 1170*4882a593Smuzhiyun "renesas,rcar-dmac"; 1171*4882a593Smuzhiyun reg = <0 0xec700000 0 0x10000>; 1172*4882a593Smuzhiyun interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>, 1173*4882a593Smuzhiyun <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 1174*4882a593Smuzhiyun <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 1175*4882a593Smuzhiyun <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 1176*4882a593Smuzhiyun <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 1177*4882a593Smuzhiyun <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 1178*4882a593Smuzhiyun <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 1179*4882a593Smuzhiyun <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 1180*4882a593Smuzhiyun <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 1181*4882a593Smuzhiyun <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 1182*4882a593Smuzhiyun <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 1183*4882a593Smuzhiyun <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 1184*4882a593Smuzhiyun <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 1185*4882a593Smuzhiyun <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>; 1186*4882a593Smuzhiyun interrupt-names = "error", 1187*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 1188*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1189*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1190*4882a593Smuzhiyun "ch12"; 1191*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 502>; 1192*4882a593Smuzhiyun clock-names = "fck"; 1193*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1194*4882a593Smuzhiyun resets = <&cpg 502>; 1195*4882a593Smuzhiyun #dma-cells = <1>; 1196*4882a593Smuzhiyun dma-channels = <13>; 1197*4882a593Smuzhiyun }; 1198*4882a593Smuzhiyun 1199*4882a593Smuzhiyun audma1: dma-controller@ec720000 { 1200*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7793", 1201*4882a593Smuzhiyun "renesas,rcar-dmac"; 1202*4882a593Smuzhiyun reg = <0 0xec720000 0 0x10000>; 1203*4882a593Smuzhiyun interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>, 1204*4882a593Smuzhiyun <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 1205*4882a593Smuzhiyun <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 1206*4882a593Smuzhiyun <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, 1207*4882a593Smuzhiyun <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 1208*4882a593Smuzhiyun <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, 1209*4882a593Smuzhiyun <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, 1210*4882a593Smuzhiyun <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, 1211*4882a593Smuzhiyun <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, 1212*4882a593Smuzhiyun <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, 1213*4882a593Smuzhiyun <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, 1214*4882a593Smuzhiyun <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, 1215*4882a593Smuzhiyun <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, 1216*4882a593Smuzhiyun <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>; 1217*4882a593Smuzhiyun interrupt-names = "error", 1218*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 1219*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1220*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1221*4882a593Smuzhiyun "ch12"; 1222*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 501>; 1223*4882a593Smuzhiyun clock-names = "fck"; 1224*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1225*4882a593Smuzhiyun resets = <&cpg 501>; 1226*4882a593Smuzhiyun #dma-cells = <1>; 1227*4882a593Smuzhiyun dma-channels = <13>; 1228*4882a593Smuzhiyun }; 1229*4882a593Smuzhiyun 1230*4882a593Smuzhiyun sdhi0: mmc@ee100000 { 1231*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7793", 1232*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1233*4882a593Smuzhiyun reg = <0 0xee100000 0 0x328>; 1234*4882a593Smuzhiyun interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1235*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 314>; 1236*4882a593Smuzhiyun dmas = <&dmac0 0xcd>, <&dmac0 0xce>, 1237*4882a593Smuzhiyun <&dmac1 0xcd>, <&dmac1 0xce>; 1238*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1239*4882a593Smuzhiyun max-frequency = <195000000>; 1240*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1241*4882a593Smuzhiyun resets = <&cpg 314>; 1242*4882a593Smuzhiyun status = "disabled"; 1243*4882a593Smuzhiyun }; 1244*4882a593Smuzhiyun 1245*4882a593Smuzhiyun sdhi1: mmc@ee140000 { 1246*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7793", 1247*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1248*4882a593Smuzhiyun reg = <0 0xee140000 0 0x100>; 1249*4882a593Smuzhiyun interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; 1250*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 312>; 1251*4882a593Smuzhiyun dmas = <&dmac0 0xc1>, <&dmac0 0xc2>, 1252*4882a593Smuzhiyun <&dmac1 0xc1>, <&dmac1 0xc2>; 1253*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1254*4882a593Smuzhiyun max-frequency = <97500000>; 1255*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1256*4882a593Smuzhiyun resets = <&cpg 312>; 1257*4882a593Smuzhiyun status = "disabled"; 1258*4882a593Smuzhiyun }; 1259*4882a593Smuzhiyun 1260*4882a593Smuzhiyun sdhi2: mmc@ee160000 { 1261*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7793", 1262*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1263*4882a593Smuzhiyun reg = <0 0xee160000 0 0x100>; 1264*4882a593Smuzhiyun interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 1265*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 311>; 1266*4882a593Smuzhiyun dmas = <&dmac0 0xd3>, <&dmac0 0xd4>, 1267*4882a593Smuzhiyun <&dmac1 0xd3>, <&dmac1 0xd4>; 1268*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1269*4882a593Smuzhiyun max-frequency = <97500000>; 1270*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1271*4882a593Smuzhiyun resets = <&cpg 311>; 1272*4882a593Smuzhiyun status = "disabled"; 1273*4882a593Smuzhiyun }; 1274*4882a593Smuzhiyun 1275*4882a593Smuzhiyun mmcif0: mmc@ee200000 { 1276*4882a593Smuzhiyun compatible = "renesas,mmcif-r8a7793", 1277*4882a593Smuzhiyun "renesas,sh-mmcif"; 1278*4882a593Smuzhiyun reg = <0 0xee200000 0 0x80>; 1279*4882a593Smuzhiyun interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>; 1280*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 315>; 1281*4882a593Smuzhiyun dmas = <&dmac0 0xd1>, <&dmac0 0xd2>, 1282*4882a593Smuzhiyun <&dmac1 0xd1>, <&dmac1 0xd2>; 1283*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1284*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1285*4882a593Smuzhiyun resets = <&cpg 315>; 1286*4882a593Smuzhiyun reg-io-width = <4>; 1287*4882a593Smuzhiyun status = "disabled"; 1288*4882a593Smuzhiyun max-frequency = <97500000>; 1289*4882a593Smuzhiyun }; 1290*4882a593Smuzhiyun 1291*4882a593Smuzhiyun ether: ethernet@ee700000 { 1292*4882a593Smuzhiyun compatible = "renesas,ether-r8a7793", 1293*4882a593Smuzhiyun "renesas,rcar-gen2-ether"; 1294*4882a593Smuzhiyun reg = <0 0xee700000 0 0x400>; 1295*4882a593Smuzhiyun interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>; 1296*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 813>; 1297*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1298*4882a593Smuzhiyun resets = <&cpg 813>; 1299*4882a593Smuzhiyun phy-mode = "rmii"; 1300*4882a593Smuzhiyun #address-cells = <1>; 1301*4882a593Smuzhiyun #size-cells = <0>; 1302*4882a593Smuzhiyun status = "disabled"; 1303*4882a593Smuzhiyun }; 1304*4882a593Smuzhiyun 1305*4882a593Smuzhiyun gic: interrupt-controller@f1001000 { 1306*4882a593Smuzhiyun compatible = "arm,gic-400"; 1307*4882a593Smuzhiyun #interrupt-cells = <3>; 1308*4882a593Smuzhiyun #address-cells = <0>; 1309*4882a593Smuzhiyun interrupt-controller; 1310*4882a593Smuzhiyun reg = <0 0xf1001000 0 0x1000>, 1311*4882a593Smuzhiyun <0 0xf1002000 0 0x2000>, 1312*4882a593Smuzhiyun <0 0xf1004000 0 0x2000>, 1313*4882a593Smuzhiyun <0 0xf1006000 0 0x2000>; 1314*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1315*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 408>; 1316*4882a593Smuzhiyun clock-names = "clk"; 1317*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1318*4882a593Smuzhiyun resets = <&cpg 408>; 1319*4882a593Smuzhiyun }; 1320*4882a593Smuzhiyun 1321*4882a593Smuzhiyun fdp1@fe940000 { 1322*4882a593Smuzhiyun compatible = "renesas,fdp1"; 1323*4882a593Smuzhiyun reg = <0 0xfe940000 0 0x2400>; 1324*4882a593Smuzhiyun interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>; 1325*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 119>; 1326*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1327*4882a593Smuzhiyun resets = <&cpg 119>; 1328*4882a593Smuzhiyun }; 1329*4882a593Smuzhiyun 1330*4882a593Smuzhiyun fdp1@fe944000 { 1331*4882a593Smuzhiyun compatible = "renesas,fdp1"; 1332*4882a593Smuzhiyun reg = <0 0xfe944000 0 0x2400>; 1333*4882a593Smuzhiyun interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>; 1334*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 118>; 1335*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1336*4882a593Smuzhiyun resets = <&cpg 118>; 1337*4882a593Smuzhiyun }; 1338*4882a593Smuzhiyun 1339*4882a593Smuzhiyun du: display@feb00000 { 1340*4882a593Smuzhiyun compatible = "renesas,du-r8a7793"; 1341*4882a593Smuzhiyun reg = <0 0xfeb00000 0 0x40000>; 1342*4882a593Smuzhiyun interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 1343*4882a593Smuzhiyun <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 1344*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>; 1345*4882a593Smuzhiyun clock-names = "du.0", "du.1"; 1346*4882a593Smuzhiyun resets = <&cpg 724>; 1347*4882a593Smuzhiyun reset-names = "du.0"; 1348*4882a593Smuzhiyun status = "disabled"; 1349*4882a593Smuzhiyun 1350*4882a593Smuzhiyun ports { 1351*4882a593Smuzhiyun #address-cells = <1>; 1352*4882a593Smuzhiyun #size-cells = <0>; 1353*4882a593Smuzhiyun 1354*4882a593Smuzhiyun port@0 { 1355*4882a593Smuzhiyun reg = <0>; 1356*4882a593Smuzhiyun du_out_rgb: endpoint { 1357*4882a593Smuzhiyun }; 1358*4882a593Smuzhiyun }; 1359*4882a593Smuzhiyun port@1 { 1360*4882a593Smuzhiyun reg = <1>; 1361*4882a593Smuzhiyun du_out_lvds0: endpoint { 1362*4882a593Smuzhiyun remote-endpoint = <&lvds0_in>; 1363*4882a593Smuzhiyun }; 1364*4882a593Smuzhiyun }; 1365*4882a593Smuzhiyun }; 1366*4882a593Smuzhiyun }; 1367*4882a593Smuzhiyun 1368*4882a593Smuzhiyun lvds0: lvds@feb90000 { 1369*4882a593Smuzhiyun compatible = "renesas,r8a7793-lvds"; 1370*4882a593Smuzhiyun reg = <0 0xfeb90000 0 0x1c>; 1371*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 726>; 1372*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1373*4882a593Smuzhiyun resets = <&cpg 726>; 1374*4882a593Smuzhiyun 1375*4882a593Smuzhiyun status = "disabled"; 1376*4882a593Smuzhiyun 1377*4882a593Smuzhiyun ports { 1378*4882a593Smuzhiyun #address-cells = <1>; 1379*4882a593Smuzhiyun #size-cells = <0>; 1380*4882a593Smuzhiyun 1381*4882a593Smuzhiyun port@0 { 1382*4882a593Smuzhiyun reg = <0>; 1383*4882a593Smuzhiyun lvds0_in: endpoint { 1384*4882a593Smuzhiyun remote-endpoint = <&du_out_lvds0>; 1385*4882a593Smuzhiyun }; 1386*4882a593Smuzhiyun }; 1387*4882a593Smuzhiyun port@1 { 1388*4882a593Smuzhiyun reg = <1>; 1389*4882a593Smuzhiyun lvds0_out: endpoint { 1390*4882a593Smuzhiyun }; 1391*4882a593Smuzhiyun }; 1392*4882a593Smuzhiyun }; 1393*4882a593Smuzhiyun }; 1394*4882a593Smuzhiyun 1395*4882a593Smuzhiyun prr: chipid@ff000044 { 1396*4882a593Smuzhiyun compatible = "renesas,prr"; 1397*4882a593Smuzhiyun reg = <0 0xff000044 0 4>; 1398*4882a593Smuzhiyun }; 1399*4882a593Smuzhiyun 1400*4882a593Smuzhiyun cmt0: timer@ffca0000 { 1401*4882a593Smuzhiyun compatible = "renesas,r8a7793-cmt0", 1402*4882a593Smuzhiyun "renesas,rcar-gen2-cmt0"; 1403*4882a593Smuzhiyun reg = <0 0xffca0000 0 0x1004>; 1404*4882a593Smuzhiyun interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 1405*4882a593Smuzhiyun <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 1406*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 124>; 1407*4882a593Smuzhiyun clock-names = "fck"; 1408*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1409*4882a593Smuzhiyun resets = <&cpg 124>; 1410*4882a593Smuzhiyun 1411*4882a593Smuzhiyun status = "disabled"; 1412*4882a593Smuzhiyun }; 1413*4882a593Smuzhiyun 1414*4882a593Smuzhiyun cmt1: timer@e6130000 { 1415*4882a593Smuzhiyun compatible = "renesas,r8a7793-cmt1", 1416*4882a593Smuzhiyun "renesas,rcar-gen2-cmt1"; 1417*4882a593Smuzhiyun reg = <0 0xe6130000 0 0x1004>; 1418*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 1419*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 1420*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 1421*4882a593Smuzhiyun <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 1422*4882a593Smuzhiyun <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 1423*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 1424*4882a593Smuzhiyun <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 1425*4882a593Smuzhiyun <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 1426*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 329>; 1427*4882a593Smuzhiyun clock-names = "fck"; 1428*4882a593Smuzhiyun power-domains = <&sysc R8A7793_PD_ALWAYS_ON>; 1429*4882a593Smuzhiyun resets = <&cpg 329>; 1430*4882a593Smuzhiyun 1431*4882a593Smuzhiyun status = "disabled"; 1432*4882a593Smuzhiyun }; 1433*4882a593Smuzhiyun }; 1434*4882a593Smuzhiyun 1435*4882a593Smuzhiyun thermal-zones { 1436*4882a593Smuzhiyun cpu_thermal: cpu-thermal { 1437*4882a593Smuzhiyun polling-delay-passive = <0>; 1438*4882a593Smuzhiyun polling-delay = <0>; 1439*4882a593Smuzhiyun 1440*4882a593Smuzhiyun thermal-sensors = <&thermal>; 1441*4882a593Smuzhiyun 1442*4882a593Smuzhiyun trips { 1443*4882a593Smuzhiyun cpu-crit { 1444*4882a593Smuzhiyun temperature = <95000>; 1445*4882a593Smuzhiyun hysteresis = <0>; 1446*4882a593Smuzhiyun type = "critical"; 1447*4882a593Smuzhiyun }; 1448*4882a593Smuzhiyun }; 1449*4882a593Smuzhiyun cooling-maps { 1450*4882a593Smuzhiyun }; 1451*4882a593Smuzhiyun }; 1452*4882a593Smuzhiyun }; 1453*4882a593Smuzhiyun 1454*4882a593Smuzhiyun timer { 1455*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 1456*4882a593Smuzhiyun interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1457*4882a593Smuzhiyun <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1458*4882a593Smuzhiyun <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1459*4882a593Smuzhiyun <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 1460*4882a593Smuzhiyun }; 1461*4882a593Smuzhiyun 1462*4882a593Smuzhiyun /* External USB clock - can be overridden by the board */ 1463*4882a593Smuzhiyun usb_extal_clk: usb_extal { 1464*4882a593Smuzhiyun compatible = "fixed-clock"; 1465*4882a593Smuzhiyun #clock-cells = <0>; 1466*4882a593Smuzhiyun clock-frequency = <48000000>; 1467*4882a593Smuzhiyun }; 1468*4882a593Smuzhiyun}; 1469