xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/r8a7744.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for the r8a7744 SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018 Renesas Electronics Corp.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
10*4882a593Smuzhiyun#include <dt-bindings/clock/r8a7744-cpg-mssr.h>
11*4882a593Smuzhiyun#include <dt-bindings/power/r8a7744-sysc.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/ {
14*4882a593Smuzhiyun	compatible = "renesas,r8a7744";
15*4882a593Smuzhiyun	#address-cells = <2>;
16*4882a593Smuzhiyun	#size-cells = <2>;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	/*
19*4882a593Smuzhiyun	 * The external audio clocks are configured as 0 Hz fixed frequency
20*4882a593Smuzhiyun	 * clocks by default.
21*4882a593Smuzhiyun	 * Boards that provide audio clocks should override them.
22*4882a593Smuzhiyun	 */
23*4882a593Smuzhiyun	audio_clk_a: audio_clk_a {
24*4882a593Smuzhiyun		compatible = "fixed-clock";
25*4882a593Smuzhiyun		#clock-cells = <0>;
26*4882a593Smuzhiyun		clock-frequency = <0>;
27*4882a593Smuzhiyun	};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun	audio_clk_b: audio_clk_b {
30*4882a593Smuzhiyun		compatible = "fixed-clock";
31*4882a593Smuzhiyun		#clock-cells = <0>;
32*4882a593Smuzhiyun		clock-frequency = <0>;
33*4882a593Smuzhiyun	};
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun	audio_clk_c: audio_clk_c {
36*4882a593Smuzhiyun		compatible = "fixed-clock";
37*4882a593Smuzhiyun		#clock-cells = <0>;
38*4882a593Smuzhiyun		clock-frequency = <0>;
39*4882a593Smuzhiyun	};
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun	/* External CAN clock */
42*4882a593Smuzhiyun	can_clk: can {
43*4882a593Smuzhiyun		compatible = "fixed-clock";
44*4882a593Smuzhiyun		#clock-cells = <0>;
45*4882a593Smuzhiyun		/* This value must be overridden by the board. */
46*4882a593Smuzhiyun		clock-frequency = <0>;
47*4882a593Smuzhiyun	};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun	cpus {
50*4882a593Smuzhiyun		#address-cells = <1>;
51*4882a593Smuzhiyun		#size-cells = <0>;
52*4882a593Smuzhiyun		enable-method = "renesas,apmu";
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun		cpu0: cpu@0 {
55*4882a593Smuzhiyun			device_type = "cpu";
56*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
57*4882a593Smuzhiyun			reg = <0>;
58*4882a593Smuzhiyun			clock-frequency = <1500000000>;
59*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A7744_CLK_Z>;
60*4882a593Smuzhiyun			clock-latency = <300000>; /* 300 us */
61*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_CA15_CPU0>;
62*4882a593Smuzhiyun			next-level-cache = <&L2_CA15>;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun			/* kHz - uV - OPPs unknown yet */
65*4882a593Smuzhiyun			operating-points = <1500000 1000000>,
66*4882a593Smuzhiyun					   <1312500 1000000>,
67*4882a593Smuzhiyun					   <1125000 1000000>,
68*4882a593Smuzhiyun					   < 937500 1000000>,
69*4882a593Smuzhiyun					   < 750000 1000000>,
70*4882a593Smuzhiyun					   < 375000 1000000>;
71*4882a593Smuzhiyun		};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun		cpu1: cpu@1 {
74*4882a593Smuzhiyun			device_type = "cpu";
75*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
76*4882a593Smuzhiyun			reg = <1>;
77*4882a593Smuzhiyun			clock-frequency = <1500000000>;
78*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A7744_CLK_Z>;
79*4882a593Smuzhiyun			clock-latency = <300000>; /* 300 us */
80*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_CA15_CPU1>;
81*4882a593Smuzhiyun			next-level-cache = <&L2_CA15>;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun			/* kHz - uV - OPPs unknown yet */
84*4882a593Smuzhiyun			operating-points = <1500000 1000000>,
85*4882a593Smuzhiyun					   <1312500 1000000>,
86*4882a593Smuzhiyun					   <1125000 1000000>,
87*4882a593Smuzhiyun					   < 937500 1000000>,
88*4882a593Smuzhiyun					   < 750000 1000000>,
89*4882a593Smuzhiyun					   < 375000 1000000>;
90*4882a593Smuzhiyun		};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun		L2_CA15: cache-controller-0 {
93*4882a593Smuzhiyun			compatible = "cache";
94*4882a593Smuzhiyun			cache-unified;
95*4882a593Smuzhiyun			cache-level = <2>;
96*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_CA15_SCU>;
97*4882a593Smuzhiyun		};
98*4882a593Smuzhiyun	};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun	/* External root clock */
101*4882a593Smuzhiyun	extal_clk: extal {
102*4882a593Smuzhiyun		compatible = "fixed-clock";
103*4882a593Smuzhiyun		#clock-cells = <0>;
104*4882a593Smuzhiyun		/* This value must be overridden by the board. */
105*4882a593Smuzhiyun		clock-frequency = <0>;
106*4882a593Smuzhiyun	};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun	/* External PCIe clock - can be overridden by the board */
109*4882a593Smuzhiyun	pcie_bus_clk: pcie_bus {
110*4882a593Smuzhiyun		compatible = "fixed-clock";
111*4882a593Smuzhiyun		#clock-cells = <0>;
112*4882a593Smuzhiyun		clock-frequency = <0>;
113*4882a593Smuzhiyun	};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun	pmu {
116*4882a593Smuzhiyun		compatible = "arm,cortex-a15-pmu";
117*4882a593Smuzhiyun		interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
118*4882a593Smuzhiyun				      <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
119*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>;
120*4882a593Smuzhiyun	};
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun	/* External SCIF clock */
123*4882a593Smuzhiyun	scif_clk: scif {
124*4882a593Smuzhiyun		compatible = "fixed-clock";
125*4882a593Smuzhiyun		#clock-cells = <0>;
126*4882a593Smuzhiyun		/* This value must be overridden by the board. */
127*4882a593Smuzhiyun		clock-frequency = <0>;
128*4882a593Smuzhiyun	};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun	soc {
131*4882a593Smuzhiyun		compatible = "simple-bus";
132*4882a593Smuzhiyun		interrupt-parent = <&gic>;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun		#address-cells = <2>;
135*4882a593Smuzhiyun		#size-cells = <2>;
136*4882a593Smuzhiyun		ranges;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun		rwdt: watchdog@e6020000 {
139*4882a593Smuzhiyun			compatible = "renesas,r8a7744-wdt",
140*4882a593Smuzhiyun				     "renesas,rcar-gen2-wdt";
141*4882a593Smuzhiyun			reg = <0 0xe6020000 0 0x0c>;
142*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 402>;
143*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
144*4882a593Smuzhiyun			resets = <&cpg 402>;
145*4882a593Smuzhiyun			status = "disabled";
146*4882a593Smuzhiyun		};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun		gpio0: gpio@e6050000 {
149*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7744",
150*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
151*4882a593Smuzhiyun			reg = <0 0xe6050000 0 0x50>;
152*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
153*4882a593Smuzhiyun			#gpio-cells = <2>;
154*4882a593Smuzhiyun			gpio-controller;
155*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 0 32>;
156*4882a593Smuzhiyun			#interrupt-cells = <2>;
157*4882a593Smuzhiyun			interrupt-controller;
158*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 912>;
159*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
160*4882a593Smuzhiyun			resets = <&cpg 912>;
161*4882a593Smuzhiyun		};
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun		gpio1: gpio@e6051000 {
164*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7744",
165*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
166*4882a593Smuzhiyun			reg = <0 0xe6051000 0 0x50>;
167*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
168*4882a593Smuzhiyun			#gpio-cells = <2>;
169*4882a593Smuzhiyun			gpio-controller;
170*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 32 26>;
171*4882a593Smuzhiyun			#interrupt-cells = <2>;
172*4882a593Smuzhiyun			interrupt-controller;
173*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 911>;
174*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
175*4882a593Smuzhiyun			resets = <&cpg 911>;
176*4882a593Smuzhiyun		};
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun		gpio2: gpio@e6052000 {
179*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7744",
180*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
181*4882a593Smuzhiyun			reg = <0 0xe6052000 0 0x50>;
182*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
183*4882a593Smuzhiyun			#gpio-cells = <2>;
184*4882a593Smuzhiyun			gpio-controller;
185*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 64 32>;
186*4882a593Smuzhiyun			#interrupt-cells = <2>;
187*4882a593Smuzhiyun			interrupt-controller;
188*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 910>;
189*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
190*4882a593Smuzhiyun			resets = <&cpg 910>;
191*4882a593Smuzhiyun		};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun		gpio3: gpio@e6053000 {
194*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7744",
195*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
196*4882a593Smuzhiyun			reg = <0 0xe6053000 0 0x50>;
197*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
198*4882a593Smuzhiyun			#gpio-cells = <2>;
199*4882a593Smuzhiyun			gpio-controller;
200*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 96 32>;
201*4882a593Smuzhiyun			#interrupt-cells = <2>;
202*4882a593Smuzhiyun			interrupt-controller;
203*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 909>;
204*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
205*4882a593Smuzhiyun			resets = <&cpg 909>;
206*4882a593Smuzhiyun		};
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun		gpio4: gpio@e6054000 {
209*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7744",
210*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
211*4882a593Smuzhiyun			reg = <0 0xe6054000 0 0x50>;
212*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
213*4882a593Smuzhiyun			#gpio-cells = <2>;
214*4882a593Smuzhiyun			gpio-controller;
215*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 128 32>;
216*4882a593Smuzhiyun			#interrupt-cells = <2>;
217*4882a593Smuzhiyun			interrupt-controller;
218*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 908>;
219*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
220*4882a593Smuzhiyun			resets = <&cpg 908>;
221*4882a593Smuzhiyun		};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun		gpio5: gpio@e6055000 {
224*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7744",
225*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
226*4882a593Smuzhiyun			reg = <0 0xe6055000 0 0x50>;
227*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
228*4882a593Smuzhiyun			#gpio-cells = <2>;
229*4882a593Smuzhiyun			gpio-controller;
230*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 160 32>;
231*4882a593Smuzhiyun			#interrupt-cells = <2>;
232*4882a593Smuzhiyun			interrupt-controller;
233*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 907>;
234*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
235*4882a593Smuzhiyun			resets = <&cpg 907>;
236*4882a593Smuzhiyun		};
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun		gpio6: gpio@e6055400 {
239*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7744",
240*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
241*4882a593Smuzhiyun			reg = <0 0xe6055400 0 0x50>;
242*4882a593Smuzhiyun			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
243*4882a593Smuzhiyun			#gpio-cells = <2>;
244*4882a593Smuzhiyun			gpio-controller;
245*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 192 32>;
246*4882a593Smuzhiyun			#interrupt-cells = <2>;
247*4882a593Smuzhiyun			interrupt-controller;
248*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 905>;
249*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
250*4882a593Smuzhiyun			resets = <&cpg 905>;
251*4882a593Smuzhiyun		};
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun		gpio7: gpio@e6055800 {
254*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7744",
255*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
256*4882a593Smuzhiyun			reg = <0 0xe6055800 0 0x50>;
257*4882a593Smuzhiyun			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
258*4882a593Smuzhiyun			#gpio-cells = <2>;
259*4882a593Smuzhiyun			gpio-controller;
260*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 224 26>;
261*4882a593Smuzhiyun			#interrupt-cells = <2>;
262*4882a593Smuzhiyun			interrupt-controller;
263*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 904>;
264*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
265*4882a593Smuzhiyun			resets = <&cpg 904>;
266*4882a593Smuzhiyun		};
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun		pfc: pinctrl@e6060000 {
269*4882a593Smuzhiyun			compatible = "renesas,pfc-r8a7744";
270*4882a593Smuzhiyun			reg = <0 0xe6060000 0 0x250>;
271*4882a593Smuzhiyun		};
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun		tpu: pwm@e60f0000 {
274*4882a593Smuzhiyun			compatible = "renesas,tpu-r8a7744", "renesas,tpu";
275*4882a593Smuzhiyun			reg = <0 0xe60f0000 0 0x148>;
276*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 304>;
277*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
278*4882a593Smuzhiyun			resets = <&cpg 304>;
279*4882a593Smuzhiyun			#pwm-cells = <3>;
280*4882a593Smuzhiyun			status = "disabled";
281*4882a593Smuzhiyun		};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun		cpg: clock-controller@e6150000 {
284*4882a593Smuzhiyun			compatible = "renesas,r8a7744-cpg-mssr";
285*4882a593Smuzhiyun			reg = <0 0xe6150000 0 0x1000>;
286*4882a593Smuzhiyun			clocks = <&extal_clk>, <&usb_extal_clk>;
287*4882a593Smuzhiyun			clock-names = "extal", "usb_extal";
288*4882a593Smuzhiyun			#clock-cells = <2>;
289*4882a593Smuzhiyun			#power-domain-cells = <0>;
290*4882a593Smuzhiyun			#reset-cells = <1>;
291*4882a593Smuzhiyun		};
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun		apmu@e6152000 {
294*4882a593Smuzhiyun			compatible = "renesas,r8a7744-apmu", "renesas,apmu";
295*4882a593Smuzhiyun			reg = <0 0xe6152000 0 0x188>;
296*4882a593Smuzhiyun			cpus = <&cpu0 &cpu1>;
297*4882a593Smuzhiyun		};
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun		rst: reset-controller@e6160000 {
300*4882a593Smuzhiyun			compatible = "renesas,r8a7744-rst";
301*4882a593Smuzhiyun			reg = <0 0xe6160000 0 0x100>;
302*4882a593Smuzhiyun		};
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun		sysc: system-controller@e6180000 {
305*4882a593Smuzhiyun			compatible = "renesas,r8a7744-sysc";
306*4882a593Smuzhiyun			reg = <0 0xe6180000 0 0x200>;
307*4882a593Smuzhiyun			#power-domain-cells = <1>;
308*4882a593Smuzhiyun		};
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun		irqc: interrupt-controller@e61c0000 {
311*4882a593Smuzhiyun			compatible = "renesas,irqc-r8a7744", "renesas,irqc";
312*4882a593Smuzhiyun			#interrupt-cells = <2>;
313*4882a593Smuzhiyun			interrupt-controller;
314*4882a593Smuzhiyun			reg = <0 0xe61c0000 0 0x200>;
315*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
316*4882a593Smuzhiyun				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
317*4882a593Smuzhiyun				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
318*4882a593Smuzhiyun				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
319*4882a593Smuzhiyun				     <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
320*4882a593Smuzhiyun				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
321*4882a593Smuzhiyun				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
322*4882a593Smuzhiyun				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
323*4882a593Smuzhiyun				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
324*4882a593Smuzhiyun				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
325*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 407>;
326*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
327*4882a593Smuzhiyun			resets = <&cpg 407>;
328*4882a593Smuzhiyun		};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun		thermal: thermal@e61f0000 {
331*4882a593Smuzhiyun			compatible = "renesas,thermal-r8a7744",
332*4882a593Smuzhiyun				     "renesas,rcar-gen2-thermal";
333*4882a593Smuzhiyun			reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>;
334*4882a593Smuzhiyun			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
335*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 522>;
336*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
337*4882a593Smuzhiyun			resets = <&cpg 522>;
338*4882a593Smuzhiyun			#thermal-sensor-cells = <0>;
339*4882a593Smuzhiyun		};
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun		ipmmu_sy0: iommu@e6280000 {
342*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a7744",
343*4882a593Smuzhiyun				     "renesas,ipmmu-vmsa";
344*4882a593Smuzhiyun			reg = <0 0xe6280000 0 0x1000>;
345*4882a593Smuzhiyun			interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
346*4882a593Smuzhiyun				     <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
347*4882a593Smuzhiyun			#iommu-cells = <1>;
348*4882a593Smuzhiyun			status = "disabled";
349*4882a593Smuzhiyun		};
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun		ipmmu_sy1: iommu@e6290000 {
352*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a7744",
353*4882a593Smuzhiyun				     "renesas,ipmmu-vmsa";
354*4882a593Smuzhiyun			reg = <0 0xe6290000 0 0x1000>;
355*4882a593Smuzhiyun			interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
356*4882a593Smuzhiyun			#iommu-cells = <1>;
357*4882a593Smuzhiyun			status = "disabled";
358*4882a593Smuzhiyun		};
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun		ipmmu_ds: iommu@e6740000 {
361*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a7744",
362*4882a593Smuzhiyun				     "renesas,ipmmu-vmsa";
363*4882a593Smuzhiyun			reg = <0 0xe6740000 0 0x1000>;
364*4882a593Smuzhiyun			interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
365*4882a593Smuzhiyun				     <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
366*4882a593Smuzhiyun			#iommu-cells = <1>;
367*4882a593Smuzhiyun			status = "disabled";
368*4882a593Smuzhiyun		};
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun		ipmmu_mp: iommu@ec680000 {
371*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a7744",
372*4882a593Smuzhiyun				     "renesas,ipmmu-vmsa";
373*4882a593Smuzhiyun			reg = <0 0xec680000 0 0x1000>;
374*4882a593Smuzhiyun			interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
375*4882a593Smuzhiyun			#iommu-cells = <1>;
376*4882a593Smuzhiyun			status = "disabled";
377*4882a593Smuzhiyun		};
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun		ipmmu_mx: iommu@fe951000 {
380*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a7744",
381*4882a593Smuzhiyun				     "renesas,ipmmu-vmsa";
382*4882a593Smuzhiyun			reg = <0 0xfe951000 0 0x1000>;
383*4882a593Smuzhiyun			interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
384*4882a593Smuzhiyun				     <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
385*4882a593Smuzhiyun			#iommu-cells = <1>;
386*4882a593Smuzhiyun			status = "disabled";
387*4882a593Smuzhiyun		};
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun		ipmmu_gp: iommu@e62a0000 {
390*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a7744",
391*4882a593Smuzhiyun				     "renesas,ipmmu-vmsa";
392*4882a593Smuzhiyun			reg = <0 0xe62a0000 0 0x1000>;
393*4882a593Smuzhiyun			interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
394*4882a593Smuzhiyun				     <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>;
395*4882a593Smuzhiyun			#iommu-cells = <1>;
396*4882a593Smuzhiyun			status = "disabled";
397*4882a593Smuzhiyun		};
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun		icram0:	sram@e63a0000 {
400*4882a593Smuzhiyun			compatible = "mmio-sram";
401*4882a593Smuzhiyun			reg = <0 0xe63a0000 0 0x12000>;
402*4882a593Smuzhiyun			#address-cells = <1>;
403*4882a593Smuzhiyun			#size-cells = <1>;
404*4882a593Smuzhiyun			ranges = <0 0 0xe63a0000 0x12000>;
405*4882a593Smuzhiyun		};
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun		icram1:	sram@e63c0000 {
408*4882a593Smuzhiyun			compatible = "mmio-sram";
409*4882a593Smuzhiyun			reg = <0 0xe63c0000 0 0x1000>;
410*4882a593Smuzhiyun			#address-cells = <1>;
411*4882a593Smuzhiyun			#size-cells = <1>;
412*4882a593Smuzhiyun			ranges = <0 0 0xe63c0000 0x1000>;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun			smp-sram@0 {
415*4882a593Smuzhiyun				compatible = "renesas,smp-sram";
416*4882a593Smuzhiyun				reg = <0 0x100>;
417*4882a593Smuzhiyun			};
418*4882a593Smuzhiyun		};
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun		icram2:	sram@e6300000 {
421*4882a593Smuzhiyun			compatible = "mmio-sram";
422*4882a593Smuzhiyun			reg = <0 0xe6300000 0 0x40000>;
423*4882a593Smuzhiyun			#address-cells = <1>;
424*4882a593Smuzhiyun			#size-cells = <1>;
425*4882a593Smuzhiyun			ranges = <0 0 0xe6300000 0x40000>;
426*4882a593Smuzhiyun		};
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun		/* The memory map in the User's Manual maps the cores to
429*4882a593Smuzhiyun		 * bus numbers
430*4882a593Smuzhiyun		 */
431*4882a593Smuzhiyun		i2c0: i2c@e6508000 {
432*4882a593Smuzhiyun			#address-cells = <1>;
433*4882a593Smuzhiyun			#size-cells = <0>;
434*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7744",
435*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
436*4882a593Smuzhiyun			reg = <0 0xe6508000 0 0x40>;
437*4882a593Smuzhiyun			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
438*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 931>;
439*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
440*4882a593Smuzhiyun			resets = <&cpg 931>;
441*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
442*4882a593Smuzhiyun			status = "disabled";
443*4882a593Smuzhiyun		};
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun		i2c1: i2c@e6518000 {
446*4882a593Smuzhiyun			#address-cells = <1>;
447*4882a593Smuzhiyun			#size-cells = <0>;
448*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7744",
449*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
450*4882a593Smuzhiyun			reg = <0 0xe6518000 0 0x40>;
451*4882a593Smuzhiyun			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
452*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 930>;
453*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
454*4882a593Smuzhiyun			resets = <&cpg 930>;
455*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
456*4882a593Smuzhiyun			status = "disabled";
457*4882a593Smuzhiyun		};
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun		i2c2: i2c@e6530000 {
460*4882a593Smuzhiyun			#address-cells = <1>;
461*4882a593Smuzhiyun			#size-cells = <0>;
462*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7744",
463*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
464*4882a593Smuzhiyun			reg = <0 0xe6530000 0 0x40>;
465*4882a593Smuzhiyun			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
466*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 929>;
467*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
468*4882a593Smuzhiyun			resets = <&cpg 929>;
469*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
470*4882a593Smuzhiyun			status = "disabled";
471*4882a593Smuzhiyun		};
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun		i2c3: i2c@e6540000 {
474*4882a593Smuzhiyun			#address-cells = <1>;
475*4882a593Smuzhiyun			#size-cells = <0>;
476*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7744",
477*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
478*4882a593Smuzhiyun			reg = <0 0xe6540000 0 0x40>;
479*4882a593Smuzhiyun			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
480*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 928>;
481*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
482*4882a593Smuzhiyun			resets = <&cpg 928>;
483*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
484*4882a593Smuzhiyun			status = "disabled";
485*4882a593Smuzhiyun		};
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun		i2c4: i2c@e6520000 {
488*4882a593Smuzhiyun			#address-cells = <1>;
489*4882a593Smuzhiyun			#size-cells = <0>;
490*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7744",
491*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
492*4882a593Smuzhiyun			reg = <0 0xe6520000 0 0x40>;
493*4882a593Smuzhiyun			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
494*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 927>;
495*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
496*4882a593Smuzhiyun			resets = <&cpg 927>;
497*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
498*4882a593Smuzhiyun			status = "disabled";
499*4882a593Smuzhiyun		};
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun		i2c5: i2c@e6528000 {
502*4882a593Smuzhiyun			/* doesn't need pinmux */
503*4882a593Smuzhiyun			#address-cells = <1>;
504*4882a593Smuzhiyun			#size-cells = <0>;
505*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7744",
506*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
507*4882a593Smuzhiyun			reg = <0 0xe6528000 0 0x40>;
508*4882a593Smuzhiyun			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
509*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 925>;
510*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
511*4882a593Smuzhiyun			resets = <&cpg 925>;
512*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
513*4882a593Smuzhiyun			status = "disabled";
514*4882a593Smuzhiyun		};
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun		iic0: i2c@e6500000 {
517*4882a593Smuzhiyun			#address-cells = <1>;
518*4882a593Smuzhiyun			#size-cells = <0>;
519*4882a593Smuzhiyun			compatible = "renesas,iic-r8a7744",
520*4882a593Smuzhiyun				     "renesas,rcar-gen2-iic",
521*4882a593Smuzhiyun				     "renesas,rmobile-iic";
522*4882a593Smuzhiyun			reg = <0 0xe6500000 0 0x425>;
523*4882a593Smuzhiyun			interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
524*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 318>;
525*4882a593Smuzhiyun			dmas = <&dmac0 0x61>, <&dmac0 0x62>,
526*4882a593Smuzhiyun			       <&dmac1 0x61>, <&dmac1 0x62>;
527*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
528*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
529*4882a593Smuzhiyun			resets = <&cpg 318>;
530*4882a593Smuzhiyun			status = "disabled";
531*4882a593Smuzhiyun		};
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun		iic1: i2c@e6510000 {
534*4882a593Smuzhiyun			#address-cells = <1>;
535*4882a593Smuzhiyun			#size-cells = <0>;
536*4882a593Smuzhiyun			compatible = "renesas,iic-r8a7744",
537*4882a593Smuzhiyun				     "renesas,rcar-gen2-iic",
538*4882a593Smuzhiyun				     "renesas,rmobile-iic";
539*4882a593Smuzhiyun			reg = <0 0xe6510000 0 0x425>;
540*4882a593Smuzhiyun			interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
541*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 323>;
542*4882a593Smuzhiyun			dmas = <&dmac0 0x65>, <&dmac0 0x66>,
543*4882a593Smuzhiyun			       <&dmac1 0x65>, <&dmac1 0x66>;
544*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
545*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
546*4882a593Smuzhiyun			resets = <&cpg 323>;
547*4882a593Smuzhiyun			status = "disabled";
548*4882a593Smuzhiyun		};
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun		iic3: i2c@e60b0000 {
551*4882a593Smuzhiyun			/* doesn't need pinmux */
552*4882a593Smuzhiyun			#address-cells = <1>;
553*4882a593Smuzhiyun			#size-cells = <0>;
554*4882a593Smuzhiyun			compatible = "renesas,iic-r8a7744";
555*4882a593Smuzhiyun			reg = <0 0xe60b0000 0 0x425>;
556*4882a593Smuzhiyun			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
557*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 926>;
558*4882a593Smuzhiyun			dmas = <&dmac0 0x77>, <&dmac0 0x78>,
559*4882a593Smuzhiyun			       <&dmac1 0x77>, <&dmac1 0x78>;
560*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
561*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
562*4882a593Smuzhiyun			resets = <&cpg 926>;
563*4882a593Smuzhiyun			status = "disabled";
564*4882a593Smuzhiyun		};
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun		hsusb: usb@e6590000 {
567*4882a593Smuzhiyun			compatible = "renesas,usbhs-r8a7744",
568*4882a593Smuzhiyun				     "renesas,rcar-gen2-usbhs";
569*4882a593Smuzhiyun			reg = <0 0xe6590000 0 0x100>;
570*4882a593Smuzhiyun			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
571*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 704>;
572*4882a593Smuzhiyun			dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
573*4882a593Smuzhiyun			       <&usb_dmac1 0>, <&usb_dmac1 1>;
574*4882a593Smuzhiyun			dma-names = "ch0", "ch1", "ch2", "ch3";
575*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
576*4882a593Smuzhiyun			resets = <&cpg 704>;
577*4882a593Smuzhiyun			renesas,buswait = <4>;
578*4882a593Smuzhiyun			phys = <&usb0 1>;
579*4882a593Smuzhiyun			phy-names = "usb";
580*4882a593Smuzhiyun			status = "disabled";
581*4882a593Smuzhiyun		};
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun		usbphy: usb-phy@e6590100 {
584*4882a593Smuzhiyun			compatible = "renesas,usb-phy-r8a7744",
585*4882a593Smuzhiyun				     "renesas,rcar-gen2-usb-phy";
586*4882a593Smuzhiyun			reg = <0 0xe6590100 0 0x100>;
587*4882a593Smuzhiyun			#address-cells = <1>;
588*4882a593Smuzhiyun			#size-cells = <0>;
589*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 704>;
590*4882a593Smuzhiyun			clock-names = "usbhs";
591*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
592*4882a593Smuzhiyun			resets = <&cpg 704>;
593*4882a593Smuzhiyun			status = "disabled";
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun			usb0: usb-channel@0 {
596*4882a593Smuzhiyun				reg = <0>;
597*4882a593Smuzhiyun				#phy-cells = <1>;
598*4882a593Smuzhiyun			};
599*4882a593Smuzhiyun			usb2: usb-channel@2 {
600*4882a593Smuzhiyun				reg = <2>;
601*4882a593Smuzhiyun				#phy-cells = <1>;
602*4882a593Smuzhiyun			};
603*4882a593Smuzhiyun		};
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun		usb_dmac0: dma-controller@e65a0000 {
606*4882a593Smuzhiyun			compatible = "renesas,r8a7744-usb-dmac",
607*4882a593Smuzhiyun				     "renesas,usb-dmac";
608*4882a593Smuzhiyun			reg = <0 0xe65a0000 0 0x100>;
609*4882a593Smuzhiyun			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
610*4882a593Smuzhiyun				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
611*4882a593Smuzhiyun			interrupt-names = "ch0", "ch1";
612*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 330>;
613*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
614*4882a593Smuzhiyun			resets = <&cpg 330>;
615*4882a593Smuzhiyun			#dma-cells = <1>;
616*4882a593Smuzhiyun			dma-channels = <2>;
617*4882a593Smuzhiyun		};
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun		usb_dmac1: dma-controller@e65b0000 {
620*4882a593Smuzhiyun			compatible = "renesas,r8a7744-usb-dmac",
621*4882a593Smuzhiyun				     "renesas,usb-dmac";
622*4882a593Smuzhiyun			reg = <0 0xe65b0000 0 0x100>;
623*4882a593Smuzhiyun			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
624*4882a593Smuzhiyun				     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
625*4882a593Smuzhiyun			interrupt-names = "ch0", "ch1";
626*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 331>;
627*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
628*4882a593Smuzhiyun			resets = <&cpg 331>;
629*4882a593Smuzhiyun			#dma-cells = <1>;
630*4882a593Smuzhiyun			dma-channels = <2>;
631*4882a593Smuzhiyun		};
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun		dmac0: dma-controller@e6700000 {
634*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7744",
635*4882a593Smuzhiyun				     "renesas,rcar-dmac";
636*4882a593Smuzhiyun			reg = <0 0xe6700000 0 0x20000>;
637*4882a593Smuzhiyun			interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
638*4882a593Smuzhiyun				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
639*4882a593Smuzhiyun				     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
640*4882a593Smuzhiyun				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
641*4882a593Smuzhiyun				     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
642*4882a593Smuzhiyun				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
643*4882a593Smuzhiyun				     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
644*4882a593Smuzhiyun				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
645*4882a593Smuzhiyun				     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
646*4882a593Smuzhiyun				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
647*4882a593Smuzhiyun				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
648*4882a593Smuzhiyun				     <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
649*4882a593Smuzhiyun				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
650*4882a593Smuzhiyun				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
651*4882a593Smuzhiyun				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
652*4882a593Smuzhiyun				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
653*4882a593Smuzhiyun			interrupt-names = "error",
654*4882a593Smuzhiyun					  "ch0", "ch1", "ch2", "ch3",
655*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
656*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
657*4882a593Smuzhiyun					  "ch12", "ch13", "ch14";
658*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 219>;
659*4882a593Smuzhiyun			clock-names = "fck";
660*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
661*4882a593Smuzhiyun			resets = <&cpg 219>;
662*4882a593Smuzhiyun			#dma-cells = <1>;
663*4882a593Smuzhiyun			dma-channels = <15>;
664*4882a593Smuzhiyun		};
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun		dmac1: dma-controller@e6720000 {
667*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7744",
668*4882a593Smuzhiyun				     "renesas,rcar-dmac";
669*4882a593Smuzhiyun			reg = <0 0xe6720000 0 0x20000>;
670*4882a593Smuzhiyun			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
671*4882a593Smuzhiyun				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
672*4882a593Smuzhiyun				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
673*4882a593Smuzhiyun				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
674*4882a593Smuzhiyun				     <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
675*4882a593Smuzhiyun				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
676*4882a593Smuzhiyun				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
677*4882a593Smuzhiyun				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
678*4882a593Smuzhiyun				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
679*4882a593Smuzhiyun				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
680*4882a593Smuzhiyun				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
681*4882a593Smuzhiyun				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
682*4882a593Smuzhiyun				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
683*4882a593Smuzhiyun				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
684*4882a593Smuzhiyun				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
685*4882a593Smuzhiyun				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
686*4882a593Smuzhiyun			interrupt-names = "error",
687*4882a593Smuzhiyun					  "ch0", "ch1", "ch2", "ch3",
688*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
689*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
690*4882a593Smuzhiyun					  "ch12", "ch13", "ch14";
691*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 218>;
692*4882a593Smuzhiyun			clock-names = "fck";
693*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
694*4882a593Smuzhiyun			resets = <&cpg 218>;
695*4882a593Smuzhiyun			#dma-cells = <1>;
696*4882a593Smuzhiyun			dma-channels = <15>;
697*4882a593Smuzhiyun		};
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun		avb: ethernet@e6800000 {
700*4882a593Smuzhiyun			compatible = "renesas,etheravb-r8a7744",
701*4882a593Smuzhiyun				     "renesas,etheravb-rcar-gen2";
702*4882a593Smuzhiyun			reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
703*4882a593Smuzhiyun			interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
704*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 812>;
705*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
706*4882a593Smuzhiyun			resets = <&cpg 812>;
707*4882a593Smuzhiyun			#address-cells = <1>;
708*4882a593Smuzhiyun			#size-cells = <0>;
709*4882a593Smuzhiyun			status = "disabled";
710*4882a593Smuzhiyun		};
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun		qspi: spi@e6b10000 {
713*4882a593Smuzhiyun			compatible = "renesas,qspi-r8a7744", "renesas,qspi";
714*4882a593Smuzhiyun			reg = <0 0xe6b10000 0 0x2c>;
715*4882a593Smuzhiyun			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
716*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 917>;
717*4882a593Smuzhiyun			dmas = <&dmac0 0x17>, <&dmac0 0x18>,
718*4882a593Smuzhiyun			       <&dmac1 0x17>, <&dmac1 0x18>;
719*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
720*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
721*4882a593Smuzhiyun			num-cs = <1>;
722*4882a593Smuzhiyun			#address-cells = <1>;
723*4882a593Smuzhiyun			#size-cells = <0>;
724*4882a593Smuzhiyun			resets = <&cpg 917>;
725*4882a593Smuzhiyun			status = "disabled";
726*4882a593Smuzhiyun		};
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun		scifa0: serial@e6c40000 {
729*4882a593Smuzhiyun			compatible = "renesas,scifa-r8a7744",
730*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifa", "renesas,scifa";
731*4882a593Smuzhiyun			reg = <0 0xe6c40000 0 0x40>;
732*4882a593Smuzhiyun			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
733*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 204>;
734*4882a593Smuzhiyun			clock-names = "fck";
735*4882a593Smuzhiyun			dmas = <&dmac0 0x21>, <&dmac0 0x22>,
736*4882a593Smuzhiyun			       <&dmac1 0x21>, <&dmac1 0x22>;
737*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
738*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
739*4882a593Smuzhiyun			resets = <&cpg 204>;
740*4882a593Smuzhiyun			status = "disabled";
741*4882a593Smuzhiyun		};
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun		scifa1: serial@e6c50000 {
744*4882a593Smuzhiyun			compatible = "renesas,scifa-r8a7744",
745*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifa", "renesas,scifa";
746*4882a593Smuzhiyun			reg = <0 0xe6c50000 0 0x40>;
747*4882a593Smuzhiyun			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
748*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 203>;
749*4882a593Smuzhiyun			clock-names = "fck";
750*4882a593Smuzhiyun			dmas = <&dmac0 0x25>, <&dmac0 0x26>,
751*4882a593Smuzhiyun			       <&dmac1 0x25>, <&dmac1 0x26>;
752*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
753*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
754*4882a593Smuzhiyun			resets = <&cpg 203>;
755*4882a593Smuzhiyun			status = "disabled";
756*4882a593Smuzhiyun		};
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun		scifa2: serial@e6c60000 {
759*4882a593Smuzhiyun			compatible = "renesas,scifa-r8a7744",
760*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifa", "renesas,scifa";
761*4882a593Smuzhiyun			reg = <0 0xe6c60000 0 0x40>;
762*4882a593Smuzhiyun			interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
763*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 202>;
764*4882a593Smuzhiyun			clock-names = "fck";
765*4882a593Smuzhiyun			dmas = <&dmac0 0x27>, <&dmac0 0x28>,
766*4882a593Smuzhiyun			       <&dmac1 0x27>, <&dmac1 0x28>;
767*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
768*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
769*4882a593Smuzhiyun			resets = <&cpg 202>;
770*4882a593Smuzhiyun			status = "disabled";
771*4882a593Smuzhiyun		};
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun		scifa3: serial@e6c70000 {
774*4882a593Smuzhiyun			compatible = "renesas,scifa-r8a7744",
775*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifa", "renesas,scifa";
776*4882a593Smuzhiyun			reg = <0 0xe6c70000 0 0x40>;
777*4882a593Smuzhiyun			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
778*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 1106>;
779*4882a593Smuzhiyun			clock-names = "fck";
780*4882a593Smuzhiyun			dmas = <&dmac0 0x1b>, <&dmac0 0x1c>,
781*4882a593Smuzhiyun			       <&dmac1 0x1b>, <&dmac1 0x1c>;
782*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
783*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
784*4882a593Smuzhiyun			resets = <&cpg 1106>;
785*4882a593Smuzhiyun			status = "disabled";
786*4882a593Smuzhiyun		};
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun		scifa4: serial@e6c78000 {
789*4882a593Smuzhiyun			compatible = "renesas,scifa-r8a7744",
790*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifa", "renesas,scifa";
791*4882a593Smuzhiyun			reg = <0 0xe6c78000 0 0x40>;
792*4882a593Smuzhiyun			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
793*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 1107>;
794*4882a593Smuzhiyun			clock-names = "fck";
795*4882a593Smuzhiyun			dmas = <&dmac0 0x1f>, <&dmac0 0x20>,
796*4882a593Smuzhiyun			       <&dmac1 0x1f>, <&dmac1 0x20>;
797*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
798*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
799*4882a593Smuzhiyun			resets = <&cpg 1107>;
800*4882a593Smuzhiyun			status = "disabled";
801*4882a593Smuzhiyun		};
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun		scifa5: serial@e6c80000 {
804*4882a593Smuzhiyun			compatible = "renesas,scifa-r8a7744",
805*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifa", "renesas,scifa";
806*4882a593Smuzhiyun			reg = <0 0xe6c80000 0 0x40>;
807*4882a593Smuzhiyun			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
808*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 1108>;
809*4882a593Smuzhiyun			clock-names = "fck";
810*4882a593Smuzhiyun			dmas = <&dmac0 0x23>, <&dmac0 0x24>,
811*4882a593Smuzhiyun			       <&dmac1 0x23>, <&dmac1 0x24>;
812*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
813*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
814*4882a593Smuzhiyun			resets = <&cpg 1108>;
815*4882a593Smuzhiyun			status = "disabled";
816*4882a593Smuzhiyun		};
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun		scifb0: serial@e6c20000 {
819*4882a593Smuzhiyun			compatible = "renesas,scifb-r8a7744",
820*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifb", "renesas,scifb";
821*4882a593Smuzhiyun			reg = <0 0xe6c20000 0 0x100>;
822*4882a593Smuzhiyun			interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
823*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 206>;
824*4882a593Smuzhiyun			clock-names = "fck";
825*4882a593Smuzhiyun			dmas = <&dmac0 0x3d>, <&dmac0 0x3e>,
826*4882a593Smuzhiyun			       <&dmac1 0x3d>, <&dmac1 0x3e>;
827*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
828*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
829*4882a593Smuzhiyun			resets = <&cpg 206>;
830*4882a593Smuzhiyun			status = "disabled";
831*4882a593Smuzhiyun		};
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun		scifb1: serial@e6c30000 {
834*4882a593Smuzhiyun			compatible = "renesas,scifb-r8a7744",
835*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifb", "renesas,scifb";
836*4882a593Smuzhiyun			reg = <0 0xe6c30000 0 0x100>;
837*4882a593Smuzhiyun			interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
838*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 207>;
839*4882a593Smuzhiyun			clock-names = "fck";
840*4882a593Smuzhiyun			dmas = <&dmac0 0x19>, <&dmac0 0x1a>,
841*4882a593Smuzhiyun			       <&dmac1 0x19>, <&dmac1 0x1a>;
842*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
843*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
844*4882a593Smuzhiyun			resets = <&cpg 207>;
845*4882a593Smuzhiyun			status = "disabled";
846*4882a593Smuzhiyun		};
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun		scifb2: serial@e6ce0000 {
849*4882a593Smuzhiyun			compatible = "renesas,scifb-r8a7744",
850*4882a593Smuzhiyun				     "renesas,rcar-gen2-scifb", "renesas,scifb";
851*4882a593Smuzhiyun			reg = <0 0xe6ce0000 0 0x100>;
852*4882a593Smuzhiyun			interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
853*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 216>;
854*4882a593Smuzhiyun			clock-names = "fck";
855*4882a593Smuzhiyun			dmas = <&dmac0 0x1d>, <&dmac0 0x1e>,
856*4882a593Smuzhiyun			       <&dmac1 0x1d>, <&dmac1 0x1e>;
857*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
858*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
859*4882a593Smuzhiyun			resets = <&cpg 216>;
860*4882a593Smuzhiyun			status = "disabled";
861*4882a593Smuzhiyun		};
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun		scif0: serial@e6e60000 {
864*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7744",
865*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif", "renesas,scif";
866*4882a593Smuzhiyun			reg = <0 0xe6e60000 0 0x40>;
867*4882a593Smuzhiyun			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
868*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 721>,
869*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7744_CLK_ZS>, <&scif_clk>;
870*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
871*4882a593Smuzhiyun			dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
872*4882a593Smuzhiyun			       <&dmac1 0x29>, <&dmac1 0x2a>;
873*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
874*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
875*4882a593Smuzhiyun			resets = <&cpg 721>;
876*4882a593Smuzhiyun			status = "disabled";
877*4882a593Smuzhiyun		};
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun		scif1: serial@e6e68000 {
880*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7744",
881*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif", "renesas,scif";
882*4882a593Smuzhiyun			reg = <0 0xe6e68000 0 0x40>;
883*4882a593Smuzhiyun			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
884*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 720>,
885*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7744_CLK_ZS>, <&scif_clk>;
886*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
887*4882a593Smuzhiyun			dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
888*4882a593Smuzhiyun			       <&dmac1 0x2d>, <&dmac1 0x2e>;
889*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
890*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
891*4882a593Smuzhiyun			resets = <&cpg 720>;
892*4882a593Smuzhiyun			status = "disabled";
893*4882a593Smuzhiyun		};
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun		scif2: serial@e6e58000 {
896*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7744",
897*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif", "renesas,scif";
898*4882a593Smuzhiyun			reg = <0 0xe6e58000 0 0x40>;
899*4882a593Smuzhiyun			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
900*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 719>,
901*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7744_CLK_ZS>, <&scif_clk>;
902*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
903*4882a593Smuzhiyun			dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
904*4882a593Smuzhiyun			       <&dmac1 0x2b>, <&dmac1 0x2c>;
905*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
906*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
907*4882a593Smuzhiyun			resets = <&cpg 719>;
908*4882a593Smuzhiyun			status = "disabled";
909*4882a593Smuzhiyun		};
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun		scif3: serial@e6ea8000 {
912*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7744",
913*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif", "renesas,scif";
914*4882a593Smuzhiyun			reg = <0 0xe6ea8000 0 0x40>;
915*4882a593Smuzhiyun			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
916*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 718>,
917*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7744_CLK_ZS>, <&scif_clk>;
918*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
919*4882a593Smuzhiyun			dmas = <&dmac0 0x2f>, <&dmac0 0x30>,
920*4882a593Smuzhiyun			       <&dmac1 0x2f>, <&dmac1 0x30>;
921*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
922*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
923*4882a593Smuzhiyun			resets = <&cpg 718>;
924*4882a593Smuzhiyun			status = "disabled";
925*4882a593Smuzhiyun		};
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun		scif4: serial@e6ee0000 {
928*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7744",
929*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif", "renesas,scif";
930*4882a593Smuzhiyun			reg = <0 0xe6ee0000 0 0x40>;
931*4882a593Smuzhiyun			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
932*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 715>,
933*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7744_CLK_ZS>, <&scif_clk>;
934*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
935*4882a593Smuzhiyun			dmas = <&dmac0 0xfb>, <&dmac0 0xfc>,
936*4882a593Smuzhiyun			       <&dmac1 0xfb>, <&dmac1 0xfc>;
937*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
938*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
939*4882a593Smuzhiyun			resets = <&cpg 715>;
940*4882a593Smuzhiyun			status = "disabled";
941*4882a593Smuzhiyun		};
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun		scif5: serial@e6ee8000 {
944*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7744",
945*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif", "renesas,scif";
946*4882a593Smuzhiyun			reg = <0 0xe6ee8000 0 0x40>;
947*4882a593Smuzhiyun			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
948*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 714>,
949*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7744_CLK_ZS>, <&scif_clk>;
950*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
951*4882a593Smuzhiyun			dmas = <&dmac0 0xfd>, <&dmac0 0xfe>,
952*4882a593Smuzhiyun			       <&dmac1 0xfd>, <&dmac1 0xfe>;
953*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
954*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
955*4882a593Smuzhiyun			resets = <&cpg 714>;
956*4882a593Smuzhiyun			status = "disabled";
957*4882a593Smuzhiyun		};
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun		hscif0: serial@e62c0000 {
960*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7744",
961*4882a593Smuzhiyun				     "renesas,rcar-gen2-hscif", "renesas,hscif";
962*4882a593Smuzhiyun			reg = <0 0xe62c0000 0 0x60>;
963*4882a593Smuzhiyun			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
964*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 717>,
965*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7744_CLK_ZS>, <&scif_clk>;
966*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
967*4882a593Smuzhiyun			dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
968*4882a593Smuzhiyun			       <&dmac1 0x39>, <&dmac1 0x3a>;
969*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
970*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
971*4882a593Smuzhiyun			resets = <&cpg 717>;
972*4882a593Smuzhiyun			status = "disabled";
973*4882a593Smuzhiyun		};
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun		hscif1: serial@e62c8000 {
976*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7744",
977*4882a593Smuzhiyun				     "renesas,rcar-gen2-hscif", "renesas,hscif";
978*4882a593Smuzhiyun			reg = <0 0xe62c8000 0 0x60>;
979*4882a593Smuzhiyun			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
980*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 716>,
981*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7744_CLK_ZS>, <&scif_clk>;
982*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
983*4882a593Smuzhiyun			dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
984*4882a593Smuzhiyun			       <&dmac1 0x4d>, <&dmac1 0x4e>;
985*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
986*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
987*4882a593Smuzhiyun			resets = <&cpg 716>;
988*4882a593Smuzhiyun			status = "disabled";
989*4882a593Smuzhiyun		};
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun		hscif2: serial@e62d0000 {
992*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7744",
993*4882a593Smuzhiyun				     "renesas,rcar-gen2-hscif", "renesas,hscif";
994*4882a593Smuzhiyun			reg = <0 0xe62d0000 0 0x60>;
995*4882a593Smuzhiyun			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
996*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 713>,
997*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7744_CLK_ZS>, <&scif_clk>;
998*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
999*4882a593Smuzhiyun			dmas = <&dmac0 0x3b>, <&dmac0 0x3c>,
1000*4882a593Smuzhiyun			       <&dmac1 0x3b>, <&dmac1 0x3c>;
1001*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1002*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1003*4882a593Smuzhiyun			resets = <&cpg 713>;
1004*4882a593Smuzhiyun			status = "disabled";
1005*4882a593Smuzhiyun		};
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun		msiof0: spi@e6e20000 {
1008*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7744",
1009*4882a593Smuzhiyun				     "renesas,rcar-gen2-msiof";
1010*4882a593Smuzhiyun			reg = <0 0xe6e20000 0 0x0064>;
1011*4882a593Smuzhiyun			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
1012*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 000>;
1013*4882a593Smuzhiyun			dmas = <&dmac0 0x51>, <&dmac0 0x52>,
1014*4882a593Smuzhiyun			       <&dmac1 0x51>, <&dmac1 0x52>;
1015*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1016*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1017*4882a593Smuzhiyun			#address-cells = <1>;
1018*4882a593Smuzhiyun			#size-cells = <0>;
1019*4882a593Smuzhiyun			resets = <&cpg 000>;
1020*4882a593Smuzhiyun			status = "disabled";
1021*4882a593Smuzhiyun		};
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun		msiof1: spi@e6e10000 {
1024*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7744",
1025*4882a593Smuzhiyun				     "renesas,rcar-gen2-msiof";
1026*4882a593Smuzhiyun			reg = <0 0xe6e10000 0 0x0064>;
1027*4882a593Smuzhiyun			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
1028*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 208>;
1029*4882a593Smuzhiyun			dmas = <&dmac0 0x55>, <&dmac0 0x56>,
1030*4882a593Smuzhiyun			       <&dmac1 0x55>, <&dmac1 0x56>;
1031*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1032*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1033*4882a593Smuzhiyun			#address-cells = <1>;
1034*4882a593Smuzhiyun			#size-cells = <0>;
1035*4882a593Smuzhiyun			resets = <&cpg 208>;
1036*4882a593Smuzhiyun			status = "disabled";
1037*4882a593Smuzhiyun		};
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun		msiof2: spi@e6e00000 {
1040*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7744",
1041*4882a593Smuzhiyun				     "renesas,rcar-gen2-msiof";
1042*4882a593Smuzhiyun			reg = <0 0xe6e00000 0 0x0064>;
1043*4882a593Smuzhiyun			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
1044*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 205>;
1045*4882a593Smuzhiyun			dmas = <&dmac0 0x41>, <&dmac0 0x42>,
1046*4882a593Smuzhiyun			       <&dmac1 0x41>, <&dmac1 0x42>;
1047*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1048*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1049*4882a593Smuzhiyun			#address-cells = <1>;
1050*4882a593Smuzhiyun			#size-cells = <0>;
1051*4882a593Smuzhiyun			resets = <&cpg 205>;
1052*4882a593Smuzhiyun			status = "disabled";
1053*4882a593Smuzhiyun		};
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun		pwm0: pwm@e6e30000 {
1056*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7744", "renesas,pwm-rcar";
1057*4882a593Smuzhiyun			reg = <0 0xe6e30000 0 0x8>;
1058*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1059*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1060*4882a593Smuzhiyun			resets = <&cpg 523>;
1061*4882a593Smuzhiyun			#pwm-cells = <2>;
1062*4882a593Smuzhiyun			status = "disabled";
1063*4882a593Smuzhiyun		};
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun		pwm1: pwm@e6e31000 {
1066*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7744", "renesas,pwm-rcar";
1067*4882a593Smuzhiyun			reg = <0 0xe6e31000 0 0x8>;
1068*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1069*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1070*4882a593Smuzhiyun			resets = <&cpg 523>;
1071*4882a593Smuzhiyun			#pwm-cells = <2>;
1072*4882a593Smuzhiyun			status = "disabled";
1073*4882a593Smuzhiyun		};
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun		pwm2: pwm@e6e32000 {
1076*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7744", "renesas,pwm-rcar";
1077*4882a593Smuzhiyun			reg = <0 0xe6e32000 0 0x8>;
1078*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1079*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1080*4882a593Smuzhiyun			resets = <&cpg 523>;
1081*4882a593Smuzhiyun			#pwm-cells = <2>;
1082*4882a593Smuzhiyun			status = "disabled";
1083*4882a593Smuzhiyun		};
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun		pwm3: pwm@e6e33000 {
1086*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7744", "renesas,pwm-rcar";
1087*4882a593Smuzhiyun			reg = <0 0xe6e33000 0 0x8>;
1088*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1089*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1090*4882a593Smuzhiyun			resets = <&cpg 523>;
1091*4882a593Smuzhiyun			#pwm-cells = <2>;
1092*4882a593Smuzhiyun			status = "disabled";
1093*4882a593Smuzhiyun		};
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun		pwm4: pwm@e6e34000 {
1096*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7744", "renesas,pwm-rcar";
1097*4882a593Smuzhiyun			reg = <0 0xe6e34000 0 0x8>;
1098*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1099*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1100*4882a593Smuzhiyun			resets = <&cpg 523>;
1101*4882a593Smuzhiyun			#pwm-cells = <2>;
1102*4882a593Smuzhiyun			status = "disabled";
1103*4882a593Smuzhiyun		};
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun		pwm5: pwm@e6e35000 {
1106*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7744", "renesas,pwm-rcar";
1107*4882a593Smuzhiyun			reg = <0 0xe6e35000 0 0x8>;
1108*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1109*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1110*4882a593Smuzhiyun			resets = <&cpg 523>;
1111*4882a593Smuzhiyun			#pwm-cells = <2>;
1112*4882a593Smuzhiyun			status = "disabled";
1113*4882a593Smuzhiyun		};
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun		pwm6: pwm@e6e36000 {
1116*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7744", "renesas,pwm-rcar";
1117*4882a593Smuzhiyun			reg = <0 0xe6e36000 0 0x8>;
1118*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1119*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1120*4882a593Smuzhiyun			resets = <&cpg 523>;
1121*4882a593Smuzhiyun			#pwm-cells = <2>;
1122*4882a593Smuzhiyun			status = "disabled";
1123*4882a593Smuzhiyun		};
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun		can0: can@e6e80000 {
1126*4882a593Smuzhiyun			compatible = "renesas,can-r8a7744",
1127*4882a593Smuzhiyun				     "renesas,rcar-gen2-can";
1128*4882a593Smuzhiyun			reg = <0 0xe6e80000 0 0x1000>;
1129*4882a593Smuzhiyun			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
1130*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 916>,
1131*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7744_CLK_RCAN>,
1132*4882a593Smuzhiyun				 <&can_clk>;
1133*4882a593Smuzhiyun			clock-names = "clkp1", "clkp2", "can_clk";
1134*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1135*4882a593Smuzhiyun			resets = <&cpg 916>;
1136*4882a593Smuzhiyun			status = "disabled";
1137*4882a593Smuzhiyun		};
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun		can1: can@e6e88000 {
1140*4882a593Smuzhiyun			compatible = "renesas,can-r8a7744",
1141*4882a593Smuzhiyun				     "renesas,rcar-gen2-can";
1142*4882a593Smuzhiyun			reg = <0 0xe6e88000 0 0x1000>;
1143*4882a593Smuzhiyun			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
1144*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 915>,
1145*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7744_CLK_RCAN>,
1146*4882a593Smuzhiyun				 <&can_clk>;
1147*4882a593Smuzhiyun			clock-names = "clkp1", "clkp2", "can_clk";
1148*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1149*4882a593Smuzhiyun			resets = <&cpg 915>;
1150*4882a593Smuzhiyun			status = "disabled";
1151*4882a593Smuzhiyun		};
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun		vin0: video@e6ef0000 {
1154*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7744",
1155*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
1156*4882a593Smuzhiyun			reg = <0 0xe6ef0000 0 0x1000>;
1157*4882a593Smuzhiyun			interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
1158*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 811>;
1159*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1160*4882a593Smuzhiyun			resets = <&cpg 811>;
1161*4882a593Smuzhiyun			status = "disabled";
1162*4882a593Smuzhiyun		};
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun		vin1: video@e6ef1000 {
1165*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7744",
1166*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
1167*4882a593Smuzhiyun			reg = <0 0xe6ef1000 0 0x1000>;
1168*4882a593Smuzhiyun			interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
1169*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 810>;
1170*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1171*4882a593Smuzhiyun			resets = <&cpg 810>;
1172*4882a593Smuzhiyun			status = "disabled";
1173*4882a593Smuzhiyun		};
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun		vin2: video@e6ef2000 {
1176*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7744",
1177*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
1178*4882a593Smuzhiyun			reg = <0 0xe6ef2000 0 0x1000>;
1179*4882a593Smuzhiyun			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
1180*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 809>;
1181*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1182*4882a593Smuzhiyun			resets = <&cpg 809>;
1183*4882a593Smuzhiyun			status = "disabled";
1184*4882a593Smuzhiyun		};
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun		rcar_sound: sound@ec500000 {
1187*4882a593Smuzhiyun			/*
1188*4882a593Smuzhiyun			 * #sound-dai-cells is required
1189*4882a593Smuzhiyun			 *
1190*4882a593Smuzhiyun			 * Single DAI : #sound-dai-cells = <0>;         <&rcar_sound>;
1191*4882a593Smuzhiyun			 * Multi  DAI : #sound-dai-cells = <1>;         <&rcar_sound N>;
1192*4882a593Smuzhiyun			 */
1193*4882a593Smuzhiyun			compatible = "renesas,rcar_sound-r8a7744",
1194*4882a593Smuzhiyun				     "renesas,rcar_sound-gen2";
1195*4882a593Smuzhiyun			reg = <0 0xec500000 0 0x1000>, /* SCU */
1196*4882a593Smuzhiyun			      <0 0xec5a0000 0 0x100>,  /* ADG */
1197*4882a593Smuzhiyun			      <0 0xec540000 0 0x1000>, /* SSIU */
1198*4882a593Smuzhiyun			      <0 0xec541000 0 0x280>,  /* SSI */
1199*4882a593Smuzhiyun			      <0 0xec740000 0 0x200>;  /* Audio DMAC peri peri*/
1200*4882a593Smuzhiyun			reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 1005>,
1203*4882a593Smuzhiyun				 <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
1204*4882a593Smuzhiyun				 <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
1205*4882a593Smuzhiyun				 <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
1206*4882a593Smuzhiyun				 <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
1207*4882a593Smuzhiyun				 <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
1208*4882a593Smuzhiyun				 <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
1209*4882a593Smuzhiyun				 <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
1210*4882a593Smuzhiyun				 <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
1211*4882a593Smuzhiyun				 <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
1212*4882a593Smuzhiyun				 <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
1213*4882a593Smuzhiyun				 <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
1214*4882a593Smuzhiyun				 <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
1215*4882a593Smuzhiyun				 <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
1216*4882a593Smuzhiyun				 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>,
1217*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7744_CLK_M2>;
1218*4882a593Smuzhiyun			clock-names = "ssi-all",
1219*4882a593Smuzhiyun				      "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1220*4882a593Smuzhiyun				      "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1221*4882a593Smuzhiyun				      "src.9", "src.8", "src.7", "src.6", "src.5",
1222*4882a593Smuzhiyun				      "src.4", "src.3", "src.2", "src.1", "src.0",
1223*4882a593Smuzhiyun				      "ctu.0", "ctu.1",
1224*4882a593Smuzhiyun				      "mix.0", "mix.1",
1225*4882a593Smuzhiyun				      "dvc.0", "dvc.1",
1226*4882a593Smuzhiyun				      "clk_a", "clk_b", "clk_c", "clk_i";
1227*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1228*4882a593Smuzhiyun			resets = <&cpg 1005>,
1229*4882a593Smuzhiyun				 <&cpg 1006>, <&cpg 1007>, <&cpg 1008>, <&cpg 1009>,
1230*4882a593Smuzhiyun				 <&cpg 1010>, <&cpg 1011>, <&cpg 1012>, <&cpg 1013>,
1231*4882a593Smuzhiyun				 <&cpg 1014>, <&cpg 1015>;
1232*4882a593Smuzhiyun			reset-names = "ssi-all",
1233*4882a593Smuzhiyun				      "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1234*4882a593Smuzhiyun				      "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0";
1235*4882a593Smuzhiyun			status = "disabled";
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun			rcar_sound,dvc {
1238*4882a593Smuzhiyun				dvc0: dvc-0 {
1239*4882a593Smuzhiyun					dmas = <&audma1 0xbc>;
1240*4882a593Smuzhiyun					dma-names = "tx";
1241*4882a593Smuzhiyun				};
1242*4882a593Smuzhiyun				dvc1: dvc-1 {
1243*4882a593Smuzhiyun					dmas = <&audma1 0xbe>;
1244*4882a593Smuzhiyun					dma-names = "tx";
1245*4882a593Smuzhiyun				};
1246*4882a593Smuzhiyun			};
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun			rcar_sound,mix {
1249*4882a593Smuzhiyun				mix0: mix-0 { };
1250*4882a593Smuzhiyun				mix1: mix-1 { };
1251*4882a593Smuzhiyun			};
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun			rcar_sound,ctu {
1254*4882a593Smuzhiyun				ctu00: ctu-0 { };
1255*4882a593Smuzhiyun				ctu01: ctu-1 { };
1256*4882a593Smuzhiyun				ctu02: ctu-2 { };
1257*4882a593Smuzhiyun				ctu03: ctu-3 { };
1258*4882a593Smuzhiyun				ctu10: ctu-4 { };
1259*4882a593Smuzhiyun				ctu11: ctu-5 { };
1260*4882a593Smuzhiyun				ctu12: ctu-6 { };
1261*4882a593Smuzhiyun				ctu13: ctu-7 { };
1262*4882a593Smuzhiyun			};
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun			rcar_sound,src {
1265*4882a593Smuzhiyun				src0: src-0 {
1266*4882a593Smuzhiyun					interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
1267*4882a593Smuzhiyun					dmas = <&audma0 0x85>, <&audma1 0x9a>;
1268*4882a593Smuzhiyun					dma-names = "rx", "tx";
1269*4882a593Smuzhiyun				};
1270*4882a593Smuzhiyun				src1: src-1 {
1271*4882a593Smuzhiyun					interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1272*4882a593Smuzhiyun					dmas = <&audma0 0x87>, <&audma1 0x9c>;
1273*4882a593Smuzhiyun					dma-names = "rx", "tx";
1274*4882a593Smuzhiyun				};
1275*4882a593Smuzhiyun				src2: src-2 {
1276*4882a593Smuzhiyun					interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1277*4882a593Smuzhiyun					dmas = <&audma0 0x89>, <&audma1 0x9e>;
1278*4882a593Smuzhiyun					dma-names = "rx", "tx";
1279*4882a593Smuzhiyun				};
1280*4882a593Smuzhiyun				src3: src-3 {
1281*4882a593Smuzhiyun					interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1282*4882a593Smuzhiyun					dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1283*4882a593Smuzhiyun					dma-names = "rx", "tx";
1284*4882a593Smuzhiyun				};
1285*4882a593Smuzhiyun				src4: src-4 {
1286*4882a593Smuzhiyun					interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1287*4882a593Smuzhiyun					dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1288*4882a593Smuzhiyun					dma-names = "rx", "tx";
1289*4882a593Smuzhiyun				};
1290*4882a593Smuzhiyun				src5: src-5 {
1291*4882a593Smuzhiyun					interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1292*4882a593Smuzhiyun					dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1293*4882a593Smuzhiyun					dma-names = "rx", "tx";
1294*4882a593Smuzhiyun				};
1295*4882a593Smuzhiyun				src6: src-6 {
1296*4882a593Smuzhiyun					interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1297*4882a593Smuzhiyun					dmas = <&audma0 0x91>, <&audma1 0xb4>;
1298*4882a593Smuzhiyun					dma-names = "rx", "tx";
1299*4882a593Smuzhiyun				};
1300*4882a593Smuzhiyun				src7: src-7 {
1301*4882a593Smuzhiyun					interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
1302*4882a593Smuzhiyun					dmas = <&audma0 0x93>, <&audma1 0xb6>;
1303*4882a593Smuzhiyun					dma-names = "rx", "tx";
1304*4882a593Smuzhiyun				};
1305*4882a593Smuzhiyun				src8: src-8 {
1306*4882a593Smuzhiyun					interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1307*4882a593Smuzhiyun					dmas = <&audma0 0x95>, <&audma1 0xb8>;
1308*4882a593Smuzhiyun					dma-names = "rx", "tx";
1309*4882a593Smuzhiyun				};
1310*4882a593Smuzhiyun				src9: src-9 {
1311*4882a593Smuzhiyun					interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
1312*4882a593Smuzhiyun					dmas = <&audma0 0x97>, <&audma1 0xba>;
1313*4882a593Smuzhiyun					dma-names = "rx", "tx";
1314*4882a593Smuzhiyun				};
1315*4882a593Smuzhiyun			};
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun			rcar_sound,ssi {
1318*4882a593Smuzhiyun				ssi0: ssi-0 {
1319*4882a593Smuzhiyun					interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
1320*4882a593Smuzhiyun					dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
1321*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1322*4882a593Smuzhiyun				};
1323*4882a593Smuzhiyun				ssi1: ssi-1 {
1324*4882a593Smuzhiyun					interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
1325*4882a593Smuzhiyun					dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
1326*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1327*4882a593Smuzhiyun				};
1328*4882a593Smuzhiyun				ssi2: ssi-2 {
1329*4882a593Smuzhiyun					interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
1330*4882a593Smuzhiyun					dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
1331*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1332*4882a593Smuzhiyun				};
1333*4882a593Smuzhiyun				ssi3: ssi-3 {
1334*4882a593Smuzhiyun					interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
1335*4882a593Smuzhiyun					dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
1336*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1337*4882a593Smuzhiyun				};
1338*4882a593Smuzhiyun				ssi4: ssi-4 {
1339*4882a593Smuzhiyun					interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
1340*4882a593Smuzhiyun					dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
1341*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1342*4882a593Smuzhiyun				};
1343*4882a593Smuzhiyun				ssi5: ssi-5 {
1344*4882a593Smuzhiyun					interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
1345*4882a593Smuzhiyun					dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
1346*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1347*4882a593Smuzhiyun				};
1348*4882a593Smuzhiyun				ssi6: ssi-6 {
1349*4882a593Smuzhiyun					interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
1350*4882a593Smuzhiyun					dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
1351*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1352*4882a593Smuzhiyun				};
1353*4882a593Smuzhiyun				ssi7: ssi-7 {
1354*4882a593Smuzhiyun					interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
1355*4882a593Smuzhiyun					dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
1356*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1357*4882a593Smuzhiyun				};
1358*4882a593Smuzhiyun				ssi8: ssi-8 {
1359*4882a593Smuzhiyun					interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
1360*4882a593Smuzhiyun					dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
1361*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1362*4882a593Smuzhiyun				};
1363*4882a593Smuzhiyun				ssi9: ssi-9 {
1364*4882a593Smuzhiyun					interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
1365*4882a593Smuzhiyun					dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
1366*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1367*4882a593Smuzhiyun				};
1368*4882a593Smuzhiyun			};
1369*4882a593Smuzhiyun		};
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun		audma0: dma-controller@ec700000 {
1372*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7744",
1373*4882a593Smuzhiyun				     "renesas,rcar-dmac";
1374*4882a593Smuzhiyun			reg = <0 0xec700000 0 0x10000>;
1375*4882a593Smuzhiyun			interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
1376*4882a593Smuzhiyun				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
1377*4882a593Smuzhiyun				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
1378*4882a593Smuzhiyun				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
1379*4882a593Smuzhiyun				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
1380*4882a593Smuzhiyun				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
1381*4882a593Smuzhiyun				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
1382*4882a593Smuzhiyun				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
1383*4882a593Smuzhiyun				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
1384*4882a593Smuzhiyun				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
1385*4882a593Smuzhiyun				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
1386*4882a593Smuzhiyun				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
1387*4882a593Smuzhiyun				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
1388*4882a593Smuzhiyun				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
1389*4882a593Smuzhiyun			interrupt-names = "error",
1390*4882a593Smuzhiyun					  "ch0", "ch1", "ch2", "ch3",
1391*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
1392*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
1393*4882a593Smuzhiyun					  "ch12";
1394*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 502>;
1395*4882a593Smuzhiyun			clock-names = "fck";
1396*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1397*4882a593Smuzhiyun			resets = <&cpg 502>;
1398*4882a593Smuzhiyun			#dma-cells = <1>;
1399*4882a593Smuzhiyun			dma-channels = <13>;
1400*4882a593Smuzhiyun		};
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun		audma1: dma-controller@ec720000 {
1403*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7744",
1404*4882a593Smuzhiyun				     "renesas,rcar-dmac";
1405*4882a593Smuzhiyun			reg = <0 0xec720000 0 0x10000>;
1406*4882a593Smuzhiyun			interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
1407*4882a593Smuzhiyun				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
1408*4882a593Smuzhiyun				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
1409*4882a593Smuzhiyun				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
1410*4882a593Smuzhiyun				     <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
1411*4882a593Smuzhiyun				     <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
1412*4882a593Smuzhiyun				     <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
1413*4882a593Smuzhiyun				     <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
1414*4882a593Smuzhiyun				     <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
1415*4882a593Smuzhiyun				     <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
1416*4882a593Smuzhiyun				     <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
1417*4882a593Smuzhiyun				     <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
1418*4882a593Smuzhiyun				     <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
1419*4882a593Smuzhiyun				     <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
1420*4882a593Smuzhiyun			interrupt-names = "error",
1421*4882a593Smuzhiyun					  "ch0", "ch1", "ch2", "ch3",
1422*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
1423*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
1424*4882a593Smuzhiyun					  "ch12";
1425*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 501>;
1426*4882a593Smuzhiyun			clock-names = "fck";
1427*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1428*4882a593Smuzhiyun			resets = <&cpg 501>;
1429*4882a593Smuzhiyun			#dma-cells = <1>;
1430*4882a593Smuzhiyun			dma-channels = <13>;
1431*4882a593Smuzhiyun		};
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun		/*
1434*4882a593Smuzhiyun		 * pci1 and xhci share the same phy, therefore only one of them
1435*4882a593Smuzhiyun		 * can be active at any one time. If both of them are enabled,
1436*4882a593Smuzhiyun		 * a race condition will determine who'll control the phy.
1437*4882a593Smuzhiyun		 * A firmware file is needed by the xhci driver in order for
1438*4882a593Smuzhiyun		 * USB 3.0 to work properly.
1439*4882a593Smuzhiyun		 */
1440*4882a593Smuzhiyun		xhci: usb@ee000000 {
1441*4882a593Smuzhiyun			compatible = "renesas,xhci-r8a7744",
1442*4882a593Smuzhiyun				     "renesas,rcar-gen2-xhci";
1443*4882a593Smuzhiyun			reg = <0 0xee000000 0 0xc00>;
1444*4882a593Smuzhiyun			interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1445*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 328>;
1446*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1447*4882a593Smuzhiyun			resets = <&cpg 328>;
1448*4882a593Smuzhiyun			phys = <&usb2 1>;
1449*4882a593Smuzhiyun			phy-names = "usb";
1450*4882a593Smuzhiyun			status = "disabled";
1451*4882a593Smuzhiyun		};
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun		pci0: pci@ee090000 {
1454*4882a593Smuzhiyun			compatible = "renesas,pci-r8a7744",
1455*4882a593Smuzhiyun				     "renesas,pci-rcar-gen2";
1456*4882a593Smuzhiyun			device_type = "pci";
1457*4882a593Smuzhiyun			reg = <0 0xee090000 0 0xc00>,
1458*4882a593Smuzhiyun			      <0 0xee080000 0 0x1100>;
1459*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1460*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 703>;
1461*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1462*4882a593Smuzhiyun			resets = <&cpg 703>;
1463*4882a593Smuzhiyun			status = "disabled";
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun			bus-range = <0 0>;
1466*4882a593Smuzhiyun			#address-cells = <3>;
1467*4882a593Smuzhiyun			#size-cells = <2>;
1468*4882a593Smuzhiyun			#interrupt-cells = <1>;
1469*4882a593Smuzhiyun			ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1470*4882a593Smuzhiyun			interrupt-map-mask = <0xf800 0 0 0x7>;
1471*4882a593Smuzhiyun			interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
1472*4882a593Smuzhiyun					<0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
1473*4882a593Smuzhiyun					<0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun			usb@1,0 {
1476*4882a593Smuzhiyun				reg = <0x800 0 0 0 0>;
1477*4882a593Smuzhiyun				phys = <&usb0 0>;
1478*4882a593Smuzhiyun				phy-names = "usb";
1479*4882a593Smuzhiyun			};
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun			usb@2,0 {
1482*4882a593Smuzhiyun				reg = <0x1000 0 0 0 0>;
1483*4882a593Smuzhiyun				phys = <&usb0 0>;
1484*4882a593Smuzhiyun				phy-names = "usb";
1485*4882a593Smuzhiyun			};
1486*4882a593Smuzhiyun		};
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun		pci1: pci@ee0d0000 {
1489*4882a593Smuzhiyun			compatible = "renesas,pci-r8a7744",
1490*4882a593Smuzhiyun				     "renesas,pci-rcar-gen2";
1491*4882a593Smuzhiyun			device_type = "pci";
1492*4882a593Smuzhiyun			reg = <0 0xee0d0000 0 0xc00>,
1493*4882a593Smuzhiyun			      <0 0xee0c0000 0 0x1100>;
1494*4882a593Smuzhiyun			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
1495*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 703>;
1496*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1497*4882a593Smuzhiyun			resets = <&cpg 703>;
1498*4882a593Smuzhiyun			status = "disabled";
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun			bus-range = <1 1>;
1501*4882a593Smuzhiyun			#address-cells = <3>;
1502*4882a593Smuzhiyun			#size-cells = <2>;
1503*4882a593Smuzhiyun			#interrupt-cells = <1>;
1504*4882a593Smuzhiyun			ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1505*4882a593Smuzhiyun			interrupt-map-mask = <0xf800 0 0 0x7>;
1506*4882a593Smuzhiyun			interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
1507*4882a593Smuzhiyun					<0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
1508*4882a593Smuzhiyun					<0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun			usb@1,0 {
1511*4882a593Smuzhiyun				reg = <0x10800 0 0 0 0>;
1512*4882a593Smuzhiyun				phys = <&usb2 0>;
1513*4882a593Smuzhiyun				phy-names = "usb";
1514*4882a593Smuzhiyun			};
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun			usb@2,0 {
1517*4882a593Smuzhiyun				reg = <0x11000 0 0 0 0>;
1518*4882a593Smuzhiyun				phys = <&usb2 0>;
1519*4882a593Smuzhiyun				phy-names = "usb";
1520*4882a593Smuzhiyun			};
1521*4882a593Smuzhiyun		};
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun		sdhi0: mmc@ee100000 {
1524*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7744",
1525*4882a593Smuzhiyun				     "renesas,rcar-gen2-sdhi";
1526*4882a593Smuzhiyun			reg = <0 0xee100000 0 0x328>;
1527*4882a593Smuzhiyun			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
1528*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 314>;
1529*4882a593Smuzhiyun			dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
1530*4882a593Smuzhiyun			       <&dmac1 0xcd>, <&dmac1 0xce>;
1531*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1532*4882a593Smuzhiyun			max-frequency = <195000000>;
1533*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1534*4882a593Smuzhiyun			resets = <&cpg 314>;
1535*4882a593Smuzhiyun			status = "disabled";
1536*4882a593Smuzhiyun		};
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun		sdhi1: mmc@ee140000 {
1539*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7744",
1540*4882a593Smuzhiyun				     "renesas,rcar-gen2-sdhi";
1541*4882a593Smuzhiyun			reg = <0 0xee140000 0 0x100>;
1542*4882a593Smuzhiyun			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
1543*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 312>;
1544*4882a593Smuzhiyun			dmas = <&dmac0 0xc1>, <&dmac0 0xc2>,
1545*4882a593Smuzhiyun			       <&dmac1 0xc1>, <&dmac1 0xc2>;
1546*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1547*4882a593Smuzhiyun			max-frequency = <97500000>;
1548*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1549*4882a593Smuzhiyun			resets = <&cpg 312>;
1550*4882a593Smuzhiyun			status = "disabled";
1551*4882a593Smuzhiyun		};
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun		sdhi2: mmc@ee160000 {
1554*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7744",
1555*4882a593Smuzhiyun				     "renesas,rcar-gen2-sdhi";
1556*4882a593Smuzhiyun			reg = <0 0xee160000 0 0x100>;
1557*4882a593Smuzhiyun			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
1558*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 311>;
1559*4882a593Smuzhiyun			dmas = <&dmac0 0xd3>, <&dmac0 0xd4>,
1560*4882a593Smuzhiyun			       <&dmac1 0xd3>, <&dmac1 0xd4>;
1561*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1562*4882a593Smuzhiyun			max-frequency = <97500000>;
1563*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1564*4882a593Smuzhiyun			resets = <&cpg 311>;
1565*4882a593Smuzhiyun			status = "disabled";
1566*4882a593Smuzhiyun		};
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun		mmcif0: mmc@ee200000 {
1569*4882a593Smuzhiyun			compatible = "renesas,mmcif-r8a7744",
1570*4882a593Smuzhiyun				     "renesas,sh-mmcif";
1571*4882a593Smuzhiyun			reg = <0 0xee200000 0 0x80>;
1572*4882a593Smuzhiyun			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
1573*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 315>;
1574*4882a593Smuzhiyun			dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
1575*4882a593Smuzhiyun			       <&dmac1 0xd1>, <&dmac1 0xd2>;
1576*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1577*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1578*4882a593Smuzhiyun			resets = <&cpg 315>;
1579*4882a593Smuzhiyun			reg-io-width = <4>;
1580*4882a593Smuzhiyun			max-frequency = <97500000>;
1581*4882a593Smuzhiyun			status = "disabled";
1582*4882a593Smuzhiyun		};
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun		gic: interrupt-controller@f1001000 {
1585*4882a593Smuzhiyun			compatible = "arm,gic-400";
1586*4882a593Smuzhiyun			#interrupt-cells = <3>;
1587*4882a593Smuzhiyun			#address-cells = <0>;
1588*4882a593Smuzhiyun			interrupt-controller;
1589*4882a593Smuzhiyun			reg = <0 0xf1001000 0 0x1000>, <0 0xf1002000 0 0x2000>,
1590*4882a593Smuzhiyun			      <0 0xf1004000 0 0x2000>, <0 0xf1006000 0 0x2000>;
1591*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
1592*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 408>;
1593*4882a593Smuzhiyun			clock-names = "clk";
1594*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1595*4882a593Smuzhiyun			resets = <&cpg 408>;
1596*4882a593Smuzhiyun		};
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun		pciec: pcie@fe000000 {
1599*4882a593Smuzhiyun			compatible = "renesas,pcie-r8a7744",
1600*4882a593Smuzhiyun				     "renesas,pcie-rcar-gen2";
1601*4882a593Smuzhiyun			reg = <0 0xfe000000 0 0x80000>;
1602*4882a593Smuzhiyun			#address-cells = <3>;
1603*4882a593Smuzhiyun			#size-cells = <2>;
1604*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
1605*4882a593Smuzhiyun			device_type = "pci";
1606*4882a593Smuzhiyun			ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>,
1607*4882a593Smuzhiyun				 <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>,
1608*4882a593Smuzhiyun				 <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>,
1609*4882a593Smuzhiyun				 <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1610*4882a593Smuzhiyun			/* Map all possible DDR as inbound ranges */
1611*4882a593Smuzhiyun			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>,
1612*4882a593Smuzhiyun				     <0x43000000 2 0x00000000 2 0x00000000 1 0x00000000>;
1613*4882a593Smuzhiyun			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1614*4882a593Smuzhiyun				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1615*4882a593Smuzhiyun				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
1616*4882a593Smuzhiyun			#interrupt-cells = <1>;
1617*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 0>;
1618*4882a593Smuzhiyun			interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
1619*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
1620*4882a593Smuzhiyun			clock-names = "pcie", "pcie_bus";
1621*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1622*4882a593Smuzhiyun			resets = <&cpg 319>;
1623*4882a593Smuzhiyun			status = "disabled";
1624*4882a593Smuzhiyun		};
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun		vsp@fe928000 {
1627*4882a593Smuzhiyun			compatible = "renesas,vsp1";
1628*4882a593Smuzhiyun			reg = <0 0xfe928000 0 0x8000>;
1629*4882a593Smuzhiyun			interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
1630*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 131>;
1631*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1632*4882a593Smuzhiyun			resets = <&cpg 131>;
1633*4882a593Smuzhiyun		};
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun		vsp@fe930000 {
1636*4882a593Smuzhiyun			compatible = "renesas,vsp1";
1637*4882a593Smuzhiyun			reg = <0 0xfe930000 0 0x8000>;
1638*4882a593Smuzhiyun			interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
1639*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 128>;
1640*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1641*4882a593Smuzhiyun			resets = <&cpg 128>;
1642*4882a593Smuzhiyun		};
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun		vsp@fe938000 {
1645*4882a593Smuzhiyun			compatible = "renesas,vsp1";
1646*4882a593Smuzhiyun			reg = <0 0xfe938000 0 0x8000>;
1647*4882a593Smuzhiyun			interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
1648*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 127>;
1649*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1650*4882a593Smuzhiyun			resets = <&cpg 127>;
1651*4882a593Smuzhiyun		};
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun		du: display@feb00000 {
1654*4882a593Smuzhiyun			compatible = "renesas,du-r8a7744";
1655*4882a593Smuzhiyun			reg = <0 0xfeb00000 0 0x40000>;
1656*4882a593Smuzhiyun			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
1657*4882a593Smuzhiyun				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
1658*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>;
1659*4882a593Smuzhiyun			clock-names = "du.0", "du.1";
1660*4882a593Smuzhiyun			resets = <&cpg 724>;
1661*4882a593Smuzhiyun			reset-names = "du.0";
1662*4882a593Smuzhiyun			status = "disabled";
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun			ports {
1665*4882a593Smuzhiyun				#address-cells = <1>;
1666*4882a593Smuzhiyun				#size-cells = <0>;
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun				port@0 {
1669*4882a593Smuzhiyun					reg = <0>;
1670*4882a593Smuzhiyun					du_out_rgb: endpoint {
1671*4882a593Smuzhiyun					};
1672*4882a593Smuzhiyun				};
1673*4882a593Smuzhiyun				port@1 {
1674*4882a593Smuzhiyun					reg = <1>;
1675*4882a593Smuzhiyun					du_out_lvds0: endpoint {
1676*4882a593Smuzhiyun						remote-endpoint = <&lvds0_in>;
1677*4882a593Smuzhiyun					};
1678*4882a593Smuzhiyun				};
1679*4882a593Smuzhiyun			};
1680*4882a593Smuzhiyun		};
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun		lvds0: lvds@feb90000 {
1683*4882a593Smuzhiyun			compatible = "renesas,r8a7744-lvds";
1684*4882a593Smuzhiyun			reg = <0 0xfeb90000 0 0x1c>;
1685*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 726>;
1686*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1687*4882a593Smuzhiyun			resets = <&cpg 726>;
1688*4882a593Smuzhiyun			status = "disabled";
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun			ports {
1691*4882a593Smuzhiyun				#address-cells = <1>;
1692*4882a593Smuzhiyun				#size-cells = <0>;
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun				port@0 {
1695*4882a593Smuzhiyun					reg = <0>;
1696*4882a593Smuzhiyun					lvds0_in: endpoint {
1697*4882a593Smuzhiyun						remote-endpoint = <&du_out_lvds0>;
1698*4882a593Smuzhiyun					};
1699*4882a593Smuzhiyun				};
1700*4882a593Smuzhiyun				port@1 {
1701*4882a593Smuzhiyun					reg = <1>;
1702*4882a593Smuzhiyun					lvds0_out: endpoint {
1703*4882a593Smuzhiyun					};
1704*4882a593Smuzhiyun				};
1705*4882a593Smuzhiyun			};
1706*4882a593Smuzhiyun		};
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun		prr: chipid@ff000044 {
1709*4882a593Smuzhiyun			compatible = "renesas,prr";
1710*4882a593Smuzhiyun			reg = <0 0xff000044 0 4>;
1711*4882a593Smuzhiyun		};
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun		cmt0: timer@ffca0000 {
1714*4882a593Smuzhiyun			compatible = "renesas,r8a7744-cmt0",
1715*4882a593Smuzhiyun				     "renesas,rcar-gen2-cmt0";
1716*4882a593Smuzhiyun			reg = <0 0xffca0000 0 0x1004>;
1717*4882a593Smuzhiyun			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
1718*4882a593Smuzhiyun				     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
1719*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 124>;
1720*4882a593Smuzhiyun			clock-names = "fck";
1721*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1722*4882a593Smuzhiyun			resets = <&cpg 124>;
1723*4882a593Smuzhiyun			status = "disabled";
1724*4882a593Smuzhiyun		};
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun		cmt1: timer@e6130000 {
1727*4882a593Smuzhiyun			compatible = "renesas,r8a7744-cmt1",
1728*4882a593Smuzhiyun				     "renesas,rcar-gen2-cmt1";
1729*4882a593Smuzhiyun			reg = <0 0xe6130000 0 0x1004>;
1730*4882a593Smuzhiyun			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
1731*4882a593Smuzhiyun				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
1732*4882a593Smuzhiyun				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
1733*4882a593Smuzhiyun				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
1734*4882a593Smuzhiyun				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
1735*4882a593Smuzhiyun				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
1736*4882a593Smuzhiyun				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
1737*4882a593Smuzhiyun				     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
1738*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 329>;
1739*4882a593Smuzhiyun			clock-names = "fck";
1740*4882a593Smuzhiyun			power-domains = <&sysc R8A7744_PD_ALWAYS_ON>;
1741*4882a593Smuzhiyun			resets = <&cpg 329>;
1742*4882a593Smuzhiyun			status = "disabled";
1743*4882a593Smuzhiyun		};
1744*4882a593Smuzhiyun	};
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun	thermal-zones {
1747*4882a593Smuzhiyun		cpu_thermal: cpu-thermal {
1748*4882a593Smuzhiyun			polling-delay-passive = <0>;
1749*4882a593Smuzhiyun			polling-delay = <0>;
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun			thermal-sensors = <&thermal>;
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun			trips {
1754*4882a593Smuzhiyun				cpu-crit {
1755*4882a593Smuzhiyun					temperature = <95000>;
1756*4882a593Smuzhiyun					hysteresis = <0>;
1757*4882a593Smuzhiyun					type = "critical";
1758*4882a593Smuzhiyun				};
1759*4882a593Smuzhiyun			};
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun			cooling-maps {
1762*4882a593Smuzhiyun			};
1763*4882a593Smuzhiyun		};
1764*4882a593Smuzhiyun	};
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun	timer {
1767*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
1768*4882a593Smuzhiyun		interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
1769*4882a593Smuzhiyun				      <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
1770*4882a593Smuzhiyun				      <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
1771*4882a593Smuzhiyun				      <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
1772*4882a593Smuzhiyun	};
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun	/* External USB clock - can be overridden by the board */
1775*4882a593Smuzhiyun	usb_extal_clk: usb_extal {
1776*4882a593Smuzhiyun		compatible = "fixed-clock";
1777*4882a593Smuzhiyun		#clock-cells = <0>;
1778*4882a593Smuzhiyun		clock-frequency = <48000000>;
1779*4882a593Smuzhiyun	};
1780*4882a593Smuzhiyun};
1781