1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for the r8a7742 SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2020 Renesas Electronics Corp. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/clock/r8a7742-cpg-mssr.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 11*4882a593Smuzhiyun#include <dt-bindings/power/r8a7742-sysc.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/ { 14*4882a593Smuzhiyun compatible = "renesas,r8a7742"; 15*4882a593Smuzhiyun #address-cells = <2>; 16*4882a593Smuzhiyun #size-cells = <2>; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun /* 19*4882a593Smuzhiyun * The external audio clocks are configured as 0 Hz fixed frequency 20*4882a593Smuzhiyun * clocks by default. 21*4882a593Smuzhiyun * Boards that provide audio clocks should override them. 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun audio_clk_a: audio_clk_a { 24*4882a593Smuzhiyun compatible = "fixed-clock"; 25*4882a593Smuzhiyun #clock-cells = <0>; 26*4882a593Smuzhiyun clock-frequency = <0>; 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun audio_clk_b: audio_clk_b { 29*4882a593Smuzhiyun compatible = "fixed-clock"; 30*4882a593Smuzhiyun #clock-cells = <0>; 31*4882a593Smuzhiyun clock-frequency = <0>; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun audio_clk_c: audio_clk_c { 34*4882a593Smuzhiyun compatible = "fixed-clock"; 35*4882a593Smuzhiyun #clock-cells = <0>; 36*4882a593Smuzhiyun clock-frequency = <0>; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun /* External CAN clock */ 40*4882a593Smuzhiyun can_clk: can { 41*4882a593Smuzhiyun compatible = "fixed-clock"; 42*4882a593Smuzhiyun #clock-cells = <0>; 43*4882a593Smuzhiyun /* This value must be overridden by the board. */ 44*4882a593Smuzhiyun clock-frequency = <0>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun cpus { 48*4882a593Smuzhiyun #address-cells = <1>; 49*4882a593Smuzhiyun #size-cells = <0>; 50*4882a593Smuzhiyun enable-method = "renesas,apmu"; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun cpu0: cpu@0 { 53*4882a593Smuzhiyun device_type = "cpu"; 54*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 55*4882a593Smuzhiyun reg = <0>; 56*4882a593Smuzhiyun clock-frequency = <1400000000>; 57*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7742_CLK_Z>; 58*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_CA15_CPU0>; 59*4882a593Smuzhiyun next-level-cache = <&L2_CA15>; 60*4882a593Smuzhiyun capacity-dmips-mhz = <1024>; 61*4882a593Smuzhiyun voltage-tolerance = <1>; /* 1% */ 62*4882a593Smuzhiyun clock-latency = <300000>; /* 300 us */ 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* kHz - uV - OPPs unknown yet */ 65*4882a593Smuzhiyun operating-points = <1400000 1000000>, 66*4882a593Smuzhiyun <1225000 1000000>, 67*4882a593Smuzhiyun <1050000 1000000>, 68*4882a593Smuzhiyun < 875000 1000000>, 69*4882a593Smuzhiyun < 700000 1000000>, 70*4882a593Smuzhiyun < 350000 1000000>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun cpu1: cpu@1 { 74*4882a593Smuzhiyun device_type = "cpu"; 75*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 76*4882a593Smuzhiyun reg = <1>; 77*4882a593Smuzhiyun clock-frequency = <1400000000>; 78*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7742_CLK_Z>; 79*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_CA15_CPU1>; 80*4882a593Smuzhiyun next-level-cache = <&L2_CA15>; 81*4882a593Smuzhiyun capacity-dmips-mhz = <1024>; 82*4882a593Smuzhiyun voltage-tolerance = <1>; /* 1% */ 83*4882a593Smuzhiyun clock-latency = <300000>; /* 300 us */ 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* kHz - uV - OPPs unknown yet */ 86*4882a593Smuzhiyun operating-points = <1400000 1000000>, 87*4882a593Smuzhiyun <1225000 1000000>, 88*4882a593Smuzhiyun <1050000 1000000>, 89*4882a593Smuzhiyun < 875000 1000000>, 90*4882a593Smuzhiyun < 700000 1000000>, 91*4882a593Smuzhiyun < 350000 1000000>; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun cpu2: cpu@2 { 95*4882a593Smuzhiyun device_type = "cpu"; 96*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 97*4882a593Smuzhiyun reg = <2>; 98*4882a593Smuzhiyun clock-frequency = <1400000000>; 99*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7742_CLK_Z>; 100*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_CA15_CPU2>; 101*4882a593Smuzhiyun next-level-cache = <&L2_CA15>; 102*4882a593Smuzhiyun capacity-dmips-mhz = <1024>; 103*4882a593Smuzhiyun voltage-tolerance = <1>; /* 1% */ 104*4882a593Smuzhiyun clock-latency = <300000>; /* 300 us */ 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* kHz - uV - OPPs unknown yet */ 107*4882a593Smuzhiyun operating-points = <1400000 1000000>, 108*4882a593Smuzhiyun <1225000 1000000>, 109*4882a593Smuzhiyun <1050000 1000000>, 110*4882a593Smuzhiyun < 875000 1000000>, 111*4882a593Smuzhiyun < 700000 1000000>, 112*4882a593Smuzhiyun < 350000 1000000>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun cpu3: cpu@3 { 116*4882a593Smuzhiyun device_type = "cpu"; 117*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 118*4882a593Smuzhiyun reg = <3>; 119*4882a593Smuzhiyun clock-frequency = <1400000000>; 120*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7742_CLK_Z>; 121*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_CA15_CPU3>; 122*4882a593Smuzhiyun next-level-cache = <&L2_CA15>; 123*4882a593Smuzhiyun capacity-dmips-mhz = <1024>; 124*4882a593Smuzhiyun voltage-tolerance = <1>; /* 1% */ 125*4882a593Smuzhiyun clock-latency = <300000>; /* 300 us */ 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* kHz - uV - OPPs unknown yet */ 128*4882a593Smuzhiyun operating-points = <1400000 1000000>, 129*4882a593Smuzhiyun <1225000 1000000>, 130*4882a593Smuzhiyun <1050000 1000000>, 131*4882a593Smuzhiyun < 875000 1000000>, 132*4882a593Smuzhiyun < 700000 1000000>, 133*4882a593Smuzhiyun < 350000 1000000>; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun cpu4: cpu@100 { 137*4882a593Smuzhiyun device_type = "cpu"; 138*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 139*4882a593Smuzhiyun reg = <0x100>; 140*4882a593Smuzhiyun clock-frequency = <780000000>; 141*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7742_CLK_Z2>; 142*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_CA7_CPU0>; 143*4882a593Smuzhiyun next-level-cache = <&L2_CA7>; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun cpu5: cpu@101 { 147*4882a593Smuzhiyun device_type = "cpu"; 148*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 149*4882a593Smuzhiyun reg = <0x101>; 150*4882a593Smuzhiyun clock-frequency = <780000000>; 151*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7742_CLK_Z2>; 152*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_CA7_CPU1>; 153*4882a593Smuzhiyun next-level-cache = <&L2_CA7>; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun cpu6: cpu@102 { 157*4882a593Smuzhiyun device_type = "cpu"; 158*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 159*4882a593Smuzhiyun reg = <0x102>; 160*4882a593Smuzhiyun clock-frequency = <780000000>; 161*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7742_CLK_Z2>; 162*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_CA7_CPU2>; 163*4882a593Smuzhiyun next-level-cache = <&L2_CA7>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun cpu7: cpu@103 { 167*4882a593Smuzhiyun device_type = "cpu"; 168*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 169*4882a593Smuzhiyun reg = <0x103>; 170*4882a593Smuzhiyun clock-frequency = <780000000>; 171*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7742_CLK_Z2>; 172*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_CA7_CPU3>; 173*4882a593Smuzhiyun next-level-cache = <&L2_CA7>; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun L2_CA15: cache-controller-0 { 177*4882a593Smuzhiyun compatible = "cache"; 178*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_CA15_SCU>; 179*4882a593Smuzhiyun cache-unified; 180*4882a593Smuzhiyun cache-level = <2>; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun L2_CA7: cache-controller-1 { 184*4882a593Smuzhiyun compatible = "cache"; 185*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_CA7_SCU>; 186*4882a593Smuzhiyun cache-unified; 187*4882a593Smuzhiyun cache-level = <2>; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* External root clock */ 192*4882a593Smuzhiyun extal_clk: extal { 193*4882a593Smuzhiyun compatible = "fixed-clock"; 194*4882a593Smuzhiyun #clock-cells = <0>; 195*4882a593Smuzhiyun /* This value must be overridden by the board. */ 196*4882a593Smuzhiyun clock-frequency = <0>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* External PCIe clock - can be overridden by the board */ 200*4882a593Smuzhiyun pcie_bus_clk: pcie_bus { 201*4882a593Smuzhiyun compatible = "fixed-clock"; 202*4882a593Smuzhiyun #clock-cells = <0>; 203*4882a593Smuzhiyun clock-frequency = <0>; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun pmu-0 { 207*4882a593Smuzhiyun compatible = "arm,cortex-a15-pmu"; 208*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 209*4882a593Smuzhiyun <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, 210*4882a593Smuzhiyun <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>, 211*4882a593Smuzhiyun <&gic GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 212*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun pmu-1 { 216*4882a593Smuzhiyun compatible = "arm,cortex-a7-pmu"; 217*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>, 218*4882a593Smuzhiyun <&gic GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>, 219*4882a593Smuzhiyun <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 220*4882a593Smuzhiyun <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 221*4882a593Smuzhiyun interrupt-affinity = <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun /* External SCIF clock */ 225*4882a593Smuzhiyun scif_clk: scif { 226*4882a593Smuzhiyun compatible = "fixed-clock"; 227*4882a593Smuzhiyun #clock-cells = <0>; 228*4882a593Smuzhiyun /* This value must be overridden by the board. */ 229*4882a593Smuzhiyun clock-frequency = <0>; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun soc { 233*4882a593Smuzhiyun compatible = "simple-bus"; 234*4882a593Smuzhiyun interrupt-parent = <&gic>; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #address-cells = <2>; 237*4882a593Smuzhiyun #size-cells = <2>; 238*4882a593Smuzhiyun ranges; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun rwdt: watchdog@e6020000 { 241*4882a593Smuzhiyun compatible = "renesas,r8a7742-wdt", 242*4882a593Smuzhiyun "renesas,rcar-gen2-wdt"; 243*4882a593Smuzhiyun reg = <0 0xe6020000 0 0x0c>; 244*4882a593Smuzhiyun interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 245*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 402>; 246*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 247*4882a593Smuzhiyun resets = <&cpg 402>; 248*4882a593Smuzhiyun status = "disabled"; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun gpio0: gpio@e6050000 { 252*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7742", 253*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 254*4882a593Smuzhiyun reg = <0 0xe6050000 0 0x50>; 255*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 256*4882a593Smuzhiyun #gpio-cells = <2>; 257*4882a593Smuzhiyun gpio-controller; 258*4882a593Smuzhiyun gpio-ranges = <&pfc 0 0 32>; 259*4882a593Smuzhiyun #interrupt-cells = <2>; 260*4882a593Smuzhiyun interrupt-controller; 261*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 912>; 262*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 263*4882a593Smuzhiyun resets = <&cpg 912>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun gpio1: gpio@e6051000 { 267*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7742", 268*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 269*4882a593Smuzhiyun reg = <0 0xe6051000 0 0x50>; 270*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 271*4882a593Smuzhiyun #gpio-cells = <2>; 272*4882a593Smuzhiyun gpio-controller; 273*4882a593Smuzhiyun gpio-ranges = <&pfc 0 32 30>; 274*4882a593Smuzhiyun #interrupt-cells = <2>; 275*4882a593Smuzhiyun interrupt-controller; 276*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 911>; 277*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 278*4882a593Smuzhiyun resets = <&cpg 911>; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun gpio2: gpio@e6052000 { 282*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7742", 283*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 284*4882a593Smuzhiyun reg = <0 0xe6052000 0 0x50>; 285*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 286*4882a593Smuzhiyun #gpio-cells = <2>; 287*4882a593Smuzhiyun gpio-controller; 288*4882a593Smuzhiyun gpio-ranges = <&pfc 0 64 30>; 289*4882a593Smuzhiyun #interrupt-cells = <2>; 290*4882a593Smuzhiyun interrupt-controller; 291*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 910>; 292*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 293*4882a593Smuzhiyun resets = <&cpg 910>; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun gpio3: gpio@e6053000 { 297*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7742", 298*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 299*4882a593Smuzhiyun reg = <0 0xe6053000 0 0x50>; 300*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 301*4882a593Smuzhiyun #gpio-cells = <2>; 302*4882a593Smuzhiyun gpio-controller; 303*4882a593Smuzhiyun gpio-ranges = <&pfc 0 96 32>; 304*4882a593Smuzhiyun #interrupt-cells = <2>; 305*4882a593Smuzhiyun interrupt-controller; 306*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 909>; 307*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 308*4882a593Smuzhiyun resets = <&cpg 909>; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun gpio4: gpio@e6054000 { 312*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7742", 313*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 314*4882a593Smuzhiyun reg = <0 0xe6054000 0 0x50>; 315*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 316*4882a593Smuzhiyun #gpio-cells = <2>; 317*4882a593Smuzhiyun gpio-controller; 318*4882a593Smuzhiyun gpio-ranges = <&pfc 0 128 32>; 319*4882a593Smuzhiyun #interrupt-cells = <2>; 320*4882a593Smuzhiyun interrupt-controller; 321*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 908>; 322*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 323*4882a593Smuzhiyun resets = <&cpg 908>; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun gpio5: gpio@e6055000 { 327*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7742", 328*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 329*4882a593Smuzhiyun reg = <0 0xe6055000 0 0x50>; 330*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 331*4882a593Smuzhiyun #gpio-cells = <2>; 332*4882a593Smuzhiyun gpio-controller; 333*4882a593Smuzhiyun gpio-ranges = <&pfc 0 160 32>; 334*4882a593Smuzhiyun #interrupt-cells = <2>; 335*4882a593Smuzhiyun interrupt-controller; 336*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 907>; 337*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 338*4882a593Smuzhiyun resets = <&cpg 907>; 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun pfc: pinctrl@e6060000 { 342*4882a593Smuzhiyun compatible = "renesas,pfc-r8a7742"; 343*4882a593Smuzhiyun reg = <0 0xe6060000 0 0x250>; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun tpu: pwm@e60f0000 { 347*4882a593Smuzhiyun compatible = "renesas,tpu-r8a7742", "renesas,tpu"; 348*4882a593Smuzhiyun reg = <0 0xe60f0000 0 0x148>; 349*4882a593Smuzhiyun interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>; 350*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 304>; 351*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 352*4882a593Smuzhiyun resets = <&cpg 304>; 353*4882a593Smuzhiyun #pwm-cells = <3>; 354*4882a593Smuzhiyun status = "disabled"; 355*4882a593Smuzhiyun }; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun cpg: clock-controller@e6150000 { 358*4882a593Smuzhiyun compatible = "renesas,r8a7742-cpg-mssr"; 359*4882a593Smuzhiyun reg = <0 0xe6150000 0 0x1000>; 360*4882a593Smuzhiyun clocks = <&extal_clk>, <&usb_extal_clk>; 361*4882a593Smuzhiyun clock-names = "extal", "usb_extal"; 362*4882a593Smuzhiyun #clock-cells = <2>; 363*4882a593Smuzhiyun #power-domain-cells = <0>; 364*4882a593Smuzhiyun #reset-cells = <1>; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun apmu@e6151000 { 368*4882a593Smuzhiyun compatible = "renesas,r8a7742-apmu", "renesas,apmu"; 369*4882a593Smuzhiyun reg = <0 0xe6151000 0 0x188>; 370*4882a593Smuzhiyun cpus = <&cpu4 &cpu5 &cpu6 &cpu7>; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun apmu@e6152000 { 374*4882a593Smuzhiyun compatible = "renesas,r8a7742-apmu", "renesas,apmu"; 375*4882a593Smuzhiyun reg = <0 0xe6152000 0 0x188>; 376*4882a593Smuzhiyun cpus = <&cpu0 &cpu1 &cpu2 &cpu3>; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun rst: reset-controller@e6160000 { 380*4882a593Smuzhiyun compatible = "renesas,r8a7742-rst"; 381*4882a593Smuzhiyun reg = <0 0xe6160000 0 0x0100>; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun sysc: system-controller@e6180000 { 385*4882a593Smuzhiyun compatible = "renesas,r8a7742-sysc"; 386*4882a593Smuzhiyun reg = <0 0xe6180000 0 0x0200>; 387*4882a593Smuzhiyun #power-domain-cells = <1>; 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun irqc: interrupt-controller@e61c0000 { 391*4882a593Smuzhiyun compatible = "renesas,irqc-r8a7742", "renesas,irqc"; 392*4882a593Smuzhiyun #interrupt-cells = <2>; 393*4882a593Smuzhiyun interrupt-controller; 394*4882a593Smuzhiyun reg = <0 0xe61c0000 0 0x200>; 395*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 396*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 397*4882a593Smuzhiyun <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 398*4882a593Smuzhiyun <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 399*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 407>; 400*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 401*4882a593Smuzhiyun resets = <&cpg 407>; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun thermal: thermal@e61f0000 { 405*4882a593Smuzhiyun compatible = "renesas,thermal-r8a7742", 406*4882a593Smuzhiyun "renesas,rcar-gen2-thermal"; 407*4882a593Smuzhiyun reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>; 408*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 409*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 522>; 410*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 411*4882a593Smuzhiyun resets = <&cpg 522>; 412*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 413*4882a593Smuzhiyun }; 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun ipmmu_sy0: iommu@e6280000 { 416*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7742", 417*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 418*4882a593Smuzhiyun reg = <0 0xe6280000 0 0x1000>; 419*4882a593Smuzhiyun interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>, 420*4882a593Smuzhiyun <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>; 421*4882a593Smuzhiyun #iommu-cells = <1>; 422*4882a593Smuzhiyun status = "disabled"; 423*4882a593Smuzhiyun }; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun ipmmu_sy1: iommu@e6290000 { 426*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7742", 427*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 428*4882a593Smuzhiyun reg = <0 0xe6290000 0 0x1000>; 429*4882a593Smuzhiyun interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>; 430*4882a593Smuzhiyun #iommu-cells = <1>; 431*4882a593Smuzhiyun status = "disabled"; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun ipmmu_ds: iommu@e6740000 { 435*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7742", 436*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 437*4882a593Smuzhiyun reg = <0 0xe6740000 0 0x1000>; 438*4882a593Smuzhiyun interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, 439*4882a593Smuzhiyun <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>; 440*4882a593Smuzhiyun #iommu-cells = <1>; 441*4882a593Smuzhiyun status = "disabled"; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun ipmmu_mp: iommu@ec680000 { 445*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7742", 446*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 447*4882a593Smuzhiyun reg = <0 0xec680000 0 0x1000>; 448*4882a593Smuzhiyun interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>; 449*4882a593Smuzhiyun #iommu-cells = <1>; 450*4882a593Smuzhiyun status = "disabled"; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun ipmmu_mx: iommu@fe951000 { 454*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7742", 455*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 456*4882a593Smuzhiyun reg = <0 0xfe951000 0 0x1000>; 457*4882a593Smuzhiyun interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>, 458*4882a593Smuzhiyun <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>; 459*4882a593Smuzhiyun #iommu-cells = <1>; 460*4882a593Smuzhiyun status = "disabled"; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun icram0: sram@e63a0000 { 464*4882a593Smuzhiyun compatible = "mmio-sram"; 465*4882a593Smuzhiyun reg = <0 0xe63a0000 0 0x12000>; 466*4882a593Smuzhiyun #address-cells = <1>; 467*4882a593Smuzhiyun #size-cells = <1>; 468*4882a593Smuzhiyun ranges = <0 0 0xe63a0000 0x12000>; 469*4882a593Smuzhiyun }; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun icram1: sram@e63c0000 { 472*4882a593Smuzhiyun compatible = "mmio-sram"; 473*4882a593Smuzhiyun reg = <0 0xe63c0000 0 0x1000>; 474*4882a593Smuzhiyun #address-cells = <1>; 475*4882a593Smuzhiyun #size-cells = <1>; 476*4882a593Smuzhiyun ranges = <0 0 0xe63c0000 0x1000>; 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun smp-sram@0 { 479*4882a593Smuzhiyun compatible = "renesas,smp-sram"; 480*4882a593Smuzhiyun reg = <0 0x100>; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun icram2: sram@e6300000 { 485*4882a593Smuzhiyun compatible = "mmio-sram"; 486*4882a593Smuzhiyun reg = <0 0xe6300000 0 0x40000>; 487*4882a593Smuzhiyun #address-cells = <1>; 488*4882a593Smuzhiyun #size-cells = <1>; 489*4882a593Smuzhiyun ranges = <0 0 0xe6300000 0x40000>; 490*4882a593Smuzhiyun }; 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun i2c0: i2c@e6508000 { 493*4882a593Smuzhiyun #address-cells = <1>; 494*4882a593Smuzhiyun #size-cells = <0>; 495*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7742", 496*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 497*4882a593Smuzhiyun reg = <0 0xe6508000 0 0x40>; 498*4882a593Smuzhiyun interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 499*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 931>; 500*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 501*4882a593Smuzhiyun resets = <&cpg 931>; 502*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 503*4882a593Smuzhiyun status = "disabled"; 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun i2c1: i2c@e6518000 { 507*4882a593Smuzhiyun #address-cells = <1>; 508*4882a593Smuzhiyun #size-cells = <0>; 509*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7742", 510*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 511*4882a593Smuzhiyun reg = <0 0xe6518000 0 0x40>; 512*4882a593Smuzhiyun interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 513*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 930>; 514*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 515*4882a593Smuzhiyun resets = <&cpg 930>; 516*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 517*4882a593Smuzhiyun status = "disabled"; 518*4882a593Smuzhiyun }; 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun i2c2: i2c@e6530000 { 521*4882a593Smuzhiyun #address-cells = <1>; 522*4882a593Smuzhiyun #size-cells = <0>; 523*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7742", 524*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 525*4882a593Smuzhiyun reg = <0 0xe6530000 0 0x40>; 526*4882a593Smuzhiyun interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 527*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 929>; 528*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 529*4882a593Smuzhiyun resets = <&cpg 929>; 530*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 531*4882a593Smuzhiyun status = "disabled"; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun i2c3: i2c@e6540000 { 535*4882a593Smuzhiyun #address-cells = <1>; 536*4882a593Smuzhiyun #size-cells = <0>; 537*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7742", 538*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 539*4882a593Smuzhiyun reg = <0 0xe6540000 0 0x40>; 540*4882a593Smuzhiyun interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 541*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 928>; 542*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 543*4882a593Smuzhiyun resets = <&cpg 928>; 544*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 545*4882a593Smuzhiyun status = "disabled"; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun iic0: i2c@e6500000 { 549*4882a593Smuzhiyun #address-cells = <1>; 550*4882a593Smuzhiyun #size-cells = <0>; 551*4882a593Smuzhiyun compatible = "renesas,iic-r8a7742", 552*4882a593Smuzhiyun "renesas,rcar-gen2-iic", 553*4882a593Smuzhiyun "renesas,rmobile-iic"; 554*4882a593Smuzhiyun reg = <0 0xe6500000 0 0x425>; 555*4882a593Smuzhiyun interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 556*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 318>; 557*4882a593Smuzhiyun dmas = <&dmac0 0x61>, <&dmac0 0x62>, 558*4882a593Smuzhiyun <&dmac1 0x61>, <&dmac1 0x62>; 559*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 560*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 561*4882a593Smuzhiyun resets = <&cpg 318>; 562*4882a593Smuzhiyun status = "disabled"; 563*4882a593Smuzhiyun }; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun iic1: i2c@e6510000 { 566*4882a593Smuzhiyun #address-cells = <1>; 567*4882a593Smuzhiyun #size-cells = <0>; 568*4882a593Smuzhiyun compatible = "renesas,iic-r8a7742", 569*4882a593Smuzhiyun "renesas,rcar-gen2-iic", 570*4882a593Smuzhiyun "renesas,rmobile-iic"; 571*4882a593Smuzhiyun reg = <0 0xe6510000 0 0x425>; 572*4882a593Smuzhiyun interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 573*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 323>; 574*4882a593Smuzhiyun dmas = <&dmac0 0x65>, <&dmac0 0x66>, 575*4882a593Smuzhiyun <&dmac1 0x65>, <&dmac1 0x66>; 576*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 577*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 578*4882a593Smuzhiyun resets = <&cpg 323>; 579*4882a593Smuzhiyun status = "disabled"; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun iic2: i2c@e6520000 { 583*4882a593Smuzhiyun #address-cells = <1>; 584*4882a593Smuzhiyun #size-cells = <0>; 585*4882a593Smuzhiyun compatible = "renesas,iic-r8a7742", 586*4882a593Smuzhiyun "renesas,rcar-gen2-iic", 587*4882a593Smuzhiyun "renesas,rmobile-iic"; 588*4882a593Smuzhiyun reg = <0 0xe6520000 0 0x425>; 589*4882a593Smuzhiyun interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>; 590*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 300>; 591*4882a593Smuzhiyun dmas = <&dmac0 0x69>, <&dmac0 0x6a>, 592*4882a593Smuzhiyun <&dmac1 0x69>, <&dmac1 0x6a>; 593*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 594*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 595*4882a593Smuzhiyun resets = <&cpg 300>; 596*4882a593Smuzhiyun status = "disabled"; 597*4882a593Smuzhiyun }; 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun iic3: i2c@e60b0000 { 600*4882a593Smuzhiyun #address-cells = <1>; 601*4882a593Smuzhiyun #size-cells = <0>; 602*4882a593Smuzhiyun compatible = "renesas,iic-r8a7742"; 603*4882a593Smuzhiyun reg = <0 0xe60b0000 0 0x425>; 604*4882a593Smuzhiyun interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 605*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 926>; 606*4882a593Smuzhiyun dmas = <&dmac0 0x77>, <&dmac0 0x78>, 607*4882a593Smuzhiyun <&dmac1 0x77>, <&dmac1 0x78>; 608*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 609*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 610*4882a593Smuzhiyun resets = <&cpg 926>; 611*4882a593Smuzhiyun status = "disabled"; 612*4882a593Smuzhiyun }; 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun hsusb: usb@e6590000 { 615*4882a593Smuzhiyun compatible = "renesas,usbhs-r8a7742", 616*4882a593Smuzhiyun "renesas,rcar-gen2-usbhs"; 617*4882a593Smuzhiyun reg = <0 0xe6590000 0 0x100>; 618*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 619*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 704>; 620*4882a593Smuzhiyun dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 621*4882a593Smuzhiyun <&usb_dmac1 0>, <&usb_dmac1 1>; 622*4882a593Smuzhiyun dma-names = "ch0", "ch1", "ch2", "ch3"; 623*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 624*4882a593Smuzhiyun resets = <&cpg 704>; 625*4882a593Smuzhiyun renesas,buswait = <4>; 626*4882a593Smuzhiyun phys = <&usb0 1>; 627*4882a593Smuzhiyun phy-names = "usb"; 628*4882a593Smuzhiyun status = "disabled"; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun usbphy: usb-phy@e6590100 { 632*4882a593Smuzhiyun compatible = "renesas,usb-phy-r8a7742", 633*4882a593Smuzhiyun "renesas,rcar-gen2-usb-phy"; 634*4882a593Smuzhiyun reg = <0 0xe6590100 0 0x100>; 635*4882a593Smuzhiyun #address-cells = <1>; 636*4882a593Smuzhiyun #size-cells = <0>; 637*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 704>; 638*4882a593Smuzhiyun clock-names = "usbhs"; 639*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 640*4882a593Smuzhiyun resets = <&cpg 704>; 641*4882a593Smuzhiyun status = "disabled"; 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun usb0: usb-channel@0 { 644*4882a593Smuzhiyun reg = <0>; 645*4882a593Smuzhiyun #phy-cells = <1>; 646*4882a593Smuzhiyun }; 647*4882a593Smuzhiyun usb2: usb-channel@2 { 648*4882a593Smuzhiyun reg = <2>; 649*4882a593Smuzhiyun #phy-cells = <1>; 650*4882a593Smuzhiyun }; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun usb_dmac0: dma-controller@e65a0000 { 654*4882a593Smuzhiyun compatible = "renesas,r8a7742-usb-dmac", 655*4882a593Smuzhiyun "renesas,usb-dmac"; 656*4882a593Smuzhiyun reg = <0 0xe65a0000 0 0x100>; 657*4882a593Smuzhiyun interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 658*4882a593Smuzhiyun <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 659*4882a593Smuzhiyun interrupt-names = "ch0", "ch1"; 660*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 330>; 661*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 662*4882a593Smuzhiyun resets = <&cpg 330>; 663*4882a593Smuzhiyun #dma-cells = <1>; 664*4882a593Smuzhiyun dma-channels = <2>; 665*4882a593Smuzhiyun }; 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun usb_dmac1: dma-controller@e65b0000 { 668*4882a593Smuzhiyun compatible = "renesas,r8a7742-usb-dmac", 669*4882a593Smuzhiyun "renesas,usb-dmac"; 670*4882a593Smuzhiyun reg = <0 0xe65b0000 0 0x100>; 671*4882a593Smuzhiyun interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 672*4882a593Smuzhiyun <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 673*4882a593Smuzhiyun interrupt-names = "ch0", "ch1"; 674*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 331>; 675*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 676*4882a593Smuzhiyun resets = <&cpg 331>; 677*4882a593Smuzhiyun #dma-cells = <1>; 678*4882a593Smuzhiyun dma-channels = <2>; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun dmac0: dma-controller@e6700000 { 682*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7742", 683*4882a593Smuzhiyun "renesas,rcar-dmac"; 684*4882a593Smuzhiyun reg = <0 0xe6700000 0 0x20000>; 685*4882a593Smuzhiyun interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>, 686*4882a593Smuzhiyun <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 687*4882a593Smuzhiyun <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 688*4882a593Smuzhiyun <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 689*4882a593Smuzhiyun <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 690*4882a593Smuzhiyun <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 691*4882a593Smuzhiyun <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 692*4882a593Smuzhiyun <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 693*4882a593Smuzhiyun <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 694*4882a593Smuzhiyun <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 695*4882a593Smuzhiyun <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 696*4882a593Smuzhiyun <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 697*4882a593Smuzhiyun <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 698*4882a593Smuzhiyun <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 699*4882a593Smuzhiyun <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 700*4882a593Smuzhiyun <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>; 701*4882a593Smuzhiyun interrupt-names = "error", 702*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 703*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 704*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 705*4882a593Smuzhiyun "ch12", "ch13", "ch14"; 706*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 219>; 707*4882a593Smuzhiyun clock-names = "fck"; 708*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 709*4882a593Smuzhiyun resets = <&cpg 219>; 710*4882a593Smuzhiyun #dma-cells = <1>; 711*4882a593Smuzhiyun dma-channels = <15>; 712*4882a593Smuzhiyun }; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun dmac1: dma-controller@e6720000 { 715*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7742", 716*4882a593Smuzhiyun "renesas,rcar-dmac"; 717*4882a593Smuzhiyun reg = <0 0xe6720000 0 0x20000>; 718*4882a593Smuzhiyun interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 719*4882a593Smuzhiyun <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 720*4882a593Smuzhiyun <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 721*4882a593Smuzhiyun <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 722*4882a593Smuzhiyun <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 723*4882a593Smuzhiyun <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 724*4882a593Smuzhiyun <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 725*4882a593Smuzhiyun <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 726*4882a593Smuzhiyun <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 727*4882a593Smuzhiyun <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 728*4882a593Smuzhiyun <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 729*4882a593Smuzhiyun <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 730*4882a593Smuzhiyun <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 731*4882a593Smuzhiyun <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 732*4882a593Smuzhiyun <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 733*4882a593Smuzhiyun <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>; 734*4882a593Smuzhiyun interrupt-names = "error", 735*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 736*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 737*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 738*4882a593Smuzhiyun "ch12", "ch13", "ch14"; 739*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 218>; 740*4882a593Smuzhiyun clock-names = "fck"; 741*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 742*4882a593Smuzhiyun resets = <&cpg 218>; 743*4882a593Smuzhiyun #dma-cells = <1>; 744*4882a593Smuzhiyun dma-channels = <15>; 745*4882a593Smuzhiyun }; 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun avb: ethernet@e6800000 { 748*4882a593Smuzhiyun compatible = "renesas,etheravb-r8a7742", 749*4882a593Smuzhiyun "renesas,etheravb-rcar-gen2"; 750*4882a593Smuzhiyun reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>; 751*4882a593Smuzhiyun interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>; 752*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 812>; 753*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 754*4882a593Smuzhiyun resets = <&cpg 812>; 755*4882a593Smuzhiyun #address-cells = <1>; 756*4882a593Smuzhiyun #size-cells = <0>; 757*4882a593Smuzhiyun status = "disabled"; 758*4882a593Smuzhiyun }; 759*4882a593Smuzhiyun 760*4882a593Smuzhiyun qspi: spi@e6b10000 { 761*4882a593Smuzhiyun compatible = "renesas,qspi-r8a7742", "renesas,qspi"; 762*4882a593Smuzhiyun reg = <0 0xe6b10000 0 0x2c>; 763*4882a593Smuzhiyun interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 764*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 917>; 765*4882a593Smuzhiyun dmas = <&dmac0 0x17>, <&dmac0 0x18>, 766*4882a593Smuzhiyun <&dmac1 0x17>, <&dmac1 0x18>; 767*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 768*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 769*4882a593Smuzhiyun resets = <&cpg 917>; 770*4882a593Smuzhiyun num-cs = <1>; 771*4882a593Smuzhiyun #address-cells = <1>; 772*4882a593Smuzhiyun #size-cells = <0>; 773*4882a593Smuzhiyun status = "disabled"; 774*4882a593Smuzhiyun }; 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun scifa0: serial@e6c40000 { 777*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7742", 778*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 779*4882a593Smuzhiyun reg = <0 0xe6c40000 0 0x40>; 780*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 781*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 204>; 782*4882a593Smuzhiyun clock-names = "fck"; 783*4882a593Smuzhiyun dmas = <&dmac0 0x21>, <&dmac0 0x22>, 784*4882a593Smuzhiyun <&dmac1 0x21>, <&dmac1 0x22>; 785*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 786*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 787*4882a593Smuzhiyun resets = <&cpg 204>; 788*4882a593Smuzhiyun status = "disabled"; 789*4882a593Smuzhiyun }; 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun scifa1: serial@e6c50000 { 792*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7742", 793*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 794*4882a593Smuzhiyun reg = <0 0xe6c50000 0 0x40>; 795*4882a593Smuzhiyun interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 796*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 203>; 797*4882a593Smuzhiyun clock-names = "fck"; 798*4882a593Smuzhiyun dmas = <&dmac0 0x25>, <&dmac0 0x26>, 799*4882a593Smuzhiyun <&dmac1 0x25>, <&dmac1 0x26>; 800*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 801*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 802*4882a593Smuzhiyun resets = <&cpg 203>; 803*4882a593Smuzhiyun status = "disabled"; 804*4882a593Smuzhiyun }; 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun scifa2: serial@e6c60000 { 807*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7742", 808*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 809*4882a593Smuzhiyun reg = <0 0xe6c60000 0 0x40>; 810*4882a593Smuzhiyun interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>; 811*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 202>; 812*4882a593Smuzhiyun clock-names = "fck"; 813*4882a593Smuzhiyun dmas = <&dmac0 0x27>, <&dmac0 0x28>, 814*4882a593Smuzhiyun <&dmac1 0x27>, <&dmac1 0x28>; 815*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 816*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 817*4882a593Smuzhiyun resets = <&cpg 202>; 818*4882a593Smuzhiyun status = "disabled"; 819*4882a593Smuzhiyun }; 820*4882a593Smuzhiyun 821*4882a593Smuzhiyun scifb0: serial@e6c20000 { 822*4882a593Smuzhiyun compatible = "renesas,scifb-r8a7742", 823*4882a593Smuzhiyun "renesas,rcar-gen2-scifb", "renesas,scifb"; 824*4882a593Smuzhiyun reg = <0 0xe6c20000 0 0x100>; 825*4882a593Smuzhiyun interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 826*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 206>; 827*4882a593Smuzhiyun clock-names = "fck"; 828*4882a593Smuzhiyun dmas = <&dmac0 0x3d>, <&dmac0 0x3e>, 829*4882a593Smuzhiyun <&dmac1 0x3d>, <&dmac1 0x3e>; 830*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 831*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 832*4882a593Smuzhiyun resets = <&cpg 206>; 833*4882a593Smuzhiyun status = "disabled"; 834*4882a593Smuzhiyun }; 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun scifb1: serial@e6c30000 { 837*4882a593Smuzhiyun compatible = "renesas,scifb-r8a7742", 838*4882a593Smuzhiyun "renesas,rcar-gen2-scifb", "renesas,scifb"; 839*4882a593Smuzhiyun reg = <0 0xe6c30000 0 0x100>; 840*4882a593Smuzhiyun interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>; 841*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 207>; 842*4882a593Smuzhiyun clock-names = "fck"; 843*4882a593Smuzhiyun dmas = <&dmac0 0x19>, <&dmac0 0x1a>, 844*4882a593Smuzhiyun <&dmac1 0x19>, <&dmac1 0x1a>; 845*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 846*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 847*4882a593Smuzhiyun resets = <&cpg 207>; 848*4882a593Smuzhiyun status = "disabled"; 849*4882a593Smuzhiyun }; 850*4882a593Smuzhiyun 851*4882a593Smuzhiyun scifb2: serial@e6ce0000 { 852*4882a593Smuzhiyun compatible = "renesas,scifb-r8a7742", 853*4882a593Smuzhiyun "renesas,rcar-gen2-scifb", "renesas,scifb"; 854*4882a593Smuzhiyun reg = <0 0xe6ce0000 0 0x100>; 855*4882a593Smuzhiyun interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 856*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 216>; 857*4882a593Smuzhiyun clock-names = "fck"; 858*4882a593Smuzhiyun dmas = <&dmac0 0x1d>, <&dmac0 0x1e>, 859*4882a593Smuzhiyun <&dmac1 0x1d>, <&dmac1 0x1e>; 860*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 861*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 862*4882a593Smuzhiyun resets = <&cpg 216>; 863*4882a593Smuzhiyun status = "disabled"; 864*4882a593Smuzhiyun }; 865*4882a593Smuzhiyun 866*4882a593Smuzhiyun scif0: serial@e6e60000 { 867*4882a593Smuzhiyun compatible = "renesas,scif-r8a7742", 868*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 869*4882a593Smuzhiyun reg = <0 0xe6e60000 0 0x40>; 870*4882a593Smuzhiyun interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 871*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 721>, 872*4882a593Smuzhiyun <&cpg CPG_CORE R8A7742_CLK_ZS>, <&scif_clk>; 873*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 874*4882a593Smuzhiyun dmas = <&dmac0 0x29>, <&dmac0 0x2a>, 875*4882a593Smuzhiyun <&dmac1 0x29>, <&dmac1 0x2a>; 876*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 877*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 878*4882a593Smuzhiyun resets = <&cpg 721>; 879*4882a593Smuzhiyun status = "disabled"; 880*4882a593Smuzhiyun }; 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun scif1: serial@e6e68000 { 883*4882a593Smuzhiyun compatible = "renesas,scif-r8a7742", 884*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 885*4882a593Smuzhiyun reg = <0 0xe6e68000 0 0x40>; 886*4882a593Smuzhiyun interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 887*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 720>, 888*4882a593Smuzhiyun <&cpg CPG_CORE R8A7742_CLK_ZS>, <&scif_clk>; 889*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 890*4882a593Smuzhiyun dmas = <&dmac0 0x2d>, <&dmac0 0x2e>, 891*4882a593Smuzhiyun <&dmac1 0x2d>, <&dmac1 0x2e>; 892*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 893*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 894*4882a593Smuzhiyun resets = <&cpg 720>; 895*4882a593Smuzhiyun status = "disabled"; 896*4882a593Smuzhiyun }; 897*4882a593Smuzhiyun 898*4882a593Smuzhiyun scif2: serial@e6e56000 { 899*4882a593Smuzhiyun compatible = "renesas,scif-r8a7742", 900*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 901*4882a593Smuzhiyun reg = <0 0xe6e56000 0 0x40>; 902*4882a593Smuzhiyun interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 903*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 310>, 904*4882a593Smuzhiyun <&cpg CPG_CORE R8A7742_CLK_ZS>, <&scif_clk>; 905*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 906*4882a593Smuzhiyun dmas = <&dmac0 0x2b>, <&dmac0 0x2c>, 907*4882a593Smuzhiyun <&dmac1 0x2b>, <&dmac1 0x2c>; 908*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 909*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 910*4882a593Smuzhiyun resets = <&cpg 310>; 911*4882a593Smuzhiyun status = "disabled"; 912*4882a593Smuzhiyun }; 913*4882a593Smuzhiyun 914*4882a593Smuzhiyun hscif0: serial@e62c0000 { 915*4882a593Smuzhiyun compatible = "renesas,hscif-r8a7742", 916*4882a593Smuzhiyun "renesas,rcar-gen2-hscif", "renesas,hscif"; 917*4882a593Smuzhiyun reg = <0 0xe62c0000 0 0x60>; 918*4882a593Smuzhiyun interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 919*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 717>, 920*4882a593Smuzhiyun <&cpg CPG_CORE R8A7742_CLK_ZS>, <&scif_clk>; 921*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 922*4882a593Smuzhiyun dmas = <&dmac0 0x39>, <&dmac0 0x3a>, 923*4882a593Smuzhiyun <&dmac1 0x39>, <&dmac1 0x3a>; 924*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 925*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 926*4882a593Smuzhiyun resets = <&cpg 717>; 927*4882a593Smuzhiyun status = "disabled"; 928*4882a593Smuzhiyun }; 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun hscif1: serial@e62c8000 { 931*4882a593Smuzhiyun compatible = "renesas,hscif-r8a7742", 932*4882a593Smuzhiyun "renesas,rcar-gen2-hscif", "renesas,hscif"; 933*4882a593Smuzhiyun reg = <0 0xe62c8000 0 0x60>; 934*4882a593Smuzhiyun interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 935*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 716>, 936*4882a593Smuzhiyun <&cpg CPG_CORE R8A7742_CLK_ZS>, <&scif_clk>; 937*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 938*4882a593Smuzhiyun dmas = <&dmac0 0x4d>, <&dmac0 0x4e>, 939*4882a593Smuzhiyun <&dmac1 0x4d>, <&dmac1 0x4e>; 940*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 941*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 942*4882a593Smuzhiyun resets = <&cpg 716>; 943*4882a593Smuzhiyun status = "disabled"; 944*4882a593Smuzhiyun }; 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun msiof0: spi@e6e20000 { 947*4882a593Smuzhiyun compatible = "renesas,msiof-r8a7742", 948*4882a593Smuzhiyun "renesas,rcar-gen2-msiof"; 949*4882a593Smuzhiyun reg = <0 0xe6e20000 0 0x0064>; 950*4882a593Smuzhiyun interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 951*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 0>; 952*4882a593Smuzhiyun dmas = <&dmac0 0x51>, <&dmac0 0x52>, 953*4882a593Smuzhiyun <&dmac1 0x51>, <&dmac1 0x52>; 954*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 955*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 956*4882a593Smuzhiyun resets = <&cpg 0>; 957*4882a593Smuzhiyun #address-cells = <1>; 958*4882a593Smuzhiyun #size-cells = <0>; 959*4882a593Smuzhiyun status = "disabled"; 960*4882a593Smuzhiyun }; 961*4882a593Smuzhiyun 962*4882a593Smuzhiyun msiof1: spi@e6e10000 { 963*4882a593Smuzhiyun compatible = "renesas,msiof-r8a7742", 964*4882a593Smuzhiyun "renesas,rcar-gen2-msiof"; 965*4882a593Smuzhiyun reg = <0 0xe6e10000 0 0x0064>; 966*4882a593Smuzhiyun interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 967*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 208>; 968*4882a593Smuzhiyun dmas = <&dmac0 0x55>, <&dmac0 0x56>, 969*4882a593Smuzhiyun <&dmac1 0x55>, <&dmac1 0x56>; 970*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 971*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 972*4882a593Smuzhiyun resets = <&cpg 208>; 973*4882a593Smuzhiyun #address-cells = <1>; 974*4882a593Smuzhiyun #size-cells = <0>; 975*4882a593Smuzhiyun status = "disabled"; 976*4882a593Smuzhiyun }; 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun msiof2: spi@e6e00000 { 979*4882a593Smuzhiyun compatible = "renesas,msiof-r8a7742", 980*4882a593Smuzhiyun "renesas,rcar-gen2-msiof"; 981*4882a593Smuzhiyun reg = <0 0xe6e00000 0 0x0064>; 982*4882a593Smuzhiyun interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 983*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 205>; 984*4882a593Smuzhiyun dmas = <&dmac0 0x41>, <&dmac0 0x42>, 985*4882a593Smuzhiyun <&dmac1 0x41>, <&dmac1 0x42>; 986*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 987*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 988*4882a593Smuzhiyun resets = <&cpg 205>; 989*4882a593Smuzhiyun #address-cells = <1>; 990*4882a593Smuzhiyun #size-cells = <0>; 991*4882a593Smuzhiyun status = "disabled"; 992*4882a593Smuzhiyun }; 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun msiof3: spi@e6c90000 { 995*4882a593Smuzhiyun compatible = "renesas,msiof-r8a7742", 996*4882a593Smuzhiyun "renesas,rcar-gen2-msiof"; 997*4882a593Smuzhiyun reg = <0 0xe6c90000 0 0x0064>; 998*4882a593Smuzhiyun interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 999*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 215>; 1000*4882a593Smuzhiyun dmas = <&dmac0 0x45>, <&dmac0 0x46>, 1001*4882a593Smuzhiyun <&dmac1 0x45>, <&dmac1 0x46>; 1002*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1003*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1004*4882a593Smuzhiyun resets = <&cpg 215>; 1005*4882a593Smuzhiyun #address-cells = <1>; 1006*4882a593Smuzhiyun #size-cells = <0>; 1007*4882a593Smuzhiyun status = "disabled"; 1008*4882a593Smuzhiyun }; 1009*4882a593Smuzhiyun 1010*4882a593Smuzhiyun can0: can@e6e80000 { 1011*4882a593Smuzhiyun compatible = "renesas,can-r8a7742", 1012*4882a593Smuzhiyun "renesas,rcar-gen2-can"; 1013*4882a593Smuzhiyun reg = <0 0xe6e80000 0 0x1000>; 1014*4882a593Smuzhiyun interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 1015*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 916>, 1016*4882a593Smuzhiyun <&cpg CPG_CORE R8A7742_CLK_RCAN>, <&can_clk>; 1017*4882a593Smuzhiyun clock-names = "clkp1", "clkp2", "can_clk"; 1018*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1019*4882a593Smuzhiyun resets = <&cpg 916>; 1020*4882a593Smuzhiyun status = "disabled"; 1021*4882a593Smuzhiyun }; 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun can1: can@e6e88000 { 1024*4882a593Smuzhiyun compatible = "renesas,can-r8a7742", 1025*4882a593Smuzhiyun "renesas,rcar-gen2-can"; 1026*4882a593Smuzhiyun reg = <0 0xe6e88000 0 0x1000>; 1027*4882a593Smuzhiyun interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 1028*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 915>, 1029*4882a593Smuzhiyun <&cpg CPG_CORE R8A7742_CLK_RCAN>, <&can_clk>; 1030*4882a593Smuzhiyun clock-names = "clkp1", "clkp2", "can_clk"; 1031*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1032*4882a593Smuzhiyun resets = <&cpg 915>; 1033*4882a593Smuzhiyun status = "disabled"; 1034*4882a593Smuzhiyun }; 1035*4882a593Smuzhiyun 1036*4882a593Smuzhiyun pwm0: pwm@e6e30000 { 1037*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7742", "renesas,pwm-rcar"; 1038*4882a593Smuzhiyun reg = <0 0xe6e30000 0 0x8>; 1039*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1040*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1041*4882a593Smuzhiyun resets = <&cpg 523>; 1042*4882a593Smuzhiyun #pwm-cells = <2>; 1043*4882a593Smuzhiyun status = "disabled"; 1044*4882a593Smuzhiyun }; 1045*4882a593Smuzhiyun 1046*4882a593Smuzhiyun pwm1: pwm@e6e31000 { 1047*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7742", "renesas,pwm-rcar"; 1048*4882a593Smuzhiyun reg = <0 0xe6e31000 0 0x8>; 1049*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1050*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1051*4882a593Smuzhiyun resets = <&cpg 523>; 1052*4882a593Smuzhiyun #pwm-cells = <2>; 1053*4882a593Smuzhiyun status = "disabled"; 1054*4882a593Smuzhiyun }; 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun pwm2: pwm@e6e32000 { 1057*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7742", "renesas,pwm-rcar"; 1058*4882a593Smuzhiyun reg = <0 0xe6e32000 0 0x8>; 1059*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1060*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1061*4882a593Smuzhiyun resets = <&cpg 523>; 1062*4882a593Smuzhiyun #pwm-cells = <2>; 1063*4882a593Smuzhiyun status = "disabled"; 1064*4882a593Smuzhiyun }; 1065*4882a593Smuzhiyun 1066*4882a593Smuzhiyun pwm3: pwm@e6e33000 { 1067*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7742", "renesas,pwm-rcar"; 1068*4882a593Smuzhiyun reg = <0 0xe6e33000 0 0x8>; 1069*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1070*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1071*4882a593Smuzhiyun resets = <&cpg 523>; 1072*4882a593Smuzhiyun #pwm-cells = <2>; 1073*4882a593Smuzhiyun status = "disabled"; 1074*4882a593Smuzhiyun }; 1075*4882a593Smuzhiyun 1076*4882a593Smuzhiyun pwm4: pwm@e6e34000 { 1077*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7742", "renesas,pwm-rcar"; 1078*4882a593Smuzhiyun reg = <0 0xe6e34000 0 0x8>; 1079*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1080*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1081*4882a593Smuzhiyun resets = <&cpg 523>; 1082*4882a593Smuzhiyun #pwm-cells = <2>; 1083*4882a593Smuzhiyun status = "disabled"; 1084*4882a593Smuzhiyun }; 1085*4882a593Smuzhiyun 1086*4882a593Smuzhiyun pwm5: pwm@e6e35000 { 1087*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7742", "renesas,pwm-rcar"; 1088*4882a593Smuzhiyun reg = <0 0xe6e35000 0 0x8>; 1089*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1090*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1091*4882a593Smuzhiyun resets = <&cpg 523>; 1092*4882a593Smuzhiyun #pwm-cells = <2>; 1093*4882a593Smuzhiyun status = "disabled"; 1094*4882a593Smuzhiyun }; 1095*4882a593Smuzhiyun 1096*4882a593Smuzhiyun pwm6: pwm@e6e36000 { 1097*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7742", "renesas,pwm-rcar"; 1098*4882a593Smuzhiyun reg = <0 0xe6e36000 0 0x8>; 1099*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1100*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1101*4882a593Smuzhiyun resets = <&cpg 523>; 1102*4882a593Smuzhiyun #pwm-cells = <2>; 1103*4882a593Smuzhiyun status = "disabled"; 1104*4882a593Smuzhiyun }; 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun vin0: video@e6ef0000 { 1107*4882a593Smuzhiyun compatible = "renesas,vin-r8a7742", 1108*4882a593Smuzhiyun "renesas,rcar-gen2-vin"; 1109*4882a593Smuzhiyun reg = <0 0xe6ef0000 0 0x1000>; 1110*4882a593Smuzhiyun interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 1111*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 811>; 1112*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1113*4882a593Smuzhiyun resets = <&cpg 811>; 1114*4882a593Smuzhiyun status = "disabled"; 1115*4882a593Smuzhiyun }; 1116*4882a593Smuzhiyun 1117*4882a593Smuzhiyun vin1: video@e6ef1000 { 1118*4882a593Smuzhiyun compatible = "renesas,vin-r8a7742", 1119*4882a593Smuzhiyun "renesas,rcar-gen2-vin"; 1120*4882a593Smuzhiyun reg = <0 0xe6ef1000 0 0x1000>; 1121*4882a593Smuzhiyun interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 1122*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 810>; 1123*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1124*4882a593Smuzhiyun resets = <&cpg 810>; 1125*4882a593Smuzhiyun status = "disabled"; 1126*4882a593Smuzhiyun }; 1127*4882a593Smuzhiyun 1128*4882a593Smuzhiyun vin2: video@e6ef2000 { 1129*4882a593Smuzhiyun compatible = "renesas,vin-r8a7742", 1130*4882a593Smuzhiyun "renesas,rcar-gen2-vin"; 1131*4882a593Smuzhiyun reg = <0 0xe6ef2000 0 0x1000>; 1132*4882a593Smuzhiyun interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 1133*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 809>; 1134*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1135*4882a593Smuzhiyun resets = <&cpg 809>; 1136*4882a593Smuzhiyun status = "disabled"; 1137*4882a593Smuzhiyun }; 1138*4882a593Smuzhiyun 1139*4882a593Smuzhiyun vin3: video@e6ef3000 { 1140*4882a593Smuzhiyun compatible = "renesas,vin-r8a7742", 1141*4882a593Smuzhiyun "renesas,rcar-gen2-vin"; 1142*4882a593Smuzhiyun reg = <0 0xe6ef3000 0 0x1000>; 1143*4882a593Smuzhiyun interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>; 1144*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 808>; 1145*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1146*4882a593Smuzhiyun resets = <&cpg 808>; 1147*4882a593Smuzhiyun status = "disabled"; 1148*4882a593Smuzhiyun }; 1149*4882a593Smuzhiyun 1150*4882a593Smuzhiyun rcar_sound: sound@ec500000 { 1151*4882a593Smuzhiyun /* 1152*4882a593Smuzhiyun * #sound-dai-cells is required 1153*4882a593Smuzhiyun * 1154*4882a593Smuzhiyun * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 1155*4882a593Smuzhiyun * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 1156*4882a593Smuzhiyun */ 1157*4882a593Smuzhiyun compatible = "renesas,rcar_sound-r8a7742", 1158*4882a593Smuzhiyun "renesas,rcar_sound-gen2"; 1159*4882a593Smuzhiyun reg = <0 0xec500000 0 0x1000>, /* SCU */ 1160*4882a593Smuzhiyun <0 0xec5a0000 0 0x100>, /* ADG */ 1161*4882a593Smuzhiyun <0 0xec540000 0 0x1000>, /* SSIU */ 1162*4882a593Smuzhiyun <0 0xec541000 0 0x280>, /* SSI */ 1163*4882a593Smuzhiyun <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/ 1164*4882a593Smuzhiyun reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 1165*4882a593Smuzhiyun 1166*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1005>, 1167*4882a593Smuzhiyun <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 1168*4882a593Smuzhiyun <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 1169*4882a593Smuzhiyun <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 1170*4882a593Smuzhiyun <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 1171*4882a593Smuzhiyun <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 1172*4882a593Smuzhiyun <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 1173*4882a593Smuzhiyun <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 1174*4882a593Smuzhiyun <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 1175*4882a593Smuzhiyun <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 1176*4882a593Smuzhiyun <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 1177*4882a593Smuzhiyun <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>, 1178*4882a593Smuzhiyun <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>, 1179*4882a593Smuzhiyun <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 1180*4882a593Smuzhiyun <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, 1181*4882a593Smuzhiyun <&cpg CPG_CORE R8A7742_CLK_M2>; 1182*4882a593Smuzhiyun clock-names = "ssi-all", 1183*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1184*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1185*4882a593Smuzhiyun "ssi.1", "ssi.0", 1186*4882a593Smuzhiyun "src.9", "src.8", "src.7", "src.6", 1187*4882a593Smuzhiyun "src.5", "src.4", "src.3", "src.2", 1188*4882a593Smuzhiyun "src.1", "src.0", 1189*4882a593Smuzhiyun "ctu.0", "ctu.1", 1190*4882a593Smuzhiyun "mix.0", "mix.1", 1191*4882a593Smuzhiyun "dvc.0", "dvc.1", 1192*4882a593Smuzhiyun "clk_a", "clk_b", "clk_c", "clk_i"; 1193*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1194*4882a593Smuzhiyun resets = <&cpg 1005>, 1195*4882a593Smuzhiyun <&cpg 1006>, <&cpg 1007>, 1196*4882a593Smuzhiyun <&cpg 1008>, <&cpg 1009>, 1197*4882a593Smuzhiyun <&cpg 1010>, <&cpg 1011>, 1198*4882a593Smuzhiyun <&cpg 1012>, <&cpg 1013>, 1199*4882a593Smuzhiyun <&cpg 1014>, <&cpg 1015>; 1200*4882a593Smuzhiyun reset-names = "ssi-all", 1201*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1202*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1203*4882a593Smuzhiyun "ssi.1", "ssi.0"; 1204*4882a593Smuzhiyun 1205*4882a593Smuzhiyun status = "disabled"; 1206*4882a593Smuzhiyun 1207*4882a593Smuzhiyun rcar_sound,dvc { 1208*4882a593Smuzhiyun dvc0: dvc-0 { 1209*4882a593Smuzhiyun dmas = <&audma1 0xbc>; 1210*4882a593Smuzhiyun dma-names = "tx"; 1211*4882a593Smuzhiyun }; 1212*4882a593Smuzhiyun dvc1: dvc-1 { 1213*4882a593Smuzhiyun dmas = <&audma1 0xbe>; 1214*4882a593Smuzhiyun dma-names = "tx"; 1215*4882a593Smuzhiyun }; 1216*4882a593Smuzhiyun }; 1217*4882a593Smuzhiyun 1218*4882a593Smuzhiyun rcar_sound,mix { 1219*4882a593Smuzhiyun mix0: mix-0 { }; 1220*4882a593Smuzhiyun mix1: mix-1 { }; 1221*4882a593Smuzhiyun }; 1222*4882a593Smuzhiyun 1223*4882a593Smuzhiyun rcar_sound,ctu { 1224*4882a593Smuzhiyun ctu00: ctu-0 { }; 1225*4882a593Smuzhiyun ctu01: ctu-1 { }; 1226*4882a593Smuzhiyun ctu02: ctu-2 { }; 1227*4882a593Smuzhiyun ctu03: ctu-3 { }; 1228*4882a593Smuzhiyun ctu10: ctu-4 { }; 1229*4882a593Smuzhiyun ctu11: ctu-5 { }; 1230*4882a593Smuzhiyun ctu12: ctu-6 { }; 1231*4882a593Smuzhiyun ctu13: ctu-7 { }; 1232*4882a593Smuzhiyun }; 1233*4882a593Smuzhiyun 1234*4882a593Smuzhiyun rcar_sound,src { 1235*4882a593Smuzhiyun src0: src-0 { 1236*4882a593Smuzhiyun interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 1237*4882a593Smuzhiyun dmas = <&audma0 0x85>, <&audma1 0x9a>; 1238*4882a593Smuzhiyun dma-names = "rx", "tx"; 1239*4882a593Smuzhiyun }; 1240*4882a593Smuzhiyun src1: src-1 { 1241*4882a593Smuzhiyun interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1242*4882a593Smuzhiyun dmas = <&audma0 0x87>, <&audma1 0x9c>; 1243*4882a593Smuzhiyun dma-names = "rx", "tx"; 1244*4882a593Smuzhiyun }; 1245*4882a593Smuzhiyun src2: src-2 { 1246*4882a593Smuzhiyun interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1247*4882a593Smuzhiyun dmas = <&audma0 0x89>, <&audma1 0x9e>; 1248*4882a593Smuzhiyun dma-names = "rx", "tx"; 1249*4882a593Smuzhiyun }; 1250*4882a593Smuzhiyun src3: src-3 { 1251*4882a593Smuzhiyun interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1252*4882a593Smuzhiyun dmas = <&audma0 0x8b>, <&audma1 0xa0>; 1253*4882a593Smuzhiyun dma-names = "rx", "tx"; 1254*4882a593Smuzhiyun }; 1255*4882a593Smuzhiyun src4: src-4 { 1256*4882a593Smuzhiyun interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1257*4882a593Smuzhiyun dmas = <&audma0 0x8d>, <&audma1 0xb0>; 1258*4882a593Smuzhiyun dma-names = "rx", "tx"; 1259*4882a593Smuzhiyun }; 1260*4882a593Smuzhiyun src5: src-5 { 1261*4882a593Smuzhiyun interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1262*4882a593Smuzhiyun dmas = <&audma0 0x8f>, <&audma1 0xb2>; 1263*4882a593Smuzhiyun dma-names = "rx", "tx"; 1264*4882a593Smuzhiyun }; 1265*4882a593Smuzhiyun src6: src-6 { 1266*4882a593Smuzhiyun interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1267*4882a593Smuzhiyun dmas = <&audma0 0x91>, <&audma1 0xb4>; 1268*4882a593Smuzhiyun dma-names = "rx", "tx"; 1269*4882a593Smuzhiyun }; 1270*4882a593Smuzhiyun src7: src-7 { 1271*4882a593Smuzhiyun interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 1272*4882a593Smuzhiyun dmas = <&audma0 0x93>, <&audma1 0xb6>; 1273*4882a593Smuzhiyun dma-names = "rx", "tx"; 1274*4882a593Smuzhiyun }; 1275*4882a593Smuzhiyun src8: src-8 { 1276*4882a593Smuzhiyun interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 1277*4882a593Smuzhiyun dmas = <&audma0 0x95>, <&audma1 0xb8>; 1278*4882a593Smuzhiyun dma-names = "rx", "tx"; 1279*4882a593Smuzhiyun }; 1280*4882a593Smuzhiyun src9: src-9 { 1281*4882a593Smuzhiyun interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 1282*4882a593Smuzhiyun dmas = <&audma0 0x97>, <&audma1 0xba>; 1283*4882a593Smuzhiyun dma-names = "rx", "tx"; 1284*4882a593Smuzhiyun }; 1285*4882a593Smuzhiyun }; 1286*4882a593Smuzhiyun 1287*4882a593Smuzhiyun rcar_sound,ssi { 1288*4882a593Smuzhiyun ssi0: ssi-0 { 1289*4882a593Smuzhiyun interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 1290*4882a593Smuzhiyun dmas = <&audma0 0x01>, <&audma1 0x02>, 1291*4882a593Smuzhiyun <&audma0 0x15>, <&audma1 0x16>; 1292*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1293*4882a593Smuzhiyun }; 1294*4882a593Smuzhiyun ssi1: ssi-1 { 1295*4882a593Smuzhiyun interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 1296*4882a593Smuzhiyun dmas = <&audma0 0x03>, <&audma1 0x04>, 1297*4882a593Smuzhiyun <&audma0 0x49>, <&audma1 0x4a>; 1298*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1299*4882a593Smuzhiyun }; 1300*4882a593Smuzhiyun ssi2: ssi-2 { 1301*4882a593Smuzhiyun interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 1302*4882a593Smuzhiyun dmas = <&audma0 0x05>, <&audma1 0x06>, 1303*4882a593Smuzhiyun <&audma0 0x63>, <&audma1 0x64>; 1304*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1305*4882a593Smuzhiyun }; 1306*4882a593Smuzhiyun ssi3: ssi-3 { 1307*4882a593Smuzhiyun interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 1308*4882a593Smuzhiyun dmas = <&audma0 0x07>, <&audma1 0x08>, 1309*4882a593Smuzhiyun <&audma0 0x6f>, <&audma1 0x70>; 1310*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1311*4882a593Smuzhiyun }; 1312*4882a593Smuzhiyun ssi4: ssi-4 { 1313*4882a593Smuzhiyun interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 1314*4882a593Smuzhiyun dmas = <&audma0 0x09>, <&audma1 0x0a>, 1315*4882a593Smuzhiyun <&audma0 0x71>, <&audma1 0x72>; 1316*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1317*4882a593Smuzhiyun }; 1318*4882a593Smuzhiyun ssi5: ssi-5 { 1319*4882a593Smuzhiyun interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 1320*4882a593Smuzhiyun dmas = <&audma0 0x0b>, <&audma1 0x0c>, 1321*4882a593Smuzhiyun <&audma0 0x73>, <&audma1 0x74>; 1322*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1323*4882a593Smuzhiyun }; 1324*4882a593Smuzhiyun ssi6: ssi-6 { 1325*4882a593Smuzhiyun interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 1326*4882a593Smuzhiyun dmas = <&audma0 0x0d>, <&audma1 0x0e>, 1327*4882a593Smuzhiyun <&audma0 0x75>, <&audma1 0x76>; 1328*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1329*4882a593Smuzhiyun }; 1330*4882a593Smuzhiyun ssi7: ssi-7 { 1331*4882a593Smuzhiyun interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 1332*4882a593Smuzhiyun dmas = <&audma0 0x0f>, <&audma1 0x10>, 1333*4882a593Smuzhiyun <&audma0 0x79>, <&audma1 0x7a>; 1334*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1335*4882a593Smuzhiyun }; 1336*4882a593Smuzhiyun ssi8: ssi-8 { 1337*4882a593Smuzhiyun interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 1338*4882a593Smuzhiyun dmas = <&audma0 0x11>, <&audma1 0x12>, 1339*4882a593Smuzhiyun <&audma0 0x7b>, <&audma1 0x7c>; 1340*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1341*4882a593Smuzhiyun }; 1342*4882a593Smuzhiyun ssi9: ssi-9 { 1343*4882a593Smuzhiyun interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 1344*4882a593Smuzhiyun dmas = <&audma0 0x13>, <&audma1 0x14>, 1345*4882a593Smuzhiyun <&audma0 0x7d>, <&audma1 0x7e>; 1346*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1347*4882a593Smuzhiyun }; 1348*4882a593Smuzhiyun }; 1349*4882a593Smuzhiyun }; 1350*4882a593Smuzhiyun 1351*4882a593Smuzhiyun audma0: dma-controller@ec700000 { 1352*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7742", 1353*4882a593Smuzhiyun "renesas,rcar-dmac"; 1354*4882a593Smuzhiyun reg = <0 0xec700000 0 0x10000>; 1355*4882a593Smuzhiyun interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>, 1356*4882a593Smuzhiyun <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 1357*4882a593Smuzhiyun <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 1358*4882a593Smuzhiyun <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 1359*4882a593Smuzhiyun <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 1360*4882a593Smuzhiyun <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 1361*4882a593Smuzhiyun <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 1362*4882a593Smuzhiyun <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 1363*4882a593Smuzhiyun <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 1364*4882a593Smuzhiyun <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 1365*4882a593Smuzhiyun <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 1366*4882a593Smuzhiyun <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 1367*4882a593Smuzhiyun <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 1368*4882a593Smuzhiyun <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>; 1369*4882a593Smuzhiyun interrupt-names = "error", 1370*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 1371*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1372*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1373*4882a593Smuzhiyun "ch12"; 1374*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 502>; 1375*4882a593Smuzhiyun clock-names = "fck"; 1376*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1377*4882a593Smuzhiyun resets = <&cpg 502>; 1378*4882a593Smuzhiyun #dma-cells = <1>; 1379*4882a593Smuzhiyun dma-channels = <13>; 1380*4882a593Smuzhiyun }; 1381*4882a593Smuzhiyun 1382*4882a593Smuzhiyun audma1: dma-controller@ec720000 { 1383*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7742", 1384*4882a593Smuzhiyun "renesas,rcar-dmac"; 1385*4882a593Smuzhiyun reg = <0 0xec720000 0 0x10000>; 1386*4882a593Smuzhiyun interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>, 1387*4882a593Smuzhiyun <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 1388*4882a593Smuzhiyun <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 1389*4882a593Smuzhiyun <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, 1390*4882a593Smuzhiyun <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 1391*4882a593Smuzhiyun <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, 1392*4882a593Smuzhiyun <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, 1393*4882a593Smuzhiyun <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, 1394*4882a593Smuzhiyun <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, 1395*4882a593Smuzhiyun <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, 1396*4882a593Smuzhiyun <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, 1397*4882a593Smuzhiyun <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, 1398*4882a593Smuzhiyun <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, 1399*4882a593Smuzhiyun <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>; 1400*4882a593Smuzhiyun interrupt-names = "error", 1401*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 1402*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1403*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1404*4882a593Smuzhiyun "ch12"; 1405*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 501>; 1406*4882a593Smuzhiyun clock-names = "fck"; 1407*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1408*4882a593Smuzhiyun resets = <&cpg 501>; 1409*4882a593Smuzhiyun #dma-cells = <1>; 1410*4882a593Smuzhiyun dma-channels = <13>; 1411*4882a593Smuzhiyun }; 1412*4882a593Smuzhiyun 1413*4882a593Smuzhiyun xhci: usb@ee000000 { 1414*4882a593Smuzhiyun compatible = "renesas,xhci-r8a7742", 1415*4882a593Smuzhiyun "renesas,rcar-gen2-xhci"; 1416*4882a593Smuzhiyun reg = <0 0xee000000 0 0xc00>; 1417*4882a593Smuzhiyun interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 1418*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 328>; 1419*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1420*4882a593Smuzhiyun resets = <&cpg 328>; 1421*4882a593Smuzhiyun phys = <&usb2 1>; 1422*4882a593Smuzhiyun phy-names = "usb"; 1423*4882a593Smuzhiyun status = "disabled"; 1424*4882a593Smuzhiyun }; 1425*4882a593Smuzhiyun 1426*4882a593Smuzhiyun pci0: pci@ee090000 { 1427*4882a593Smuzhiyun compatible = "renesas,pci-r8a7742", 1428*4882a593Smuzhiyun "renesas,pci-rcar-gen2"; 1429*4882a593Smuzhiyun device_type = "pci"; 1430*4882a593Smuzhiyun reg = <0 0xee090000 0 0xc00>, 1431*4882a593Smuzhiyun <0 0xee080000 0 0x1100>; 1432*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1433*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>; 1434*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1435*4882a593Smuzhiyun resets = <&cpg 703>; 1436*4882a593Smuzhiyun status = "disabled"; 1437*4882a593Smuzhiyun 1438*4882a593Smuzhiyun bus-range = <0 0>; 1439*4882a593Smuzhiyun #address-cells = <3>; 1440*4882a593Smuzhiyun #size-cells = <2>; 1441*4882a593Smuzhiyun #interrupt-cells = <1>; 1442*4882a593Smuzhiyun ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>; 1443*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 0x7>; 1444*4882a593Smuzhiyun interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 1445*4882a593Smuzhiyun <0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 1446*4882a593Smuzhiyun <0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1447*4882a593Smuzhiyun 1448*4882a593Smuzhiyun usb@1,0 { 1449*4882a593Smuzhiyun reg = <0x800 0 0 0 0>; 1450*4882a593Smuzhiyun phys = <&usb0 0>; 1451*4882a593Smuzhiyun phy-names = "usb"; 1452*4882a593Smuzhiyun }; 1453*4882a593Smuzhiyun 1454*4882a593Smuzhiyun usb@2,0 { 1455*4882a593Smuzhiyun reg = <0x1000 0 0 0 0>; 1456*4882a593Smuzhiyun phys = <&usb0 0>; 1457*4882a593Smuzhiyun phy-names = "usb"; 1458*4882a593Smuzhiyun }; 1459*4882a593Smuzhiyun }; 1460*4882a593Smuzhiyun 1461*4882a593Smuzhiyun pci1: pci@ee0b0000 { 1462*4882a593Smuzhiyun compatible = "renesas,pci-r8a7742", 1463*4882a593Smuzhiyun "renesas,pci-rcar-gen2"; 1464*4882a593Smuzhiyun device_type = "pci"; 1465*4882a593Smuzhiyun reg = <0 0xee0b0000 0 0xc00>, 1466*4882a593Smuzhiyun <0 0xee0a0000 0 0x1100>; 1467*4882a593Smuzhiyun interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 1468*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>; 1469*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1470*4882a593Smuzhiyun resets = <&cpg 703>; 1471*4882a593Smuzhiyun status = "disabled"; 1472*4882a593Smuzhiyun 1473*4882a593Smuzhiyun bus-range = <1 1>; 1474*4882a593Smuzhiyun #address-cells = <3>; 1475*4882a593Smuzhiyun #size-cells = <2>; 1476*4882a593Smuzhiyun #interrupt-cells = <1>; 1477*4882a593Smuzhiyun ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>; 1478*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 0x7>; 1479*4882a593Smuzhiyun interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 1480*4882a593Smuzhiyun <0x0800 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 1481*4882a593Smuzhiyun <0x1000 0 0 2 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 1482*4882a593Smuzhiyun }; 1483*4882a593Smuzhiyun 1484*4882a593Smuzhiyun pci2: pci@ee0d0000 { 1485*4882a593Smuzhiyun compatible = "renesas,pci-r8a7742", 1486*4882a593Smuzhiyun "renesas,pci-rcar-gen2"; 1487*4882a593Smuzhiyun device_type = "pci"; 1488*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>; 1489*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1490*4882a593Smuzhiyun resets = <&cpg 703>; 1491*4882a593Smuzhiyun reg = <0 0xee0d0000 0 0xc00>, 1492*4882a593Smuzhiyun <0 0xee0c0000 0 0x1100>; 1493*4882a593Smuzhiyun interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 1494*4882a593Smuzhiyun status = "disabled"; 1495*4882a593Smuzhiyun 1496*4882a593Smuzhiyun bus-range = <2 2>; 1497*4882a593Smuzhiyun #address-cells = <3>; 1498*4882a593Smuzhiyun #size-cells = <2>; 1499*4882a593Smuzhiyun #interrupt-cells = <1>; 1500*4882a593Smuzhiyun ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>; 1501*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 0x7>; 1502*4882a593Smuzhiyun interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 1503*4882a593Smuzhiyun <0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 1504*4882a593Smuzhiyun <0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 1505*4882a593Smuzhiyun 1506*4882a593Smuzhiyun usb@1,0 { 1507*4882a593Smuzhiyun reg = <0x20800 0 0 0 0>; 1508*4882a593Smuzhiyun phys = <&usb2 0>; 1509*4882a593Smuzhiyun phy-names = "usb"; 1510*4882a593Smuzhiyun }; 1511*4882a593Smuzhiyun 1512*4882a593Smuzhiyun usb@2,0 { 1513*4882a593Smuzhiyun reg = <0x21000 0 0 0 0>; 1514*4882a593Smuzhiyun phys = <&usb2 0>; 1515*4882a593Smuzhiyun phy-names = "usb"; 1516*4882a593Smuzhiyun }; 1517*4882a593Smuzhiyun }; 1518*4882a593Smuzhiyun 1519*4882a593Smuzhiyun sdhi0: mmc@ee100000 { 1520*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7742", 1521*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1522*4882a593Smuzhiyun reg = <0 0xee100000 0 0x328>; 1523*4882a593Smuzhiyun interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1524*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 314>; 1525*4882a593Smuzhiyun dmas = <&dmac0 0xcd>, <&dmac0 0xce>, 1526*4882a593Smuzhiyun <&dmac1 0xcd>, <&dmac1 0xce>; 1527*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1528*4882a593Smuzhiyun max-frequency = <195000000>; 1529*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1530*4882a593Smuzhiyun resets = <&cpg 314>; 1531*4882a593Smuzhiyun status = "disabled"; 1532*4882a593Smuzhiyun }; 1533*4882a593Smuzhiyun 1534*4882a593Smuzhiyun sdhi1: mmc@ee120000 { 1535*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7742", 1536*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1537*4882a593Smuzhiyun reg = <0 0xee120000 0 0x328>; 1538*4882a593Smuzhiyun interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 1539*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 313>; 1540*4882a593Smuzhiyun dmas = <&dmac0 0xc9>, <&dmac0 0xca>, 1541*4882a593Smuzhiyun <&dmac1 0xc9>, <&dmac1 0xca>; 1542*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1543*4882a593Smuzhiyun max-frequency = <195000000>; 1544*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1545*4882a593Smuzhiyun resets = <&cpg 313>; 1546*4882a593Smuzhiyun status = "disabled"; 1547*4882a593Smuzhiyun }; 1548*4882a593Smuzhiyun 1549*4882a593Smuzhiyun sdhi2: mmc@ee140000 { 1550*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7742", 1551*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1552*4882a593Smuzhiyun reg = <0 0xee140000 0 0x100>; 1553*4882a593Smuzhiyun interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; 1554*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 312>; 1555*4882a593Smuzhiyun dmas = <&dmac0 0xc1>, <&dmac0 0xc2>, 1556*4882a593Smuzhiyun <&dmac1 0xc1>, <&dmac1 0xc2>; 1557*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1558*4882a593Smuzhiyun max-frequency = <97500000>; 1559*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1560*4882a593Smuzhiyun resets = <&cpg 312>; 1561*4882a593Smuzhiyun status = "disabled"; 1562*4882a593Smuzhiyun }; 1563*4882a593Smuzhiyun 1564*4882a593Smuzhiyun sdhi3: mmc@ee160000 { 1565*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7742", 1566*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1567*4882a593Smuzhiyun reg = <0 0xee160000 0 0x100>; 1568*4882a593Smuzhiyun interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 1569*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 311>; 1570*4882a593Smuzhiyun dmas = <&dmac0 0xd3>, <&dmac0 0xd4>, 1571*4882a593Smuzhiyun <&dmac1 0xd3>, <&dmac1 0xd4>; 1572*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1573*4882a593Smuzhiyun max-frequency = <97500000>; 1574*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1575*4882a593Smuzhiyun resets = <&cpg 311>; 1576*4882a593Smuzhiyun status = "disabled"; 1577*4882a593Smuzhiyun }; 1578*4882a593Smuzhiyun 1579*4882a593Smuzhiyun mmcif0: mmc@ee200000 { 1580*4882a593Smuzhiyun compatible = "renesas,mmcif-r8a7742", 1581*4882a593Smuzhiyun "renesas,sh-mmcif"; 1582*4882a593Smuzhiyun reg = <0 0xee200000 0 0x80>; 1583*4882a593Smuzhiyun interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>; 1584*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 315>; 1585*4882a593Smuzhiyun dmas = <&dmac0 0xd1>, <&dmac0 0xd2>, 1586*4882a593Smuzhiyun <&dmac1 0xd1>, <&dmac1 0xd2>; 1587*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1588*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1589*4882a593Smuzhiyun resets = <&cpg 315>; 1590*4882a593Smuzhiyun reg-io-width = <4>; 1591*4882a593Smuzhiyun status = "disabled"; 1592*4882a593Smuzhiyun max-frequency = <97500000>; 1593*4882a593Smuzhiyun }; 1594*4882a593Smuzhiyun 1595*4882a593Smuzhiyun mmcif1: mmc@ee220000 { 1596*4882a593Smuzhiyun compatible = "renesas,mmcif-r8a7742", 1597*4882a593Smuzhiyun "renesas,sh-mmcif"; 1598*4882a593Smuzhiyun reg = <0 0xee220000 0 0x80>; 1599*4882a593Smuzhiyun interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>; 1600*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 305>; 1601*4882a593Smuzhiyun dmas = <&dmac0 0xe1>, <&dmac0 0xe2>, 1602*4882a593Smuzhiyun <&dmac1 0xe1>, <&dmac1 0xe2>; 1603*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1604*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1605*4882a593Smuzhiyun resets = <&cpg 305>; 1606*4882a593Smuzhiyun reg-io-width = <4>; 1607*4882a593Smuzhiyun status = "disabled"; 1608*4882a593Smuzhiyun max-frequency = <97500000>; 1609*4882a593Smuzhiyun }; 1610*4882a593Smuzhiyun 1611*4882a593Smuzhiyun sata0: sata@ee300000 { 1612*4882a593Smuzhiyun compatible = "renesas,sata-r8a7742", 1613*4882a593Smuzhiyun "renesas,rcar-gen2-sata"; 1614*4882a593Smuzhiyun reg = <0 0xee300000 0 0x200000>; 1615*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 1616*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 815>; 1617*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1618*4882a593Smuzhiyun resets = <&cpg 815>; 1619*4882a593Smuzhiyun status = "disabled"; 1620*4882a593Smuzhiyun }; 1621*4882a593Smuzhiyun 1622*4882a593Smuzhiyun sata1: sata@ee500000 { 1623*4882a593Smuzhiyun compatible = "renesas,sata-r8a7742", 1624*4882a593Smuzhiyun "renesas,rcar-gen2-sata"; 1625*4882a593Smuzhiyun reg = <0 0xee500000 0 0x200000>; 1626*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 1627*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 814>; 1628*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1629*4882a593Smuzhiyun resets = <&cpg 814>; 1630*4882a593Smuzhiyun status = "disabled"; 1631*4882a593Smuzhiyun }; 1632*4882a593Smuzhiyun 1633*4882a593Smuzhiyun ether: ethernet@ee700000 { 1634*4882a593Smuzhiyun compatible = "renesas,ether-r8a7742", 1635*4882a593Smuzhiyun "renesas,rcar-gen2-ether"; 1636*4882a593Smuzhiyun reg = <0 0xee700000 0 0x400>; 1637*4882a593Smuzhiyun interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>; 1638*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 813>; 1639*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1640*4882a593Smuzhiyun resets = <&cpg 813>; 1641*4882a593Smuzhiyun phy-mode = "rmii"; 1642*4882a593Smuzhiyun #address-cells = <1>; 1643*4882a593Smuzhiyun #size-cells = <0>; 1644*4882a593Smuzhiyun status = "disabled"; 1645*4882a593Smuzhiyun }; 1646*4882a593Smuzhiyun 1647*4882a593Smuzhiyun gic: interrupt-controller@f1001000 { 1648*4882a593Smuzhiyun compatible = "arm,gic-400"; 1649*4882a593Smuzhiyun #interrupt-cells = <3>; 1650*4882a593Smuzhiyun #address-cells = <0>; 1651*4882a593Smuzhiyun interrupt-controller; 1652*4882a593Smuzhiyun reg = <0 0xf1001000 0 0x1000>, <0 0xf1002000 0 0x2000>, 1653*4882a593Smuzhiyun <0 0xf1004000 0 0x2000>, <0 0xf1006000 0 0x2000>; 1654*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>; 1655*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 408>; 1656*4882a593Smuzhiyun clock-names = "clk"; 1657*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1658*4882a593Smuzhiyun resets = <&cpg 408>; 1659*4882a593Smuzhiyun }; 1660*4882a593Smuzhiyun 1661*4882a593Smuzhiyun pciec: pcie@fe000000 { 1662*4882a593Smuzhiyun compatible = "renesas,pcie-r8a7742", 1663*4882a593Smuzhiyun "renesas,pcie-rcar-gen2"; 1664*4882a593Smuzhiyun reg = <0 0xfe000000 0 0x80000>; 1665*4882a593Smuzhiyun #address-cells = <3>; 1666*4882a593Smuzhiyun #size-cells = <2>; 1667*4882a593Smuzhiyun bus-range = <0x00 0xff>; 1668*4882a593Smuzhiyun device_type = "pci"; 1669*4882a593Smuzhiyun ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 1670*4882a593Smuzhiyun <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 1671*4882a593Smuzhiyun <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 1672*4882a593Smuzhiyun <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 1673*4882a593Smuzhiyun /* Map all possible DDR as inbound ranges */ 1674*4882a593Smuzhiyun dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>, 1675*4882a593Smuzhiyun <0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>; 1676*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 1677*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 1678*4882a593Smuzhiyun <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 1679*4882a593Smuzhiyun #interrupt-cells = <1>; 1680*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 1681*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 1682*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 1683*4882a593Smuzhiyun clock-names = "pcie", "pcie_bus"; 1684*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1685*4882a593Smuzhiyun resets = <&cpg 319>; 1686*4882a593Smuzhiyun status = "disabled"; 1687*4882a593Smuzhiyun }; 1688*4882a593Smuzhiyun 1689*4882a593Smuzhiyun vsp@fe920000 { 1690*4882a593Smuzhiyun compatible = "renesas,vsp1"; 1691*4882a593Smuzhiyun reg = <0 0xfe920000 0 0x8000>; 1692*4882a593Smuzhiyun interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 1693*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 130>; 1694*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1695*4882a593Smuzhiyun resets = <&cpg 130>; 1696*4882a593Smuzhiyun }; 1697*4882a593Smuzhiyun 1698*4882a593Smuzhiyun vsp@fe928000 { 1699*4882a593Smuzhiyun compatible = "renesas,vsp1"; 1700*4882a593Smuzhiyun reg = <0 0xfe928000 0 0x8000>; 1701*4882a593Smuzhiyun interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>; 1702*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 131>; 1703*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1704*4882a593Smuzhiyun resets = <&cpg 131>; 1705*4882a593Smuzhiyun }; 1706*4882a593Smuzhiyun 1707*4882a593Smuzhiyun vsp@fe930000 { 1708*4882a593Smuzhiyun compatible = "renesas,vsp1"; 1709*4882a593Smuzhiyun reg = <0 0xfe930000 0 0x8000>; 1710*4882a593Smuzhiyun interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1711*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 128>; 1712*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1713*4882a593Smuzhiyun resets = <&cpg 128>; 1714*4882a593Smuzhiyun }; 1715*4882a593Smuzhiyun 1716*4882a593Smuzhiyun vsp@fe938000 { 1717*4882a593Smuzhiyun compatible = "renesas,vsp1"; 1718*4882a593Smuzhiyun reg = <0 0xfe938000 0 0x8000>; 1719*4882a593Smuzhiyun interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>; 1720*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 127>; 1721*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1722*4882a593Smuzhiyun resets = <&cpg 127>; 1723*4882a593Smuzhiyun }; 1724*4882a593Smuzhiyun 1725*4882a593Smuzhiyun du: display@feb00000 { 1726*4882a593Smuzhiyun compatible = "renesas,du-r8a7742"; 1727*4882a593Smuzhiyun reg = <0 0xfeb00000 0 0x70000>; 1728*4882a593Smuzhiyun interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 1729*4882a593Smuzhiyun <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>, 1730*4882a593Smuzhiyun <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>; 1731*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>, 1732*4882a593Smuzhiyun <&cpg CPG_MOD 722>; 1733*4882a593Smuzhiyun clock-names = "du.0", "du.1", "du.2"; 1734*4882a593Smuzhiyun resets = <&cpg 724>; 1735*4882a593Smuzhiyun reset-names = "du.0"; 1736*4882a593Smuzhiyun status = "disabled"; 1737*4882a593Smuzhiyun 1738*4882a593Smuzhiyun ports { 1739*4882a593Smuzhiyun #address-cells = <1>; 1740*4882a593Smuzhiyun #size-cells = <0>; 1741*4882a593Smuzhiyun 1742*4882a593Smuzhiyun port@0 { 1743*4882a593Smuzhiyun reg = <0>; 1744*4882a593Smuzhiyun du_out_rgb: endpoint { 1745*4882a593Smuzhiyun }; 1746*4882a593Smuzhiyun }; 1747*4882a593Smuzhiyun port@1 { 1748*4882a593Smuzhiyun reg = <1>; 1749*4882a593Smuzhiyun du_out_lvds0: endpoint { 1750*4882a593Smuzhiyun remote-endpoint = <&lvds0_in>; 1751*4882a593Smuzhiyun }; 1752*4882a593Smuzhiyun }; 1753*4882a593Smuzhiyun port@2 { 1754*4882a593Smuzhiyun reg = <2>; 1755*4882a593Smuzhiyun du_out_lvds1: endpoint { 1756*4882a593Smuzhiyun remote-endpoint = <&lvds1_in>; 1757*4882a593Smuzhiyun }; 1758*4882a593Smuzhiyun }; 1759*4882a593Smuzhiyun }; 1760*4882a593Smuzhiyun }; 1761*4882a593Smuzhiyun 1762*4882a593Smuzhiyun lvds0: lvds@feb90000 { 1763*4882a593Smuzhiyun compatible = "renesas,r8a7742-lvds"; 1764*4882a593Smuzhiyun reg = <0 0xfeb90000 0 0x14>; 1765*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 726>; 1766*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1767*4882a593Smuzhiyun resets = <&cpg 726>; 1768*4882a593Smuzhiyun status = "disabled"; 1769*4882a593Smuzhiyun 1770*4882a593Smuzhiyun ports { 1771*4882a593Smuzhiyun #address-cells = <1>; 1772*4882a593Smuzhiyun #size-cells = <0>; 1773*4882a593Smuzhiyun 1774*4882a593Smuzhiyun port@0 { 1775*4882a593Smuzhiyun reg = <0>; 1776*4882a593Smuzhiyun lvds0_in: endpoint { 1777*4882a593Smuzhiyun remote-endpoint = <&du_out_lvds0>; 1778*4882a593Smuzhiyun }; 1779*4882a593Smuzhiyun }; 1780*4882a593Smuzhiyun port@1 { 1781*4882a593Smuzhiyun reg = <1>; 1782*4882a593Smuzhiyun lvds0_out: endpoint { 1783*4882a593Smuzhiyun }; 1784*4882a593Smuzhiyun }; 1785*4882a593Smuzhiyun }; 1786*4882a593Smuzhiyun }; 1787*4882a593Smuzhiyun 1788*4882a593Smuzhiyun lvds1: lvds@feb94000 { 1789*4882a593Smuzhiyun compatible = "renesas,r8a7742-lvds"; 1790*4882a593Smuzhiyun reg = <0 0xfeb94000 0 0x14>; 1791*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 725>; 1792*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1793*4882a593Smuzhiyun resets = <&cpg 725>; 1794*4882a593Smuzhiyun status = "disabled"; 1795*4882a593Smuzhiyun 1796*4882a593Smuzhiyun ports { 1797*4882a593Smuzhiyun #address-cells = <1>; 1798*4882a593Smuzhiyun #size-cells = <0>; 1799*4882a593Smuzhiyun 1800*4882a593Smuzhiyun port@0 { 1801*4882a593Smuzhiyun reg = <0>; 1802*4882a593Smuzhiyun lvds1_in: endpoint { 1803*4882a593Smuzhiyun remote-endpoint = <&du_out_lvds1>; 1804*4882a593Smuzhiyun }; 1805*4882a593Smuzhiyun }; 1806*4882a593Smuzhiyun port@1 { 1807*4882a593Smuzhiyun reg = <1>; 1808*4882a593Smuzhiyun lvds1_out: endpoint { 1809*4882a593Smuzhiyun }; 1810*4882a593Smuzhiyun }; 1811*4882a593Smuzhiyun }; 1812*4882a593Smuzhiyun }; 1813*4882a593Smuzhiyun 1814*4882a593Smuzhiyun prr: chipid@ff000044 { 1815*4882a593Smuzhiyun compatible = "renesas,prr"; 1816*4882a593Smuzhiyun reg = <0 0xff000044 0 4>; 1817*4882a593Smuzhiyun }; 1818*4882a593Smuzhiyun 1819*4882a593Smuzhiyun cmt0: timer@ffca0000 { 1820*4882a593Smuzhiyun compatible = "renesas,r8a7742-cmt0", 1821*4882a593Smuzhiyun "renesas,rcar-gen2-cmt0"; 1822*4882a593Smuzhiyun reg = <0 0xffca0000 0 0x1004>; 1823*4882a593Smuzhiyun interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 1824*4882a593Smuzhiyun <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 1825*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 124>; 1826*4882a593Smuzhiyun clock-names = "fck"; 1827*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1828*4882a593Smuzhiyun resets = <&cpg 124>; 1829*4882a593Smuzhiyun status = "disabled"; 1830*4882a593Smuzhiyun }; 1831*4882a593Smuzhiyun 1832*4882a593Smuzhiyun cmt1: timer@e6130000 { 1833*4882a593Smuzhiyun compatible = "renesas,r8a7742-cmt1", 1834*4882a593Smuzhiyun "renesas,rcar-gen2-cmt1"; 1835*4882a593Smuzhiyun reg = <0 0xe6130000 0 0x1004>; 1836*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 1837*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 1838*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 1839*4882a593Smuzhiyun <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 1840*4882a593Smuzhiyun <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 1841*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 1842*4882a593Smuzhiyun <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 1843*4882a593Smuzhiyun <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 1844*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 329>; 1845*4882a593Smuzhiyun clock-names = "fck"; 1846*4882a593Smuzhiyun power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; 1847*4882a593Smuzhiyun resets = <&cpg 329>; 1848*4882a593Smuzhiyun status = "disabled"; 1849*4882a593Smuzhiyun }; 1850*4882a593Smuzhiyun }; 1851*4882a593Smuzhiyun 1852*4882a593Smuzhiyun thermal-zones { 1853*4882a593Smuzhiyun cpu_thermal: cpu-thermal { 1854*4882a593Smuzhiyun polling-delay-passive = <0>; 1855*4882a593Smuzhiyun polling-delay = <0>; 1856*4882a593Smuzhiyun 1857*4882a593Smuzhiyun thermal-sensors = <&thermal>; 1858*4882a593Smuzhiyun 1859*4882a593Smuzhiyun trips { 1860*4882a593Smuzhiyun cpu-crit { 1861*4882a593Smuzhiyun temperature = <95000>; 1862*4882a593Smuzhiyun hysteresis = <0>; 1863*4882a593Smuzhiyun type = "critical"; 1864*4882a593Smuzhiyun }; 1865*4882a593Smuzhiyun }; 1866*4882a593Smuzhiyun cooling-maps { 1867*4882a593Smuzhiyun }; 1868*4882a593Smuzhiyun }; 1869*4882a593Smuzhiyun }; 1870*4882a593Smuzhiyun 1871*4882a593Smuzhiyun timer { 1872*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 1873*4882a593Smuzhiyun interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 1874*4882a593Smuzhiyun <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 1875*4882a593Smuzhiyun <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 1876*4882a593Smuzhiyun <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>; 1877*4882a593Smuzhiyun }; 1878*4882a593Smuzhiyun 1879*4882a593Smuzhiyun /* External USB clock - can be overridden by the board */ 1880*4882a593Smuzhiyun usb_extal_clk: usb_extal { 1881*4882a593Smuzhiyun compatible = "fixed-clock"; 1882*4882a593Smuzhiyun #clock-cells = <0>; 1883*4882a593Smuzhiyun clock-frequency = <48000000>; 1884*4882a593Smuzhiyun }; 1885*4882a593Smuzhiyun}; 1886