xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/renesas/r8a77990.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for the R-Car E3 (R8A77990) SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018-2019 Renesas Electronics Corp.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/clock/r8a77990-cpg-mssr.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
10*4882a593Smuzhiyun#include <dt-bindings/power/r8a77990-sysc.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	compatible = "renesas,r8a77990";
14*4882a593Smuzhiyun	#address-cells = <2>;
15*4882a593Smuzhiyun	#size-cells = <2>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	aliases {
18*4882a593Smuzhiyun		i2c0 = &i2c0;
19*4882a593Smuzhiyun		i2c1 = &i2c1;
20*4882a593Smuzhiyun		i2c2 = &i2c2;
21*4882a593Smuzhiyun		i2c3 = &i2c3;
22*4882a593Smuzhiyun		i2c4 = &i2c4;
23*4882a593Smuzhiyun		i2c5 = &i2c5;
24*4882a593Smuzhiyun		i2c6 = &i2c6;
25*4882a593Smuzhiyun		i2c7 = &i2c7;
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	/*
29*4882a593Smuzhiyun	 * The external audio clocks are configured as 0 Hz fixed frequency
30*4882a593Smuzhiyun	 * clocks by default.
31*4882a593Smuzhiyun	 * Boards that provide audio clocks should override them.
32*4882a593Smuzhiyun	 */
33*4882a593Smuzhiyun	audio_clk_a: audio_clk_a {
34*4882a593Smuzhiyun		compatible = "fixed-clock";
35*4882a593Smuzhiyun		#clock-cells = <0>;
36*4882a593Smuzhiyun		clock-frequency = <0>;
37*4882a593Smuzhiyun	};
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun	audio_clk_b: audio_clk_b {
40*4882a593Smuzhiyun		compatible = "fixed-clock";
41*4882a593Smuzhiyun		#clock-cells = <0>;
42*4882a593Smuzhiyun		clock-frequency = <0>;
43*4882a593Smuzhiyun	};
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun	audio_clk_c: audio_clk_c {
46*4882a593Smuzhiyun		compatible = "fixed-clock";
47*4882a593Smuzhiyun		#clock-cells = <0>;
48*4882a593Smuzhiyun		clock-frequency = <0>;
49*4882a593Smuzhiyun	};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun	/* External CAN clock - to be overridden by boards that provide it */
52*4882a593Smuzhiyun	can_clk: can {
53*4882a593Smuzhiyun		compatible = "fixed-clock";
54*4882a593Smuzhiyun		#clock-cells = <0>;
55*4882a593Smuzhiyun		clock-frequency = <0>;
56*4882a593Smuzhiyun	};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun	cluster1_opp: opp_table10 {
59*4882a593Smuzhiyun		compatible = "operating-points-v2";
60*4882a593Smuzhiyun		opp-shared;
61*4882a593Smuzhiyun		opp-800000000 {
62*4882a593Smuzhiyun			opp-hz = /bits/ 64 <800000000>;
63*4882a593Smuzhiyun			opp-microvolt = <820000>;
64*4882a593Smuzhiyun			clock-latency-ns = <300000>;
65*4882a593Smuzhiyun		};
66*4882a593Smuzhiyun		opp-1000000000 {
67*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1000000000>;
68*4882a593Smuzhiyun			opp-microvolt = <820000>;
69*4882a593Smuzhiyun			clock-latency-ns = <300000>;
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun		opp-1200000000 {
72*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1200000000>;
73*4882a593Smuzhiyun			opp-microvolt = <820000>;
74*4882a593Smuzhiyun			clock-latency-ns = <300000>;
75*4882a593Smuzhiyun			opp-suspend;
76*4882a593Smuzhiyun		};
77*4882a593Smuzhiyun	};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun	cpus {
80*4882a593Smuzhiyun		#address-cells = <1>;
81*4882a593Smuzhiyun		#size-cells = <0>;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun		a53_0: cpu@0 {
84*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
85*4882a593Smuzhiyun			reg = <0>;
86*4882a593Smuzhiyun			device_type = "cpu";
87*4882a593Smuzhiyun			#cooling-cells = <2>;
88*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_CA53_CPU0>;
89*4882a593Smuzhiyun			next-level-cache = <&L2_CA53>;
90*4882a593Smuzhiyun			enable-method = "psci";
91*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP_0>;
92*4882a593Smuzhiyun			dynamic-power-coefficient = <277>;
93*4882a593Smuzhiyun			clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>;
94*4882a593Smuzhiyun			operating-points-v2 = <&cluster1_opp>;
95*4882a593Smuzhiyun		};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun		a53_1: cpu@1 {
98*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
99*4882a593Smuzhiyun			reg = <1>;
100*4882a593Smuzhiyun			device_type = "cpu";
101*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_CA53_CPU1>;
102*4882a593Smuzhiyun			next-level-cache = <&L2_CA53>;
103*4882a593Smuzhiyun			enable-method = "psci";
104*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP_0>;
105*4882a593Smuzhiyun			clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>;
106*4882a593Smuzhiyun			operating-points-v2 = <&cluster1_opp>;
107*4882a593Smuzhiyun		};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun		L2_CA53: cache-controller-0 {
110*4882a593Smuzhiyun			compatible = "cache";
111*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_CA53_SCU>;
112*4882a593Smuzhiyun			cache-unified;
113*4882a593Smuzhiyun			cache-level = <2>;
114*4882a593Smuzhiyun		};
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun		idle-states {
117*4882a593Smuzhiyun			entry-method = "psci";
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun			CPU_SLEEP_0: cpu-sleep-0 {
120*4882a593Smuzhiyun				compatible = "arm,idle-state";
121*4882a593Smuzhiyun				arm,psci-suspend-param = <0x0010000>;
122*4882a593Smuzhiyun				local-timer-stop;
123*4882a593Smuzhiyun				entry-latency-us = <700>;
124*4882a593Smuzhiyun				exit-latency-us = <700>;
125*4882a593Smuzhiyun				min-residency-us = <5000>;
126*4882a593Smuzhiyun			};
127*4882a593Smuzhiyun		};
128*4882a593Smuzhiyun	};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun	extal_clk: extal {
131*4882a593Smuzhiyun		compatible = "fixed-clock";
132*4882a593Smuzhiyun		#clock-cells = <0>;
133*4882a593Smuzhiyun		/* This value must be overridden by the board */
134*4882a593Smuzhiyun		clock-frequency = <0>;
135*4882a593Smuzhiyun	};
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun	/* External PCIe clock - can be overridden by the board */
138*4882a593Smuzhiyun	pcie_bus_clk: pcie_bus {
139*4882a593Smuzhiyun		compatible = "fixed-clock";
140*4882a593Smuzhiyun		#clock-cells = <0>;
141*4882a593Smuzhiyun		clock-frequency = <0>;
142*4882a593Smuzhiyun	};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun	pmu_a53 {
145*4882a593Smuzhiyun		compatible = "arm,cortex-a53-pmu";
146*4882a593Smuzhiyun		interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
147*4882a593Smuzhiyun				      <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
148*4882a593Smuzhiyun		interrupt-affinity = <&a53_0>, <&a53_1>;
149*4882a593Smuzhiyun	};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun	psci {
152*4882a593Smuzhiyun		compatible = "arm,psci-1.0", "arm,psci-0.2";
153*4882a593Smuzhiyun		method = "smc";
154*4882a593Smuzhiyun	};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun	/* External SCIF clock - to be overridden by boards that provide it */
157*4882a593Smuzhiyun	scif_clk: scif {
158*4882a593Smuzhiyun		compatible = "fixed-clock";
159*4882a593Smuzhiyun		#clock-cells = <0>;
160*4882a593Smuzhiyun		clock-frequency = <0>;
161*4882a593Smuzhiyun	};
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun	soc: soc {
164*4882a593Smuzhiyun		compatible = "simple-bus";
165*4882a593Smuzhiyun		interrupt-parent = <&gic>;
166*4882a593Smuzhiyun		#address-cells = <2>;
167*4882a593Smuzhiyun		#size-cells = <2>;
168*4882a593Smuzhiyun		ranges;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun		rwdt: watchdog@e6020000 {
171*4882a593Smuzhiyun			compatible = "renesas,r8a77990-wdt",
172*4882a593Smuzhiyun				     "renesas,rcar-gen3-wdt";
173*4882a593Smuzhiyun			reg = <0 0xe6020000 0 0x0c>;
174*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 402>;
175*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
176*4882a593Smuzhiyun			resets = <&cpg 402>;
177*4882a593Smuzhiyun			status = "disabled";
178*4882a593Smuzhiyun		};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun		gpio0: gpio@e6050000 {
181*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77990",
182*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
183*4882a593Smuzhiyun			reg = <0 0xe6050000 0 0x50>;
184*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
185*4882a593Smuzhiyun			#gpio-cells = <2>;
186*4882a593Smuzhiyun			gpio-controller;
187*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 0 18>;
188*4882a593Smuzhiyun			#interrupt-cells = <2>;
189*4882a593Smuzhiyun			interrupt-controller;
190*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 912>;
191*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
192*4882a593Smuzhiyun			resets = <&cpg 912>;
193*4882a593Smuzhiyun		};
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun		gpio1: gpio@e6051000 {
196*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77990",
197*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
198*4882a593Smuzhiyun			reg = <0 0xe6051000 0 0x50>;
199*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
200*4882a593Smuzhiyun			#gpio-cells = <2>;
201*4882a593Smuzhiyun			gpio-controller;
202*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 32 23>;
203*4882a593Smuzhiyun			#interrupt-cells = <2>;
204*4882a593Smuzhiyun			interrupt-controller;
205*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 911>;
206*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
207*4882a593Smuzhiyun			resets = <&cpg 911>;
208*4882a593Smuzhiyun		};
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun		gpio2: gpio@e6052000 {
211*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77990",
212*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
213*4882a593Smuzhiyun			reg = <0 0xe6052000 0 0x50>;
214*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
215*4882a593Smuzhiyun			#gpio-cells = <2>;
216*4882a593Smuzhiyun			gpio-controller;
217*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 64 26>;
218*4882a593Smuzhiyun			#interrupt-cells = <2>;
219*4882a593Smuzhiyun			interrupt-controller;
220*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 910>;
221*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
222*4882a593Smuzhiyun			resets = <&cpg 910>;
223*4882a593Smuzhiyun		};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun		gpio3: gpio@e6053000 {
226*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77990",
227*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
228*4882a593Smuzhiyun			reg = <0 0xe6053000 0 0x50>;
229*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
230*4882a593Smuzhiyun			#gpio-cells = <2>;
231*4882a593Smuzhiyun			gpio-controller;
232*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 96 16>;
233*4882a593Smuzhiyun			#interrupt-cells = <2>;
234*4882a593Smuzhiyun			interrupt-controller;
235*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 909>;
236*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
237*4882a593Smuzhiyun			resets = <&cpg 909>;
238*4882a593Smuzhiyun		};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun		gpio4: gpio@e6054000 {
241*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77990",
242*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
243*4882a593Smuzhiyun			reg = <0 0xe6054000 0 0x50>;
244*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
245*4882a593Smuzhiyun			#gpio-cells = <2>;
246*4882a593Smuzhiyun			gpio-controller;
247*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 128 11>;
248*4882a593Smuzhiyun			#interrupt-cells = <2>;
249*4882a593Smuzhiyun			interrupt-controller;
250*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 908>;
251*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
252*4882a593Smuzhiyun			resets = <&cpg 908>;
253*4882a593Smuzhiyun		};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun		gpio5: gpio@e6055000 {
256*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77990",
257*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
258*4882a593Smuzhiyun			reg = <0 0xe6055000 0 0x50>;
259*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
260*4882a593Smuzhiyun			#gpio-cells = <2>;
261*4882a593Smuzhiyun			gpio-controller;
262*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 160 20>;
263*4882a593Smuzhiyun			#interrupt-cells = <2>;
264*4882a593Smuzhiyun			interrupt-controller;
265*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 907>;
266*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
267*4882a593Smuzhiyun			resets = <&cpg 907>;
268*4882a593Smuzhiyun		};
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun		gpio6: gpio@e6055400 {
271*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77990",
272*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
273*4882a593Smuzhiyun			reg = <0 0xe6055400 0 0x50>;
274*4882a593Smuzhiyun			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
275*4882a593Smuzhiyun			#gpio-cells = <2>;
276*4882a593Smuzhiyun			gpio-controller;
277*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 192 18>;
278*4882a593Smuzhiyun			#interrupt-cells = <2>;
279*4882a593Smuzhiyun			interrupt-controller;
280*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 906>;
281*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
282*4882a593Smuzhiyun			resets = <&cpg 906>;
283*4882a593Smuzhiyun		};
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun		pfc: pinctrl@e6060000 {
286*4882a593Smuzhiyun			compatible = "renesas,pfc-r8a77990";
287*4882a593Smuzhiyun			reg = <0 0xe6060000 0 0x508>;
288*4882a593Smuzhiyun		};
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun		i2c_dvfs: i2c@e60b0000 {
291*4882a593Smuzhiyun			#address-cells = <1>;
292*4882a593Smuzhiyun			#size-cells = <0>;
293*4882a593Smuzhiyun			compatible = "renesas,iic-r8a77990";
294*4882a593Smuzhiyun			reg = <0 0xe60b0000 0 0x15>;
295*4882a593Smuzhiyun			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
296*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 926>;
297*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
298*4882a593Smuzhiyun			resets = <&cpg 926>;
299*4882a593Smuzhiyun			dmas = <&dmac0 0x11>, <&dmac0 0x10>;
300*4882a593Smuzhiyun			dma-names = "tx", "rx";
301*4882a593Smuzhiyun			status = "disabled";
302*4882a593Smuzhiyun		};
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun		cmt0: timer@e60f0000 {
305*4882a593Smuzhiyun			compatible = "renesas,r8a77990-cmt0",
306*4882a593Smuzhiyun				     "renesas,rcar-gen3-cmt0";
307*4882a593Smuzhiyun			reg = <0 0xe60f0000 0 0x1004>;
308*4882a593Smuzhiyun			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
309*4882a593Smuzhiyun				     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
310*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 303>;
311*4882a593Smuzhiyun			clock-names = "fck";
312*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
313*4882a593Smuzhiyun			resets = <&cpg 303>;
314*4882a593Smuzhiyun			status = "disabled";
315*4882a593Smuzhiyun		};
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun		cmt1: timer@e6130000 {
318*4882a593Smuzhiyun			compatible = "renesas,r8a77990-cmt1",
319*4882a593Smuzhiyun				     "renesas,rcar-gen3-cmt1";
320*4882a593Smuzhiyun			reg = <0 0xe6130000 0 0x1004>;
321*4882a593Smuzhiyun			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
322*4882a593Smuzhiyun				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
323*4882a593Smuzhiyun				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
324*4882a593Smuzhiyun				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
325*4882a593Smuzhiyun				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
326*4882a593Smuzhiyun				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
327*4882a593Smuzhiyun				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
328*4882a593Smuzhiyun				     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
329*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 302>;
330*4882a593Smuzhiyun			clock-names = "fck";
331*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
332*4882a593Smuzhiyun			resets = <&cpg 302>;
333*4882a593Smuzhiyun			status = "disabled";
334*4882a593Smuzhiyun		};
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun		cmt2: timer@e6140000 {
337*4882a593Smuzhiyun			compatible = "renesas,r8a77990-cmt1",
338*4882a593Smuzhiyun				     "renesas,rcar-gen3-cmt1";
339*4882a593Smuzhiyun			reg = <0 0xe6140000 0 0x1004>;
340*4882a593Smuzhiyun			interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
341*4882a593Smuzhiyun				     <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
342*4882a593Smuzhiyun				     <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
343*4882a593Smuzhiyun				     <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
344*4882a593Smuzhiyun				     <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
345*4882a593Smuzhiyun				     <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
346*4882a593Smuzhiyun				     <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>,
347*4882a593Smuzhiyun				     <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
348*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 301>;
349*4882a593Smuzhiyun			clock-names = "fck";
350*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
351*4882a593Smuzhiyun			resets = <&cpg 301>;
352*4882a593Smuzhiyun			status = "disabled";
353*4882a593Smuzhiyun		};
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun		cmt3: timer@e6148000 {
356*4882a593Smuzhiyun			compatible = "renesas,r8a77990-cmt1",
357*4882a593Smuzhiyun				     "renesas,rcar-gen3-cmt1";
358*4882a593Smuzhiyun			reg = <0 0xe6148000 0 0x1004>;
359*4882a593Smuzhiyun			interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>,
360*4882a593Smuzhiyun				     <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>,
361*4882a593Smuzhiyun				     <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>,
362*4882a593Smuzhiyun				     <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>,
363*4882a593Smuzhiyun				     <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>,
364*4882a593Smuzhiyun				     <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>,
365*4882a593Smuzhiyun				     <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>,
366*4882a593Smuzhiyun				     <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>;
367*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 300>;
368*4882a593Smuzhiyun			clock-names = "fck";
369*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
370*4882a593Smuzhiyun			resets = <&cpg 300>;
371*4882a593Smuzhiyun			status = "disabled";
372*4882a593Smuzhiyun		};
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun		cpg: clock-controller@e6150000 {
375*4882a593Smuzhiyun			compatible = "renesas,r8a77990-cpg-mssr";
376*4882a593Smuzhiyun			reg = <0 0xe6150000 0 0x1000>;
377*4882a593Smuzhiyun			clocks = <&extal_clk>;
378*4882a593Smuzhiyun			clock-names = "extal";
379*4882a593Smuzhiyun			#clock-cells = <2>;
380*4882a593Smuzhiyun			#power-domain-cells = <0>;
381*4882a593Smuzhiyun			#reset-cells = <1>;
382*4882a593Smuzhiyun		};
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun		rst: reset-controller@e6160000 {
385*4882a593Smuzhiyun			compatible = "renesas,r8a77990-rst";
386*4882a593Smuzhiyun			reg = <0 0xe6160000 0 0x0200>;
387*4882a593Smuzhiyun		};
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun		sysc: system-controller@e6180000 {
390*4882a593Smuzhiyun			compatible = "renesas,r8a77990-sysc";
391*4882a593Smuzhiyun			reg = <0 0xe6180000 0 0x0400>;
392*4882a593Smuzhiyun			#power-domain-cells = <1>;
393*4882a593Smuzhiyun		};
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun		thermal: thermal@e6190000 {
396*4882a593Smuzhiyun			compatible = "renesas,thermal-r8a77990";
397*4882a593Smuzhiyun			reg = <0 0xe6190000 0 0x10>, <0 0xe6190100 0 0x38>;
398*4882a593Smuzhiyun			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
399*4882a593Smuzhiyun				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
400*4882a593Smuzhiyun				     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
401*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 522>;
402*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
403*4882a593Smuzhiyun			resets = <&cpg 522>;
404*4882a593Smuzhiyun			#thermal-sensor-cells = <0>;
405*4882a593Smuzhiyun		};
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun		intc_ex: interrupt-controller@e61c0000 {
408*4882a593Smuzhiyun			compatible = "renesas,intc-ex-r8a77990", "renesas,irqc";
409*4882a593Smuzhiyun			#interrupt-cells = <2>;
410*4882a593Smuzhiyun			interrupt-controller;
411*4882a593Smuzhiyun			reg = <0 0xe61c0000 0 0x200>;
412*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
413*4882a593Smuzhiyun				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
414*4882a593Smuzhiyun				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
415*4882a593Smuzhiyun				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
416*4882a593Smuzhiyun				     <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
417*4882a593Smuzhiyun				     <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
418*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 407>;
419*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
420*4882a593Smuzhiyun			resets = <&cpg 407>;
421*4882a593Smuzhiyun		};
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun		i2c0: i2c@e6500000 {
424*4882a593Smuzhiyun			#address-cells = <1>;
425*4882a593Smuzhiyun			#size-cells = <0>;
426*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77990",
427*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
428*4882a593Smuzhiyun			reg = <0 0xe6500000 0 0x40>;
429*4882a593Smuzhiyun			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
430*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 931>;
431*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
432*4882a593Smuzhiyun			resets = <&cpg 931>;
433*4882a593Smuzhiyun			dmas = <&dmac1 0x91>, <&dmac1 0x90>,
434*4882a593Smuzhiyun			       <&dmac2 0x91>, <&dmac2 0x90>;
435*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
436*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
437*4882a593Smuzhiyun			status = "disabled";
438*4882a593Smuzhiyun		};
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun		i2c1: i2c@e6508000 {
441*4882a593Smuzhiyun			#address-cells = <1>;
442*4882a593Smuzhiyun			#size-cells = <0>;
443*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77990",
444*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
445*4882a593Smuzhiyun			reg = <0 0xe6508000 0 0x40>;
446*4882a593Smuzhiyun			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
447*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 930>;
448*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
449*4882a593Smuzhiyun			resets = <&cpg 930>;
450*4882a593Smuzhiyun			dmas = <&dmac1 0x93>, <&dmac1 0x92>,
451*4882a593Smuzhiyun			       <&dmac2 0x93>, <&dmac2 0x92>;
452*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
453*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
454*4882a593Smuzhiyun			status = "disabled";
455*4882a593Smuzhiyun		};
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun		i2c2: i2c@e6510000 {
458*4882a593Smuzhiyun			#address-cells = <1>;
459*4882a593Smuzhiyun			#size-cells = <0>;
460*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77990",
461*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
462*4882a593Smuzhiyun			reg = <0 0xe6510000 0 0x40>;
463*4882a593Smuzhiyun			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
464*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 929>;
465*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
466*4882a593Smuzhiyun			resets = <&cpg 929>;
467*4882a593Smuzhiyun			dmas = <&dmac1 0x95>, <&dmac1 0x94>,
468*4882a593Smuzhiyun			       <&dmac2 0x95>, <&dmac2 0x94>;
469*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
470*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
471*4882a593Smuzhiyun			status = "disabled";
472*4882a593Smuzhiyun		};
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun		i2c3: i2c@e66d0000 {
475*4882a593Smuzhiyun			#address-cells = <1>;
476*4882a593Smuzhiyun			#size-cells = <0>;
477*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77990",
478*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
479*4882a593Smuzhiyun			reg = <0 0xe66d0000 0 0x40>;
480*4882a593Smuzhiyun			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
481*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 928>;
482*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
483*4882a593Smuzhiyun			resets = <&cpg 928>;
484*4882a593Smuzhiyun			dmas = <&dmac0 0x97>, <&dmac0 0x96>;
485*4882a593Smuzhiyun			dma-names = "tx", "rx";
486*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
487*4882a593Smuzhiyun			status = "disabled";
488*4882a593Smuzhiyun		};
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun		i2c4: i2c@e66d8000 {
491*4882a593Smuzhiyun			#address-cells = <1>;
492*4882a593Smuzhiyun			#size-cells = <0>;
493*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77990",
494*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
495*4882a593Smuzhiyun			reg = <0 0xe66d8000 0 0x40>;
496*4882a593Smuzhiyun			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
497*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 927>;
498*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
499*4882a593Smuzhiyun			resets = <&cpg 927>;
500*4882a593Smuzhiyun			dmas = <&dmac0 0x99>, <&dmac0 0x98>;
501*4882a593Smuzhiyun			dma-names = "tx", "rx";
502*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
503*4882a593Smuzhiyun			status = "disabled";
504*4882a593Smuzhiyun		};
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun		i2c5: i2c@e66e0000 {
507*4882a593Smuzhiyun			#address-cells = <1>;
508*4882a593Smuzhiyun			#size-cells = <0>;
509*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77990",
510*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
511*4882a593Smuzhiyun			reg = <0 0xe66e0000 0 0x40>;
512*4882a593Smuzhiyun			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
513*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 919>;
514*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
515*4882a593Smuzhiyun			resets = <&cpg 919>;
516*4882a593Smuzhiyun			dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
517*4882a593Smuzhiyun			dma-names = "tx", "rx";
518*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
519*4882a593Smuzhiyun			status = "disabled";
520*4882a593Smuzhiyun		};
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun		i2c6: i2c@e66e8000 {
523*4882a593Smuzhiyun			#address-cells = <1>;
524*4882a593Smuzhiyun			#size-cells = <0>;
525*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77990",
526*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
527*4882a593Smuzhiyun			reg = <0 0xe66e8000 0 0x40>;
528*4882a593Smuzhiyun			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
529*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 918>;
530*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
531*4882a593Smuzhiyun			resets = <&cpg 918>;
532*4882a593Smuzhiyun			dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
533*4882a593Smuzhiyun			dma-names = "tx", "rx";
534*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
535*4882a593Smuzhiyun			status = "disabled";
536*4882a593Smuzhiyun		};
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun		i2c7: i2c@e6690000 {
539*4882a593Smuzhiyun			#address-cells = <1>;
540*4882a593Smuzhiyun			#size-cells = <0>;
541*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77990",
542*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
543*4882a593Smuzhiyun			reg = <0 0xe6690000 0 0x40>;
544*4882a593Smuzhiyun			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
545*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 1003>;
546*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
547*4882a593Smuzhiyun			resets = <&cpg 1003>;
548*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
549*4882a593Smuzhiyun			status = "disabled";
550*4882a593Smuzhiyun		};
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun		hscif0: serial@e6540000 {
553*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a77990",
554*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
555*4882a593Smuzhiyun				     "renesas,hscif";
556*4882a593Smuzhiyun			reg = <0 0xe6540000 0 0x60>;
557*4882a593Smuzhiyun			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
558*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 520>,
559*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
560*4882a593Smuzhiyun				 <&scif_clk>;
561*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
562*4882a593Smuzhiyun			dmas = <&dmac1 0x31>, <&dmac1 0x30>,
563*4882a593Smuzhiyun			       <&dmac2 0x31>, <&dmac2 0x30>;
564*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
565*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
566*4882a593Smuzhiyun			resets = <&cpg 520>;
567*4882a593Smuzhiyun			status = "disabled";
568*4882a593Smuzhiyun		};
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun		hscif1: serial@e6550000 {
571*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a77990",
572*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
573*4882a593Smuzhiyun				     "renesas,hscif";
574*4882a593Smuzhiyun			reg = <0 0xe6550000 0 0x60>;
575*4882a593Smuzhiyun			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
576*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 519>,
577*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
578*4882a593Smuzhiyun				 <&scif_clk>;
579*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
580*4882a593Smuzhiyun			dmas = <&dmac1 0x33>, <&dmac1 0x32>,
581*4882a593Smuzhiyun			       <&dmac2 0x33>, <&dmac2 0x32>;
582*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
583*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
584*4882a593Smuzhiyun			resets = <&cpg 519>;
585*4882a593Smuzhiyun			status = "disabled";
586*4882a593Smuzhiyun		};
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun		hscif2: serial@e6560000 {
589*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a77990",
590*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
591*4882a593Smuzhiyun				     "renesas,hscif";
592*4882a593Smuzhiyun			reg = <0 0xe6560000 0 0x60>;
593*4882a593Smuzhiyun			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
594*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 518>,
595*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
596*4882a593Smuzhiyun				 <&scif_clk>;
597*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
598*4882a593Smuzhiyun			dmas = <&dmac1 0x35>, <&dmac1 0x34>,
599*4882a593Smuzhiyun			       <&dmac2 0x35>, <&dmac2 0x34>;
600*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
601*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
602*4882a593Smuzhiyun			resets = <&cpg 518>;
603*4882a593Smuzhiyun			status = "disabled";
604*4882a593Smuzhiyun		};
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun		hscif3: serial@e66a0000 {
607*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a77990",
608*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
609*4882a593Smuzhiyun				     "renesas,hscif";
610*4882a593Smuzhiyun			reg = <0 0xe66a0000 0 0x60>;
611*4882a593Smuzhiyun			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
612*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 517>,
613*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
614*4882a593Smuzhiyun				 <&scif_clk>;
615*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
616*4882a593Smuzhiyun			dmas = <&dmac0 0x37>, <&dmac0 0x36>;
617*4882a593Smuzhiyun			dma-names = "tx", "rx";
618*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
619*4882a593Smuzhiyun			resets = <&cpg 517>;
620*4882a593Smuzhiyun			status = "disabled";
621*4882a593Smuzhiyun		};
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun		hscif4: serial@e66b0000 {
624*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a77990",
625*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
626*4882a593Smuzhiyun				     "renesas,hscif";
627*4882a593Smuzhiyun			reg = <0 0xe66b0000 0 0x60>;
628*4882a593Smuzhiyun			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
629*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 516>,
630*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
631*4882a593Smuzhiyun				 <&scif_clk>;
632*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
633*4882a593Smuzhiyun			dmas = <&dmac0 0x39>, <&dmac0 0x38>;
634*4882a593Smuzhiyun			dma-names = "tx", "rx";
635*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
636*4882a593Smuzhiyun			resets = <&cpg 516>;
637*4882a593Smuzhiyun			status = "disabled";
638*4882a593Smuzhiyun		};
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun		hsusb: usb@e6590000 {
641*4882a593Smuzhiyun			compatible = "renesas,usbhs-r8a77990",
642*4882a593Smuzhiyun				     "renesas,rcar-gen3-usbhs";
643*4882a593Smuzhiyun			reg = <0 0xe6590000 0 0x200>;
644*4882a593Smuzhiyun			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
645*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>;
646*4882a593Smuzhiyun			dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
647*4882a593Smuzhiyun			       <&usb_dmac1 0>, <&usb_dmac1 1>;
648*4882a593Smuzhiyun			dma-names = "ch0", "ch1", "ch2", "ch3";
649*4882a593Smuzhiyun			renesas,buswait = <11>;
650*4882a593Smuzhiyun			phys = <&usb2_phy0 3>;
651*4882a593Smuzhiyun			phy-names = "usb";
652*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
653*4882a593Smuzhiyun			resets = <&cpg 704>, <&cpg 703>;
654*4882a593Smuzhiyun			status = "disabled";
655*4882a593Smuzhiyun		};
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun		usb_dmac0: dma-controller@e65a0000 {
658*4882a593Smuzhiyun			compatible = "renesas,r8a77990-usb-dmac",
659*4882a593Smuzhiyun				     "renesas,usb-dmac";
660*4882a593Smuzhiyun			reg = <0 0xe65a0000 0 0x100>;
661*4882a593Smuzhiyun			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
662*4882a593Smuzhiyun				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
663*4882a593Smuzhiyun			interrupt-names = "ch0", "ch1";
664*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 330>;
665*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
666*4882a593Smuzhiyun			resets = <&cpg 330>;
667*4882a593Smuzhiyun			#dma-cells = <1>;
668*4882a593Smuzhiyun			dma-channels = <2>;
669*4882a593Smuzhiyun		};
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun		usb_dmac1: dma-controller@e65b0000 {
672*4882a593Smuzhiyun			compatible = "renesas,r8a77990-usb-dmac",
673*4882a593Smuzhiyun				     "renesas,usb-dmac";
674*4882a593Smuzhiyun			reg = <0 0xe65b0000 0 0x100>;
675*4882a593Smuzhiyun			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
676*4882a593Smuzhiyun				     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
677*4882a593Smuzhiyun			interrupt-names = "ch0", "ch1";
678*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 331>;
679*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
680*4882a593Smuzhiyun			resets = <&cpg 331>;
681*4882a593Smuzhiyun			#dma-cells = <1>;
682*4882a593Smuzhiyun			dma-channels = <2>;
683*4882a593Smuzhiyun		};
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun		arm_cc630p: crypto@e6601000 {
686*4882a593Smuzhiyun			compatible = "arm,cryptocell-630p-ree";
687*4882a593Smuzhiyun			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
688*4882a593Smuzhiyun			reg = <0x0 0xe6601000 0 0x1000>;
689*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 229>;
690*4882a593Smuzhiyun			resets = <&cpg 229>;
691*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
692*4882a593Smuzhiyun		};
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun		dmac0: dma-controller@e6700000 {
695*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a77990",
696*4882a593Smuzhiyun				     "renesas,rcar-dmac";
697*4882a593Smuzhiyun			reg = <0 0xe6700000 0 0x10000>;
698*4882a593Smuzhiyun			interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
699*4882a593Smuzhiyun				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
700*4882a593Smuzhiyun				     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
701*4882a593Smuzhiyun				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
702*4882a593Smuzhiyun				     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
703*4882a593Smuzhiyun				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
704*4882a593Smuzhiyun				     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
705*4882a593Smuzhiyun				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
706*4882a593Smuzhiyun				     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
707*4882a593Smuzhiyun				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
708*4882a593Smuzhiyun				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
709*4882a593Smuzhiyun				     <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
710*4882a593Smuzhiyun				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
711*4882a593Smuzhiyun				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
712*4882a593Smuzhiyun				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
713*4882a593Smuzhiyun				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
714*4882a593Smuzhiyun				     <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
715*4882a593Smuzhiyun			interrupt-names = "error",
716*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
717*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
718*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
719*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15";
720*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 219>;
721*4882a593Smuzhiyun			clock-names = "fck";
722*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
723*4882a593Smuzhiyun			resets = <&cpg 219>;
724*4882a593Smuzhiyun			#dma-cells = <1>;
725*4882a593Smuzhiyun			dma-channels = <16>;
726*4882a593Smuzhiyun			iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>,
727*4882a593Smuzhiyun			       <&ipmmu_ds0 2>, <&ipmmu_ds0 3>,
728*4882a593Smuzhiyun			       <&ipmmu_ds0 4>, <&ipmmu_ds0 5>,
729*4882a593Smuzhiyun			       <&ipmmu_ds0 6>, <&ipmmu_ds0 7>,
730*4882a593Smuzhiyun			       <&ipmmu_ds0 8>, <&ipmmu_ds0 9>,
731*4882a593Smuzhiyun			       <&ipmmu_ds0 10>, <&ipmmu_ds0 11>,
732*4882a593Smuzhiyun			       <&ipmmu_ds0 12>, <&ipmmu_ds0 13>,
733*4882a593Smuzhiyun			       <&ipmmu_ds0 14>, <&ipmmu_ds0 15>;
734*4882a593Smuzhiyun		};
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun		dmac1: dma-controller@e7300000 {
737*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a77990",
738*4882a593Smuzhiyun				     "renesas,rcar-dmac";
739*4882a593Smuzhiyun			reg = <0 0xe7300000 0 0x10000>;
740*4882a593Smuzhiyun			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
741*4882a593Smuzhiyun				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
742*4882a593Smuzhiyun				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
743*4882a593Smuzhiyun				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
744*4882a593Smuzhiyun				     <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
745*4882a593Smuzhiyun				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
746*4882a593Smuzhiyun				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
747*4882a593Smuzhiyun				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
748*4882a593Smuzhiyun				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
749*4882a593Smuzhiyun				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
750*4882a593Smuzhiyun				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
751*4882a593Smuzhiyun				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
752*4882a593Smuzhiyun				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
753*4882a593Smuzhiyun				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
754*4882a593Smuzhiyun				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
755*4882a593Smuzhiyun				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
756*4882a593Smuzhiyun				     <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
757*4882a593Smuzhiyun			interrupt-names = "error",
758*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
759*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
760*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
761*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15";
762*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 218>;
763*4882a593Smuzhiyun			clock-names = "fck";
764*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
765*4882a593Smuzhiyun			resets = <&cpg 218>;
766*4882a593Smuzhiyun			#dma-cells = <1>;
767*4882a593Smuzhiyun			dma-channels = <16>;
768*4882a593Smuzhiyun			iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>,
769*4882a593Smuzhiyun			       <&ipmmu_ds1 2>, <&ipmmu_ds1 3>,
770*4882a593Smuzhiyun			       <&ipmmu_ds1 4>, <&ipmmu_ds1 5>,
771*4882a593Smuzhiyun			       <&ipmmu_ds1 6>, <&ipmmu_ds1 7>,
772*4882a593Smuzhiyun			       <&ipmmu_ds1 8>, <&ipmmu_ds1 9>,
773*4882a593Smuzhiyun			       <&ipmmu_ds1 10>, <&ipmmu_ds1 11>,
774*4882a593Smuzhiyun			       <&ipmmu_ds1 12>, <&ipmmu_ds1 13>,
775*4882a593Smuzhiyun			       <&ipmmu_ds1 14>, <&ipmmu_ds1 15>;
776*4882a593Smuzhiyun		};
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun		dmac2: dma-controller@e7310000 {
779*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a77990",
780*4882a593Smuzhiyun				     "renesas,rcar-dmac";
781*4882a593Smuzhiyun			reg = <0 0xe7310000 0 0x10000>;
782*4882a593Smuzhiyun			interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
783*4882a593Smuzhiyun				     <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
784*4882a593Smuzhiyun				     <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
785*4882a593Smuzhiyun				     <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>,
786*4882a593Smuzhiyun				     <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>,
787*4882a593Smuzhiyun				     <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>,
788*4882a593Smuzhiyun				     <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>,
789*4882a593Smuzhiyun				     <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
790*4882a593Smuzhiyun				     <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>,
791*4882a593Smuzhiyun				     <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>,
792*4882a593Smuzhiyun				     <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>,
793*4882a593Smuzhiyun				     <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>,
794*4882a593Smuzhiyun				     <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>,
795*4882a593Smuzhiyun				     <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>,
796*4882a593Smuzhiyun				     <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>,
797*4882a593Smuzhiyun				     <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>,
798*4882a593Smuzhiyun				     <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
799*4882a593Smuzhiyun			interrupt-names = "error",
800*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
801*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
802*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
803*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15";
804*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 217>;
805*4882a593Smuzhiyun			clock-names = "fck";
806*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
807*4882a593Smuzhiyun			resets = <&cpg 217>;
808*4882a593Smuzhiyun			#dma-cells = <1>;
809*4882a593Smuzhiyun			dma-channels = <16>;
810*4882a593Smuzhiyun			iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>,
811*4882a593Smuzhiyun			       <&ipmmu_ds1 18>, <&ipmmu_ds1 19>,
812*4882a593Smuzhiyun			       <&ipmmu_ds1 20>, <&ipmmu_ds1 21>,
813*4882a593Smuzhiyun			       <&ipmmu_ds1 22>, <&ipmmu_ds1 23>,
814*4882a593Smuzhiyun			       <&ipmmu_ds1 24>, <&ipmmu_ds1 25>,
815*4882a593Smuzhiyun			       <&ipmmu_ds1 26>, <&ipmmu_ds1 27>,
816*4882a593Smuzhiyun			       <&ipmmu_ds1 28>, <&ipmmu_ds1 29>,
817*4882a593Smuzhiyun			       <&ipmmu_ds1 30>, <&ipmmu_ds1 31>;
818*4882a593Smuzhiyun		};
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun		ipmmu_ds0: iommu@e6740000 {
821*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77990";
822*4882a593Smuzhiyun			reg = <0 0xe6740000 0 0x1000>;
823*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 0>;
824*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
825*4882a593Smuzhiyun			#iommu-cells = <1>;
826*4882a593Smuzhiyun		};
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun		ipmmu_ds1: iommu@e7740000 {
829*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77990";
830*4882a593Smuzhiyun			reg = <0 0xe7740000 0 0x1000>;
831*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 1>;
832*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
833*4882a593Smuzhiyun			#iommu-cells = <1>;
834*4882a593Smuzhiyun		};
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun		ipmmu_hc: iommu@e6570000 {
837*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77990";
838*4882a593Smuzhiyun			reg = <0 0xe6570000 0 0x1000>;
839*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 2>;
840*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
841*4882a593Smuzhiyun			#iommu-cells = <1>;
842*4882a593Smuzhiyun		};
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun		ipmmu_mm: iommu@e67b0000 {
845*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77990";
846*4882a593Smuzhiyun			reg = <0 0xe67b0000 0 0x1000>;
847*4882a593Smuzhiyun			interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
848*4882a593Smuzhiyun				     <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
849*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
850*4882a593Smuzhiyun			#iommu-cells = <1>;
851*4882a593Smuzhiyun		};
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun		ipmmu_mp: iommu@ec670000 {
854*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77990";
855*4882a593Smuzhiyun			reg = <0 0xec670000 0 0x1000>;
856*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 4>;
857*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
858*4882a593Smuzhiyun			#iommu-cells = <1>;
859*4882a593Smuzhiyun		};
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun		ipmmu_pv0: iommu@fd800000 {
862*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77990";
863*4882a593Smuzhiyun			reg = <0 0xfd800000 0 0x1000>;
864*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 6>;
865*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
866*4882a593Smuzhiyun			#iommu-cells = <1>;
867*4882a593Smuzhiyun		};
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun		ipmmu_rt: iommu@ffc80000 {
870*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77990";
871*4882a593Smuzhiyun			reg = <0 0xffc80000 0 0x1000>;
872*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 10>;
873*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
874*4882a593Smuzhiyun			#iommu-cells = <1>;
875*4882a593Smuzhiyun		};
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun		ipmmu_vc0: iommu@fe6b0000 {
878*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77990";
879*4882a593Smuzhiyun			reg = <0 0xfe6b0000 0 0x1000>;
880*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 12>;
881*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_A3VC>;
882*4882a593Smuzhiyun			#iommu-cells = <1>;
883*4882a593Smuzhiyun		};
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun		ipmmu_vi0: iommu@febd0000 {
886*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77990";
887*4882a593Smuzhiyun			reg = <0 0xfebd0000 0 0x1000>;
888*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 14>;
889*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
890*4882a593Smuzhiyun			#iommu-cells = <1>;
891*4882a593Smuzhiyun		};
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun		ipmmu_vp0: iommu@fe990000 {
894*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77990";
895*4882a593Smuzhiyun			reg = <0 0xfe990000 0 0x1000>;
896*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 16>;
897*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
898*4882a593Smuzhiyun			#iommu-cells = <1>;
899*4882a593Smuzhiyun		};
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun		avb: ethernet@e6800000 {
902*4882a593Smuzhiyun			compatible = "renesas,etheravb-r8a77990",
903*4882a593Smuzhiyun				     "renesas,etheravb-rcar-gen3";
904*4882a593Smuzhiyun			reg = <0 0xe6800000 0 0x800>;
905*4882a593Smuzhiyun			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
906*4882a593Smuzhiyun				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
907*4882a593Smuzhiyun				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
908*4882a593Smuzhiyun				     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
909*4882a593Smuzhiyun				     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
910*4882a593Smuzhiyun				     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
911*4882a593Smuzhiyun				     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
912*4882a593Smuzhiyun				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
913*4882a593Smuzhiyun				     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
914*4882a593Smuzhiyun				     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
915*4882a593Smuzhiyun				     <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
916*4882a593Smuzhiyun				     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
917*4882a593Smuzhiyun				     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
918*4882a593Smuzhiyun				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
919*4882a593Smuzhiyun				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
920*4882a593Smuzhiyun				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
921*4882a593Smuzhiyun				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
922*4882a593Smuzhiyun				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
923*4882a593Smuzhiyun				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
924*4882a593Smuzhiyun				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
925*4882a593Smuzhiyun				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
926*4882a593Smuzhiyun				     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
927*4882a593Smuzhiyun				     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
928*4882a593Smuzhiyun				     <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
929*4882a593Smuzhiyun				     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
930*4882a593Smuzhiyun			interrupt-names = "ch0", "ch1", "ch2", "ch3",
931*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
932*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
933*4882a593Smuzhiyun					  "ch12", "ch13", "ch14", "ch15",
934*4882a593Smuzhiyun					  "ch16", "ch17", "ch18", "ch19",
935*4882a593Smuzhiyun					  "ch20", "ch21", "ch22", "ch23",
936*4882a593Smuzhiyun					  "ch24";
937*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 812>;
938*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
939*4882a593Smuzhiyun			resets = <&cpg 812>;
940*4882a593Smuzhiyun			phy-mode = "rgmii";
941*4882a593Smuzhiyun			iommus = <&ipmmu_ds0 16>;
942*4882a593Smuzhiyun			#address-cells = <1>;
943*4882a593Smuzhiyun			#size-cells = <0>;
944*4882a593Smuzhiyun			status = "disabled";
945*4882a593Smuzhiyun		};
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun		can0: can@e6c30000 {
948*4882a593Smuzhiyun			compatible = "renesas,can-r8a77990",
949*4882a593Smuzhiyun				     "renesas,rcar-gen3-can";
950*4882a593Smuzhiyun			reg = <0 0xe6c30000 0 0x1000>;
951*4882a593Smuzhiyun			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
952*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 916>,
953*4882a593Smuzhiyun			       <&cpg CPG_CORE R8A77990_CLK_CANFD>,
954*4882a593Smuzhiyun			       <&can_clk>;
955*4882a593Smuzhiyun			clock-names = "clkp1", "clkp2", "can_clk";
956*4882a593Smuzhiyun			assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>;
957*4882a593Smuzhiyun			assigned-clock-rates = <40000000>;
958*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
959*4882a593Smuzhiyun			resets = <&cpg 916>;
960*4882a593Smuzhiyun			status = "disabled";
961*4882a593Smuzhiyun		};
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun		can1: can@e6c38000 {
964*4882a593Smuzhiyun			compatible = "renesas,can-r8a77990",
965*4882a593Smuzhiyun				     "renesas,rcar-gen3-can";
966*4882a593Smuzhiyun			reg = <0 0xe6c38000 0 0x1000>;
967*4882a593Smuzhiyun			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
968*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 915>,
969*4882a593Smuzhiyun			       <&cpg CPG_CORE R8A77990_CLK_CANFD>,
970*4882a593Smuzhiyun			       <&can_clk>;
971*4882a593Smuzhiyun			clock-names = "clkp1", "clkp2", "can_clk";
972*4882a593Smuzhiyun			assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>;
973*4882a593Smuzhiyun			assigned-clock-rates = <40000000>;
974*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
975*4882a593Smuzhiyun			resets = <&cpg 915>;
976*4882a593Smuzhiyun			status = "disabled";
977*4882a593Smuzhiyun		};
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun		canfd: can@e66c0000 {
980*4882a593Smuzhiyun			compatible = "renesas,r8a77990-canfd",
981*4882a593Smuzhiyun				     "renesas,rcar-gen3-canfd";
982*4882a593Smuzhiyun			reg = <0 0xe66c0000 0 0x8000>;
983*4882a593Smuzhiyun			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
984*4882a593Smuzhiyun				   <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
985*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 914>,
986*4882a593Smuzhiyun			       <&cpg CPG_CORE R8A77990_CLK_CANFD>,
987*4882a593Smuzhiyun			       <&can_clk>;
988*4882a593Smuzhiyun			clock-names = "fck", "canfd", "can_clk";
989*4882a593Smuzhiyun			assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>;
990*4882a593Smuzhiyun			assigned-clock-rates = <40000000>;
991*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
992*4882a593Smuzhiyun			resets = <&cpg 914>;
993*4882a593Smuzhiyun			status = "disabled";
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun			channel0 {
996*4882a593Smuzhiyun				status = "disabled";
997*4882a593Smuzhiyun			};
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun			channel1 {
1000*4882a593Smuzhiyun				status = "disabled";
1001*4882a593Smuzhiyun			};
1002*4882a593Smuzhiyun		};
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun		pwm0: pwm@e6e30000 {
1005*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
1006*4882a593Smuzhiyun			reg = <0 0xe6e30000 0 0x8>;
1007*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1008*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1009*4882a593Smuzhiyun			resets = <&cpg 523>;
1010*4882a593Smuzhiyun			#pwm-cells = <2>;
1011*4882a593Smuzhiyun			status = "disabled";
1012*4882a593Smuzhiyun		};
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun		pwm1: pwm@e6e31000 {
1015*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
1016*4882a593Smuzhiyun			reg = <0 0xe6e31000 0 0x8>;
1017*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1018*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1019*4882a593Smuzhiyun			resets = <&cpg 523>;
1020*4882a593Smuzhiyun			#pwm-cells = <2>;
1021*4882a593Smuzhiyun			status = "disabled";
1022*4882a593Smuzhiyun		};
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun		pwm2: pwm@e6e32000 {
1025*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
1026*4882a593Smuzhiyun			reg = <0 0xe6e32000 0 0x8>;
1027*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1028*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1029*4882a593Smuzhiyun			resets = <&cpg 523>;
1030*4882a593Smuzhiyun			#pwm-cells = <2>;
1031*4882a593Smuzhiyun			status = "disabled";
1032*4882a593Smuzhiyun		};
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun		pwm3: pwm@e6e33000 {
1035*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
1036*4882a593Smuzhiyun			reg = <0 0xe6e33000 0 0x8>;
1037*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1038*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1039*4882a593Smuzhiyun			resets = <&cpg 523>;
1040*4882a593Smuzhiyun			#pwm-cells = <2>;
1041*4882a593Smuzhiyun			status = "disabled";
1042*4882a593Smuzhiyun		};
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun		pwm4: pwm@e6e34000 {
1045*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
1046*4882a593Smuzhiyun			reg = <0 0xe6e34000 0 0x8>;
1047*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1048*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1049*4882a593Smuzhiyun			resets = <&cpg 523>;
1050*4882a593Smuzhiyun			#pwm-cells = <2>;
1051*4882a593Smuzhiyun			status = "disabled";
1052*4882a593Smuzhiyun		};
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun		pwm5: pwm@e6e35000 {
1055*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
1056*4882a593Smuzhiyun			reg = <0 0xe6e35000 0 0x8>;
1057*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1058*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1059*4882a593Smuzhiyun			resets = <&cpg 523>;
1060*4882a593Smuzhiyun			#pwm-cells = <2>;
1061*4882a593Smuzhiyun			status = "disabled";
1062*4882a593Smuzhiyun		};
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun		pwm6: pwm@e6e36000 {
1065*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
1066*4882a593Smuzhiyun			reg = <0 0xe6e36000 0 0x8>;
1067*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1068*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1069*4882a593Smuzhiyun			resets = <&cpg 523>;
1070*4882a593Smuzhiyun			#pwm-cells = <2>;
1071*4882a593Smuzhiyun			status = "disabled";
1072*4882a593Smuzhiyun		};
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun		scif0: serial@e6e60000 {
1075*4882a593Smuzhiyun			compatible = "renesas,scif-r8a77990",
1076*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
1077*4882a593Smuzhiyun			reg = <0 0xe6e60000 0 64>;
1078*4882a593Smuzhiyun			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
1079*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 207>,
1080*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
1081*4882a593Smuzhiyun				 <&scif_clk>;
1082*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
1083*4882a593Smuzhiyun			dmas = <&dmac1 0x51>, <&dmac1 0x50>,
1084*4882a593Smuzhiyun			       <&dmac2 0x51>, <&dmac2 0x50>;
1085*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1086*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1087*4882a593Smuzhiyun			resets = <&cpg 207>;
1088*4882a593Smuzhiyun			status = "disabled";
1089*4882a593Smuzhiyun		};
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun		scif1: serial@e6e68000 {
1092*4882a593Smuzhiyun			compatible = "renesas,scif-r8a77990",
1093*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
1094*4882a593Smuzhiyun			reg = <0 0xe6e68000 0 64>;
1095*4882a593Smuzhiyun			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
1096*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 206>,
1097*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
1098*4882a593Smuzhiyun				 <&scif_clk>;
1099*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
1100*4882a593Smuzhiyun			dmas = <&dmac1 0x53>, <&dmac1 0x52>,
1101*4882a593Smuzhiyun			       <&dmac2 0x53>, <&dmac2 0x52>;
1102*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1103*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1104*4882a593Smuzhiyun			resets = <&cpg 206>;
1105*4882a593Smuzhiyun			status = "disabled";
1106*4882a593Smuzhiyun		};
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun		scif2: serial@e6e88000 {
1109*4882a593Smuzhiyun			compatible = "renesas,scif-r8a77990",
1110*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
1111*4882a593Smuzhiyun			reg = <0 0xe6e88000 0 64>;
1112*4882a593Smuzhiyun			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
1113*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 310>,
1114*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
1115*4882a593Smuzhiyun				 <&scif_clk>;
1116*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
1117*4882a593Smuzhiyun			dmas = <&dmac1 0x13>, <&dmac1 0x12>,
1118*4882a593Smuzhiyun			       <&dmac2 0x13>, <&dmac2 0x12>;
1119*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1120*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1121*4882a593Smuzhiyun			resets = <&cpg 310>;
1122*4882a593Smuzhiyun			status = "disabled";
1123*4882a593Smuzhiyun		};
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun		scif3: serial@e6c50000 {
1126*4882a593Smuzhiyun			compatible = "renesas,scif-r8a77990",
1127*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
1128*4882a593Smuzhiyun			reg = <0 0xe6c50000 0 64>;
1129*4882a593Smuzhiyun			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
1130*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 204>,
1131*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
1132*4882a593Smuzhiyun				 <&scif_clk>;
1133*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
1134*4882a593Smuzhiyun			dmas = <&dmac0 0x57>, <&dmac0 0x56>;
1135*4882a593Smuzhiyun			dma-names = "tx", "rx";
1136*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1137*4882a593Smuzhiyun			resets = <&cpg 204>;
1138*4882a593Smuzhiyun			status = "disabled";
1139*4882a593Smuzhiyun		};
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun		scif4: serial@e6c40000 {
1142*4882a593Smuzhiyun			compatible = "renesas,scif-r8a77990",
1143*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
1144*4882a593Smuzhiyun			reg = <0 0xe6c40000 0 64>;
1145*4882a593Smuzhiyun			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
1146*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 203>,
1147*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
1148*4882a593Smuzhiyun				 <&scif_clk>;
1149*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
1150*4882a593Smuzhiyun			dmas = <&dmac0 0x59>, <&dmac0 0x58>;
1151*4882a593Smuzhiyun			dma-names = "tx", "rx";
1152*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1153*4882a593Smuzhiyun			resets = <&cpg 203>;
1154*4882a593Smuzhiyun			status = "disabled";
1155*4882a593Smuzhiyun		};
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun		scif5: serial@e6f30000 {
1158*4882a593Smuzhiyun			compatible = "renesas,scif-r8a77990",
1159*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
1160*4882a593Smuzhiyun			reg = <0 0xe6f30000 0 64>;
1161*4882a593Smuzhiyun			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1162*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 202>,
1163*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
1164*4882a593Smuzhiyun				 <&scif_clk>;
1165*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
1166*4882a593Smuzhiyun			dmas = <&dmac0 0x5b>, <&dmac0 0x5a>;
1167*4882a593Smuzhiyun			dma-names = "tx", "rx";
1168*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1169*4882a593Smuzhiyun			resets = <&cpg 202>;
1170*4882a593Smuzhiyun			status = "disabled";
1171*4882a593Smuzhiyun		};
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun		msiof0: spi@e6e90000 {
1174*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a77990",
1175*4882a593Smuzhiyun				     "renesas,rcar-gen3-msiof";
1176*4882a593Smuzhiyun			reg = <0 0xe6e90000 0 0x0064>;
1177*4882a593Smuzhiyun			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
1178*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 211>;
1179*4882a593Smuzhiyun			dmas = <&dmac1 0x41>, <&dmac1 0x40>,
1180*4882a593Smuzhiyun			       <&dmac2 0x41>, <&dmac2 0x40>;
1181*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
1182*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1183*4882a593Smuzhiyun			resets = <&cpg 211>;
1184*4882a593Smuzhiyun			#address-cells = <1>;
1185*4882a593Smuzhiyun			#size-cells = <0>;
1186*4882a593Smuzhiyun			status = "disabled";
1187*4882a593Smuzhiyun		};
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun		msiof1: spi@e6ea0000 {
1190*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a77990",
1191*4882a593Smuzhiyun				     "renesas,rcar-gen3-msiof";
1192*4882a593Smuzhiyun			reg = <0 0xe6ea0000 0 0x0064>;
1193*4882a593Smuzhiyun			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
1194*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 210>;
1195*4882a593Smuzhiyun			dmas = <&dmac0 0x43>, <&dmac0 0x42>;
1196*4882a593Smuzhiyun			dma-names = "tx", "rx";
1197*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1198*4882a593Smuzhiyun			resets = <&cpg 210>;
1199*4882a593Smuzhiyun			#address-cells = <1>;
1200*4882a593Smuzhiyun			#size-cells = <0>;
1201*4882a593Smuzhiyun			status = "disabled";
1202*4882a593Smuzhiyun		};
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun		msiof2: spi@e6c00000 {
1205*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a77990",
1206*4882a593Smuzhiyun				     "renesas,rcar-gen3-msiof";
1207*4882a593Smuzhiyun			reg = <0 0xe6c00000 0 0x0064>;
1208*4882a593Smuzhiyun			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
1209*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 209>;
1210*4882a593Smuzhiyun			dmas = <&dmac0 0x45>, <&dmac0 0x44>;
1211*4882a593Smuzhiyun			dma-names = "tx", "rx";
1212*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1213*4882a593Smuzhiyun			resets = <&cpg 209>;
1214*4882a593Smuzhiyun			#address-cells = <1>;
1215*4882a593Smuzhiyun			#size-cells = <0>;
1216*4882a593Smuzhiyun			status = "disabled";
1217*4882a593Smuzhiyun		};
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun		msiof3: spi@e6c10000 {
1220*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a77990",
1221*4882a593Smuzhiyun				     "renesas,rcar-gen3-msiof";
1222*4882a593Smuzhiyun			reg = <0 0xe6c10000 0 0x0064>;
1223*4882a593Smuzhiyun			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
1224*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 208>;
1225*4882a593Smuzhiyun			dmas = <&dmac0 0x47>, <&dmac0 0x46>;
1226*4882a593Smuzhiyun			dma-names = "tx", "rx";
1227*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1228*4882a593Smuzhiyun			resets = <&cpg 208>;
1229*4882a593Smuzhiyun			#address-cells = <1>;
1230*4882a593Smuzhiyun			#size-cells = <0>;
1231*4882a593Smuzhiyun			status = "disabled";
1232*4882a593Smuzhiyun		};
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun		vin4: video@e6ef4000 {
1235*4882a593Smuzhiyun			compatible = "renesas,vin-r8a77990";
1236*4882a593Smuzhiyun			reg = <0 0xe6ef4000 0 0x1000>;
1237*4882a593Smuzhiyun			interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
1238*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 807>;
1239*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1240*4882a593Smuzhiyun			resets = <&cpg 807>;
1241*4882a593Smuzhiyun			renesas,id = <4>;
1242*4882a593Smuzhiyun			status = "disabled";
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun			ports {
1245*4882a593Smuzhiyun				#address-cells = <1>;
1246*4882a593Smuzhiyun				#size-cells = <0>;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun				port@1 {
1249*4882a593Smuzhiyun					#address-cells = <1>;
1250*4882a593Smuzhiyun					#size-cells = <0>;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun					reg = <1>;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun					vin4csi40: endpoint@2 {
1255*4882a593Smuzhiyun						reg = <2>;
1256*4882a593Smuzhiyun						remote-endpoint= <&csi40vin4>;
1257*4882a593Smuzhiyun					};
1258*4882a593Smuzhiyun				};
1259*4882a593Smuzhiyun			};
1260*4882a593Smuzhiyun		};
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun		vin5: video@e6ef5000 {
1263*4882a593Smuzhiyun			compatible = "renesas,vin-r8a77990";
1264*4882a593Smuzhiyun			reg = <0 0xe6ef5000 0 0x1000>;
1265*4882a593Smuzhiyun			interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
1266*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 806>;
1267*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1268*4882a593Smuzhiyun			resets = <&cpg 806>;
1269*4882a593Smuzhiyun			renesas,id = <5>;
1270*4882a593Smuzhiyun			status = "disabled";
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun			ports {
1273*4882a593Smuzhiyun				#address-cells = <1>;
1274*4882a593Smuzhiyun				#size-cells = <0>;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun				port@1 {
1277*4882a593Smuzhiyun					#address-cells = <1>;
1278*4882a593Smuzhiyun					#size-cells = <0>;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun					reg = <1>;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun					vin5csi40: endpoint@2 {
1283*4882a593Smuzhiyun						reg = <2>;
1284*4882a593Smuzhiyun						remote-endpoint= <&csi40vin5>;
1285*4882a593Smuzhiyun					};
1286*4882a593Smuzhiyun				};
1287*4882a593Smuzhiyun			};
1288*4882a593Smuzhiyun		};
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun		drif00: rif@e6f40000 {
1291*4882a593Smuzhiyun			compatible = "renesas,r8a77990-drif",
1292*4882a593Smuzhiyun				     "renesas,rcar-gen3-drif";
1293*4882a593Smuzhiyun			reg = <0 0xe6f40000 0 0x84>;
1294*4882a593Smuzhiyun			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
1295*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 515>;
1296*4882a593Smuzhiyun			clock-names = "fck";
1297*4882a593Smuzhiyun			dmas = <&dmac1 0x20>, <&dmac2 0x20>;
1298*4882a593Smuzhiyun			dma-names = "rx", "rx";
1299*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1300*4882a593Smuzhiyun			resets = <&cpg 515>;
1301*4882a593Smuzhiyun			renesas,bonding = <&drif01>;
1302*4882a593Smuzhiyun			status = "disabled";
1303*4882a593Smuzhiyun		};
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun		drif01: rif@e6f50000 {
1306*4882a593Smuzhiyun			compatible = "renesas,r8a77990-drif",
1307*4882a593Smuzhiyun				     "renesas,rcar-gen3-drif";
1308*4882a593Smuzhiyun			reg = <0 0xe6f50000 0 0x84>;
1309*4882a593Smuzhiyun			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
1310*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 514>;
1311*4882a593Smuzhiyun			clock-names = "fck";
1312*4882a593Smuzhiyun			dmas = <&dmac1 0x22>, <&dmac2 0x22>;
1313*4882a593Smuzhiyun			dma-names = "rx", "rx";
1314*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1315*4882a593Smuzhiyun			resets = <&cpg 514>;
1316*4882a593Smuzhiyun			renesas,bonding = <&drif00>;
1317*4882a593Smuzhiyun			status = "disabled";
1318*4882a593Smuzhiyun		};
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun		drif10: rif@e6f60000 {
1321*4882a593Smuzhiyun			compatible = "renesas,r8a77990-drif",
1322*4882a593Smuzhiyun				     "renesas,rcar-gen3-drif";
1323*4882a593Smuzhiyun			reg = <0 0xe6f60000 0 0x84>;
1324*4882a593Smuzhiyun			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
1325*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 513>;
1326*4882a593Smuzhiyun			clock-names = "fck";
1327*4882a593Smuzhiyun			dmas = <&dmac1 0x24>, <&dmac2 0x24>;
1328*4882a593Smuzhiyun			dma-names = "rx", "rx";
1329*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1330*4882a593Smuzhiyun			resets = <&cpg 513>;
1331*4882a593Smuzhiyun			renesas,bonding = <&drif11>;
1332*4882a593Smuzhiyun			status = "disabled";
1333*4882a593Smuzhiyun		};
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun		drif11: rif@e6f70000 {
1336*4882a593Smuzhiyun			compatible = "renesas,r8a77990-drif",
1337*4882a593Smuzhiyun				     "renesas,rcar-gen3-drif";
1338*4882a593Smuzhiyun			reg = <0 0xe6f70000 0 0x84>;
1339*4882a593Smuzhiyun			interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
1340*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 512>;
1341*4882a593Smuzhiyun			clock-names = "fck";
1342*4882a593Smuzhiyun			dmas = <&dmac1 0x26>, <&dmac2 0x26>;
1343*4882a593Smuzhiyun			dma-names = "rx", "rx";
1344*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1345*4882a593Smuzhiyun			resets = <&cpg 512>;
1346*4882a593Smuzhiyun			renesas,bonding = <&drif10>;
1347*4882a593Smuzhiyun			status = "disabled";
1348*4882a593Smuzhiyun		};
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun		drif20: rif@e6f80000 {
1351*4882a593Smuzhiyun			compatible = "renesas,r8a77990-drif",
1352*4882a593Smuzhiyun				     "renesas,rcar-gen3-drif";
1353*4882a593Smuzhiyun			reg = <0 0xe6f80000 0 0x84>;
1354*4882a593Smuzhiyun			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
1355*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 511>;
1356*4882a593Smuzhiyun			clock-names = "fck";
1357*4882a593Smuzhiyun			dmas = <&dmac0 0x28>;
1358*4882a593Smuzhiyun			dma-names = "rx";
1359*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1360*4882a593Smuzhiyun			resets = <&cpg 511>;
1361*4882a593Smuzhiyun			renesas,bonding = <&drif21>;
1362*4882a593Smuzhiyun			status = "disabled";
1363*4882a593Smuzhiyun		};
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun		drif21: rif@e6f90000 {
1366*4882a593Smuzhiyun			compatible = "renesas,r8a77990-drif",
1367*4882a593Smuzhiyun				     "renesas,rcar-gen3-drif";
1368*4882a593Smuzhiyun			reg = <0 0xe6f90000 0 0x84>;
1369*4882a593Smuzhiyun			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1370*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 510>;
1371*4882a593Smuzhiyun			clock-names = "fck";
1372*4882a593Smuzhiyun			dmas = <&dmac0 0x2a>;
1373*4882a593Smuzhiyun			dma-names = "rx";
1374*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1375*4882a593Smuzhiyun			resets = <&cpg 510>;
1376*4882a593Smuzhiyun			renesas,bonding = <&drif20>;
1377*4882a593Smuzhiyun			status = "disabled";
1378*4882a593Smuzhiyun		};
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun		drif30: rif@e6fa0000 {
1381*4882a593Smuzhiyun			compatible = "renesas,r8a77990-drif",
1382*4882a593Smuzhiyun				     "renesas,rcar-gen3-drif";
1383*4882a593Smuzhiyun			reg = <0 0xe6fa0000 0 0x84>;
1384*4882a593Smuzhiyun			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
1385*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 509>;
1386*4882a593Smuzhiyun			clock-names = "fck";
1387*4882a593Smuzhiyun			dmas = <&dmac0 0x2c>;
1388*4882a593Smuzhiyun			dma-names = "rx";
1389*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1390*4882a593Smuzhiyun			resets = <&cpg 509>;
1391*4882a593Smuzhiyun			renesas,bonding = <&drif31>;
1392*4882a593Smuzhiyun			status = "disabled";
1393*4882a593Smuzhiyun		};
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun		drif31: rif@e6fb0000 {
1396*4882a593Smuzhiyun			compatible = "renesas,r8a77990-drif",
1397*4882a593Smuzhiyun				     "renesas,rcar-gen3-drif";
1398*4882a593Smuzhiyun			reg = <0 0xe6fb0000 0 0x84>;
1399*4882a593Smuzhiyun			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
1400*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 508>;
1401*4882a593Smuzhiyun			clock-names = "fck";
1402*4882a593Smuzhiyun			dmas = <&dmac0 0x2e>;
1403*4882a593Smuzhiyun			dma-names = "rx";
1404*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1405*4882a593Smuzhiyun			resets = <&cpg 508>;
1406*4882a593Smuzhiyun			renesas,bonding = <&drif30>;
1407*4882a593Smuzhiyun			status = "disabled";
1408*4882a593Smuzhiyun		};
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun		rcar_sound: sound@ec500000 {
1411*4882a593Smuzhiyun			/*
1412*4882a593Smuzhiyun			 * #sound-dai-cells is required
1413*4882a593Smuzhiyun			 *
1414*4882a593Smuzhiyun			 * Single DAI : #sound-dai-cells = <0>;	<&rcar_sound>;
1415*4882a593Smuzhiyun			 * Multi  DAI : #sound-dai-cells = <1>;	<&rcar_sound N>;
1416*4882a593Smuzhiyun			 */
1417*4882a593Smuzhiyun			/*
1418*4882a593Smuzhiyun			 * #clock-cells is required for audio_clkout0/1/2/3
1419*4882a593Smuzhiyun			 *
1420*4882a593Smuzhiyun			 * clkout	: #clock-cells = <0>;	<&rcar_sound>;
1421*4882a593Smuzhiyun			 * clkout0/1/2/3: #clock-cells = <1>;	<&rcar_sound N>;
1422*4882a593Smuzhiyun			 */
1423*4882a593Smuzhiyun			compatible =  "renesas,rcar_sound-r8a77990", "renesas,rcar_sound-gen3";
1424*4882a593Smuzhiyun			reg =	<0 0xec500000 0 0x1000>, /* SCU */
1425*4882a593Smuzhiyun				<0 0xec5a0000 0 0x100>,  /* ADG */
1426*4882a593Smuzhiyun				<0 0xec540000 0 0x1000>, /* SSIU */
1427*4882a593Smuzhiyun				<0 0xec541000 0 0x280>,  /* SSI */
1428*4882a593Smuzhiyun				<0 0xec760000 0 0x200>;  /* Audio DMAC peri peri*/
1429*4882a593Smuzhiyun			reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 1005>,
1432*4882a593Smuzhiyun				 <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
1433*4882a593Smuzhiyun				 <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
1434*4882a593Smuzhiyun				 <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
1435*4882a593Smuzhiyun				 <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
1436*4882a593Smuzhiyun				 <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
1437*4882a593Smuzhiyun				 <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
1438*4882a593Smuzhiyun				 <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
1439*4882a593Smuzhiyun				 <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
1440*4882a593Smuzhiyun				 <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
1441*4882a593Smuzhiyun				 <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
1442*4882a593Smuzhiyun				 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
1443*4882a593Smuzhiyun				 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
1444*4882a593Smuzhiyun				 <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
1445*4882a593Smuzhiyun				 <&audio_clk_a>, <&audio_clk_b>,
1446*4882a593Smuzhiyun				 <&audio_clk_c>,
1447*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77990_CLK_ZA2>;
1448*4882a593Smuzhiyun			clock-names = "ssi-all",
1449*4882a593Smuzhiyun				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
1450*4882a593Smuzhiyun				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
1451*4882a593Smuzhiyun				      "ssi.1", "ssi.0",
1452*4882a593Smuzhiyun				      "src.9", "src.8", "src.7", "src.6",
1453*4882a593Smuzhiyun				      "src.5", "src.4", "src.3", "src.2",
1454*4882a593Smuzhiyun				      "src.1", "src.0",
1455*4882a593Smuzhiyun				      "mix.1", "mix.0",
1456*4882a593Smuzhiyun				      "ctu.1", "ctu.0",
1457*4882a593Smuzhiyun				      "dvc.0", "dvc.1",
1458*4882a593Smuzhiyun				      "clk_a", "clk_b", "clk_c", "clk_i";
1459*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1460*4882a593Smuzhiyun			resets = <&cpg 1005>,
1461*4882a593Smuzhiyun				 <&cpg 1006>, <&cpg 1007>,
1462*4882a593Smuzhiyun				 <&cpg 1008>, <&cpg 1009>,
1463*4882a593Smuzhiyun				 <&cpg 1010>, <&cpg 1011>,
1464*4882a593Smuzhiyun				 <&cpg 1012>, <&cpg 1013>,
1465*4882a593Smuzhiyun				 <&cpg 1014>, <&cpg 1015>;
1466*4882a593Smuzhiyun			reset-names = "ssi-all",
1467*4882a593Smuzhiyun				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
1468*4882a593Smuzhiyun				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
1469*4882a593Smuzhiyun				      "ssi.1", "ssi.0";
1470*4882a593Smuzhiyun			status = "disabled";
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun			rcar_sound,ctu {
1473*4882a593Smuzhiyun				ctu00: ctu-0 { };
1474*4882a593Smuzhiyun				ctu01: ctu-1 { };
1475*4882a593Smuzhiyun				ctu02: ctu-2 { };
1476*4882a593Smuzhiyun				ctu03: ctu-3 { };
1477*4882a593Smuzhiyun				ctu10: ctu-4 { };
1478*4882a593Smuzhiyun				ctu11: ctu-5 { };
1479*4882a593Smuzhiyun				ctu12: ctu-6 { };
1480*4882a593Smuzhiyun				ctu13: ctu-7 { };
1481*4882a593Smuzhiyun			};
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun			rcar_sound,dvc {
1484*4882a593Smuzhiyun				dvc0: dvc-0 {
1485*4882a593Smuzhiyun					dmas = <&audma0 0xbc>;
1486*4882a593Smuzhiyun					dma-names = "tx";
1487*4882a593Smuzhiyun				};
1488*4882a593Smuzhiyun				dvc1: dvc-1 {
1489*4882a593Smuzhiyun					dmas = <&audma0 0xbe>;
1490*4882a593Smuzhiyun					dma-names = "tx";
1491*4882a593Smuzhiyun				};
1492*4882a593Smuzhiyun			};
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun			rcar_sound,mix {
1495*4882a593Smuzhiyun				mix0: mix-0 { };
1496*4882a593Smuzhiyun				mix1: mix-1 { };
1497*4882a593Smuzhiyun			};
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun			rcar_sound,src {
1500*4882a593Smuzhiyun				src0: src-0 {
1501*4882a593Smuzhiyun					interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
1502*4882a593Smuzhiyun					dmas = <&audma0 0x85>, <&audma0 0x9a>;
1503*4882a593Smuzhiyun					dma-names = "rx", "tx";
1504*4882a593Smuzhiyun				};
1505*4882a593Smuzhiyun				src1: src-1 {
1506*4882a593Smuzhiyun					interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1507*4882a593Smuzhiyun					dmas = <&audma0 0x87>, <&audma0 0x9c>;
1508*4882a593Smuzhiyun					dma-names = "rx", "tx";
1509*4882a593Smuzhiyun				};
1510*4882a593Smuzhiyun				src2: src-2 {
1511*4882a593Smuzhiyun					interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1512*4882a593Smuzhiyun					dmas = <&audma0 0x89>, <&audma0 0x9e>;
1513*4882a593Smuzhiyun					dma-names = "rx", "tx";
1514*4882a593Smuzhiyun				};
1515*4882a593Smuzhiyun				src3: src-3 {
1516*4882a593Smuzhiyun					interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1517*4882a593Smuzhiyun					dmas = <&audma0 0x8b>, <&audma0 0xa0>;
1518*4882a593Smuzhiyun					dma-names = "rx", "tx";
1519*4882a593Smuzhiyun				};
1520*4882a593Smuzhiyun				src4: src-4 {
1521*4882a593Smuzhiyun					interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1522*4882a593Smuzhiyun					dmas = <&audma0 0x8d>, <&audma0 0xb0>;
1523*4882a593Smuzhiyun					dma-names = "rx", "tx";
1524*4882a593Smuzhiyun				};
1525*4882a593Smuzhiyun				src5: src-5 {
1526*4882a593Smuzhiyun					interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1527*4882a593Smuzhiyun					dmas = <&audma0 0x8f>, <&audma0 0xb2>;
1528*4882a593Smuzhiyun					dma-names = "rx", "tx";
1529*4882a593Smuzhiyun				};
1530*4882a593Smuzhiyun				src6: src-6 {
1531*4882a593Smuzhiyun					interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1532*4882a593Smuzhiyun					dmas = <&audma0 0x91>, <&audma0 0xb4>;
1533*4882a593Smuzhiyun					dma-names = "rx", "tx";
1534*4882a593Smuzhiyun				};
1535*4882a593Smuzhiyun				src7: src-7 {
1536*4882a593Smuzhiyun					interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
1537*4882a593Smuzhiyun					dmas = <&audma0 0x93>, <&audma0 0xb6>;
1538*4882a593Smuzhiyun					dma-names = "rx", "tx";
1539*4882a593Smuzhiyun				};
1540*4882a593Smuzhiyun				src8: src-8 {
1541*4882a593Smuzhiyun					interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1542*4882a593Smuzhiyun					dmas = <&audma0 0x95>, <&audma0 0xb8>;
1543*4882a593Smuzhiyun					dma-names = "rx", "tx";
1544*4882a593Smuzhiyun				};
1545*4882a593Smuzhiyun				src9: src-9 {
1546*4882a593Smuzhiyun					interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
1547*4882a593Smuzhiyun					dmas = <&audma0 0x97>, <&audma0 0xba>;
1548*4882a593Smuzhiyun					dma-names = "rx", "tx";
1549*4882a593Smuzhiyun				};
1550*4882a593Smuzhiyun			};
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun			rcar_sound,ssi {
1553*4882a593Smuzhiyun				ssi0: ssi-0 {
1554*4882a593Smuzhiyun					interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
1555*4882a593Smuzhiyun					dmas = <&audma0 0x01>, <&audma0 0x02>,
1556*4882a593Smuzhiyun					       <&audma0 0x15>, <&audma0 0x16>;
1557*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1558*4882a593Smuzhiyun				};
1559*4882a593Smuzhiyun				ssi1: ssi-1 {
1560*4882a593Smuzhiyun					interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
1561*4882a593Smuzhiyun					dmas = <&audma0 0x03>, <&audma0 0x04>,
1562*4882a593Smuzhiyun					       <&audma0 0x49>, <&audma0 0x4a>;
1563*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1564*4882a593Smuzhiyun				};
1565*4882a593Smuzhiyun				ssi2: ssi-2 {
1566*4882a593Smuzhiyun					interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
1567*4882a593Smuzhiyun					dmas = <&audma0 0x05>, <&audma0 0x06>,
1568*4882a593Smuzhiyun					       <&audma0 0x63>, <&audma0 0x64>;
1569*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1570*4882a593Smuzhiyun				};
1571*4882a593Smuzhiyun				ssi3: ssi-3 {
1572*4882a593Smuzhiyun					interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
1573*4882a593Smuzhiyun					dmas = <&audma0 0x07>, <&audma0 0x08>,
1574*4882a593Smuzhiyun					       <&audma0 0x6f>, <&audma0 0x70>;
1575*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1576*4882a593Smuzhiyun				};
1577*4882a593Smuzhiyun				ssi4: ssi-4 {
1578*4882a593Smuzhiyun					interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
1579*4882a593Smuzhiyun					dmas = <&audma0 0x09>, <&audma0 0x0a>,
1580*4882a593Smuzhiyun					       <&audma0 0x71>, <&audma0 0x72>;
1581*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1582*4882a593Smuzhiyun				};
1583*4882a593Smuzhiyun				ssi5: ssi-5 {
1584*4882a593Smuzhiyun					interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
1585*4882a593Smuzhiyun					dmas = <&audma0 0x0b>, <&audma0 0x0c>,
1586*4882a593Smuzhiyun					       <&audma0 0x73>, <&audma0 0x74>;
1587*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1588*4882a593Smuzhiyun				};
1589*4882a593Smuzhiyun				ssi6: ssi-6 {
1590*4882a593Smuzhiyun					interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
1591*4882a593Smuzhiyun					dmas = <&audma0 0x0d>, <&audma0 0x0e>,
1592*4882a593Smuzhiyun					       <&audma0 0x75>, <&audma0 0x76>;
1593*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1594*4882a593Smuzhiyun				};
1595*4882a593Smuzhiyun				ssi7: ssi-7 {
1596*4882a593Smuzhiyun					interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
1597*4882a593Smuzhiyun					dmas = <&audma0 0x0f>, <&audma0 0x10>,
1598*4882a593Smuzhiyun					       <&audma0 0x79>, <&audma0 0x7a>;
1599*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1600*4882a593Smuzhiyun				};
1601*4882a593Smuzhiyun				ssi8: ssi-8 {
1602*4882a593Smuzhiyun					interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
1603*4882a593Smuzhiyun					dmas = <&audma0 0x11>, <&audma0 0x12>,
1604*4882a593Smuzhiyun					       <&audma0 0x7b>, <&audma0 0x7c>;
1605*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1606*4882a593Smuzhiyun				};
1607*4882a593Smuzhiyun				ssi9: ssi-9 {
1608*4882a593Smuzhiyun					interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
1609*4882a593Smuzhiyun					dmas = <&audma0 0x13>, <&audma0 0x14>,
1610*4882a593Smuzhiyun					       <&audma0 0x7d>, <&audma0 0x7e>;
1611*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1612*4882a593Smuzhiyun				};
1613*4882a593Smuzhiyun			};
1614*4882a593Smuzhiyun		};
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun		audma0: dma-controller@ec700000 {
1617*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a77990",
1618*4882a593Smuzhiyun				     "renesas,rcar-dmac";
1619*4882a593Smuzhiyun			reg = <0 0xec700000 0 0x10000>;
1620*4882a593Smuzhiyun			interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>,
1621*4882a593Smuzhiyun				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
1622*4882a593Smuzhiyun				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
1623*4882a593Smuzhiyun				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
1624*4882a593Smuzhiyun				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
1625*4882a593Smuzhiyun				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
1626*4882a593Smuzhiyun				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
1627*4882a593Smuzhiyun				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
1628*4882a593Smuzhiyun				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
1629*4882a593Smuzhiyun				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
1630*4882a593Smuzhiyun				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
1631*4882a593Smuzhiyun				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
1632*4882a593Smuzhiyun				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
1633*4882a593Smuzhiyun				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
1634*4882a593Smuzhiyun				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
1635*4882a593Smuzhiyun				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
1636*4882a593Smuzhiyun				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
1637*4882a593Smuzhiyun			interrupt-names = "error",
1638*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
1639*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
1640*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
1641*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15";
1642*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 502>;
1643*4882a593Smuzhiyun			clock-names = "fck";
1644*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1645*4882a593Smuzhiyun			resets = <&cpg 502>;
1646*4882a593Smuzhiyun			#dma-cells = <1>;
1647*4882a593Smuzhiyun			dma-channels = <16>;
1648*4882a593Smuzhiyun			iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>,
1649*4882a593Smuzhiyun				 <&ipmmu_mp 2>, <&ipmmu_mp 3>,
1650*4882a593Smuzhiyun				 <&ipmmu_mp 4>, <&ipmmu_mp 5>,
1651*4882a593Smuzhiyun				 <&ipmmu_mp 6>, <&ipmmu_mp 7>,
1652*4882a593Smuzhiyun				 <&ipmmu_mp 8>, <&ipmmu_mp 9>,
1653*4882a593Smuzhiyun				 <&ipmmu_mp 10>, <&ipmmu_mp 11>,
1654*4882a593Smuzhiyun				 <&ipmmu_mp 12>, <&ipmmu_mp 13>,
1655*4882a593Smuzhiyun				 <&ipmmu_mp 14>, <&ipmmu_mp 15>;
1656*4882a593Smuzhiyun		};
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun		xhci0: usb@ee000000 {
1659*4882a593Smuzhiyun			compatible = "renesas,xhci-r8a77990",
1660*4882a593Smuzhiyun				     "renesas,rcar-gen3-xhci";
1661*4882a593Smuzhiyun			reg = <0 0xee000000 0 0xc00>;
1662*4882a593Smuzhiyun			interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
1663*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 328>;
1664*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1665*4882a593Smuzhiyun			resets = <&cpg 328>;
1666*4882a593Smuzhiyun			status = "disabled";
1667*4882a593Smuzhiyun		};
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun		usb3_peri0: usb@ee020000 {
1670*4882a593Smuzhiyun			compatible = "renesas,r8a77990-usb3-peri",
1671*4882a593Smuzhiyun				     "renesas,rcar-gen3-usb3-peri";
1672*4882a593Smuzhiyun			reg = <0 0xee020000 0 0x400>;
1673*4882a593Smuzhiyun			interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
1674*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 328>;
1675*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1676*4882a593Smuzhiyun			resets = <&cpg 328>;
1677*4882a593Smuzhiyun			status = "disabled";
1678*4882a593Smuzhiyun		};
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun		ohci0: usb@ee080000 {
1681*4882a593Smuzhiyun			compatible = "generic-ohci";
1682*4882a593Smuzhiyun			reg = <0 0xee080000 0 0x100>;
1683*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1684*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
1685*4882a593Smuzhiyun			phys = <&usb2_phy0 1>;
1686*4882a593Smuzhiyun			phy-names = "usb";
1687*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1688*4882a593Smuzhiyun			resets = <&cpg 703>, <&cpg 704>;
1689*4882a593Smuzhiyun			status = "disabled";
1690*4882a593Smuzhiyun		};
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun		ehci0: usb@ee080100 {
1693*4882a593Smuzhiyun			compatible = "generic-ehci";
1694*4882a593Smuzhiyun			reg = <0 0xee080100 0 0x100>;
1695*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1696*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
1697*4882a593Smuzhiyun			phys = <&usb2_phy0 2>;
1698*4882a593Smuzhiyun			phy-names = "usb";
1699*4882a593Smuzhiyun			companion = <&ohci0>;
1700*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1701*4882a593Smuzhiyun			resets = <&cpg 703>, <&cpg 704>;
1702*4882a593Smuzhiyun			status = "disabled";
1703*4882a593Smuzhiyun		};
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun		usb2_phy0: usb-phy@ee080200 {
1706*4882a593Smuzhiyun			compatible = "renesas,usb2-phy-r8a77990",
1707*4882a593Smuzhiyun				     "renesas,rcar-gen3-usb2-phy";
1708*4882a593Smuzhiyun			reg = <0 0xee080200 0 0x700>;
1709*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1710*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
1711*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1712*4882a593Smuzhiyun			resets = <&cpg 703>, <&cpg 704>;
1713*4882a593Smuzhiyun			#phy-cells = <1>;
1714*4882a593Smuzhiyun			status = "disabled";
1715*4882a593Smuzhiyun		};
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun		sdhi0: mmc@ee100000 {
1718*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a77990",
1719*4882a593Smuzhiyun				     "renesas,rcar-gen3-sdhi";
1720*4882a593Smuzhiyun			reg = <0 0xee100000 0 0x2000>;
1721*4882a593Smuzhiyun			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
1722*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 314>;
1723*4882a593Smuzhiyun			max-frequency = <200000000>;
1724*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1725*4882a593Smuzhiyun			resets = <&cpg 314>;
1726*4882a593Smuzhiyun			iommus = <&ipmmu_ds1 32>;
1727*4882a593Smuzhiyun			status = "disabled";
1728*4882a593Smuzhiyun		};
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun		sdhi1: mmc@ee120000 {
1731*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a77990",
1732*4882a593Smuzhiyun				     "renesas,rcar-gen3-sdhi";
1733*4882a593Smuzhiyun			reg = <0 0xee120000 0 0x2000>;
1734*4882a593Smuzhiyun			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
1735*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 313>;
1736*4882a593Smuzhiyun			max-frequency = <200000000>;
1737*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1738*4882a593Smuzhiyun			resets = <&cpg 313>;
1739*4882a593Smuzhiyun			iommus = <&ipmmu_ds1 33>;
1740*4882a593Smuzhiyun			status = "disabled";
1741*4882a593Smuzhiyun		};
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun		sdhi3: mmc@ee160000 {
1744*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a77990",
1745*4882a593Smuzhiyun				     "renesas,rcar-gen3-sdhi";
1746*4882a593Smuzhiyun			reg = <0 0xee160000 0 0x2000>;
1747*4882a593Smuzhiyun			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
1748*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 311>;
1749*4882a593Smuzhiyun			max-frequency = <200000000>;
1750*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1751*4882a593Smuzhiyun			resets = <&cpg 311>;
1752*4882a593Smuzhiyun			iommus = <&ipmmu_ds1 35>;
1753*4882a593Smuzhiyun			status = "disabled";
1754*4882a593Smuzhiyun		};
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun		gic: interrupt-controller@f1010000 {
1757*4882a593Smuzhiyun			compatible = "arm,gic-400";
1758*4882a593Smuzhiyun			#interrupt-cells = <3>;
1759*4882a593Smuzhiyun			#address-cells = <0>;
1760*4882a593Smuzhiyun			interrupt-controller;
1761*4882a593Smuzhiyun			reg = <0x0 0xf1010000 0 0x1000>,
1762*4882a593Smuzhiyun			      <0x0 0xf1020000 0 0x20000>,
1763*4882a593Smuzhiyun			      <0x0 0xf1040000 0 0x20000>,
1764*4882a593Smuzhiyun			      <0x0 0xf1060000 0 0x20000>;
1765*4882a593Smuzhiyun			interrupts = <GIC_PPI 9
1766*4882a593Smuzhiyun					(GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
1767*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 408>;
1768*4882a593Smuzhiyun			clock-names = "clk";
1769*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1770*4882a593Smuzhiyun			resets = <&cpg 408>;
1771*4882a593Smuzhiyun		};
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun		pciec0: pcie@fe000000 {
1774*4882a593Smuzhiyun			compatible = "renesas,pcie-r8a77990",
1775*4882a593Smuzhiyun				     "renesas,pcie-rcar-gen3";
1776*4882a593Smuzhiyun			reg = <0 0xfe000000 0 0x80000>;
1777*4882a593Smuzhiyun			#address-cells = <3>;
1778*4882a593Smuzhiyun			#size-cells = <2>;
1779*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
1780*4882a593Smuzhiyun			device_type = "pci";
1781*4882a593Smuzhiyun			ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>,
1782*4882a593Smuzhiyun				 <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>,
1783*4882a593Smuzhiyun				 <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>,
1784*4882a593Smuzhiyun				 <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1785*4882a593Smuzhiyun			/* Map all possible DDR as inbound ranges */
1786*4882a593Smuzhiyun			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>;
1787*4882a593Smuzhiyun			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1788*4882a593Smuzhiyun				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1789*4882a593Smuzhiyun				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
1790*4882a593Smuzhiyun			#interrupt-cells = <1>;
1791*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 0>;
1792*4882a593Smuzhiyun			interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
1793*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
1794*4882a593Smuzhiyun			clock-names = "pcie", "pcie_bus";
1795*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1796*4882a593Smuzhiyun			resets = <&cpg 319>;
1797*4882a593Smuzhiyun			status = "disabled";
1798*4882a593Smuzhiyun		};
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun		vspb0: vsp@fe960000 {
1801*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1802*4882a593Smuzhiyun			reg = <0 0xfe960000 0 0x8000>;
1803*4882a593Smuzhiyun			interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
1804*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 626>;
1805*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1806*4882a593Smuzhiyun			resets = <&cpg 626>;
1807*4882a593Smuzhiyun			renesas,fcp = <&fcpvb0>;
1808*4882a593Smuzhiyun		};
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun		fcpvb0: fcp@fe96f000 {
1811*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1812*4882a593Smuzhiyun			reg = <0 0xfe96f000 0 0x200>;
1813*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 607>;
1814*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1815*4882a593Smuzhiyun			resets = <&cpg 607>;
1816*4882a593Smuzhiyun			iommus = <&ipmmu_vp0 5>;
1817*4882a593Smuzhiyun		};
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun		vspi0: vsp@fe9a0000 {
1820*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1821*4882a593Smuzhiyun			reg = <0 0xfe9a0000 0 0x8000>;
1822*4882a593Smuzhiyun			interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>;
1823*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 631>;
1824*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1825*4882a593Smuzhiyun			resets = <&cpg 631>;
1826*4882a593Smuzhiyun			renesas,fcp = <&fcpvi0>;
1827*4882a593Smuzhiyun		};
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun		fcpvi0: fcp@fe9af000 {
1830*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1831*4882a593Smuzhiyun			reg = <0 0xfe9af000 0 0x200>;
1832*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 611>;
1833*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1834*4882a593Smuzhiyun			resets = <&cpg 611>;
1835*4882a593Smuzhiyun			iommus = <&ipmmu_vp0 8>;
1836*4882a593Smuzhiyun		};
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun		vspd0: vsp@fea20000 {
1839*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1840*4882a593Smuzhiyun			reg = <0 0xfea20000 0 0x7000>;
1841*4882a593Smuzhiyun			interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>;
1842*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 623>;
1843*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1844*4882a593Smuzhiyun			resets = <&cpg 623>;
1845*4882a593Smuzhiyun			renesas,fcp = <&fcpvd0>;
1846*4882a593Smuzhiyun		};
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun		fcpvd0: fcp@fea27000 {
1849*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1850*4882a593Smuzhiyun			reg = <0 0xfea27000 0 0x200>;
1851*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 603>;
1852*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1853*4882a593Smuzhiyun			resets = <&cpg 603>;
1854*4882a593Smuzhiyun			iommus = <&ipmmu_vi0 8>;
1855*4882a593Smuzhiyun		};
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun		vspd1: vsp@fea28000 {
1858*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1859*4882a593Smuzhiyun			reg = <0 0xfea28000 0 0x7000>;
1860*4882a593Smuzhiyun			interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>;
1861*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 622>;
1862*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1863*4882a593Smuzhiyun			resets = <&cpg 622>;
1864*4882a593Smuzhiyun			renesas,fcp = <&fcpvd1>;
1865*4882a593Smuzhiyun		};
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun		fcpvd1: fcp@fea2f000 {
1868*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1869*4882a593Smuzhiyun			reg = <0 0xfea2f000 0 0x200>;
1870*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 602>;
1871*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1872*4882a593Smuzhiyun			resets = <&cpg 602>;
1873*4882a593Smuzhiyun			iommus = <&ipmmu_vi0 9>;
1874*4882a593Smuzhiyun		};
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun		cmm0: cmm@fea40000 {
1877*4882a593Smuzhiyun			compatible = "renesas,r8a77990-cmm",
1878*4882a593Smuzhiyun				     "renesas,rcar-gen3-cmm";
1879*4882a593Smuzhiyun			reg = <0 0xfea40000 0 0x1000>;
1880*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1881*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 711>;
1882*4882a593Smuzhiyun			resets = <&cpg 711>;
1883*4882a593Smuzhiyun		};
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun		cmm1: cmm@fea50000 {
1886*4882a593Smuzhiyun			compatible = "renesas,r8a77990-cmm",
1887*4882a593Smuzhiyun				     "renesas,rcar-gen3-cmm";
1888*4882a593Smuzhiyun			reg = <0 0xfea50000 0 0x1000>;
1889*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1890*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 710>;
1891*4882a593Smuzhiyun			resets = <&cpg 710>;
1892*4882a593Smuzhiyun		};
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun		csi40: csi2@feaa0000 {
1895*4882a593Smuzhiyun			compatible = "renesas,r8a77990-csi2";
1896*4882a593Smuzhiyun			reg = <0 0xfeaa0000 0 0x10000>;
1897*4882a593Smuzhiyun			interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
1898*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 716>;
1899*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1900*4882a593Smuzhiyun			resets = <&cpg 716>;
1901*4882a593Smuzhiyun			status = "disabled";
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun			ports {
1904*4882a593Smuzhiyun				#address-cells = <1>;
1905*4882a593Smuzhiyun				#size-cells = <0>;
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun				port@1 {
1908*4882a593Smuzhiyun					#address-cells = <1>;
1909*4882a593Smuzhiyun					#size-cells = <0>;
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun					reg = <1>;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun					csi40vin4: endpoint@0 {
1914*4882a593Smuzhiyun						reg = <0>;
1915*4882a593Smuzhiyun						remote-endpoint = <&vin4csi40>;
1916*4882a593Smuzhiyun					};
1917*4882a593Smuzhiyun					csi40vin5: endpoint@1 {
1918*4882a593Smuzhiyun						reg = <1>;
1919*4882a593Smuzhiyun						remote-endpoint = <&vin5csi40>;
1920*4882a593Smuzhiyun					};
1921*4882a593Smuzhiyun				};
1922*4882a593Smuzhiyun			};
1923*4882a593Smuzhiyun		};
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun		du: display@feb00000 {
1926*4882a593Smuzhiyun			compatible = "renesas,du-r8a77990";
1927*4882a593Smuzhiyun			reg = <0 0xfeb00000 0 0x40000>;
1928*4882a593Smuzhiyun			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
1929*4882a593Smuzhiyun				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
1930*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>;
1931*4882a593Smuzhiyun			clock-names = "du.0", "du.1";
1932*4882a593Smuzhiyun			resets = <&cpg 724>;
1933*4882a593Smuzhiyun			reset-names = "du.0";
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun			renesas,cmms = <&cmm0>, <&cmm1>;
1936*4882a593Smuzhiyun			renesas,vsps = <&vspd0 0>, <&vspd1 0>;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun			status = "disabled";
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun			ports {
1941*4882a593Smuzhiyun				#address-cells = <1>;
1942*4882a593Smuzhiyun				#size-cells = <0>;
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun				port@0 {
1945*4882a593Smuzhiyun					reg = <0>;
1946*4882a593Smuzhiyun					du_out_rgb: endpoint {
1947*4882a593Smuzhiyun					};
1948*4882a593Smuzhiyun				};
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun				port@1 {
1951*4882a593Smuzhiyun					reg = <1>;
1952*4882a593Smuzhiyun					du_out_lvds0: endpoint {
1953*4882a593Smuzhiyun						remote-endpoint = <&lvds0_in>;
1954*4882a593Smuzhiyun					};
1955*4882a593Smuzhiyun				};
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun				port@2 {
1958*4882a593Smuzhiyun					reg = <2>;
1959*4882a593Smuzhiyun					du_out_lvds1: endpoint {
1960*4882a593Smuzhiyun						remote-endpoint = <&lvds1_in>;
1961*4882a593Smuzhiyun					};
1962*4882a593Smuzhiyun				};
1963*4882a593Smuzhiyun			};
1964*4882a593Smuzhiyun		};
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun		lvds0: lvds-encoder@feb90000 {
1967*4882a593Smuzhiyun			compatible = "renesas,r8a77990-lvds";
1968*4882a593Smuzhiyun			reg = <0 0xfeb90000 0 0x20>;
1969*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 727>;
1970*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1971*4882a593Smuzhiyun			resets = <&cpg 727>;
1972*4882a593Smuzhiyun			status = "disabled";
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun			renesas,companion = <&lvds1>;
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun			ports {
1977*4882a593Smuzhiyun				#address-cells = <1>;
1978*4882a593Smuzhiyun				#size-cells = <0>;
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun				port@0 {
1981*4882a593Smuzhiyun					reg = <0>;
1982*4882a593Smuzhiyun					lvds0_in: endpoint {
1983*4882a593Smuzhiyun						remote-endpoint = <&du_out_lvds0>;
1984*4882a593Smuzhiyun					};
1985*4882a593Smuzhiyun				};
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun				port@1 {
1988*4882a593Smuzhiyun					reg = <1>;
1989*4882a593Smuzhiyun					lvds0_out: endpoint {
1990*4882a593Smuzhiyun					};
1991*4882a593Smuzhiyun				};
1992*4882a593Smuzhiyun			};
1993*4882a593Smuzhiyun		};
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun		lvds1: lvds-encoder@feb90100 {
1996*4882a593Smuzhiyun			compatible = "renesas,r8a77990-lvds";
1997*4882a593Smuzhiyun			reg = <0 0xfeb90100 0 0x20>;
1998*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 727>;
1999*4882a593Smuzhiyun			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
2000*4882a593Smuzhiyun			resets = <&cpg 726>;
2001*4882a593Smuzhiyun			status = "disabled";
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun			ports {
2004*4882a593Smuzhiyun				#address-cells = <1>;
2005*4882a593Smuzhiyun				#size-cells = <0>;
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun				port@0 {
2008*4882a593Smuzhiyun					reg = <0>;
2009*4882a593Smuzhiyun					lvds1_in: endpoint {
2010*4882a593Smuzhiyun						remote-endpoint = <&du_out_lvds1>;
2011*4882a593Smuzhiyun					};
2012*4882a593Smuzhiyun				};
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun				port@1 {
2015*4882a593Smuzhiyun					reg = <1>;
2016*4882a593Smuzhiyun					lvds1_out: endpoint {
2017*4882a593Smuzhiyun					};
2018*4882a593Smuzhiyun				};
2019*4882a593Smuzhiyun			};
2020*4882a593Smuzhiyun		};
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun		prr: chipid@fff00044 {
2023*4882a593Smuzhiyun			compatible = "renesas,prr";
2024*4882a593Smuzhiyun			reg = <0 0xfff00044 0 4>;
2025*4882a593Smuzhiyun		};
2026*4882a593Smuzhiyun	};
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun	thermal-zones {
2029*4882a593Smuzhiyun		cpu-thermal {
2030*4882a593Smuzhiyun			polling-delay-passive = <250>;
2031*4882a593Smuzhiyun			polling-delay = <0>;
2032*4882a593Smuzhiyun			thermal-sensors = <&thermal>;
2033*4882a593Smuzhiyun			sustainable-power = <717>;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun			cooling-maps {
2036*4882a593Smuzhiyun				map0 {
2037*4882a593Smuzhiyun					trip = <&target>;
2038*4882a593Smuzhiyun					cooling-device = <&a53_0 0 2>;
2039*4882a593Smuzhiyun					contribution = <1024>;
2040*4882a593Smuzhiyun				};
2041*4882a593Smuzhiyun			};
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun			trips {
2044*4882a593Smuzhiyun				sensor1_crit: sensor1-crit {
2045*4882a593Smuzhiyun					temperature = <120000>;
2046*4882a593Smuzhiyun					hysteresis = <2000>;
2047*4882a593Smuzhiyun					type = "critical";
2048*4882a593Smuzhiyun				};
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun				target: trip-point1 {
2051*4882a593Smuzhiyun					temperature = <100000>;
2052*4882a593Smuzhiyun					hysteresis = <2000>;
2053*4882a593Smuzhiyun					type = "passive";
2054*4882a593Smuzhiyun				};
2055*4882a593Smuzhiyun			};
2056*4882a593Smuzhiyun		};
2057*4882a593Smuzhiyun	};
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun	timer {
2060*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
2061*4882a593Smuzhiyun		interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
2062*4882a593Smuzhiyun				      <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
2063*4882a593Smuzhiyun				      <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
2064*4882a593Smuzhiyun				      <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
2065*4882a593Smuzhiyun	};
2066*4882a593Smuzhiyun};
2067