xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/r8a7792.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for the R-Car V2H (R8A77920) SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Cogent Embedded Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/clock/r8a7792-cpg-mssr.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
11*4882a593Smuzhiyun#include <dt-bindings/power/r8a7792-sysc.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/ {
14*4882a593Smuzhiyun	compatible = "renesas,r8a7792";
15*4882a593Smuzhiyun	#address-cells = <2>;
16*4882a593Smuzhiyun	#size-cells = <2>;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	aliases {
19*4882a593Smuzhiyun		i2c0 = &i2c0;
20*4882a593Smuzhiyun		i2c1 = &i2c1;
21*4882a593Smuzhiyun		i2c2 = &i2c2;
22*4882a593Smuzhiyun		i2c3 = &i2c3;
23*4882a593Smuzhiyun		i2c4 = &i2c4;
24*4882a593Smuzhiyun		i2c5 = &i2c5;
25*4882a593Smuzhiyun		i2c6 = &iic3;
26*4882a593Smuzhiyun		spi0 = &qspi;
27*4882a593Smuzhiyun		spi1 = &msiof0;
28*4882a593Smuzhiyun		spi2 = &msiof1;
29*4882a593Smuzhiyun		vin0 = &vin0;
30*4882a593Smuzhiyun		vin1 = &vin1;
31*4882a593Smuzhiyun		vin2 = &vin2;
32*4882a593Smuzhiyun		vin3 = &vin3;
33*4882a593Smuzhiyun		vin4 = &vin4;
34*4882a593Smuzhiyun		vin5 = &vin5;
35*4882a593Smuzhiyun	};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun	/* External CAN clock */
38*4882a593Smuzhiyun	can_clk: can {
39*4882a593Smuzhiyun		compatible = "fixed-clock";
40*4882a593Smuzhiyun		#clock-cells = <0>;
41*4882a593Smuzhiyun		/* This value must be overridden by the board. */
42*4882a593Smuzhiyun		clock-frequency = <0>;
43*4882a593Smuzhiyun	};
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun	cpus {
46*4882a593Smuzhiyun		#address-cells = <1>;
47*4882a593Smuzhiyun		#size-cells = <0>;
48*4882a593Smuzhiyun		enable-method = "renesas,apmu";
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun		cpu0: cpu@0 {
51*4882a593Smuzhiyun			device_type = "cpu";
52*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
53*4882a593Smuzhiyun			reg = <0>;
54*4882a593Smuzhiyun			clock-frequency = <1000000000>;
55*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A7792_CLK_Z>;
56*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_CA15_CPU0>;
57*4882a593Smuzhiyun			next-level-cache = <&L2_CA15>;
58*4882a593Smuzhiyun		};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun		cpu1: cpu@1 {
61*4882a593Smuzhiyun			device_type = "cpu";
62*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
63*4882a593Smuzhiyun			reg = <1>;
64*4882a593Smuzhiyun			clock-frequency = <1000000000>;
65*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A7792_CLK_Z>;
66*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_CA15_CPU1>;
67*4882a593Smuzhiyun			next-level-cache = <&L2_CA15>;
68*4882a593Smuzhiyun		};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun		L2_CA15: cache-controller-0 {
71*4882a593Smuzhiyun			compatible = "cache";
72*4882a593Smuzhiyun			cache-unified;
73*4882a593Smuzhiyun			cache-level = <2>;
74*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_CA15_SCU>;
75*4882a593Smuzhiyun		};
76*4882a593Smuzhiyun	};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun	/* External root clock */
79*4882a593Smuzhiyun	extal_clk: extal {
80*4882a593Smuzhiyun		compatible = "fixed-clock";
81*4882a593Smuzhiyun		#clock-cells = <0>;
82*4882a593Smuzhiyun		/* This value must be overridden by the board. */
83*4882a593Smuzhiyun		clock-frequency = <0>;
84*4882a593Smuzhiyun	};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun	pmu {
87*4882a593Smuzhiyun		compatible = "arm,cortex-a15-pmu";
88*4882a593Smuzhiyun		interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
89*4882a593Smuzhiyun				      <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
90*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>;
91*4882a593Smuzhiyun	};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun	/* External SCIF clock */
94*4882a593Smuzhiyun	scif_clk: scif {
95*4882a593Smuzhiyun		compatible = "fixed-clock";
96*4882a593Smuzhiyun		#clock-cells = <0>;
97*4882a593Smuzhiyun		/* This value must be overridden by the board. */
98*4882a593Smuzhiyun		clock-frequency = <0>;
99*4882a593Smuzhiyun	};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun	soc {
102*4882a593Smuzhiyun		compatible = "simple-bus";
103*4882a593Smuzhiyun		interrupt-parent = <&gic>;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun		#address-cells = <2>;
106*4882a593Smuzhiyun		#size-cells = <2>;
107*4882a593Smuzhiyun		ranges;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun		rwdt: watchdog@e6020000 {
110*4882a593Smuzhiyun			compatible = "renesas,r8a7792-wdt",
111*4882a593Smuzhiyun				     "renesas,rcar-gen2-wdt";
112*4882a593Smuzhiyun			reg = <0 0xe6020000 0 0x0c>;
113*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 402>;
114*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
115*4882a593Smuzhiyun			resets = <&cpg 402>;
116*4882a593Smuzhiyun			status = "disabled";
117*4882a593Smuzhiyun		};
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun		gpio0: gpio@e6050000 {
120*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7792",
121*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
122*4882a593Smuzhiyun			reg = <0 0xe6050000 0 0x50>;
123*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
124*4882a593Smuzhiyun			#gpio-cells = <2>;
125*4882a593Smuzhiyun			gpio-controller;
126*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 0 29>;
127*4882a593Smuzhiyun			#interrupt-cells = <2>;
128*4882a593Smuzhiyun			interrupt-controller;
129*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 912>;
130*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
131*4882a593Smuzhiyun			resets = <&cpg 912>;
132*4882a593Smuzhiyun		};
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun		gpio1: gpio@e6051000 {
135*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7792",
136*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
137*4882a593Smuzhiyun			reg = <0 0xe6051000 0 0x50>;
138*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
139*4882a593Smuzhiyun			#gpio-cells = <2>;
140*4882a593Smuzhiyun			gpio-controller;
141*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 32 23>;
142*4882a593Smuzhiyun			#interrupt-cells = <2>;
143*4882a593Smuzhiyun			interrupt-controller;
144*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 911>;
145*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
146*4882a593Smuzhiyun			resets = <&cpg 911>;
147*4882a593Smuzhiyun		};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun		gpio2: gpio@e6052000 {
150*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7792",
151*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
152*4882a593Smuzhiyun			reg = <0 0xe6052000 0 0x50>;
153*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
154*4882a593Smuzhiyun			#gpio-cells = <2>;
155*4882a593Smuzhiyun			gpio-controller;
156*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 64 32>;
157*4882a593Smuzhiyun			#interrupt-cells = <2>;
158*4882a593Smuzhiyun			interrupt-controller;
159*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 910>;
160*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
161*4882a593Smuzhiyun			resets = <&cpg 910>;
162*4882a593Smuzhiyun		};
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun		gpio3: gpio@e6053000 {
165*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7792",
166*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
167*4882a593Smuzhiyun			reg = <0 0xe6053000 0 0x50>;
168*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
169*4882a593Smuzhiyun			#gpio-cells = <2>;
170*4882a593Smuzhiyun			gpio-controller;
171*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 96 28>;
172*4882a593Smuzhiyun			#interrupt-cells = <2>;
173*4882a593Smuzhiyun			interrupt-controller;
174*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 909>;
175*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
176*4882a593Smuzhiyun			resets = <&cpg 909>;
177*4882a593Smuzhiyun		};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun		gpio4: gpio@e6054000 {
180*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7792",
181*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
182*4882a593Smuzhiyun			reg = <0 0xe6054000 0 0x50>;
183*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
184*4882a593Smuzhiyun			#gpio-cells = <2>;
185*4882a593Smuzhiyun			gpio-controller;
186*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 128 17>;
187*4882a593Smuzhiyun			#interrupt-cells = <2>;
188*4882a593Smuzhiyun			interrupt-controller;
189*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 908>;
190*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
191*4882a593Smuzhiyun			resets = <&cpg 908>;
192*4882a593Smuzhiyun		};
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun		gpio5: gpio@e6055000 {
195*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7792",
196*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
197*4882a593Smuzhiyun			reg = <0 0xe6055000 0 0x50>;
198*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
199*4882a593Smuzhiyun			#gpio-cells = <2>;
200*4882a593Smuzhiyun			gpio-controller;
201*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 160 17>;
202*4882a593Smuzhiyun			#interrupt-cells = <2>;
203*4882a593Smuzhiyun			interrupt-controller;
204*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 907>;
205*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
206*4882a593Smuzhiyun			resets = <&cpg 907>;
207*4882a593Smuzhiyun		};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun		gpio6: gpio@e6055100 {
210*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7792",
211*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
212*4882a593Smuzhiyun			reg = <0 0xe6055100 0 0x50>;
213*4882a593Smuzhiyun			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
214*4882a593Smuzhiyun			#gpio-cells = <2>;
215*4882a593Smuzhiyun			gpio-controller;
216*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 192 17>;
217*4882a593Smuzhiyun			#interrupt-cells = <2>;
218*4882a593Smuzhiyun			interrupt-controller;
219*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 905>;
220*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
221*4882a593Smuzhiyun			resets = <&cpg 905>;
222*4882a593Smuzhiyun		};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun		gpio7: gpio@e6055200 {
225*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7792",
226*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
227*4882a593Smuzhiyun			reg = <0 0xe6055200 0 0x50>;
228*4882a593Smuzhiyun			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
229*4882a593Smuzhiyun			#gpio-cells = <2>;
230*4882a593Smuzhiyun			gpio-controller;
231*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 224 17>;
232*4882a593Smuzhiyun			#interrupt-cells = <2>;
233*4882a593Smuzhiyun			interrupt-controller;
234*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 904>;
235*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
236*4882a593Smuzhiyun			resets = <&cpg 904>;
237*4882a593Smuzhiyun		};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun		gpio8: gpio@e6055300 {
240*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7792",
241*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
242*4882a593Smuzhiyun			reg = <0 0xe6055300 0 0x50>;
243*4882a593Smuzhiyun			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
244*4882a593Smuzhiyun			#gpio-cells = <2>;
245*4882a593Smuzhiyun			gpio-controller;
246*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 256 17>;
247*4882a593Smuzhiyun			#interrupt-cells = <2>;
248*4882a593Smuzhiyun			interrupt-controller;
249*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 921>;
250*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
251*4882a593Smuzhiyun			resets = <&cpg 921>;
252*4882a593Smuzhiyun		};
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun		gpio9: gpio@e6055400 {
255*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7792",
256*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
257*4882a593Smuzhiyun			reg = <0 0xe6055400 0 0x50>;
258*4882a593Smuzhiyun			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
259*4882a593Smuzhiyun			#gpio-cells = <2>;
260*4882a593Smuzhiyun			gpio-controller;
261*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 288 17>;
262*4882a593Smuzhiyun			#interrupt-cells = <2>;
263*4882a593Smuzhiyun			interrupt-controller;
264*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 919>;
265*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
266*4882a593Smuzhiyun			resets = <&cpg 919>;
267*4882a593Smuzhiyun		};
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun		gpio10: gpio@e6055500 {
270*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7792",
271*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
272*4882a593Smuzhiyun			reg = <0 0xe6055500 0 0x50>;
273*4882a593Smuzhiyun			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
274*4882a593Smuzhiyun			#gpio-cells = <2>;
275*4882a593Smuzhiyun			gpio-controller;
276*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 320 32>;
277*4882a593Smuzhiyun			#interrupt-cells = <2>;
278*4882a593Smuzhiyun			interrupt-controller;
279*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 914>;
280*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
281*4882a593Smuzhiyun			resets = <&cpg 914>;
282*4882a593Smuzhiyun		};
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun		gpio11: gpio@e6055600 {
285*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7792",
286*4882a593Smuzhiyun				     "renesas,rcar-gen2-gpio";
287*4882a593Smuzhiyun			reg = <0 0xe6055600 0 0x50>;
288*4882a593Smuzhiyun			interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
289*4882a593Smuzhiyun			#gpio-cells = <2>;
290*4882a593Smuzhiyun			gpio-controller;
291*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 352 30>;
292*4882a593Smuzhiyun			#interrupt-cells = <2>;
293*4882a593Smuzhiyun			interrupt-controller;
294*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 913>;
295*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
296*4882a593Smuzhiyun			resets = <&cpg 913>;
297*4882a593Smuzhiyun		};
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun		pfc: pinctrl@e6060000 {
300*4882a593Smuzhiyun			compatible = "renesas,pfc-r8a7792";
301*4882a593Smuzhiyun			reg = <0 0xe6060000 0 0x144>;
302*4882a593Smuzhiyun		};
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun		cpg: clock-controller@e6150000 {
305*4882a593Smuzhiyun			compatible = "renesas,r8a7792-cpg-mssr";
306*4882a593Smuzhiyun			reg = <0 0xe6150000 0 0x1000>;
307*4882a593Smuzhiyun			clocks = <&extal_clk>;
308*4882a593Smuzhiyun			clock-names = "extal";
309*4882a593Smuzhiyun			#clock-cells = <2>;
310*4882a593Smuzhiyun			#power-domain-cells = <0>;
311*4882a593Smuzhiyun			#reset-cells = <1>;
312*4882a593Smuzhiyun		};
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun		apmu@e6152000 {
315*4882a593Smuzhiyun			compatible = "renesas,r8a7792-apmu", "renesas,apmu";
316*4882a593Smuzhiyun			reg = <0 0xe6152000 0 0x188>;
317*4882a593Smuzhiyun			cpus = <&cpu0 &cpu1>;
318*4882a593Smuzhiyun		};
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun		rst: reset-controller@e6160000 {
321*4882a593Smuzhiyun			compatible = "renesas,r8a7792-rst";
322*4882a593Smuzhiyun			reg = <0 0xe6160000 0 0x0100>;
323*4882a593Smuzhiyun		};
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun		sysc: system-controller@e6180000 {
326*4882a593Smuzhiyun			compatible = "renesas,r8a7792-sysc";
327*4882a593Smuzhiyun			reg = <0 0xe6180000 0 0x0200>;
328*4882a593Smuzhiyun			#power-domain-cells = <1>;
329*4882a593Smuzhiyun		};
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun		irqc: interrupt-controller@e61c0000 {
332*4882a593Smuzhiyun			compatible = "renesas,irqc-r8a7792", "renesas,irqc";
333*4882a593Smuzhiyun			#interrupt-cells = <2>;
334*4882a593Smuzhiyun			interrupt-controller;
335*4882a593Smuzhiyun			reg = <0 0xe61c0000 0 0x200>;
336*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
337*4882a593Smuzhiyun				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
338*4882a593Smuzhiyun				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
339*4882a593Smuzhiyun				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
340*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 407>;
341*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
342*4882a593Smuzhiyun			resets = <&cpg 407>;
343*4882a593Smuzhiyun		};
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun		icram0:	sram@e63a0000 {
346*4882a593Smuzhiyun			compatible = "mmio-sram";
347*4882a593Smuzhiyun			reg = <0 0xe63a0000 0 0x12000>;
348*4882a593Smuzhiyun			#address-cells = <1>;
349*4882a593Smuzhiyun			#size-cells = <1>;
350*4882a593Smuzhiyun			ranges = <0 0 0xe63a0000 0x12000>;
351*4882a593Smuzhiyun		};
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun		icram1:	sram@e63c0000 {
354*4882a593Smuzhiyun			compatible = "mmio-sram";
355*4882a593Smuzhiyun			reg = <0 0xe63c0000 0 0x1000>;
356*4882a593Smuzhiyun			#address-cells = <1>;
357*4882a593Smuzhiyun			#size-cells = <1>;
358*4882a593Smuzhiyun			ranges = <0 0 0xe63c0000 0x1000>;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun			smp-sram@0 {
361*4882a593Smuzhiyun				compatible = "renesas,smp-sram";
362*4882a593Smuzhiyun				reg = <0 0x100>;
363*4882a593Smuzhiyun			};
364*4882a593Smuzhiyun		};
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun		/* I2C doesn't need pinmux */
367*4882a593Smuzhiyun		i2c0: i2c@e6508000 {
368*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7792",
369*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
370*4882a593Smuzhiyun			reg = <0 0xe6508000 0 0x40>;
371*4882a593Smuzhiyun			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
372*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 931>;
373*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
374*4882a593Smuzhiyun			resets = <&cpg 931>;
375*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
376*4882a593Smuzhiyun			#address-cells = <1>;
377*4882a593Smuzhiyun			#size-cells = <0>;
378*4882a593Smuzhiyun			status = "disabled";
379*4882a593Smuzhiyun		};
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun		i2c1: i2c@e6518000 {
382*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7792",
383*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
384*4882a593Smuzhiyun			reg = <0 0xe6518000 0 0x40>;
385*4882a593Smuzhiyun			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
386*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 930>;
387*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
388*4882a593Smuzhiyun			resets = <&cpg 930>;
389*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
390*4882a593Smuzhiyun			#address-cells = <1>;
391*4882a593Smuzhiyun			#size-cells = <0>;
392*4882a593Smuzhiyun			status = "disabled";
393*4882a593Smuzhiyun		};
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun		i2c2: i2c@e6530000 {
396*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7792",
397*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
398*4882a593Smuzhiyun			reg = <0 0xe6530000 0 0x40>;
399*4882a593Smuzhiyun			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
400*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 929>;
401*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
402*4882a593Smuzhiyun			resets = <&cpg 929>;
403*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
404*4882a593Smuzhiyun			#address-cells = <1>;
405*4882a593Smuzhiyun			#size-cells = <0>;
406*4882a593Smuzhiyun			status = "disabled";
407*4882a593Smuzhiyun		};
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun		i2c3: i2c@e6540000 {
410*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7792",
411*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
412*4882a593Smuzhiyun			reg = <0 0xe6540000 0 0x40>;
413*4882a593Smuzhiyun			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
414*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 928>;
415*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
416*4882a593Smuzhiyun			resets = <&cpg 928>;
417*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
418*4882a593Smuzhiyun			#address-cells = <1>;
419*4882a593Smuzhiyun			#size-cells = <0>;
420*4882a593Smuzhiyun			status = "disabled";
421*4882a593Smuzhiyun		};
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun		i2c4: i2c@e6520000 {
424*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7792",
425*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
426*4882a593Smuzhiyun			reg = <0 0xe6520000 0 0x40>;
427*4882a593Smuzhiyun			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
428*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 927>;
429*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
430*4882a593Smuzhiyun			resets = <&cpg 927>;
431*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
432*4882a593Smuzhiyun			#address-cells = <1>;
433*4882a593Smuzhiyun			#size-cells = <0>;
434*4882a593Smuzhiyun			status = "disabled";
435*4882a593Smuzhiyun		};
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun		i2c5: i2c@e6528000 {
438*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7792",
439*4882a593Smuzhiyun				     "renesas,rcar-gen2-i2c";
440*4882a593Smuzhiyun			reg = <0 0xe6528000 0 0x40>;
441*4882a593Smuzhiyun			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
442*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 925>;
443*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
444*4882a593Smuzhiyun			resets = <&cpg 925>;
445*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
446*4882a593Smuzhiyun			#address-cells = <1>;
447*4882a593Smuzhiyun			#size-cells = <0>;
448*4882a593Smuzhiyun			status = "disabled";
449*4882a593Smuzhiyun		};
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun		iic3: i2c@e60b0000 {
452*4882a593Smuzhiyun			#address-cells = <1>;
453*4882a593Smuzhiyun			#size-cells = <0>;
454*4882a593Smuzhiyun			compatible = "renesas,iic-r8a7792",
455*4882a593Smuzhiyun				     "renesas,rcar-gen2-iic",
456*4882a593Smuzhiyun				     "renesas,rmobile-iic";
457*4882a593Smuzhiyun			reg = <0 0xe60b0000 0 0x425>;
458*4882a593Smuzhiyun			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
459*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 926>;
460*4882a593Smuzhiyun			dmas = <&dmac0 0x77>, <&dmac0 0x78>,
461*4882a593Smuzhiyun			       <&dmac1 0x77>, <&dmac1 0x78>;
462*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
463*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
464*4882a593Smuzhiyun			resets = <&cpg 926>;
465*4882a593Smuzhiyun			status = "disabled";
466*4882a593Smuzhiyun		};
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun		dmac0: dma-controller@e6700000 {
469*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7792",
470*4882a593Smuzhiyun				     "renesas,rcar-dmac";
471*4882a593Smuzhiyun			reg = <0 0xe6700000 0 0x20000>;
472*4882a593Smuzhiyun			interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
473*4882a593Smuzhiyun				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
474*4882a593Smuzhiyun				     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
475*4882a593Smuzhiyun				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
476*4882a593Smuzhiyun				     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
477*4882a593Smuzhiyun				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
478*4882a593Smuzhiyun				     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
479*4882a593Smuzhiyun				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
480*4882a593Smuzhiyun				     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
481*4882a593Smuzhiyun				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
482*4882a593Smuzhiyun				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
483*4882a593Smuzhiyun				     <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
484*4882a593Smuzhiyun				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
485*4882a593Smuzhiyun				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
486*4882a593Smuzhiyun				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
487*4882a593Smuzhiyun				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
488*4882a593Smuzhiyun			interrupt-names = "error",
489*4882a593Smuzhiyun					  "ch0", "ch1", "ch2", "ch3",
490*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
491*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
492*4882a593Smuzhiyun					  "ch12", "ch13", "ch14";
493*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 219>;
494*4882a593Smuzhiyun			clock-names = "fck";
495*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
496*4882a593Smuzhiyun			resets = <&cpg 219>;
497*4882a593Smuzhiyun			#dma-cells = <1>;
498*4882a593Smuzhiyun			dma-channels = <15>;
499*4882a593Smuzhiyun		};
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun		dmac1: dma-controller@e6720000 {
502*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7792",
503*4882a593Smuzhiyun				     "renesas,rcar-dmac";
504*4882a593Smuzhiyun			reg = <0 0xe6720000 0 0x20000>;
505*4882a593Smuzhiyun			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
506*4882a593Smuzhiyun				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
507*4882a593Smuzhiyun				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
508*4882a593Smuzhiyun				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
509*4882a593Smuzhiyun				     <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
510*4882a593Smuzhiyun				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
511*4882a593Smuzhiyun				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
512*4882a593Smuzhiyun				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
513*4882a593Smuzhiyun				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
514*4882a593Smuzhiyun				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
515*4882a593Smuzhiyun				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
516*4882a593Smuzhiyun				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
517*4882a593Smuzhiyun				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
518*4882a593Smuzhiyun				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
519*4882a593Smuzhiyun				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
520*4882a593Smuzhiyun				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
521*4882a593Smuzhiyun			interrupt-names = "error",
522*4882a593Smuzhiyun					  "ch0", "ch1", "ch2", "ch3",
523*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
524*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
525*4882a593Smuzhiyun					  "ch12", "ch13", "ch14";
526*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 218>;
527*4882a593Smuzhiyun			clock-names = "fck";
528*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
529*4882a593Smuzhiyun			resets = <&cpg 218>;
530*4882a593Smuzhiyun			#dma-cells = <1>;
531*4882a593Smuzhiyun			dma-channels = <15>;
532*4882a593Smuzhiyun		};
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun		avb: ethernet@e6800000 {
535*4882a593Smuzhiyun			compatible = "renesas,etheravb-r8a7792",
536*4882a593Smuzhiyun				     "renesas,etheravb-rcar-gen2";
537*4882a593Smuzhiyun			reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
538*4882a593Smuzhiyun			interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
539*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 812>;
540*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
541*4882a593Smuzhiyun			resets = <&cpg 812>;
542*4882a593Smuzhiyun			#address-cells = <1>;
543*4882a593Smuzhiyun			#size-cells = <0>;
544*4882a593Smuzhiyun			status = "disabled";
545*4882a593Smuzhiyun		};
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun		qspi: spi@e6b10000 {
548*4882a593Smuzhiyun			compatible = "renesas,qspi-r8a7792", "renesas,qspi";
549*4882a593Smuzhiyun			reg = <0 0xe6b10000 0 0x2c>;
550*4882a593Smuzhiyun			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
551*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 917>;
552*4882a593Smuzhiyun			dmas = <&dmac0 0x17>, <&dmac0 0x18>,
553*4882a593Smuzhiyun			       <&dmac1 0x17>, <&dmac1 0x18>;
554*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
555*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
556*4882a593Smuzhiyun			resets = <&cpg 917>;
557*4882a593Smuzhiyun			num-cs = <1>;
558*4882a593Smuzhiyun			#address-cells = <1>;
559*4882a593Smuzhiyun			#size-cells = <0>;
560*4882a593Smuzhiyun			status = "disabled";
561*4882a593Smuzhiyun		};
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun		scif0: serial@e6e60000 {
564*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7792",
565*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif", "renesas,scif";
566*4882a593Smuzhiyun			reg = <0 0xe6e60000 0 64>;
567*4882a593Smuzhiyun			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
568*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 721>,
569*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7792_CLK_ZS>, <&scif_clk>;
570*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
571*4882a593Smuzhiyun			dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
572*4882a593Smuzhiyun			       <&dmac1 0x29>, <&dmac1 0x2a>;
573*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
574*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
575*4882a593Smuzhiyun			resets = <&cpg 721>;
576*4882a593Smuzhiyun			status = "disabled";
577*4882a593Smuzhiyun		};
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun		scif1: serial@e6e68000 {
580*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7792",
581*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif", "renesas,scif";
582*4882a593Smuzhiyun			reg = <0 0xe6e68000 0 64>;
583*4882a593Smuzhiyun			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
584*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 720>,
585*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7792_CLK_ZS>, <&scif_clk>;
586*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
587*4882a593Smuzhiyun			dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
588*4882a593Smuzhiyun			       <&dmac1 0x2d>, <&dmac1 0x2e>;
589*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
590*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
591*4882a593Smuzhiyun			resets = <&cpg 720>;
592*4882a593Smuzhiyun			status = "disabled";
593*4882a593Smuzhiyun		};
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun		scif2: serial@e6e58000 {
596*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7792",
597*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif", "renesas,scif";
598*4882a593Smuzhiyun			reg = <0 0xe6e58000 0 64>;
599*4882a593Smuzhiyun			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
600*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 719>,
601*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7792_CLK_ZS>, <&scif_clk>;
602*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
603*4882a593Smuzhiyun			dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
604*4882a593Smuzhiyun			       <&dmac1 0x2b>, <&dmac1 0x2c>;
605*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
606*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
607*4882a593Smuzhiyun			resets = <&cpg 719>;
608*4882a593Smuzhiyun			status = "disabled";
609*4882a593Smuzhiyun		};
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun		scif3: serial@e6ea8000 {
612*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7792",
613*4882a593Smuzhiyun				     "renesas,rcar-gen2-scif", "renesas,scif";
614*4882a593Smuzhiyun			reg = <0 0xe6ea8000 0 64>;
615*4882a593Smuzhiyun			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
616*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 718>,
617*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7792_CLK_ZS>, <&scif_clk>;
618*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
619*4882a593Smuzhiyun			dmas = <&dmac0 0x2f>, <&dmac0 0x30>,
620*4882a593Smuzhiyun			       <&dmac1 0x2f>, <&dmac1 0x30>;
621*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
622*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
623*4882a593Smuzhiyun			resets = <&cpg 718>;
624*4882a593Smuzhiyun			status = "disabled";
625*4882a593Smuzhiyun		};
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun		hscif0: serial@e62c0000 {
628*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7792",
629*4882a593Smuzhiyun				     "renesas,rcar-gen2-hscif", "renesas,hscif";
630*4882a593Smuzhiyun			reg = <0 0xe62c0000 0 96>;
631*4882a593Smuzhiyun			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
632*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 717>,
633*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7792_CLK_ZS>, <&scif_clk>;
634*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
635*4882a593Smuzhiyun			dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
636*4882a593Smuzhiyun			       <&dmac1 0x39>, <&dmac1 0x3a>;
637*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
638*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
639*4882a593Smuzhiyun			resets = <&cpg 717>;
640*4882a593Smuzhiyun			status = "disabled";
641*4882a593Smuzhiyun		};
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun		hscif1: serial@e62c8000 {
644*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7792",
645*4882a593Smuzhiyun				     "renesas,rcar-gen2-hscif", "renesas,hscif";
646*4882a593Smuzhiyun			reg = <0 0xe62c8000 0 96>;
647*4882a593Smuzhiyun			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
648*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 716>,
649*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7792_CLK_ZS>, <&scif_clk>;
650*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
651*4882a593Smuzhiyun			dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
652*4882a593Smuzhiyun			       <&dmac1 0x4d>, <&dmac1 0x4e>;
653*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
654*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
655*4882a593Smuzhiyun			resets = <&cpg 716>;
656*4882a593Smuzhiyun			status = "disabled";
657*4882a593Smuzhiyun		};
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun		msiof0: spi@e6e20000 {
660*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7792",
661*4882a593Smuzhiyun				     "renesas,rcar-gen2-msiof";
662*4882a593Smuzhiyun			reg = <0 0xe6e20000 0 0x0064>;
663*4882a593Smuzhiyun			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
664*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 000>;
665*4882a593Smuzhiyun			dmas = <&dmac0 0x51>, <&dmac0 0x52>,
666*4882a593Smuzhiyun			       <&dmac1 0x51>, <&dmac1 0x52>;
667*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
668*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
669*4882a593Smuzhiyun			resets = <&cpg 000>;
670*4882a593Smuzhiyun			#address-cells = <1>;
671*4882a593Smuzhiyun			#size-cells = <0>;
672*4882a593Smuzhiyun			status = "disabled";
673*4882a593Smuzhiyun		};
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun		msiof1: spi@e6e10000 {
676*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7792",
677*4882a593Smuzhiyun				     "renesas,rcar-gen2-msiof";
678*4882a593Smuzhiyun			reg = <0 0xe6e10000 0 0x0064>;
679*4882a593Smuzhiyun			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
680*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 208>;
681*4882a593Smuzhiyun			dmas = <&dmac0 0x55>, <&dmac0 0x56>,
682*4882a593Smuzhiyun			       <&dmac1 0x55>, <&dmac1 0x56>;
683*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
684*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
685*4882a593Smuzhiyun			resets = <&cpg 208>;
686*4882a593Smuzhiyun			#address-cells = <1>;
687*4882a593Smuzhiyun			#size-cells = <0>;
688*4882a593Smuzhiyun			status = "disabled";
689*4882a593Smuzhiyun		};
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun		can0: can@e6e80000 {
692*4882a593Smuzhiyun			compatible = "renesas,can-r8a7792",
693*4882a593Smuzhiyun				     "renesas,rcar-gen2-can";
694*4882a593Smuzhiyun			reg = <0 0xe6e80000 0 0x1000>;
695*4882a593Smuzhiyun			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
696*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 916>,
697*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7792_CLK_RCAN>, <&can_clk>;
698*4882a593Smuzhiyun			clock-names = "clkp1", "clkp2", "can_clk";
699*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
700*4882a593Smuzhiyun			resets = <&cpg 916>;
701*4882a593Smuzhiyun			status = "disabled";
702*4882a593Smuzhiyun		};
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun		can1: can@e6e88000 {
705*4882a593Smuzhiyun			compatible = "renesas,can-r8a7792",
706*4882a593Smuzhiyun				     "renesas,rcar-gen2-can";
707*4882a593Smuzhiyun			reg = <0 0xe6e88000 0 0x1000>;
708*4882a593Smuzhiyun			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
709*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 915>,
710*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7792_CLK_RCAN>, <&can_clk>;
711*4882a593Smuzhiyun			clock-names = "clkp1", "clkp2", "can_clk";
712*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
713*4882a593Smuzhiyun			resets = <&cpg 915>;
714*4882a593Smuzhiyun			status = "disabled";
715*4882a593Smuzhiyun		};
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun		vin0: video@e6ef0000 {
718*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7792",
719*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
720*4882a593Smuzhiyun			reg = <0 0xe6ef0000 0 0x1000>;
721*4882a593Smuzhiyun			interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
722*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 811>;
723*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
724*4882a593Smuzhiyun			resets = <&cpg 811>;
725*4882a593Smuzhiyun			status = "disabled";
726*4882a593Smuzhiyun		};
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun		vin1: video@e6ef1000 {
729*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7792",
730*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
731*4882a593Smuzhiyun			reg = <0 0xe6ef1000 0 0x1000>;
732*4882a593Smuzhiyun			interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
733*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 810>;
734*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
735*4882a593Smuzhiyun			resets = <&cpg 810>;
736*4882a593Smuzhiyun			status = "disabled";
737*4882a593Smuzhiyun		};
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun		vin2: video@e6ef2000 {
740*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7792",
741*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
742*4882a593Smuzhiyun			reg = <0 0xe6ef2000 0 0x1000>;
743*4882a593Smuzhiyun			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
744*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 809>;
745*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
746*4882a593Smuzhiyun			resets = <&cpg 809>;
747*4882a593Smuzhiyun			status = "disabled";
748*4882a593Smuzhiyun		};
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun		vin3: video@e6ef3000 {
751*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7792",
752*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
753*4882a593Smuzhiyun			reg = <0 0xe6ef3000 0 0x1000>;
754*4882a593Smuzhiyun			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
755*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 808>;
756*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
757*4882a593Smuzhiyun			resets = <&cpg 808>;
758*4882a593Smuzhiyun			status = "disabled";
759*4882a593Smuzhiyun		};
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun		vin4: video@e6ef4000 {
762*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7792",
763*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
764*4882a593Smuzhiyun			reg = <0 0xe6ef4000 0 0x1000>;
765*4882a593Smuzhiyun			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
766*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 805>;
767*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
768*4882a593Smuzhiyun			resets = <&cpg 805>;
769*4882a593Smuzhiyun			status = "disabled";
770*4882a593Smuzhiyun		};
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun		vin5: video@e6ef5000 {
773*4882a593Smuzhiyun			compatible = "renesas,vin-r8a7792",
774*4882a593Smuzhiyun				     "renesas,rcar-gen2-vin";
775*4882a593Smuzhiyun			reg = <0 0xe6ef5000 0 0x1000>;
776*4882a593Smuzhiyun			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
777*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 804>;
778*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
779*4882a593Smuzhiyun			resets = <&cpg 804>;
780*4882a593Smuzhiyun			status = "disabled";
781*4882a593Smuzhiyun		};
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun		sdhi0: mmc@ee100000 {
784*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7792",
785*4882a593Smuzhiyun				     "renesas,rcar-gen2-sdhi";
786*4882a593Smuzhiyun			reg = <0 0xee100000 0 0x328>;
787*4882a593Smuzhiyun			interrupts = <0 165 IRQ_TYPE_LEVEL_HIGH>;
788*4882a593Smuzhiyun			dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
789*4882a593Smuzhiyun			       <&dmac1 0xcd>, <&dmac1 0xce>;
790*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
791*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 314>;
792*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
793*4882a593Smuzhiyun			resets = <&cpg 314>;
794*4882a593Smuzhiyun			status = "disabled";
795*4882a593Smuzhiyun		};
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun		gic: interrupt-controller@f1001000 {
798*4882a593Smuzhiyun			compatible = "arm,gic-400";
799*4882a593Smuzhiyun			#interrupt-cells = <3>;
800*4882a593Smuzhiyun			interrupt-controller;
801*4882a593Smuzhiyun			reg = <0 0xf1001000 0 0x1000>,
802*4882a593Smuzhiyun			      <0 0xf1002000 0 0x2000>,
803*4882a593Smuzhiyun			      <0 0xf1004000 0 0x2000>,
804*4882a593Smuzhiyun			      <0 0xf1006000 0 0x2000>;
805*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) |
806*4882a593Smuzhiyun				      IRQ_TYPE_LEVEL_HIGH)>;
807*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 408>;
808*4882a593Smuzhiyun			clock-names = "clk";
809*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
810*4882a593Smuzhiyun			resets = <&cpg 408>;
811*4882a593Smuzhiyun		};
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun		vsp@fe928000 {
814*4882a593Smuzhiyun			compatible = "renesas,vsp1";
815*4882a593Smuzhiyun			reg = <0 0xfe928000 0 0x8000>;
816*4882a593Smuzhiyun			interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
817*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 131>;
818*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
819*4882a593Smuzhiyun			resets = <&cpg 131>;
820*4882a593Smuzhiyun		};
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun		vsp@fe930000 {
823*4882a593Smuzhiyun			compatible = "renesas,vsp1";
824*4882a593Smuzhiyun			reg = <0 0xfe930000 0 0x8000>;
825*4882a593Smuzhiyun			interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
826*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 128>;
827*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
828*4882a593Smuzhiyun			resets = <&cpg 128>;
829*4882a593Smuzhiyun		};
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun		vsp@fe938000 {
832*4882a593Smuzhiyun			compatible = "renesas,vsp1";
833*4882a593Smuzhiyun			reg = <0 0xfe938000 0 0x8000>;
834*4882a593Smuzhiyun			interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
835*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 127>;
836*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
837*4882a593Smuzhiyun			resets = <&cpg 127>;
838*4882a593Smuzhiyun		};
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun		jpu: jpeg-codec@fe980000 {
841*4882a593Smuzhiyun			compatible = "renesas,jpu-r8a7792",
842*4882a593Smuzhiyun				     "renesas,rcar-gen2-jpu";
843*4882a593Smuzhiyun			reg = <0 0xfe980000 0 0x10300>;
844*4882a593Smuzhiyun			interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
845*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 106>;
846*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
847*4882a593Smuzhiyun			resets = <&cpg 106>;
848*4882a593Smuzhiyun		};
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun		du: display@feb00000 {
851*4882a593Smuzhiyun			compatible = "renesas,du-r8a7792";
852*4882a593Smuzhiyun			reg = <0 0xfeb00000 0 0x40000>;
853*4882a593Smuzhiyun			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
854*4882a593Smuzhiyun				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
855*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>;
856*4882a593Smuzhiyun			clock-names = "du.0", "du.1";
857*4882a593Smuzhiyun			resets = <&cpg 724>;
858*4882a593Smuzhiyun			reset-names = "du.0";
859*4882a593Smuzhiyun			status = "disabled";
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun			ports {
862*4882a593Smuzhiyun				#address-cells = <1>;
863*4882a593Smuzhiyun				#size-cells = <0>;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun				port@0 {
866*4882a593Smuzhiyun					reg = <0>;
867*4882a593Smuzhiyun					du_out_rgb0: endpoint {
868*4882a593Smuzhiyun					};
869*4882a593Smuzhiyun				};
870*4882a593Smuzhiyun				port@1 {
871*4882a593Smuzhiyun					reg = <1>;
872*4882a593Smuzhiyun					du_out_rgb1: endpoint {
873*4882a593Smuzhiyun					};
874*4882a593Smuzhiyun				};
875*4882a593Smuzhiyun			};
876*4882a593Smuzhiyun		};
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun		prr: chipid@ff000044 {
879*4882a593Smuzhiyun			compatible = "renesas,prr";
880*4882a593Smuzhiyun			reg = <0 0xff000044 0 4>;
881*4882a593Smuzhiyun		};
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun		cmt0: timer@ffca0000 {
884*4882a593Smuzhiyun			compatible = "renesas,r8a7792-cmt0",
885*4882a593Smuzhiyun				     "renesas,rcar-gen2-cmt0";
886*4882a593Smuzhiyun			reg = <0 0xffca0000 0 0x1004>;
887*4882a593Smuzhiyun			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
888*4882a593Smuzhiyun				     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
889*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 124>;
890*4882a593Smuzhiyun			clock-names = "fck";
891*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
892*4882a593Smuzhiyun			resets = <&cpg 124>;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun			status = "disabled";
895*4882a593Smuzhiyun		};
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun		cmt1: timer@e6130000 {
898*4882a593Smuzhiyun			compatible = "renesas,r8a7792-cmt1",
899*4882a593Smuzhiyun				     "renesas,rcar-gen2-cmt1";
900*4882a593Smuzhiyun			reg = <0 0xe6130000 0 0x1004>;
901*4882a593Smuzhiyun			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
902*4882a593Smuzhiyun				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
903*4882a593Smuzhiyun				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
904*4882a593Smuzhiyun				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
905*4882a593Smuzhiyun				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
906*4882a593Smuzhiyun				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
907*4882a593Smuzhiyun				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
908*4882a593Smuzhiyun				     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
909*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 329>;
910*4882a593Smuzhiyun			clock-names = "fck";
911*4882a593Smuzhiyun			power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
912*4882a593Smuzhiyun			resets = <&cpg 329>;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun			status = "disabled";
915*4882a593Smuzhiyun		};
916*4882a593Smuzhiyun	};
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun	timer {
919*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
920*4882a593Smuzhiyun		interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
921*4882a593Smuzhiyun				      <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
922*4882a593Smuzhiyun				      <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
923*4882a593Smuzhiyun				      <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
924*4882a593Smuzhiyun	};
925*4882a593Smuzhiyun};
926