xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/r8a73a4.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for the r8a73a4 SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Renesas Solutions Corp.
6*4882a593Smuzhiyun * Copyright (C) 2013 Magnus Damm
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun#include <dt-bindings/clock/r8a73a4-clock.h>
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
11*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/ {
14*4882a593Smuzhiyun	compatible = "renesas,r8a73a4";
15*4882a593Smuzhiyun	interrupt-parent = <&gic>;
16*4882a593Smuzhiyun	#address-cells = <2>;
17*4882a593Smuzhiyun	#size-cells = <2>;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	cpus {
20*4882a593Smuzhiyun		#address-cells = <1>;
21*4882a593Smuzhiyun		#size-cells = <0>;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun		cpu0: cpu@0 {
24*4882a593Smuzhiyun			device_type = "cpu";
25*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
26*4882a593Smuzhiyun			reg = <0>;
27*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A73A4_CLK_Z>;
28*4882a593Smuzhiyun			clock-frequency = <1500000000>;
29*4882a593Smuzhiyun			power-domains = <&pd_a2sl>;
30*4882a593Smuzhiyun			next-level-cache = <&L2_CA15>;
31*4882a593Smuzhiyun		};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun		L2_CA15: cache-controller-0 {
34*4882a593Smuzhiyun			compatible = "cache";
35*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A73A4_CLK_Z>;
36*4882a593Smuzhiyun			power-domains = <&pd_a3sm>;
37*4882a593Smuzhiyun			cache-unified;
38*4882a593Smuzhiyun			cache-level = <2>;
39*4882a593Smuzhiyun		};
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun		L2_CA7: cache-controller-1 {
42*4882a593Smuzhiyun			compatible = "cache";
43*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A73A4_CLK_Z2>;
44*4882a593Smuzhiyun			power-domains = <&pd_a3km>;
45*4882a593Smuzhiyun			cache-unified;
46*4882a593Smuzhiyun			cache-level = <2>;
47*4882a593Smuzhiyun		};
48*4882a593Smuzhiyun	};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun	ptm {
51*4882a593Smuzhiyun		compatible = "arm,coresight-etm3x";
52*4882a593Smuzhiyun		power-domains = <&pd_d4>;
53*4882a593Smuzhiyun	};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun	timer {
56*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
57*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
58*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
59*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
60*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
61*4882a593Smuzhiyun	};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun	dbsc1: memory-controller@e6790000 {
64*4882a593Smuzhiyun		compatible = "renesas,dbsc-r8a73a4";
65*4882a593Smuzhiyun		reg = <0 0xe6790000 0 0x10000>;
66*4882a593Smuzhiyun		power-domains = <&pd_a3bc>;
67*4882a593Smuzhiyun	};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun	dbsc2: memory-controller@e67a0000 {
70*4882a593Smuzhiyun		compatible = "renesas,dbsc-r8a73a4";
71*4882a593Smuzhiyun		reg = <0 0xe67a0000 0 0x10000>;
72*4882a593Smuzhiyun		power-domains = <&pd_a3bc>;
73*4882a593Smuzhiyun	};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun	dmac: dma-multiplexer {
76*4882a593Smuzhiyun		compatible = "renesas,shdma-mux";
77*4882a593Smuzhiyun		#dma-cells = <1>;
78*4882a593Smuzhiyun		dma-channels = <20>;
79*4882a593Smuzhiyun		dma-requests = <256>;
80*4882a593Smuzhiyun		#address-cells = <2>;
81*4882a593Smuzhiyun		#size-cells = <2>;
82*4882a593Smuzhiyun		ranges;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun		dma0: dma-controller@e6700020 {
85*4882a593Smuzhiyun			compatible = "renesas,shdma-r8a73a4";
86*4882a593Smuzhiyun			reg = <0 0xe6700020 0 0x89e0>;
87*4882a593Smuzhiyun			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
88*4882a593Smuzhiyun				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
89*4882a593Smuzhiyun				     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
90*4882a593Smuzhiyun				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
91*4882a593Smuzhiyun				     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
92*4882a593Smuzhiyun				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
93*4882a593Smuzhiyun				     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
94*4882a593Smuzhiyun				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
95*4882a593Smuzhiyun				     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
96*4882a593Smuzhiyun				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
97*4882a593Smuzhiyun				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
98*4882a593Smuzhiyun				     <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
99*4882a593Smuzhiyun				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
100*4882a593Smuzhiyun				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
101*4882a593Smuzhiyun				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
102*4882a593Smuzhiyun				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
103*4882a593Smuzhiyun				     <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>,
104*4882a593Smuzhiyun				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
105*4882a593Smuzhiyun				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
106*4882a593Smuzhiyun				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
107*4882a593Smuzhiyun				     <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>;
108*4882a593Smuzhiyun			interrupt-names = "error",
109*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
110*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
111*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
112*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15",
113*4882a593Smuzhiyun					"ch16", "ch17", "ch18", "ch19";
114*4882a593Smuzhiyun			clocks = <&mstp2_clks R8A73A4_CLK_DMAC>;
115*4882a593Smuzhiyun			power-domains = <&pd_a3sp>;
116*4882a593Smuzhiyun		};
117*4882a593Smuzhiyun	};
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun	i2c5: i2c@e60b0000 {
120*4882a593Smuzhiyun		#address-cells = <1>;
121*4882a593Smuzhiyun		#size-cells = <0>;
122*4882a593Smuzhiyun		compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
123*4882a593Smuzhiyun		reg = <0 0xe60b0000 0 0x428>;
124*4882a593Smuzhiyun		interrupts = <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>;
125*4882a593Smuzhiyun		clocks = <&mstp4_clks R8A73A4_CLK_IIC5>;
126*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun		status = "disabled";
129*4882a593Smuzhiyun	};
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun	cmt1: timer@e6130000 {
132*4882a593Smuzhiyun		compatible = "renesas,r8a73a4-cmt1", "renesas,rcar-gen2-cmt1";
133*4882a593Smuzhiyun		reg = <0 0xe6130000 0 0x1004>;
134*4882a593Smuzhiyun		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
135*4882a593Smuzhiyun			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
136*4882a593Smuzhiyun			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
137*4882a593Smuzhiyun			     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
138*4882a593Smuzhiyun			     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
139*4882a593Smuzhiyun			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
140*4882a593Smuzhiyun			     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
141*4882a593Smuzhiyun			     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
142*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A73A4_CLK_CMT1>;
143*4882a593Smuzhiyun		clock-names = "fck";
144*4882a593Smuzhiyun		power-domains = <&pd_c5>;
145*4882a593Smuzhiyun		status = "disabled";
146*4882a593Smuzhiyun	};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun	irqc0: interrupt-controller@e61c0000 {
149*4882a593Smuzhiyun		compatible = "renesas,irqc-r8a73a4", "renesas,irqc";
150*4882a593Smuzhiyun		#interrupt-cells = <2>;
151*4882a593Smuzhiyun		interrupt-controller;
152*4882a593Smuzhiyun		reg = <0 0xe61c0000 0 0x200>;
153*4882a593Smuzhiyun		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
154*4882a593Smuzhiyun			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
155*4882a593Smuzhiyun			     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
156*4882a593Smuzhiyun			     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
157*4882a593Smuzhiyun			     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
158*4882a593Smuzhiyun			     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
159*4882a593Smuzhiyun			     <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
160*4882a593Smuzhiyun			     <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
161*4882a593Smuzhiyun			     <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
162*4882a593Smuzhiyun			     <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
163*4882a593Smuzhiyun			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
164*4882a593Smuzhiyun			     <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
165*4882a593Smuzhiyun			     <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
166*4882a593Smuzhiyun			     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
167*4882a593Smuzhiyun			     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
168*4882a593Smuzhiyun			     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
169*4882a593Smuzhiyun			     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
170*4882a593Smuzhiyun			     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
171*4882a593Smuzhiyun			     <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
172*4882a593Smuzhiyun			     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
173*4882a593Smuzhiyun			     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
174*4882a593Smuzhiyun			     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
175*4882a593Smuzhiyun			     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
176*4882a593Smuzhiyun			     <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
177*4882a593Smuzhiyun			     <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
178*4882a593Smuzhiyun			     <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
179*4882a593Smuzhiyun			     <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
180*4882a593Smuzhiyun			     <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
181*4882a593Smuzhiyun			     <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
182*4882a593Smuzhiyun			     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
183*4882a593Smuzhiyun			     <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
184*4882a593Smuzhiyun			     <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
185*4882a593Smuzhiyun		clocks = <&mstp4_clks R8A73A4_CLK_IRQC>;
186*4882a593Smuzhiyun		power-domains = <&pd_c4>;
187*4882a593Smuzhiyun	};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun	irqc1: interrupt-controller@e61c0200 {
190*4882a593Smuzhiyun		compatible = "renesas,irqc-r8a73a4", "renesas,irqc";
191*4882a593Smuzhiyun		#interrupt-cells = <2>;
192*4882a593Smuzhiyun		interrupt-controller;
193*4882a593Smuzhiyun		reg = <0 0xe61c0200 0 0x200>;
194*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
195*4882a593Smuzhiyun			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
196*4882a593Smuzhiyun			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
197*4882a593Smuzhiyun			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
198*4882a593Smuzhiyun			     <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
199*4882a593Smuzhiyun			     <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
200*4882a593Smuzhiyun			     <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
201*4882a593Smuzhiyun			     <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
202*4882a593Smuzhiyun			     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
203*4882a593Smuzhiyun			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
204*4882a593Smuzhiyun			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
205*4882a593Smuzhiyun			     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
206*4882a593Smuzhiyun			     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
207*4882a593Smuzhiyun			     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
208*4882a593Smuzhiyun			     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
209*4882a593Smuzhiyun			     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
210*4882a593Smuzhiyun			     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
211*4882a593Smuzhiyun			     <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
212*4882a593Smuzhiyun			     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
213*4882a593Smuzhiyun			     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
214*4882a593Smuzhiyun			     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
215*4882a593Smuzhiyun			     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
216*4882a593Smuzhiyun			     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
217*4882a593Smuzhiyun			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
218*4882a593Smuzhiyun			     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
219*4882a593Smuzhiyun			     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
220*4882a593Smuzhiyun		clocks = <&mstp4_clks R8A73A4_CLK_IRQC>;
221*4882a593Smuzhiyun		power-domains = <&pd_c4>;
222*4882a593Smuzhiyun	};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun	pfc: pinctrl@e6050000 {
225*4882a593Smuzhiyun		compatible = "renesas,pfc-r8a73a4";
226*4882a593Smuzhiyun		reg = <0 0xe6050000 0 0x9000>;
227*4882a593Smuzhiyun		gpio-controller;
228*4882a593Smuzhiyun		#gpio-cells = <2>;
229*4882a593Smuzhiyun		gpio-ranges =
230*4882a593Smuzhiyun			<&pfc 0 0 31>, <&pfc 32 32 9>,
231*4882a593Smuzhiyun			<&pfc 64 64 22>, <&pfc 96 96 31>,
232*4882a593Smuzhiyun			<&pfc 128 128 7>, <&pfc 160 160 19>,
233*4882a593Smuzhiyun			<&pfc 192 192 31>, <&pfc 224 224 27>,
234*4882a593Smuzhiyun			<&pfc 256 256 28>, <&pfc 288 288 21>,
235*4882a593Smuzhiyun			<&pfc 320 320 10>;
236*4882a593Smuzhiyun		interrupts-extended =
237*4882a593Smuzhiyun			<&irqc0  0 0>, <&irqc0  1 0>, <&irqc0  2 0>, <&irqc0  3 0>,
238*4882a593Smuzhiyun			<&irqc0  4 0>, <&irqc0  5 0>, <&irqc0  6 0>, <&irqc0  7 0>,
239*4882a593Smuzhiyun			<&irqc0  8 0>, <&irqc0  9 0>, <&irqc0 10 0>, <&irqc0 11 0>,
240*4882a593Smuzhiyun			<&irqc0 12 0>, <&irqc0 13 0>, <&irqc0 14 0>, <&irqc0 15 0>,
241*4882a593Smuzhiyun			<&irqc0 16 0>, <&irqc0 17 0>, <&irqc0 18 0>, <&irqc0 19 0>,
242*4882a593Smuzhiyun			<&irqc0 20 0>, <&irqc0 21 0>, <&irqc0 22 0>, <&irqc0 23 0>,
243*4882a593Smuzhiyun			<&irqc0 24 0>, <&irqc0 25 0>, <&irqc0 26 0>, <&irqc0 27 0>,
244*4882a593Smuzhiyun			<&irqc0 28 0>, <&irqc0 29 0>, <&irqc0 30 0>, <&irqc0 31 0>,
245*4882a593Smuzhiyun			<&irqc1  0 0>, <&irqc1  1 0>, <&irqc1  2 0>, <&irqc1  3 0>,
246*4882a593Smuzhiyun			<&irqc1  4 0>, <&irqc1  5 0>, <&irqc1  6 0>, <&irqc1  7 0>,
247*4882a593Smuzhiyun			<&irqc1  8 0>, <&irqc1  9 0>, <&irqc1 10 0>, <&irqc1 11 0>,
248*4882a593Smuzhiyun			<&irqc1 12 0>, <&irqc1 13 0>, <&irqc1 14 0>, <&irqc1 15 0>,
249*4882a593Smuzhiyun			<&irqc1 16 0>, <&irqc1 17 0>, <&irqc1 18 0>, <&irqc1 19 0>,
250*4882a593Smuzhiyun			<&irqc1 20 0>, <&irqc1 21 0>, <&irqc1 22 0>, <&irqc1 23 0>,
251*4882a593Smuzhiyun			<&irqc1 24 0>, <&irqc1 25 0>;
252*4882a593Smuzhiyun		power-domains = <&pd_c5>;
253*4882a593Smuzhiyun	};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun	thermal@e61f0000 {
256*4882a593Smuzhiyun		compatible = "renesas,thermal-r8a73a4", "renesas,rcar-thermal";
257*4882a593Smuzhiyun		reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>,
258*4882a593Smuzhiyun			 <0 0xe61f0200 0 0x38>, <0 0xe61f0300 0 0x38>;
259*4882a593Smuzhiyun		interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
260*4882a593Smuzhiyun		clocks = <&mstp5_clks R8A73A4_CLK_THERMAL>;
261*4882a593Smuzhiyun		power-domains = <&pd_c5>;
262*4882a593Smuzhiyun	};
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun	i2c0: i2c@e6500000 {
265*4882a593Smuzhiyun		#address-cells = <1>;
266*4882a593Smuzhiyun		#size-cells = <0>;
267*4882a593Smuzhiyun		compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
268*4882a593Smuzhiyun		reg = <0 0xe6500000 0 0x428>;
269*4882a593Smuzhiyun		interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
270*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A73A4_CLK_IIC0>;
271*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
272*4882a593Smuzhiyun		status = "disabled";
273*4882a593Smuzhiyun	};
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun	i2c1: i2c@e6510000 {
276*4882a593Smuzhiyun		#address-cells = <1>;
277*4882a593Smuzhiyun		#size-cells = <0>;
278*4882a593Smuzhiyun		compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
279*4882a593Smuzhiyun		reg = <0 0xe6510000 0 0x428>;
280*4882a593Smuzhiyun		interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
281*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A73A4_CLK_IIC1>;
282*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
283*4882a593Smuzhiyun		status = "disabled";
284*4882a593Smuzhiyun	};
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun	i2c2: i2c@e6520000 {
287*4882a593Smuzhiyun		#address-cells = <1>;
288*4882a593Smuzhiyun		#size-cells = <0>;
289*4882a593Smuzhiyun		compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
290*4882a593Smuzhiyun		reg = <0 0xe6520000 0 0x428>;
291*4882a593Smuzhiyun		interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
292*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A73A4_CLK_IIC2>;
293*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
294*4882a593Smuzhiyun		status = "disabled";
295*4882a593Smuzhiyun	};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun	i2c3: i2c@e6530000 {
298*4882a593Smuzhiyun		#address-cells = <1>;
299*4882a593Smuzhiyun		#size-cells = <0>;
300*4882a593Smuzhiyun		compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
301*4882a593Smuzhiyun		reg = <0 0xe6530000 0 0x428>;
302*4882a593Smuzhiyun		interrupts = <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>;
303*4882a593Smuzhiyun		clocks = <&mstp4_clks R8A73A4_CLK_IIC3>;
304*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
305*4882a593Smuzhiyun		status = "disabled";
306*4882a593Smuzhiyun	};
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun	i2c4: i2c@e6540000 {
309*4882a593Smuzhiyun		#address-cells = <1>;
310*4882a593Smuzhiyun		#size-cells = <0>;
311*4882a593Smuzhiyun		compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
312*4882a593Smuzhiyun		reg = <0 0xe6540000 0 0x428>;
313*4882a593Smuzhiyun		interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
314*4882a593Smuzhiyun		clocks = <&mstp4_clks R8A73A4_CLK_IIC4>;
315*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
316*4882a593Smuzhiyun		status = "disabled";
317*4882a593Smuzhiyun	};
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun	i2c6: i2c@e6550000 {
320*4882a593Smuzhiyun		#address-cells = <1>;
321*4882a593Smuzhiyun		#size-cells = <0>;
322*4882a593Smuzhiyun		compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
323*4882a593Smuzhiyun		reg = <0 0xe6550000 0 0x428>;
324*4882a593Smuzhiyun		interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
325*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A73A4_CLK_IIC6>;
326*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
327*4882a593Smuzhiyun		status = "disabled";
328*4882a593Smuzhiyun	};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun	i2c7: i2c@e6560000 {
331*4882a593Smuzhiyun		#address-cells = <1>;
332*4882a593Smuzhiyun		#size-cells = <0>;
333*4882a593Smuzhiyun		compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
334*4882a593Smuzhiyun		reg = <0 0xe6560000 0 0x428>;
335*4882a593Smuzhiyun		interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>;
336*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A73A4_CLK_IIC7>;
337*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
338*4882a593Smuzhiyun		status = "disabled";
339*4882a593Smuzhiyun	};
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun	i2c8: i2c@e6570000 {
342*4882a593Smuzhiyun		#address-cells = <1>;
343*4882a593Smuzhiyun		#size-cells = <0>;
344*4882a593Smuzhiyun		compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
345*4882a593Smuzhiyun		reg = <0 0xe6570000 0 0x428>;
346*4882a593Smuzhiyun		interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
347*4882a593Smuzhiyun		clocks = <&mstp5_clks R8A73A4_CLK_IIC8>;
348*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
349*4882a593Smuzhiyun		status = "disabled";
350*4882a593Smuzhiyun	};
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun	scifb0: serial@e6c20000 {
353*4882a593Smuzhiyun		compatible = "renesas,scifb-r8a73a4", "renesas,scifb";
354*4882a593Smuzhiyun		reg = <0 0xe6c20000 0 0x100>;
355*4882a593Smuzhiyun		interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
356*4882a593Smuzhiyun		clocks = <&mstp2_clks R8A73A4_CLK_SCIFB0>;
357*4882a593Smuzhiyun		clock-names = "fck";
358*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
359*4882a593Smuzhiyun		status = "disabled";
360*4882a593Smuzhiyun	};
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun	scifb1: serial@e6c30000 {
363*4882a593Smuzhiyun		compatible = "renesas,scifb-r8a73a4", "renesas,scifb";
364*4882a593Smuzhiyun		reg = <0 0xe6c30000 0 0x100>;
365*4882a593Smuzhiyun		interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
366*4882a593Smuzhiyun		clocks = <&mstp2_clks R8A73A4_CLK_SCIFB1>;
367*4882a593Smuzhiyun		clock-names = "fck";
368*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
369*4882a593Smuzhiyun		status = "disabled";
370*4882a593Smuzhiyun	};
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun	scifa0: serial@e6c40000 {
373*4882a593Smuzhiyun		compatible = "renesas,scifa-r8a73a4", "renesas,scifa";
374*4882a593Smuzhiyun		reg = <0 0xe6c40000 0 0x100>;
375*4882a593Smuzhiyun		interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
376*4882a593Smuzhiyun		clocks = <&mstp2_clks R8A73A4_CLK_SCIFA0>;
377*4882a593Smuzhiyun		clock-names = "fck";
378*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
379*4882a593Smuzhiyun		status = "disabled";
380*4882a593Smuzhiyun	};
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun	scifa1: serial@e6c50000 {
383*4882a593Smuzhiyun		compatible = "renesas,scifa-r8a73a4", "renesas,scifa";
384*4882a593Smuzhiyun		reg = <0 0xe6c50000 0 0x100>;
385*4882a593Smuzhiyun		interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
386*4882a593Smuzhiyun		clocks = <&mstp2_clks R8A73A4_CLK_SCIFA1>;
387*4882a593Smuzhiyun		clock-names = "fck";
388*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
389*4882a593Smuzhiyun		status = "disabled";
390*4882a593Smuzhiyun	};
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun	scifb2: serial@e6ce0000 {
393*4882a593Smuzhiyun		compatible = "renesas,scifb-r8a73a4", "renesas,scifb";
394*4882a593Smuzhiyun		reg = <0 0xe6ce0000 0 0x100>;
395*4882a593Smuzhiyun		interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
396*4882a593Smuzhiyun		clocks = <&mstp2_clks R8A73A4_CLK_SCIFB2>;
397*4882a593Smuzhiyun		clock-names = "fck";
398*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
399*4882a593Smuzhiyun		status = "disabled";
400*4882a593Smuzhiyun	};
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun	scifb3: serial@e6cf0000 {
403*4882a593Smuzhiyun		compatible = "renesas,scifb-r8a73a4", "renesas,scifb";
404*4882a593Smuzhiyun		reg = <0 0xe6cf0000 0 0x100>;
405*4882a593Smuzhiyun		interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
406*4882a593Smuzhiyun		clocks = <&mstp2_clks R8A73A4_CLK_SCIFB3>;
407*4882a593Smuzhiyun		clock-names = "fck";
408*4882a593Smuzhiyun		power-domains = <&pd_c4>;
409*4882a593Smuzhiyun		status = "disabled";
410*4882a593Smuzhiyun	};
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun	sdhi0: mmc@ee100000 {
413*4882a593Smuzhiyun		compatible = "renesas,sdhi-r8a73a4";
414*4882a593Smuzhiyun		reg = <0 0xee100000 0 0x100>;
415*4882a593Smuzhiyun		interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
416*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A73A4_CLK_SDHI0>;
417*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
418*4882a593Smuzhiyun		cap-sd-highspeed;
419*4882a593Smuzhiyun		status = "disabled";
420*4882a593Smuzhiyun	};
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun	sdhi1: mmc@ee120000 {
423*4882a593Smuzhiyun		compatible = "renesas,sdhi-r8a73a4";
424*4882a593Smuzhiyun		reg = <0 0xee120000 0 0x100>;
425*4882a593Smuzhiyun		interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
426*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A73A4_CLK_SDHI1>;
427*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
428*4882a593Smuzhiyun		cap-sd-highspeed;
429*4882a593Smuzhiyun		status = "disabled";
430*4882a593Smuzhiyun	};
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun	sdhi2: mmc@ee140000 {
433*4882a593Smuzhiyun		compatible = "renesas,sdhi-r8a73a4";
434*4882a593Smuzhiyun		reg = <0 0xee140000 0 0x100>;
435*4882a593Smuzhiyun		interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
436*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A73A4_CLK_SDHI2>;
437*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
438*4882a593Smuzhiyun		cap-sd-highspeed;
439*4882a593Smuzhiyun		status = "disabled";
440*4882a593Smuzhiyun	};
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun	mmcif0: mmc@ee200000 {
443*4882a593Smuzhiyun		compatible = "renesas,mmcif-r8a73a4", "renesas,sh-mmcif";
444*4882a593Smuzhiyun		reg = <0 0xee200000 0 0x80>;
445*4882a593Smuzhiyun		interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
446*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A73A4_CLK_MMCIF0>;
447*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
448*4882a593Smuzhiyun		reg-io-width = <4>;
449*4882a593Smuzhiyun		status = "disabled";
450*4882a593Smuzhiyun	};
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun	mmcif1: mmc@ee220000 {
453*4882a593Smuzhiyun		compatible = "renesas,mmcif-r8a73a4", "renesas,sh-mmcif";
454*4882a593Smuzhiyun		reg = <0 0xee220000 0 0x80>;
455*4882a593Smuzhiyun		interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
456*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A73A4_CLK_MMCIF1>;
457*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
458*4882a593Smuzhiyun		reg-io-width = <4>;
459*4882a593Smuzhiyun		status = "disabled";
460*4882a593Smuzhiyun	};
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun	gic: interrupt-controller@f1001000 {
463*4882a593Smuzhiyun		compatible = "arm,gic-400";
464*4882a593Smuzhiyun		#interrupt-cells = <3>;
465*4882a593Smuzhiyun		#address-cells = <0>;
466*4882a593Smuzhiyun		interrupt-controller;
467*4882a593Smuzhiyun		reg = <0 0xf1001000 0 0x1000>,
468*4882a593Smuzhiyun			<0 0xf1002000 0 0x2000>,
469*4882a593Smuzhiyun			<0 0xf1004000 0 0x2000>,
470*4882a593Smuzhiyun			<0 0xf1006000 0 0x2000>;
471*4882a593Smuzhiyun		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
472*4882a593Smuzhiyun		clocks = <&mstp4_clks R8A73A4_CLK_INTC_SYS>;
473*4882a593Smuzhiyun		clock-names = "clk";
474*4882a593Smuzhiyun		power-domains = <&pd_c4>;
475*4882a593Smuzhiyun	};
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun	bsc: bus@fec10000 {
478*4882a593Smuzhiyun		compatible = "renesas,bsc-r8a73a4", "renesas,bsc",
479*4882a593Smuzhiyun			     "simple-pm-bus";
480*4882a593Smuzhiyun		#address-cells = <1>;
481*4882a593Smuzhiyun		#size-cells = <1>;
482*4882a593Smuzhiyun		ranges = <0 0 0 0x20000000>;
483*4882a593Smuzhiyun		reg = <0 0xfec10000 0 0x400>;
484*4882a593Smuzhiyun		clocks = <&zb_clk>;
485*4882a593Smuzhiyun		power-domains = <&pd_c4>;
486*4882a593Smuzhiyun	};
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun	clocks {
489*4882a593Smuzhiyun		#address-cells = <2>;
490*4882a593Smuzhiyun		#size-cells = <2>;
491*4882a593Smuzhiyun		ranges;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun		/* External root clocks */
494*4882a593Smuzhiyun		extalr_clk: extalr {
495*4882a593Smuzhiyun			compatible = "fixed-clock";
496*4882a593Smuzhiyun			#clock-cells = <0>;
497*4882a593Smuzhiyun			clock-frequency = <32768>;
498*4882a593Smuzhiyun		};
499*4882a593Smuzhiyun		extal1_clk: extal1 {
500*4882a593Smuzhiyun			compatible = "fixed-clock";
501*4882a593Smuzhiyun			#clock-cells = <0>;
502*4882a593Smuzhiyun			clock-frequency = <25000000>;
503*4882a593Smuzhiyun		};
504*4882a593Smuzhiyun		extal2_clk: extal2 {
505*4882a593Smuzhiyun			compatible = "fixed-clock";
506*4882a593Smuzhiyun			#clock-cells = <0>;
507*4882a593Smuzhiyun			clock-frequency = <48000000>;
508*4882a593Smuzhiyun		};
509*4882a593Smuzhiyun		fsiack_clk: fsiack {
510*4882a593Smuzhiyun			compatible = "fixed-clock";
511*4882a593Smuzhiyun			#clock-cells = <0>;
512*4882a593Smuzhiyun			/* This value must be overridden by the board. */
513*4882a593Smuzhiyun			clock-frequency = <0>;
514*4882a593Smuzhiyun		};
515*4882a593Smuzhiyun		fsibck_clk: fsibck {
516*4882a593Smuzhiyun			compatible = "fixed-clock";
517*4882a593Smuzhiyun			#clock-cells = <0>;
518*4882a593Smuzhiyun			/* This value must be overridden by the board. */
519*4882a593Smuzhiyun			clock-frequency = <0>;
520*4882a593Smuzhiyun		};
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun		/* Special CPG clocks */
523*4882a593Smuzhiyun		cpg_clocks: cpg_clocks@e6150000 {
524*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-cpg-clocks";
525*4882a593Smuzhiyun			reg = <0 0xe6150000 0 0x10000>;
526*4882a593Smuzhiyun			clocks = <&extal1_clk>, <&extal2_clk>;
527*4882a593Smuzhiyun			#clock-cells = <1>;
528*4882a593Smuzhiyun			clock-output-names = "main", "pll0", "pll1", "pll2",
529*4882a593Smuzhiyun					     "pll2s", "pll2h", "z", "z2",
530*4882a593Smuzhiyun					     "i", "m3", "b", "m1", "m2",
531*4882a593Smuzhiyun					     "zx", "zs", "hp";
532*4882a593Smuzhiyun		};
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun		/* Variable factor clocks (DIV6) */
535*4882a593Smuzhiyun		zb_clk: zb_clk@e6150010 {
536*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
537*4882a593Smuzhiyun			reg = <0 0xe6150010 0 4>;
538*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <0>,
539*4882a593Smuzhiyun				 <&cpg_clocks R8A73A4_CLK_PLL2S>, <0>;
540*4882a593Smuzhiyun			#clock-cells = <0>;
541*4882a593Smuzhiyun			clock-output-names = "zb";
542*4882a593Smuzhiyun		};
543*4882a593Smuzhiyun		sdhi0_clk: sdhi0ck@e6150074 {
544*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
545*4882a593Smuzhiyun			reg = <0 0xe6150074 0 4>;
546*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
547*4882a593Smuzhiyun				 <0>, <&extal2_clk>;
548*4882a593Smuzhiyun			#clock-cells = <0>;
549*4882a593Smuzhiyun		};
550*4882a593Smuzhiyun		sdhi1_clk: sdhi1ck@e6150078 {
551*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
552*4882a593Smuzhiyun			reg = <0 0xe6150078 0 4>;
553*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
554*4882a593Smuzhiyun				 <0>, <&extal2_clk>;
555*4882a593Smuzhiyun			#clock-cells = <0>;
556*4882a593Smuzhiyun		};
557*4882a593Smuzhiyun		sdhi2_clk: sdhi2ck@e615007c {
558*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
559*4882a593Smuzhiyun			reg = <0 0xe615007c 0 4>;
560*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
561*4882a593Smuzhiyun				 <0>, <&extal2_clk>;
562*4882a593Smuzhiyun			#clock-cells = <0>;
563*4882a593Smuzhiyun		};
564*4882a593Smuzhiyun		mmc0_clk: mmc0@e6150240 {
565*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
566*4882a593Smuzhiyun			reg = <0 0xe6150240 0 4>;
567*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
568*4882a593Smuzhiyun				 <0>, <&extal2_clk>;
569*4882a593Smuzhiyun			#clock-cells = <0>;
570*4882a593Smuzhiyun		};
571*4882a593Smuzhiyun		mmc1_clk: mmc1@e6150244 {
572*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
573*4882a593Smuzhiyun			reg = <0 0xe6150244 0 4>;
574*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
575*4882a593Smuzhiyun				 <0>, <&extal2_clk>;
576*4882a593Smuzhiyun			#clock-cells = <0>;
577*4882a593Smuzhiyun		};
578*4882a593Smuzhiyun		vclk1_clk: vclk1@e6150008 {
579*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
580*4882a593Smuzhiyun			reg = <0 0xe6150008 0 4>;
581*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
582*4882a593Smuzhiyun				 <0>, <&extal2_clk>, <&main_div2_clk>,
583*4882a593Smuzhiyun				 <&extalr_clk>, <0>, <0>;
584*4882a593Smuzhiyun			#clock-cells = <0>;
585*4882a593Smuzhiyun		};
586*4882a593Smuzhiyun		vclk2_clk: vclk2@e615000c {
587*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
588*4882a593Smuzhiyun			reg = <0 0xe615000c 0 4>;
589*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
590*4882a593Smuzhiyun				 <0>, <&extal2_clk>, <&main_div2_clk>,
591*4882a593Smuzhiyun				 <&extalr_clk>, <0>, <0>;
592*4882a593Smuzhiyun			#clock-cells = <0>;
593*4882a593Smuzhiyun		};
594*4882a593Smuzhiyun		vclk3_clk: vclk3@e615001c {
595*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
596*4882a593Smuzhiyun			reg = <0 0xe615001c 0 4>;
597*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
598*4882a593Smuzhiyun				 <0>, <&extal2_clk>, <&main_div2_clk>,
599*4882a593Smuzhiyun				 <&extalr_clk>, <0>, <0>;
600*4882a593Smuzhiyun			#clock-cells = <0>;
601*4882a593Smuzhiyun		};
602*4882a593Smuzhiyun		vclk4_clk: vclk4@e6150014 {
603*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
604*4882a593Smuzhiyun			reg = <0 0xe6150014 0 4>;
605*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
606*4882a593Smuzhiyun				 <0>, <&extal2_clk>, <&main_div2_clk>,
607*4882a593Smuzhiyun				 <&extalr_clk>, <0>, <0>;
608*4882a593Smuzhiyun			#clock-cells = <0>;
609*4882a593Smuzhiyun		};
610*4882a593Smuzhiyun		vclk5_clk: vclk5@e6150034 {
611*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
612*4882a593Smuzhiyun			reg = <0 0xe6150034 0 4>;
613*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
614*4882a593Smuzhiyun				 <0>, <&extal2_clk>, <&main_div2_clk>,
615*4882a593Smuzhiyun				 <&extalr_clk>, <0>, <0>;
616*4882a593Smuzhiyun			#clock-cells = <0>;
617*4882a593Smuzhiyun		};
618*4882a593Smuzhiyun		fsia_clk: fsia@e6150018 {
619*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
620*4882a593Smuzhiyun			reg = <0 0xe6150018 0 4>;
621*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
622*4882a593Smuzhiyun				 <&fsiack_clk>, <0>;
623*4882a593Smuzhiyun			#clock-cells = <0>;
624*4882a593Smuzhiyun		};
625*4882a593Smuzhiyun		fsib_clk: fsib@e6150090 {
626*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
627*4882a593Smuzhiyun			reg = <0 0xe6150090 0 4>;
628*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
629*4882a593Smuzhiyun				 <&fsibck_clk>, <0>;
630*4882a593Smuzhiyun			#clock-cells = <0>;
631*4882a593Smuzhiyun		};
632*4882a593Smuzhiyun		mp_clk: mp@e6150080 {
633*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
634*4882a593Smuzhiyun			reg = <0 0xe6150080 0 4>;
635*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
636*4882a593Smuzhiyun				 <&extal2_clk>, <&extal2_clk>;
637*4882a593Smuzhiyun			#clock-cells = <0>;
638*4882a593Smuzhiyun		};
639*4882a593Smuzhiyun		m4_clk: m4@e6150098 {
640*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
641*4882a593Smuzhiyun			reg = <0 0xe6150098 0 4>;
642*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A73A4_CLK_PLL2S>;
643*4882a593Smuzhiyun			#clock-cells = <0>;
644*4882a593Smuzhiyun		};
645*4882a593Smuzhiyun		hsi_clk: hsi@e615026c {
646*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
647*4882a593Smuzhiyun			reg = <0 0xe615026c 0 4>;
648*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A73A4_CLK_PLL2H>, <&pll1_div2_clk>,
649*4882a593Smuzhiyun				 <&cpg_clocks R8A73A4_CLK_PLL2S>, <0>;
650*4882a593Smuzhiyun			#clock-cells = <0>;
651*4882a593Smuzhiyun		};
652*4882a593Smuzhiyun		spuv_clk: spuv@e6150094 {
653*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
654*4882a593Smuzhiyun			reg = <0 0xe6150094 0 4>;
655*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
656*4882a593Smuzhiyun				 <&extal2_clk>, <&extal2_clk>;
657*4882a593Smuzhiyun			#clock-cells = <0>;
658*4882a593Smuzhiyun		};
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun		/* Fixed factor clocks */
661*4882a593Smuzhiyun		main_div2_clk: main_div2 {
662*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
663*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A73A4_CLK_MAIN>;
664*4882a593Smuzhiyun			#clock-cells = <0>;
665*4882a593Smuzhiyun			clock-div = <2>;
666*4882a593Smuzhiyun			clock-mult = <1>;
667*4882a593Smuzhiyun		};
668*4882a593Smuzhiyun		pll0_div2_clk: pll0_div2 {
669*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
670*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A73A4_CLK_PLL0>;
671*4882a593Smuzhiyun			#clock-cells = <0>;
672*4882a593Smuzhiyun			clock-div = <2>;
673*4882a593Smuzhiyun			clock-mult = <1>;
674*4882a593Smuzhiyun		};
675*4882a593Smuzhiyun		pll1_div2_clk: pll1_div2 {
676*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
677*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A73A4_CLK_PLL1>;
678*4882a593Smuzhiyun			#clock-cells = <0>;
679*4882a593Smuzhiyun			clock-div = <2>;
680*4882a593Smuzhiyun			clock-mult = <1>;
681*4882a593Smuzhiyun		};
682*4882a593Smuzhiyun		extal1_div2_clk: extal1_div2 {
683*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
684*4882a593Smuzhiyun			clocks = <&extal1_clk>;
685*4882a593Smuzhiyun			#clock-cells = <0>;
686*4882a593Smuzhiyun			clock-div = <2>;
687*4882a593Smuzhiyun			clock-mult = <1>;
688*4882a593Smuzhiyun		};
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun		/* Gate clocks */
691*4882a593Smuzhiyun		mstp2_clks: mstp2_clks@e6150138 {
692*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-mstp-clocks", "renesas,cpg-mstp-clocks";
693*4882a593Smuzhiyun			reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
694*4882a593Smuzhiyun			clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
695*4882a593Smuzhiyun				 <&mp_clk>, <&mp_clk>, <&cpg_clocks R8A73A4_CLK_HP>;
696*4882a593Smuzhiyun			#clock-cells = <1>;
697*4882a593Smuzhiyun			clock-indices = <
698*4882a593Smuzhiyun				R8A73A4_CLK_SCIFA0 R8A73A4_CLK_SCIFA1
699*4882a593Smuzhiyun				R8A73A4_CLK_SCIFB0 R8A73A4_CLK_SCIFB1
700*4882a593Smuzhiyun				R8A73A4_CLK_SCIFB2 R8A73A4_CLK_SCIFB3
701*4882a593Smuzhiyun				R8A73A4_CLK_DMAC
702*4882a593Smuzhiyun			>;
703*4882a593Smuzhiyun			clock-output-names =
704*4882a593Smuzhiyun				"scifa0", "scifa1", "scifb0", "scifb1",
705*4882a593Smuzhiyun				"scifb2", "scifb3", "dmac";
706*4882a593Smuzhiyun		};
707*4882a593Smuzhiyun		mstp3_clks: mstp3_clks@e615013c {
708*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-mstp-clocks", "renesas,cpg-mstp-clocks";
709*4882a593Smuzhiyun			reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
710*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A73A4_CLK_HP>, <&mmc1_clk>,
711*4882a593Smuzhiyun				 <&sdhi2_clk>, <&sdhi1_clk>, <&sdhi0_clk>,
712*4882a593Smuzhiyun				 <&mmc0_clk>, <&cpg_clocks R8A73A4_CLK_HP>,
713*4882a593Smuzhiyun				 <&cpg_clocks R8A73A4_CLK_HP>, <&cpg_clocks
714*4882a593Smuzhiyun				 R8A73A4_CLK_HP>, <&cpg_clocks
715*4882a593Smuzhiyun				 R8A73A4_CLK_HP>, <&extalr_clk>;
716*4882a593Smuzhiyun			#clock-cells = <1>;
717*4882a593Smuzhiyun			clock-indices = <
718*4882a593Smuzhiyun				R8A73A4_CLK_IIC2 R8A73A4_CLK_MMCIF1
719*4882a593Smuzhiyun				R8A73A4_CLK_SDHI2 R8A73A4_CLK_SDHI1
720*4882a593Smuzhiyun				R8A73A4_CLK_SDHI0 R8A73A4_CLK_MMCIF0
721*4882a593Smuzhiyun				R8A73A4_CLK_IIC6 R8A73A4_CLK_IIC7
722*4882a593Smuzhiyun				R8A73A4_CLK_IIC0 R8A73A4_CLK_IIC1
723*4882a593Smuzhiyun				R8A73A4_CLK_CMT1
724*4882a593Smuzhiyun			>;
725*4882a593Smuzhiyun			clock-output-names =
726*4882a593Smuzhiyun				"iic2", "mmcif1", "sdhi2", "sdhi1", "sdhi0",
727*4882a593Smuzhiyun				"mmcif0", "iic6", "iic7", "iic0", "iic1",
728*4882a593Smuzhiyun				"cmt1";
729*4882a593Smuzhiyun		};
730*4882a593Smuzhiyun		mstp4_clks: mstp4_clks@e6150140 {
731*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-mstp-clocks", "renesas,cpg-mstp-clocks";
732*4882a593Smuzhiyun			reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>;
733*4882a593Smuzhiyun			clocks = <&main_div2_clk>, <&cpg_clocks R8A73A4_CLK_ZS>,
734*4882a593Smuzhiyun				 <&main_div2_clk>,
735*4882a593Smuzhiyun				 <&cpg_clocks R8A73A4_CLK_HP>,
736*4882a593Smuzhiyun				 <&cpg_clocks R8A73A4_CLK_HP>;
737*4882a593Smuzhiyun			#clock-cells = <1>;
738*4882a593Smuzhiyun			clock-indices = <
739*4882a593Smuzhiyun				R8A73A4_CLK_IRQC R8A73A4_CLK_INTC_SYS
740*4882a593Smuzhiyun				R8A73A4_CLK_IIC5 R8A73A4_CLK_IIC4
741*4882a593Smuzhiyun				R8A73A4_CLK_IIC3
742*4882a593Smuzhiyun			>;
743*4882a593Smuzhiyun			clock-output-names =
744*4882a593Smuzhiyun				"irqc", "intc-sys", "iic5", "iic4", "iic3";
745*4882a593Smuzhiyun		};
746*4882a593Smuzhiyun		mstp5_clks: mstp5_clks@e6150144 {
747*4882a593Smuzhiyun			compatible = "renesas,r8a73a4-mstp-clocks", "renesas,cpg-mstp-clocks";
748*4882a593Smuzhiyun			reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
749*4882a593Smuzhiyun			clocks = <&extal2_clk>, <&cpg_clocks R8A73A4_CLK_HP>;
750*4882a593Smuzhiyun			#clock-cells = <1>;
751*4882a593Smuzhiyun			clock-indices = <
752*4882a593Smuzhiyun				R8A73A4_CLK_THERMAL R8A73A4_CLK_IIC8
753*4882a593Smuzhiyun			>;
754*4882a593Smuzhiyun			clock-output-names =
755*4882a593Smuzhiyun				"thermal", "iic8";
756*4882a593Smuzhiyun		};
757*4882a593Smuzhiyun	};
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun	prr: chipid@ff000044 {
760*4882a593Smuzhiyun		compatible = "renesas,prr";
761*4882a593Smuzhiyun		reg = <0 0xff000044 0 4>;
762*4882a593Smuzhiyun	};
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun	sysc: system-controller@e6180000 {
765*4882a593Smuzhiyun		compatible = "renesas,sysc-r8a73a4", "renesas,sysc-rmobile";
766*4882a593Smuzhiyun		reg = <0 0xe6180000 0 0x8000>, <0 0xe6188000 0 0x8000>;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun		pm-domains {
769*4882a593Smuzhiyun			pd_c5: c5 {
770*4882a593Smuzhiyun				#address-cells = <1>;
771*4882a593Smuzhiyun				#size-cells = <0>;
772*4882a593Smuzhiyun				#power-domain-cells = <0>;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun				pd_c4: c4@0 {
775*4882a593Smuzhiyun					reg = <0>;
776*4882a593Smuzhiyun					#address-cells = <1>;
777*4882a593Smuzhiyun					#size-cells = <0>;
778*4882a593Smuzhiyun					#power-domain-cells = <0>;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun					pd_a3sg: a3sg@16 {
781*4882a593Smuzhiyun						reg = <16>;
782*4882a593Smuzhiyun						#power-domain-cells = <0>;
783*4882a593Smuzhiyun					};
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun					pd_a3ex: a3ex@17 {
786*4882a593Smuzhiyun						reg = <17>;
787*4882a593Smuzhiyun						#power-domain-cells = <0>;
788*4882a593Smuzhiyun					};
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun					pd_a3sp: a3sp@18 {
791*4882a593Smuzhiyun						reg = <18>;
792*4882a593Smuzhiyun						#address-cells = <1>;
793*4882a593Smuzhiyun						#size-cells = <0>;
794*4882a593Smuzhiyun						#power-domain-cells = <0>;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun						pd_a2us: a2us@19 {
797*4882a593Smuzhiyun							reg = <19>;
798*4882a593Smuzhiyun							#power-domain-cells = <0>;
799*4882a593Smuzhiyun						};
800*4882a593Smuzhiyun					};
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun					pd_a3sm: a3sm@20 {
803*4882a593Smuzhiyun						reg = <20>;
804*4882a593Smuzhiyun						#address-cells = <1>;
805*4882a593Smuzhiyun						#size-cells = <0>;
806*4882a593Smuzhiyun						#power-domain-cells = <0>;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun						pd_a2sl: a2sl@21 {
809*4882a593Smuzhiyun							reg = <21>;
810*4882a593Smuzhiyun							#power-domain-cells = <0>;
811*4882a593Smuzhiyun						};
812*4882a593Smuzhiyun					};
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun					pd_a3km: a3km@22 {
815*4882a593Smuzhiyun						reg = <22>;
816*4882a593Smuzhiyun						#address-cells = <1>;
817*4882a593Smuzhiyun						#size-cells = <0>;
818*4882a593Smuzhiyun						#power-domain-cells = <0>;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun						pd_a2kl: a2kl@23 {
821*4882a593Smuzhiyun							reg = <23>;
822*4882a593Smuzhiyun							#power-domain-cells = <0>;
823*4882a593Smuzhiyun						};
824*4882a593Smuzhiyun					};
825*4882a593Smuzhiyun				};
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun				pd_c4ma: c4ma@1 {
828*4882a593Smuzhiyun					reg = <1>;
829*4882a593Smuzhiyun					#power-domain-cells = <0>;
830*4882a593Smuzhiyun				};
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun				pd_c4cl: c4cl@2 {
833*4882a593Smuzhiyun					reg = <2>;
834*4882a593Smuzhiyun					#power-domain-cells = <0>;
835*4882a593Smuzhiyun				};
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun				pd_d4: d4@3 {
838*4882a593Smuzhiyun					reg = <3>;
839*4882a593Smuzhiyun					#power-domain-cells = <0>;
840*4882a593Smuzhiyun				};
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun				pd_a4bc: a4bc@4 {
843*4882a593Smuzhiyun					reg = <4>;
844*4882a593Smuzhiyun					#address-cells = <1>;
845*4882a593Smuzhiyun					#size-cells = <0>;
846*4882a593Smuzhiyun					#power-domain-cells = <0>;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun					pd_a3bc: a3bc@5 {
849*4882a593Smuzhiyun						reg = <5>;
850*4882a593Smuzhiyun						#power-domain-cells = <0>;
851*4882a593Smuzhiyun					};
852*4882a593Smuzhiyun				};
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun				pd_a4l: a4l@6 {
855*4882a593Smuzhiyun					reg = <6>;
856*4882a593Smuzhiyun					#power-domain-cells = <0>;
857*4882a593Smuzhiyun				};
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun				pd_a4lc: a4lc@7 {
860*4882a593Smuzhiyun					reg = <7>;
861*4882a593Smuzhiyun					#power-domain-cells = <0>;
862*4882a593Smuzhiyun				};
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun				pd_a4mp: a4mp@8 {
865*4882a593Smuzhiyun					reg = <8>;
866*4882a593Smuzhiyun					#address-cells = <1>;
867*4882a593Smuzhiyun					#size-cells = <0>;
868*4882a593Smuzhiyun					#power-domain-cells = <0>;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun					pd_a3mp: a3mp@9 {
871*4882a593Smuzhiyun						reg = <9>;
872*4882a593Smuzhiyun						#power-domain-cells = <0>;
873*4882a593Smuzhiyun					};
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun					pd_a3vc: a3vc@10 {
876*4882a593Smuzhiyun						reg = <10>;
877*4882a593Smuzhiyun						#power-domain-cells = <0>;
878*4882a593Smuzhiyun					};
879*4882a593Smuzhiyun				};
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun				pd_a4sf: a4sf@11 {
882*4882a593Smuzhiyun					reg = <11>;
883*4882a593Smuzhiyun					#power-domain-cells = <0>;
884*4882a593Smuzhiyun				};
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun				pd_a3r: a3r@12 {
887*4882a593Smuzhiyun					reg = <12>;
888*4882a593Smuzhiyun					#address-cells = <1>;
889*4882a593Smuzhiyun					#size-cells = <0>;
890*4882a593Smuzhiyun					#power-domain-cells = <0>;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun					pd_a2rv: a2rv@13 {
893*4882a593Smuzhiyun						reg = <13>;
894*4882a593Smuzhiyun						#power-domain-cells = <0>;
895*4882a593Smuzhiyun					};
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun					pd_a2is: a2is@14 {
898*4882a593Smuzhiyun						reg = <14>;
899*4882a593Smuzhiyun						#power-domain-cells = <0>;
900*4882a593Smuzhiyun					};
901*4882a593Smuzhiyun				};
902*4882a593Smuzhiyun			};
903*4882a593Smuzhiyun		};
904*4882a593Smuzhiyun	};
905*4882a593Smuzhiyun};
906