xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/r8a7796.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Device Tree Source for the r8a7796 SoC
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2016 Renesas Electronics Corp.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public License
7*4882a593Smuzhiyun * version 2.  This program is licensed "as is" without any warranty of any
8*4882a593Smuzhiyun * kind, whether express or implied.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun#include <dt-bindings/clock/r8a7796-cpg-mssr.h>
12*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
13*4882a593Smuzhiyun#include <dt-bindings/power/r8a7796-sysc.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/ {
16*4882a593Smuzhiyun	compatible = "renesas,r8a7796";
17*4882a593Smuzhiyun	#address-cells = <2>;
18*4882a593Smuzhiyun	#size-cells = <2>;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	aliases {
21*4882a593Smuzhiyun		i2c0 = &i2c0;
22*4882a593Smuzhiyun		i2c1 = &i2c1;
23*4882a593Smuzhiyun		i2c2 = &i2c2;
24*4882a593Smuzhiyun		i2c3 = &i2c3;
25*4882a593Smuzhiyun		i2c4 = &i2c4;
26*4882a593Smuzhiyun		i2c5 = &i2c5;
27*4882a593Smuzhiyun		i2c6 = &i2c6;
28*4882a593Smuzhiyun		i2c7 = &i2c_dvfs;
29*4882a593Smuzhiyun	};
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun	psci {
32*4882a593Smuzhiyun		compatible = "arm,psci-1.0", "arm,psci-0.2";
33*4882a593Smuzhiyun		method = "smc";
34*4882a593Smuzhiyun	};
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun	cpus {
37*4882a593Smuzhiyun		#address-cells = <1>;
38*4882a593Smuzhiyun		#size-cells = <0>;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun		a57_0: cpu@0 {
41*4882a593Smuzhiyun			compatible = "arm,cortex-a57", "arm,armv8";
42*4882a593Smuzhiyun			reg = <0x0>;
43*4882a593Smuzhiyun			device_type = "cpu";
44*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_CA57_CPU0>;
45*4882a593Smuzhiyun			next-level-cache = <&L2_CA57>;
46*4882a593Smuzhiyun			enable-method = "psci";
47*4882a593Smuzhiyun		};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun		a57_1: cpu@1 {
50*4882a593Smuzhiyun			compatible = "arm,cortex-a57","arm,armv8";
51*4882a593Smuzhiyun			reg = <0x1>;
52*4882a593Smuzhiyun			device_type = "cpu";
53*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_CA57_CPU1>;
54*4882a593Smuzhiyun			next-level-cache = <&L2_CA57>;
55*4882a593Smuzhiyun			enable-method = "psci";
56*4882a593Smuzhiyun		};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun		a53_0: cpu@100 {
59*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
60*4882a593Smuzhiyun			reg = <0x100>;
61*4882a593Smuzhiyun			device_type = "cpu";
62*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_CA53_CPU0>;
63*4882a593Smuzhiyun			next-level-cache = <&L2_CA53>;
64*4882a593Smuzhiyun			enable-method = "psci";
65*4882a593Smuzhiyun		};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun		a53_1: cpu@101 {
68*4882a593Smuzhiyun			compatible = "arm,cortex-a53","arm,armv8";
69*4882a593Smuzhiyun			reg = <0x101>;
70*4882a593Smuzhiyun			device_type = "cpu";
71*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_CA53_CPU1>;
72*4882a593Smuzhiyun			next-level-cache = <&L2_CA53>;
73*4882a593Smuzhiyun			enable-method = "psci";
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		a53_2: cpu@102 {
77*4882a593Smuzhiyun			compatible = "arm,cortex-a53","arm,armv8";
78*4882a593Smuzhiyun			reg = <0x102>;
79*4882a593Smuzhiyun			device_type = "cpu";
80*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_CA53_CPU2>;
81*4882a593Smuzhiyun			next-level-cache = <&L2_CA53>;
82*4882a593Smuzhiyun			enable-method = "psci";
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		a53_3: cpu@103 {
86*4882a593Smuzhiyun			compatible = "arm,cortex-a53","arm,armv8";
87*4882a593Smuzhiyun			reg = <0x103>;
88*4882a593Smuzhiyun			device_type = "cpu";
89*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_CA53_CPU3>;
90*4882a593Smuzhiyun			next-level-cache = <&L2_CA53>;
91*4882a593Smuzhiyun			enable-method = "psci";
92*4882a593Smuzhiyun		};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun		L2_CA57: cache-controller-0 {
95*4882a593Smuzhiyun			compatible = "cache";
96*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_CA57_SCU>;
97*4882a593Smuzhiyun			cache-unified;
98*4882a593Smuzhiyun			cache-level = <2>;
99*4882a593Smuzhiyun		};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun		L2_CA53: cache-controller-1 {
102*4882a593Smuzhiyun			compatible = "cache";
103*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_CA53_SCU>;
104*4882a593Smuzhiyun			cache-unified;
105*4882a593Smuzhiyun			cache-level = <2>;
106*4882a593Smuzhiyun		};
107*4882a593Smuzhiyun	};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun	extal_clk: extal {
110*4882a593Smuzhiyun		compatible = "fixed-clock";
111*4882a593Smuzhiyun		#clock-cells = <0>;
112*4882a593Smuzhiyun		/* This value must be overridden by the board */
113*4882a593Smuzhiyun		clock-frequency = <0>;
114*4882a593Smuzhiyun		u-boot,dm-pre-reloc;
115*4882a593Smuzhiyun	};
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun	extalr_clk: extalr {
118*4882a593Smuzhiyun		compatible = "fixed-clock";
119*4882a593Smuzhiyun		#clock-cells = <0>;
120*4882a593Smuzhiyun		/* This value must be overridden by the board */
121*4882a593Smuzhiyun		clock-frequency = <0>;
122*4882a593Smuzhiyun		u-boot,dm-pre-reloc;
123*4882a593Smuzhiyun	};
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun	/* External CAN clock - to be overridden by boards that provide it */
126*4882a593Smuzhiyun	can_clk: can {
127*4882a593Smuzhiyun		compatible = "fixed-clock";
128*4882a593Smuzhiyun		#clock-cells = <0>;
129*4882a593Smuzhiyun		clock-frequency = <0>;
130*4882a593Smuzhiyun	};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun	/* External SCIF clock - to be overridden by boards that provide it */
133*4882a593Smuzhiyun	scif_clk: scif {
134*4882a593Smuzhiyun		compatible = "fixed-clock";
135*4882a593Smuzhiyun		#clock-cells = <0>;
136*4882a593Smuzhiyun		clock-frequency = <0>;
137*4882a593Smuzhiyun	};
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun	soc {
140*4882a593Smuzhiyun		compatible = "simple-bus";
141*4882a593Smuzhiyun		interrupt-parent = <&gic>;
142*4882a593Smuzhiyun		#address-cells = <2>;
143*4882a593Smuzhiyun		#size-cells = <2>;
144*4882a593Smuzhiyun		ranges;
145*4882a593Smuzhiyun		u-boot,dm-pre-reloc;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun		gic: interrupt-controller@f1010000 {
148*4882a593Smuzhiyun			compatible = "arm,gic-400";
149*4882a593Smuzhiyun			#interrupt-cells = <3>;
150*4882a593Smuzhiyun			#address-cells = <0>;
151*4882a593Smuzhiyun			interrupt-controller;
152*4882a593Smuzhiyun			reg = <0x0 0xf1010000 0 0x1000>,
153*4882a593Smuzhiyun			      <0x0 0xf1020000 0 0x20000>,
154*4882a593Smuzhiyun			      <0x0 0xf1040000 0 0x20000>,
155*4882a593Smuzhiyun			      <0x0 0xf1060000 0 0x20000>;
156*4882a593Smuzhiyun			interrupts = <GIC_PPI 9
157*4882a593Smuzhiyun					(GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_HIGH)>;
158*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 408>;
159*4882a593Smuzhiyun			clock-names = "clk";
160*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
161*4882a593Smuzhiyun			resets = <&cpg 408>;
162*4882a593Smuzhiyun		};
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun		timer {
165*4882a593Smuzhiyun			compatible = "arm,armv8-timer";
166*4882a593Smuzhiyun			interrupts = <GIC_PPI 13
167*4882a593Smuzhiyun					(GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
168*4882a593Smuzhiyun				     <GIC_PPI 14
169*4882a593Smuzhiyun					(GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
170*4882a593Smuzhiyun				     <GIC_PPI 11
171*4882a593Smuzhiyun					(GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
172*4882a593Smuzhiyun				     <GIC_PPI 10
173*4882a593Smuzhiyun					(GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>;
174*4882a593Smuzhiyun		};
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun		wdt0: watchdog@e6020000 {
177*4882a593Smuzhiyun			compatible = "renesas,r8a7796-wdt",
178*4882a593Smuzhiyun				     "renesas,rcar-gen3-wdt";
179*4882a593Smuzhiyun			reg = <0 0xe6020000 0 0x0c>;
180*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 402>;
181*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
182*4882a593Smuzhiyun			resets = <&cpg 402>;
183*4882a593Smuzhiyun			status = "disabled";
184*4882a593Smuzhiyun		};
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun		gpio0: gpio@e6050000 {
187*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7796",
188*4882a593Smuzhiyun				     "renesas,gpio-rcar";
189*4882a593Smuzhiyun			reg = <0 0xe6050000 0 0x50>;
190*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
191*4882a593Smuzhiyun			#gpio-cells = <2>;
192*4882a593Smuzhiyun			gpio-controller;
193*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 0 16>;
194*4882a593Smuzhiyun			#interrupt-cells = <2>;
195*4882a593Smuzhiyun			interrupt-controller;
196*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 912>;
197*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
198*4882a593Smuzhiyun			resets = <&cpg 912>;
199*4882a593Smuzhiyun		};
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun		gpio1: gpio@e6051000 {
202*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7796",
203*4882a593Smuzhiyun				     "renesas,gpio-rcar";
204*4882a593Smuzhiyun			reg = <0 0xe6051000 0 0x50>;
205*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
206*4882a593Smuzhiyun			#gpio-cells = <2>;
207*4882a593Smuzhiyun			gpio-controller;
208*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 32 29>;
209*4882a593Smuzhiyun			#interrupt-cells = <2>;
210*4882a593Smuzhiyun			interrupt-controller;
211*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 911>;
212*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
213*4882a593Smuzhiyun			resets = <&cpg 911>;
214*4882a593Smuzhiyun		};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun		gpio2: gpio@e6052000 {
217*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7796",
218*4882a593Smuzhiyun				     "renesas,gpio-rcar";
219*4882a593Smuzhiyun			reg = <0 0xe6052000 0 0x50>;
220*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
221*4882a593Smuzhiyun			#gpio-cells = <2>;
222*4882a593Smuzhiyun			gpio-controller;
223*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 64 15>;
224*4882a593Smuzhiyun			#interrupt-cells = <2>;
225*4882a593Smuzhiyun			interrupt-controller;
226*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 910>;
227*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
228*4882a593Smuzhiyun			resets = <&cpg 910>;
229*4882a593Smuzhiyun		};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun		gpio3: gpio@e6053000 {
232*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7796",
233*4882a593Smuzhiyun				     "renesas,gpio-rcar";
234*4882a593Smuzhiyun			reg = <0 0xe6053000 0 0x50>;
235*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
236*4882a593Smuzhiyun			#gpio-cells = <2>;
237*4882a593Smuzhiyun			gpio-controller;
238*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 96 16>;
239*4882a593Smuzhiyun			#interrupt-cells = <2>;
240*4882a593Smuzhiyun			interrupt-controller;
241*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 909>;
242*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
243*4882a593Smuzhiyun			resets = <&cpg 909>;
244*4882a593Smuzhiyun		};
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun		gpio4: gpio@e6054000 {
247*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7796",
248*4882a593Smuzhiyun				     "renesas,gpio-rcar";
249*4882a593Smuzhiyun			reg = <0 0xe6054000 0 0x50>;
250*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
251*4882a593Smuzhiyun			#gpio-cells = <2>;
252*4882a593Smuzhiyun			gpio-controller;
253*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 128 18>;
254*4882a593Smuzhiyun			#interrupt-cells = <2>;
255*4882a593Smuzhiyun			interrupt-controller;
256*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 908>;
257*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
258*4882a593Smuzhiyun			resets = <&cpg 908>;
259*4882a593Smuzhiyun		};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun		gpio5: gpio@e6055000 {
262*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7796",
263*4882a593Smuzhiyun				     "renesas,gpio-rcar";
264*4882a593Smuzhiyun			reg = <0 0xe6055000 0 0x50>;
265*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
266*4882a593Smuzhiyun			#gpio-cells = <2>;
267*4882a593Smuzhiyun			gpio-controller;
268*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 160 26>;
269*4882a593Smuzhiyun			#interrupt-cells = <2>;
270*4882a593Smuzhiyun			interrupt-controller;
271*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 907>;
272*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
273*4882a593Smuzhiyun			resets = <&cpg 907>;
274*4882a593Smuzhiyun		};
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun		gpio6: gpio@e6055400 {
277*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7796",
278*4882a593Smuzhiyun				     "renesas,gpio-rcar";
279*4882a593Smuzhiyun			reg = <0 0xe6055400 0 0x50>;
280*4882a593Smuzhiyun			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
281*4882a593Smuzhiyun			#gpio-cells = <2>;
282*4882a593Smuzhiyun			gpio-controller;
283*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 192 32>;
284*4882a593Smuzhiyun			#interrupt-cells = <2>;
285*4882a593Smuzhiyun			interrupt-controller;
286*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 906>;
287*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
288*4882a593Smuzhiyun			resets = <&cpg 906>;
289*4882a593Smuzhiyun		};
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun		gpio7: gpio@e6055800 {
292*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7796",
293*4882a593Smuzhiyun				     "renesas,gpio-rcar";
294*4882a593Smuzhiyun			reg = <0 0xe6055800 0 0x50>;
295*4882a593Smuzhiyun			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
296*4882a593Smuzhiyun			#gpio-cells = <2>;
297*4882a593Smuzhiyun			gpio-controller;
298*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 224 4>;
299*4882a593Smuzhiyun			#interrupt-cells = <2>;
300*4882a593Smuzhiyun			interrupt-controller;
301*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 905>;
302*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
303*4882a593Smuzhiyun			resets = <&cpg 905>;
304*4882a593Smuzhiyun		};
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun		pfc: pin-controller@e6060000 {
307*4882a593Smuzhiyun			compatible = "renesas,pfc-r8a7796";
308*4882a593Smuzhiyun			reg = <0 0xe6060000 0 0x50c>;
309*4882a593Smuzhiyun		};
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun		pmu_a57 {
312*4882a593Smuzhiyun			compatible = "arm,cortex-a57-pmu";
313*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
314*4882a593Smuzhiyun				     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
315*4882a593Smuzhiyun			interrupt-affinity = <&a57_0>,
316*4882a593Smuzhiyun					     <&a57_1>;
317*4882a593Smuzhiyun		};
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun		pmu_a53 {
320*4882a593Smuzhiyun			compatible = "arm,cortex-a53-pmu";
321*4882a593Smuzhiyun			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
322*4882a593Smuzhiyun				     <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
323*4882a593Smuzhiyun				     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
324*4882a593Smuzhiyun				     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
325*4882a593Smuzhiyun			interrupt-affinity = <&a53_0>,
326*4882a593Smuzhiyun					     <&a53_1>,
327*4882a593Smuzhiyun					     <&a53_2>,
328*4882a593Smuzhiyun					     <&a53_3>;
329*4882a593Smuzhiyun		};
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun		cpg: clock-controller@e6150000 {
332*4882a593Smuzhiyun			compatible = "renesas,r8a7796-cpg-mssr";
333*4882a593Smuzhiyun			reg = <0 0xe6150000 0 0x1000>;
334*4882a593Smuzhiyun			clocks = <&extal_clk>, <&extalr_clk>;
335*4882a593Smuzhiyun			clock-names = "extal", "extalr";
336*4882a593Smuzhiyun			#clock-cells = <2>;
337*4882a593Smuzhiyun			#power-domain-cells = <0>;
338*4882a593Smuzhiyun			#reset-cells = <1>;
339*4882a593Smuzhiyun			u-boot,dm-pre-reloc;
340*4882a593Smuzhiyun		};
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun		rst: reset-controller@e6160000 {
343*4882a593Smuzhiyun			compatible = "renesas,r8a7796-rst";
344*4882a593Smuzhiyun			reg = <0 0xe6160000 0 0x0200>;
345*4882a593Smuzhiyun		};
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun		prr: chipid@fff00044 {
348*4882a593Smuzhiyun			compatible = "renesas,prr";
349*4882a593Smuzhiyun			reg = <0 0xfff00044 0 4>;
350*4882a593Smuzhiyun		};
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun		sysc: system-controller@e6180000 {
353*4882a593Smuzhiyun			compatible = "renesas,r8a7796-sysc";
354*4882a593Smuzhiyun			reg = <0 0xe6180000 0 0x0400>;
355*4882a593Smuzhiyun			#power-domain-cells = <1>;
356*4882a593Smuzhiyun		};
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun		i2c_dvfs: i2c@e60b0000 {
359*4882a593Smuzhiyun			#address-cells = <1>;
360*4882a593Smuzhiyun			#size-cells = <0>;
361*4882a593Smuzhiyun			compatible = "renesas,iic-r8a7796",
362*4882a593Smuzhiyun				     "renesas,rcar-gen3-iic",
363*4882a593Smuzhiyun				     "renesas,rmobile-iic";
364*4882a593Smuzhiyun			reg = <0 0xe60b0000 0 0x425>;
365*4882a593Smuzhiyun			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
366*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 926>;
367*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
368*4882a593Smuzhiyun			resets = <&cpg 926>;
369*4882a593Smuzhiyun			status = "disabled";
370*4882a593Smuzhiyun		};
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun		i2c0: i2c@e6500000 {
373*4882a593Smuzhiyun			#address-cells = <1>;
374*4882a593Smuzhiyun			#size-cells = <0>;
375*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7796",
376*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
377*4882a593Smuzhiyun			reg = <0 0xe6500000 0 0x40>;
378*4882a593Smuzhiyun			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
379*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 931>;
380*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
381*4882a593Smuzhiyun			resets = <&cpg 931>;
382*4882a593Smuzhiyun			dmas = <&dmac1 0x91>, <&dmac1 0x90>,
383*4882a593Smuzhiyun			       <&dmac2 0x91>, <&dmac2 0x90>;
384*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
385*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
386*4882a593Smuzhiyun			status = "disabled";
387*4882a593Smuzhiyun		};
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun		i2c1: i2c@e6508000 {
390*4882a593Smuzhiyun			#address-cells = <1>;
391*4882a593Smuzhiyun			#size-cells = <0>;
392*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7796",
393*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
394*4882a593Smuzhiyun			reg = <0 0xe6508000 0 0x40>;
395*4882a593Smuzhiyun			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
396*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 930>;
397*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
398*4882a593Smuzhiyun			resets = <&cpg 930>;
399*4882a593Smuzhiyun			dmas = <&dmac1 0x93>, <&dmac1 0x92>,
400*4882a593Smuzhiyun			       <&dmac2 0x93>, <&dmac2 0x92>;
401*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
402*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
403*4882a593Smuzhiyun			status = "disabled";
404*4882a593Smuzhiyun		};
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun		i2c2: i2c@e6510000 {
407*4882a593Smuzhiyun			#address-cells = <1>;
408*4882a593Smuzhiyun			#size-cells = <0>;
409*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7796",
410*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
411*4882a593Smuzhiyun			reg = <0 0xe6510000 0 0x40>;
412*4882a593Smuzhiyun			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
413*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 929>;
414*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
415*4882a593Smuzhiyun			resets = <&cpg 929>;
416*4882a593Smuzhiyun			dmas = <&dmac1 0x95>, <&dmac1 0x94>,
417*4882a593Smuzhiyun			       <&dmac2 0x95>, <&dmac2 0x94>;
418*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
419*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
420*4882a593Smuzhiyun			status = "disabled";
421*4882a593Smuzhiyun		};
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun		i2c3: i2c@e66d0000 {
424*4882a593Smuzhiyun			#address-cells = <1>;
425*4882a593Smuzhiyun			#size-cells = <0>;
426*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7796",
427*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
428*4882a593Smuzhiyun			reg = <0 0xe66d0000 0 0x40>;
429*4882a593Smuzhiyun			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
430*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 928>;
431*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
432*4882a593Smuzhiyun			resets = <&cpg 928>;
433*4882a593Smuzhiyun			dmas = <&dmac0 0x97>, <&dmac0 0x96>;
434*4882a593Smuzhiyun			dma-names = "tx", "rx";
435*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
436*4882a593Smuzhiyun			status = "disabled";
437*4882a593Smuzhiyun		};
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun		i2c4: i2c@e66d8000 {
440*4882a593Smuzhiyun			#address-cells = <1>;
441*4882a593Smuzhiyun			#size-cells = <0>;
442*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7796",
443*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
444*4882a593Smuzhiyun			reg = <0 0xe66d8000 0 0x40>;
445*4882a593Smuzhiyun			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
446*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 927>;
447*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
448*4882a593Smuzhiyun			resets = <&cpg 927>;
449*4882a593Smuzhiyun			dmas = <&dmac0 0x99>, <&dmac0 0x98>;
450*4882a593Smuzhiyun			dma-names = "tx", "rx";
451*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
452*4882a593Smuzhiyun			status = "disabled";
453*4882a593Smuzhiyun		};
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun		i2c5: i2c@e66e0000 {
456*4882a593Smuzhiyun			#address-cells = <1>;
457*4882a593Smuzhiyun			#size-cells = <0>;
458*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7796",
459*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
460*4882a593Smuzhiyun			reg = <0 0xe66e0000 0 0x40>;
461*4882a593Smuzhiyun			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
462*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 919>;
463*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
464*4882a593Smuzhiyun			resets = <&cpg 919>;
465*4882a593Smuzhiyun			dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
466*4882a593Smuzhiyun			dma-names = "tx", "rx";
467*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
468*4882a593Smuzhiyun			status = "disabled";
469*4882a593Smuzhiyun		};
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun		i2c6: i2c@e66e8000 {
472*4882a593Smuzhiyun			#address-cells = <1>;
473*4882a593Smuzhiyun			#size-cells = <0>;
474*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7796",
475*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
476*4882a593Smuzhiyun			reg = <0 0xe66e8000 0 0x40>;
477*4882a593Smuzhiyun			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
478*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 918>;
479*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
480*4882a593Smuzhiyun			resets = <&cpg 918>;
481*4882a593Smuzhiyun			dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
482*4882a593Smuzhiyun			dma-names = "tx", "rx";
483*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
484*4882a593Smuzhiyun			status = "disabled";
485*4882a593Smuzhiyun		};
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun		can0: can@e6c30000 {
488*4882a593Smuzhiyun			compatible = "renesas,can-r8a7796",
489*4882a593Smuzhiyun				     "renesas,rcar-gen3-can";
490*4882a593Smuzhiyun			reg = <0 0xe6c30000 0 0x1000>;
491*4882a593Smuzhiyun			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
492*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 916>,
493*4882a593Smuzhiyun			       <&cpg CPG_CORE R8A7796_CLK_CANFD>,
494*4882a593Smuzhiyun			       <&can_clk>;
495*4882a593Smuzhiyun			clock-names = "clkp1", "clkp2", "can_clk";
496*4882a593Smuzhiyun			assigned-clocks = <&cpg CPG_CORE R8A7796_CLK_CANFD>;
497*4882a593Smuzhiyun			assigned-clock-rates = <40000000>;
498*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
499*4882a593Smuzhiyun			resets = <&cpg 916>;
500*4882a593Smuzhiyun			status = "disabled";
501*4882a593Smuzhiyun		};
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun		can1: can@e6c38000 {
504*4882a593Smuzhiyun			compatible = "renesas,can-r8a7796",
505*4882a593Smuzhiyun				     "renesas,rcar-gen3-can";
506*4882a593Smuzhiyun			reg = <0 0xe6c38000 0 0x1000>;
507*4882a593Smuzhiyun			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
508*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 915>,
509*4882a593Smuzhiyun			       <&cpg CPG_CORE R8A7796_CLK_CANFD>,
510*4882a593Smuzhiyun			       <&can_clk>;
511*4882a593Smuzhiyun			clock-names = "clkp1", "clkp2", "can_clk";
512*4882a593Smuzhiyun			assigned-clocks = <&cpg CPG_CORE R8A7796_CLK_CANFD>;
513*4882a593Smuzhiyun			assigned-clock-rates = <40000000>;
514*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
515*4882a593Smuzhiyun			resets = <&cpg 915>;
516*4882a593Smuzhiyun			status = "disabled";
517*4882a593Smuzhiyun		};
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun		canfd: can@e66c0000 {
520*4882a593Smuzhiyun			compatible = "renesas,r8a7796-canfd",
521*4882a593Smuzhiyun				     "renesas,rcar-gen3-canfd";
522*4882a593Smuzhiyun			reg = <0 0xe66c0000 0 0x8000>;
523*4882a593Smuzhiyun			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
524*4882a593Smuzhiyun				   <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
525*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 914>,
526*4882a593Smuzhiyun			       <&cpg CPG_CORE R8A7796_CLK_CANFD>,
527*4882a593Smuzhiyun			       <&can_clk>;
528*4882a593Smuzhiyun			clock-names = "fck", "canfd", "can_clk";
529*4882a593Smuzhiyun			assigned-clocks = <&cpg CPG_CORE R8A7796_CLK_CANFD>;
530*4882a593Smuzhiyun			assigned-clock-rates = <40000000>;
531*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
532*4882a593Smuzhiyun			resets = <&cpg 914>;
533*4882a593Smuzhiyun			status = "disabled";
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun			channel0 {
536*4882a593Smuzhiyun				status = "disabled";
537*4882a593Smuzhiyun			};
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun			channel1 {
540*4882a593Smuzhiyun				status = "disabled";
541*4882a593Smuzhiyun			};
542*4882a593Smuzhiyun		};
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun		avb: ethernet@e6800000 {
545*4882a593Smuzhiyun			compatible = "renesas,etheravb-r8a7796",
546*4882a593Smuzhiyun				     "renesas,etheravb-rcar-gen3";
547*4882a593Smuzhiyun			reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>;
548*4882a593Smuzhiyun			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
549*4882a593Smuzhiyun				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
550*4882a593Smuzhiyun				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
551*4882a593Smuzhiyun				     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
552*4882a593Smuzhiyun				     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
553*4882a593Smuzhiyun				     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
554*4882a593Smuzhiyun				     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
555*4882a593Smuzhiyun				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
556*4882a593Smuzhiyun				     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
557*4882a593Smuzhiyun				     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
558*4882a593Smuzhiyun				     <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
559*4882a593Smuzhiyun				     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
560*4882a593Smuzhiyun				     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
561*4882a593Smuzhiyun				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
562*4882a593Smuzhiyun				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
563*4882a593Smuzhiyun				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
564*4882a593Smuzhiyun				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
565*4882a593Smuzhiyun				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
566*4882a593Smuzhiyun				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
567*4882a593Smuzhiyun				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
568*4882a593Smuzhiyun				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
569*4882a593Smuzhiyun				     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
570*4882a593Smuzhiyun				     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
571*4882a593Smuzhiyun				     <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
572*4882a593Smuzhiyun				     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
573*4882a593Smuzhiyun			interrupt-names = "ch0", "ch1", "ch2", "ch3",
574*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
575*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
576*4882a593Smuzhiyun					  "ch12", "ch13", "ch14", "ch15",
577*4882a593Smuzhiyun					  "ch16", "ch17", "ch18", "ch19",
578*4882a593Smuzhiyun					  "ch20", "ch21", "ch22", "ch23",
579*4882a593Smuzhiyun					  "ch24";
580*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 812>;
581*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
582*4882a593Smuzhiyun			resets = <&cpg 812>;
583*4882a593Smuzhiyun			phy-mode = "rgmii-txid";
584*4882a593Smuzhiyun			#address-cells = <1>;
585*4882a593Smuzhiyun			#size-cells = <0>;
586*4882a593Smuzhiyun			status = "disabled";
587*4882a593Smuzhiyun		};
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun		hscif0: serial@e6540000 {
590*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7796",
591*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
592*4882a593Smuzhiyun				     "renesas,hscif";
593*4882a593Smuzhiyun			reg = <0 0xe6540000 0 0x60>;
594*4882a593Smuzhiyun			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
595*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 520>,
596*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
597*4882a593Smuzhiyun				 <&scif_clk>;
598*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
599*4882a593Smuzhiyun			dmas = <&dmac1 0x31>, <&dmac1 0x30>,
600*4882a593Smuzhiyun			       <&dmac2 0x31>, <&dmac2 0x30>;
601*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
602*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
603*4882a593Smuzhiyun			resets = <&cpg 520>;
604*4882a593Smuzhiyun			status = "disabled";
605*4882a593Smuzhiyun		};
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun		hscif1: serial@e6550000 {
608*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7796",
609*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
610*4882a593Smuzhiyun				     "renesas,hscif";
611*4882a593Smuzhiyun			reg = <0 0xe6550000 0 0x60>;
612*4882a593Smuzhiyun			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
613*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 519>,
614*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
615*4882a593Smuzhiyun				 <&scif_clk>;
616*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
617*4882a593Smuzhiyun			dmas = <&dmac1 0x33>, <&dmac1 0x32>,
618*4882a593Smuzhiyun			       <&dmac2 0x33>, <&dmac2 0x32>;
619*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
620*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
621*4882a593Smuzhiyun			resets = <&cpg 519>;
622*4882a593Smuzhiyun			status = "disabled";
623*4882a593Smuzhiyun		};
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun		hscif2: serial@e6560000 {
626*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7796",
627*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
628*4882a593Smuzhiyun				     "renesas,hscif";
629*4882a593Smuzhiyun			reg = <0 0xe6560000 0 0x60>;
630*4882a593Smuzhiyun			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
631*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 518>,
632*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
633*4882a593Smuzhiyun				 <&scif_clk>;
634*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
635*4882a593Smuzhiyun			dmas = <&dmac1 0x35>, <&dmac1 0x34>,
636*4882a593Smuzhiyun			       <&dmac2 0x35>, <&dmac2 0x34>;
637*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
638*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
639*4882a593Smuzhiyun			resets = <&cpg 518>;
640*4882a593Smuzhiyun			status = "disabled";
641*4882a593Smuzhiyun		};
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun		hscif3: serial@e66a0000 {
644*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7796",
645*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
646*4882a593Smuzhiyun				     "renesas,hscif";
647*4882a593Smuzhiyun			reg = <0 0xe66a0000 0 0x60>;
648*4882a593Smuzhiyun			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
649*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 517>,
650*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
651*4882a593Smuzhiyun				 <&scif_clk>;
652*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
653*4882a593Smuzhiyun			dmas = <&dmac0 0x37>, <&dmac0 0x36>;
654*4882a593Smuzhiyun			dma-names = "tx", "rx";
655*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
656*4882a593Smuzhiyun			resets = <&cpg 517>;
657*4882a593Smuzhiyun			status = "disabled";
658*4882a593Smuzhiyun		};
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun		hscif4: serial@e66b0000 {
661*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7796",
662*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
663*4882a593Smuzhiyun				     "renesas,hscif";
664*4882a593Smuzhiyun			reg = <0 0xe66b0000 0 0x60>;
665*4882a593Smuzhiyun			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
666*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 516>,
667*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
668*4882a593Smuzhiyun				 <&scif_clk>;
669*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
670*4882a593Smuzhiyun			dmas = <&dmac0 0x39>, <&dmac0 0x38>;
671*4882a593Smuzhiyun			dma-names = "tx", "rx";
672*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
673*4882a593Smuzhiyun			resets = <&cpg 516>;
674*4882a593Smuzhiyun			status = "disabled";
675*4882a593Smuzhiyun		};
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun		scif0: serial@e6e60000 {
678*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7796",
679*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
680*4882a593Smuzhiyun			reg = <0 0xe6e60000 0 64>;
681*4882a593Smuzhiyun			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
682*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 207>,
683*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
684*4882a593Smuzhiyun				 <&scif_clk>;
685*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
686*4882a593Smuzhiyun			dmas = <&dmac1 0x51>, <&dmac1 0x50>,
687*4882a593Smuzhiyun			       <&dmac2 0x51>, <&dmac2 0x50>;
688*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
689*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
690*4882a593Smuzhiyun			resets = <&cpg 207>;
691*4882a593Smuzhiyun			status = "disabled";
692*4882a593Smuzhiyun		};
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun		scif1: serial@e6e68000 {
695*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7796",
696*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
697*4882a593Smuzhiyun			reg = <0 0xe6e68000 0 64>;
698*4882a593Smuzhiyun			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
699*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 206>,
700*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
701*4882a593Smuzhiyun				 <&scif_clk>;
702*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
703*4882a593Smuzhiyun			dmas = <&dmac1 0x53>, <&dmac1 0x52>,
704*4882a593Smuzhiyun			       <&dmac2 0x53>, <&dmac2 0x52>;
705*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
706*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
707*4882a593Smuzhiyun			resets = <&cpg 206>;
708*4882a593Smuzhiyun			status = "disabled";
709*4882a593Smuzhiyun		};
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun		scif2: serial@e6e88000 {
712*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7796",
713*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
714*4882a593Smuzhiyun			reg = <0 0xe6e88000 0 64>;
715*4882a593Smuzhiyun			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
716*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 310>,
717*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
718*4882a593Smuzhiyun				 <&scif_clk>;
719*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
720*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
721*4882a593Smuzhiyun			resets = <&cpg 310>;
722*4882a593Smuzhiyun			status = "disabled";
723*4882a593Smuzhiyun		};
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun		scif3: serial@e6c50000 {
726*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7796",
727*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
728*4882a593Smuzhiyun			reg = <0 0xe6c50000 0 64>;
729*4882a593Smuzhiyun			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
730*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 204>,
731*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
732*4882a593Smuzhiyun				 <&scif_clk>;
733*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
734*4882a593Smuzhiyun			dmas = <&dmac0 0x57>, <&dmac0 0x56>;
735*4882a593Smuzhiyun			dma-names = "tx", "rx";
736*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
737*4882a593Smuzhiyun			resets = <&cpg 204>;
738*4882a593Smuzhiyun			status = "disabled";
739*4882a593Smuzhiyun		};
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun		scif4: serial@e6c40000 {
742*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7796",
743*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
744*4882a593Smuzhiyun			reg = <0 0xe6c40000 0 64>;
745*4882a593Smuzhiyun			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
746*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 203>,
747*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
748*4882a593Smuzhiyun				 <&scif_clk>;
749*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
750*4882a593Smuzhiyun			dmas = <&dmac0 0x59>, <&dmac0 0x58>;
751*4882a593Smuzhiyun			dma-names = "tx", "rx";
752*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
753*4882a593Smuzhiyun			resets = <&cpg 203>;
754*4882a593Smuzhiyun			status = "disabled";
755*4882a593Smuzhiyun		};
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun		scif5: serial@e6f30000 {
758*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7796",
759*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
760*4882a593Smuzhiyun			reg = <0 0xe6f30000 0 64>;
761*4882a593Smuzhiyun			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
762*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 202>,
763*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
764*4882a593Smuzhiyun				 <&scif_clk>;
765*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
766*4882a593Smuzhiyun			dmas = <&dmac1 0x5b>, <&dmac1 0x5a>,
767*4882a593Smuzhiyun			       <&dmac2 0x5b>, <&dmac2 0x5a>;
768*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
769*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
770*4882a593Smuzhiyun			resets = <&cpg 202>;
771*4882a593Smuzhiyun			status = "disabled";
772*4882a593Smuzhiyun		};
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun		msiof0: spi@e6e90000 {
775*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7796",
776*4882a593Smuzhiyun				     "renesas,rcar-gen3-msiof";
777*4882a593Smuzhiyun			reg = <0 0xe6e90000 0 0x0064>;
778*4882a593Smuzhiyun			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
779*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 211>;
780*4882a593Smuzhiyun			dmas = <&dmac1 0x41>, <&dmac1 0x40>,
781*4882a593Smuzhiyun			       <&dmac2 0x41>, <&dmac2 0x40>;
782*4882a593Smuzhiyun			dma-names = "tx", "rx";
783*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
784*4882a593Smuzhiyun			resets = <&cpg 211>;
785*4882a593Smuzhiyun			#address-cells = <1>;
786*4882a593Smuzhiyun			#size-cells = <0>;
787*4882a593Smuzhiyun			status = "disabled";
788*4882a593Smuzhiyun		};
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun		msiof1: spi@e6ea0000 {
791*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7796",
792*4882a593Smuzhiyun				     "renesas,rcar-gen3-msiof";
793*4882a593Smuzhiyun			reg = <0 0xe6ea0000 0 0x0064>;
794*4882a593Smuzhiyun			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
795*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 210>;
796*4882a593Smuzhiyun			dmas = <&dmac1 0x43>, <&dmac1 0x42>,
797*4882a593Smuzhiyun			       <&dmac2 0x43>, <&dmac2 0x42>;
798*4882a593Smuzhiyun			dma-names = "tx", "rx";
799*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
800*4882a593Smuzhiyun			resets = <&cpg 210>;
801*4882a593Smuzhiyun			#address-cells = <1>;
802*4882a593Smuzhiyun			#size-cells = <0>;
803*4882a593Smuzhiyun			status = "disabled";
804*4882a593Smuzhiyun		};
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun		msiof2: spi@e6c00000 {
807*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7796",
808*4882a593Smuzhiyun				     "renesas,rcar-gen3-msiof";
809*4882a593Smuzhiyun			reg = <0 0xe6c00000 0 0x0064>;
810*4882a593Smuzhiyun			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
811*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 209>;
812*4882a593Smuzhiyun			dmas = <&dmac0 0x45>, <&dmac0 0x44>;
813*4882a593Smuzhiyun			dma-names = "tx", "rx";
814*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
815*4882a593Smuzhiyun			resets = <&cpg 209>;
816*4882a593Smuzhiyun			#address-cells = <1>;
817*4882a593Smuzhiyun			#size-cells = <0>;
818*4882a593Smuzhiyun			status = "disabled";
819*4882a593Smuzhiyun		};
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun		msiof3: spi@e6c10000 {
822*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a7796",
823*4882a593Smuzhiyun				     "renesas,rcar-gen3-msiof";
824*4882a593Smuzhiyun			reg = <0 0xe6c10000 0 0x0064>;
825*4882a593Smuzhiyun			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
826*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 208>;
827*4882a593Smuzhiyun			dmas = <&dmac0 0x47>, <&dmac0 0x46>;
828*4882a593Smuzhiyun			dma-names = "tx", "rx";
829*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
830*4882a593Smuzhiyun			resets = <&cpg 208>;
831*4882a593Smuzhiyun			#address-cells = <1>;
832*4882a593Smuzhiyun			#size-cells = <0>;
833*4882a593Smuzhiyun			status = "disabled";
834*4882a593Smuzhiyun		};
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun		dmac0: dma-controller@e6700000 {
837*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7796",
838*4882a593Smuzhiyun				     "renesas,rcar-dmac";
839*4882a593Smuzhiyun			reg = <0 0xe6700000 0 0x10000>;
840*4882a593Smuzhiyun			interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH
841*4882a593Smuzhiyun				      GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
842*4882a593Smuzhiyun				      GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
843*4882a593Smuzhiyun				      GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
844*4882a593Smuzhiyun				      GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
845*4882a593Smuzhiyun				      GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
846*4882a593Smuzhiyun				      GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
847*4882a593Smuzhiyun				      GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
848*4882a593Smuzhiyun				      GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
849*4882a593Smuzhiyun				      GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
850*4882a593Smuzhiyun				      GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
851*4882a593Smuzhiyun				      GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
852*4882a593Smuzhiyun				      GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
853*4882a593Smuzhiyun				      GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
854*4882a593Smuzhiyun				      GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
855*4882a593Smuzhiyun				      GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH
856*4882a593Smuzhiyun				      GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
857*4882a593Smuzhiyun			interrupt-names = "error",
858*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
859*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
860*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
861*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15";
862*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 219>;
863*4882a593Smuzhiyun			clock-names = "fck";
864*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
865*4882a593Smuzhiyun			resets = <&cpg 219>;
866*4882a593Smuzhiyun			#dma-cells = <1>;
867*4882a593Smuzhiyun			dma-channels = <16>;
868*4882a593Smuzhiyun		};
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun		dmac1: dma-controller@e7300000 {
871*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7796",
872*4882a593Smuzhiyun				     "renesas,rcar-dmac";
873*4882a593Smuzhiyun			reg = <0 0xe7300000 0 0x10000>;
874*4882a593Smuzhiyun			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
875*4882a593Smuzhiyun				      GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
876*4882a593Smuzhiyun				      GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
877*4882a593Smuzhiyun				      GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
878*4882a593Smuzhiyun				      GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
879*4882a593Smuzhiyun				      GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
880*4882a593Smuzhiyun				      GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
881*4882a593Smuzhiyun				      GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
882*4882a593Smuzhiyun				      GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
883*4882a593Smuzhiyun				      GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
884*4882a593Smuzhiyun				      GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
885*4882a593Smuzhiyun				      GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
886*4882a593Smuzhiyun				      GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
887*4882a593Smuzhiyun				      GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
888*4882a593Smuzhiyun				      GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
889*4882a593Smuzhiyun				      GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH
890*4882a593Smuzhiyun				      GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
891*4882a593Smuzhiyun			interrupt-names = "error",
892*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
893*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
894*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
895*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15";
896*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 218>;
897*4882a593Smuzhiyun			clock-names = "fck";
898*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
899*4882a593Smuzhiyun			resets = <&cpg 218>;
900*4882a593Smuzhiyun			#dma-cells = <1>;
901*4882a593Smuzhiyun			dma-channels = <16>;
902*4882a593Smuzhiyun		};
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun		dmac2: dma-controller@e7310000 {
905*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7796",
906*4882a593Smuzhiyun				     "renesas,rcar-dmac";
907*4882a593Smuzhiyun			reg = <0 0xe7310000 0 0x10000>;
908*4882a593Smuzhiyun			interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH
909*4882a593Smuzhiyun				      GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH
910*4882a593Smuzhiyun				      GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH
911*4882a593Smuzhiyun				      GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH
912*4882a593Smuzhiyun				      GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH
913*4882a593Smuzhiyun				      GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH
914*4882a593Smuzhiyun				      GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH
915*4882a593Smuzhiyun				      GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH
916*4882a593Smuzhiyun				      GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH
917*4882a593Smuzhiyun				      GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH
918*4882a593Smuzhiyun				      GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH
919*4882a593Smuzhiyun				      GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH
920*4882a593Smuzhiyun				      GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH
921*4882a593Smuzhiyun				      GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH
922*4882a593Smuzhiyun				      GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH
923*4882a593Smuzhiyun				      GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH
924*4882a593Smuzhiyun				      GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
925*4882a593Smuzhiyun			interrupt-names = "error",
926*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
927*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
928*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
929*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15";
930*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 217>;
931*4882a593Smuzhiyun			clock-names = "fck";
932*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
933*4882a593Smuzhiyun			resets = <&cpg 217>;
934*4882a593Smuzhiyun			#dma-cells = <1>;
935*4882a593Smuzhiyun			dma-channels = <16>;
936*4882a593Smuzhiyun		};
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun		sdhi0: sd@ee100000 {
939*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7796";
940*4882a593Smuzhiyun			reg = <0 0xee100000 0 0x2000>;
941*4882a593Smuzhiyun			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
942*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 314>;
943*4882a593Smuzhiyun			max-frequency = <200000000>;
944*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
945*4882a593Smuzhiyun			resets = <&cpg 314>;
946*4882a593Smuzhiyun			status = "disabled";
947*4882a593Smuzhiyun		};
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun		sdhi1: sd@ee120000 {
950*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7796";
951*4882a593Smuzhiyun			reg = <0 0xee120000 0 0x2000>;
952*4882a593Smuzhiyun			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
953*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 313>;
954*4882a593Smuzhiyun			max-frequency = <200000000>;
955*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
956*4882a593Smuzhiyun			resets = <&cpg 313>;
957*4882a593Smuzhiyun			status = "disabled";
958*4882a593Smuzhiyun		};
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun		sdhi2: sd@ee140000 {
961*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7796";
962*4882a593Smuzhiyun			reg = <0 0xee140000 0 0x2000>;
963*4882a593Smuzhiyun			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
964*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 312>;
965*4882a593Smuzhiyun			max-frequency = <200000000>;
966*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
967*4882a593Smuzhiyun			resets = <&cpg 312>;
968*4882a593Smuzhiyun			status = "disabled";
969*4882a593Smuzhiyun		};
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun		sdhi3: sd@ee160000 {
972*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7796";
973*4882a593Smuzhiyun			reg = <0 0xee160000 0 0x2000>;
974*4882a593Smuzhiyun			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
975*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 311>;
976*4882a593Smuzhiyun			max-frequency = <200000000>;
977*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
978*4882a593Smuzhiyun			resets = <&cpg 311>;
979*4882a593Smuzhiyun			status = "disabled";
980*4882a593Smuzhiyun		};
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun		tsc: thermal@e6198000 {
983*4882a593Smuzhiyun			compatible = "renesas,r8a7796-thermal";
984*4882a593Smuzhiyun			reg = <0 0xe6198000 0 0x68>,
985*4882a593Smuzhiyun			      <0 0xe61a0000 0 0x5c>,
986*4882a593Smuzhiyun			      <0 0xe61a8000 0 0x5c>;
987*4882a593Smuzhiyun			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
988*4882a593Smuzhiyun				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
989*4882a593Smuzhiyun				     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
990*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 522>;
991*4882a593Smuzhiyun			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
992*4882a593Smuzhiyun			resets = <&cpg 522>;
993*4882a593Smuzhiyun			#thermal-sensor-cells = <1>;
994*4882a593Smuzhiyun			status = "okay";
995*4882a593Smuzhiyun		};
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun		thermal-zones {
998*4882a593Smuzhiyun			sensor_thermal1: sensor-thermal1 {
999*4882a593Smuzhiyun				polling-delay-passive = <250>;
1000*4882a593Smuzhiyun				polling-delay = <1000>;
1001*4882a593Smuzhiyun				thermal-sensors = <&tsc 0>;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun				trips {
1004*4882a593Smuzhiyun					sensor1_crit: sensor1-crit {
1005*4882a593Smuzhiyun						temperature = <120000>;
1006*4882a593Smuzhiyun						hysteresis = <2000>;
1007*4882a593Smuzhiyun						type = "critical";
1008*4882a593Smuzhiyun					};
1009*4882a593Smuzhiyun				};
1010*4882a593Smuzhiyun			};
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun			sensor_thermal2: sensor-thermal2 {
1013*4882a593Smuzhiyun				polling-delay-passive = <250>;
1014*4882a593Smuzhiyun				polling-delay = <1000>;
1015*4882a593Smuzhiyun				thermal-sensors = <&tsc 1>;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun				trips {
1018*4882a593Smuzhiyun					sensor2_crit: sensor2-crit {
1019*4882a593Smuzhiyun						temperature = <120000>;
1020*4882a593Smuzhiyun						hysteresis = <2000>;
1021*4882a593Smuzhiyun						type = "critical";
1022*4882a593Smuzhiyun					};
1023*4882a593Smuzhiyun				};
1024*4882a593Smuzhiyun			};
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun			sensor_thermal3: sensor-thermal3 {
1027*4882a593Smuzhiyun				polling-delay-passive = <250>;
1028*4882a593Smuzhiyun				polling-delay = <1000>;
1029*4882a593Smuzhiyun				thermal-sensors = <&tsc 2>;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun				trips {
1032*4882a593Smuzhiyun					sensor3_crit: sensor3-crit {
1033*4882a593Smuzhiyun						temperature = <120000>;
1034*4882a593Smuzhiyun						hysteresis = <2000>;
1035*4882a593Smuzhiyun						type = "critical";
1036*4882a593Smuzhiyun					};
1037*4882a593Smuzhiyun				};
1038*4882a593Smuzhiyun			};
1039*4882a593Smuzhiyun		};
1040*4882a593Smuzhiyun	};
1041*4882a593Smuzhiyun};
1042