1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for the R-Car M2-W (R8A77910) SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2013-2015 Renesas Electronics Corporation 6*4882a593Smuzhiyun * Copyright (C) 2013-2014 Renesas Solutions Corp. 7*4882a593Smuzhiyun * Copyright (C) 2014 Cogent Embedded Inc. 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun#include <dt-bindings/clock/r8a7791-cpg-mssr.h> 11*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 12*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 13*4882a593Smuzhiyun#include <dt-bindings/power/r8a7791-sysc.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/ { 16*4882a593Smuzhiyun compatible = "renesas,r8a7791"; 17*4882a593Smuzhiyun #address-cells = <2>; 18*4882a593Smuzhiyun #size-cells = <2>; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun aliases { 21*4882a593Smuzhiyun i2c0 = &i2c0; 22*4882a593Smuzhiyun i2c1 = &i2c1; 23*4882a593Smuzhiyun i2c2 = &i2c2; 24*4882a593Smuzhiyun i2c3 = &i2c3; 25*4882a593Smuzhiyun i2c4 = &i2c4; 26*4882a593Smuzhiyun i2c5 = &i2c5; 27*4882a593Smuzhiyun i2c6 = &i2c6; 28*4882a593Smuzhiyun i2c7 = &i2c7; 29*4882a593Smuzhiyun i2c8 = &i2c8; 30*4882a593Smuzhiyun spi0 = &qspi; 31*4882a593Smuzhiyun spi1 = &msiof0; 32*4882a593Smuzhiyun spi2 = &msiof1; 33*4882a593Smuzhiyun spi3 = &msiof2; 34*4882a593Smuzhiyun vin0 = &vin0; 35*4882a593Smuzhiyun vin1 = &vin1; 36*4882a593Smuzhiyun vin2 = &vin2; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun /* 40*4882a593Smuzhiyun * The external audio clocks are configured as 0 Hz fixed frequency 41*4882a593Smuzhiyun * clocks by default. 42*4882a593Smuzhiyun * Boards that provide audio clocks should override them. 43*4882a593Smuzhiyun */ 44*4882a593Smuzhiyun audio_clk_a: audio_clk_a { 45*4882a593Smuzhiyun compatible = "fixed-clock"; 46*4882a593Smuzhiyun #clock-cells = <0>; 47*4882a593Smuzhiyun clock-frequency = <0>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun audio_clk_b: audio_clk_b { 50*4882a593Smuzhiyun compatible = "fixed-clock"; 51*4882a593Smuzhiyun #clock-cells = <0>; 52*4882a593Smuzhiyun clock-frequency = <0>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun audio_clk_c: audio_clk_c { 55*4882a593Smuzhiyun compatible = "fixed-clock"; 56*4882a593Smuzhiyun #clock-cells = <0>; 57*4882a593Smuzhiyun clock-frequency = <0>; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* External CAN clock */ 61*4882a593Smuzhiyun can_clk: can { 62*4882a593Smuzhiyun compatible = "fixed-clock"; 63*4882a593Smuzhiyun #clock-cells = <0>; 64*4882a593Smuzhiyun /* This value must be overridden by the board. */ 65*4882a593Smuzhiyun clock-frequency = <0>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun cpus { 69*4882a593Smuzhiyun #address-cells = <1>; 70*4882a593Smuzhiyun #size-cells = <0>; 71*4882a593Smuzhiyun enable-method = "renesas,apmu"; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun cpu0: cpu@0 { 74*4882a593Smuzhiyun device_type = "cpu"; 75*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 76*4882a593Smuzhiyun reg = <0>; 77*4882a593Smuzhiyun clock-frequency = <1500000000>; 78*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7791_CLK_Z>; 79*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_CA15_CPU0>; 80*4882a593Smuzhiyun next-level-cache = <&L2_CA15>; 81*4882a593Smuzhiyun voltage-tolerance = <1>; /* 1% */ 82*4882a593Smuzhiyun clock-latency = <300000>; /* 300 us */ 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* kHz - uV - OPPs unknown yet */ 85*4882a593Smuzhiyun operating-points = <1500000 1000000>, 86*4882a593Smuzhiyun <1312500 1000000>, 87*4882a593Smuzhiyun <1125000 1000000>, 88*4882a593Smuzhiyun < 937500 1000000>, 89*4882a593Smuzhiyun < 750000 1000000>, 90*4882a593Smuzhiyun < 375000 1000000>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun cpu1: cpu@1 { 94*4882a593Smuzhiyun device_type = "cpu"; 95*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 96*4882a593Smuzhiyun reg = <1>; 97*4882a593Smuzhiyun clock-frequency = <1500000000>; 98*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7791_CLK_Z>; 99*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_CA15_CPU1>; 100*4882a593Smuzhiyun next-level-cache = <&L2_CA15>; 101*4882a593Smuzhiyun voltage-tolerance = <1>; /* 1% */ 102*4882a593Smuzhiyun clock-latency = <300000>; /* 300 us */ 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* kHz - uV - OPPs unknown yet */ 105*4882a593Smuzhiyun operating-points = <1500000 1000000>, 106*4882a593Smuzhiyun <1312500 1000000>, 107*4882a593Smuzhiyun <1125000 1000000>, 108*4882a593Smuzhiyun < 937500 1000000>, 109*4882a593Smuzhiyun < 750000 1000000>, 110*4882a593Smuzhiyun < 375000 1000000>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun L2_CA15: cache-controller-0 { 114*4882a593Smuzhiyun compatible = "cache"; 115*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_CA15_SCU>; 116*4882a593Smuzhiyun cache-unified; 117*4882a593Smuzhiyun cache-level = <2>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* External root clock */ 122*4882a593Smuzhiyun extal_clk: extal { 123*4882a593Smuzhiyun compatible = "fixed-clock"; 124*4882a593Smuzhiyun #clock-cells = <0>; 125*4882a593Smuzhiyun /* This value must be overridden by the board. */ 126*4882a593Smuzhiyun clock-frequency = <0>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* External PCIe clock - can be overridden by the board */ 130*4882a593Smuzhiyun pcie_bus_clk: pcie_bus { 131*4882a593Smuzhiyun compatible = "fixed-clock"; 132*4882a593Smuzhiyun #clock-cells = <0>; 133*4882a593Smuzhiyun clock-frequency = <0>; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun pmu { 137*4882a593Smuzhiyun compatible = "arm,cortex-a15-pmu"; 138*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 139*4882a593Smuzhiyun <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 140*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* External SCIF clock */ 144*4882a593Smuzhiyun scif_clk: scif { 145*4882a593Smuzhiyun compatible = "fixed-clock"; 146*4882a593Smuzhiyun #clock-cells = <0>; 147*4882a593Smuzhiyun /* This value must be overridden by the board. */ 148*4882a593Smuzhiyun clock-frequency = <0>; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun soc { 152*4882a593Smuzhiyun compatible = "simple-bus"; 153*4882a593Smuzhiyun interrupt-parent = <&gic>; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #address-cells = <2>; 156*4882a593Smuzhiyun #size-cells = <2>; 157*4882a593Smuzhiyun ranges; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun rwdt: watchdog@e6020000 { 160*4882a593Smuzhiyun compatible = "renesas,r8a7791-wdt", 161*4882a593Smuzhiyun "renesas,rcar-gen2-wdt"; 162*4882a593Smuzhiyun reg = <0 0xe6020000 0 0x0c>; 163*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 402>; 164*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 165*4882a593Smuzhiyun resets = <&cpg 402>; 166*4882a593Smuzhiyun status = "disabled"; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun gpio0: gpio@e6050000 { 170*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7791", 171*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 172*4882a593Smuzhiyun reg = <0 0xe6050000 0 0x50>; 173*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 174*4882a593Smuzhiyun #gpio-cells = <2>; 175*4882a593Smuzhiyun gpio-controller; 176*4882a593Smuzhiyun gpio-ranges = <&pfc 0 0 32>; 177*4882a593Smuzhiyun #interrupt-cells = <2>; 178*4882a593Smuzhiyun interrupt-controller; 179*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 912>; 180*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 181*4882a593Smuzhiyun resets = <&cpg 912>; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun gpio1: gpio@e6051000 { 185*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7791", 186*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 187*4882a593Smuzhiyun reg = <0 0xe6051000 0 0x50>; 188*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 189*4882a593Smuzhiyun #gpio-cells = <2>; 190*4882a593Smuzhiyun gpio-controller; 191*4882a593Smuzhiyun gpio-ranges = <&pfc 0 32 26>; 192*4882a593Smuzhiyun #interrupt-cells = <2>; 193*4882a593Smuzhiyun interrupt-controller; 194*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 911>; 195*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 196*4882a593Smuzhiyun resets = <&cpg 911>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun gpio2: gpio@e6052000 { 200*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7791", 201*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 202*4882a593Smuzhiyun reg = <0 0xe6052000 0 0x50>; 203*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 204*4882a593Smuzhiyun #gpio-cells = <2>; 205*4882a593Smuzhiyun gpio-controller; 206*4882a593Smuzhiyun gpio-ranges = <&pfc 0 64 32>; 207*4882a593Smuzhiyun #interrupt-cells = <2>; 208*4882a593Smuzhiyun interrupt-controller; 209*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 910>; 210*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 211*4882a593Smuzhiyun resets = <&cpg 910>; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun gpio3: gpio@e6053000 { 215*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7791", 216*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 217*4882a593Smuzhiyun reg = <0 0xe6053000 0 0x50>; 218*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 219*4882a593Smuzhiyun #gpio-cells = <2>; 220*4882a593Smuzhiyun gpio-controller; 221*4882a593Smuzhiyun gpio-ranges = <&pfc 0 96 32>; 222*4882a593Smuzhiyun #interrupt-cells = <2>; 223*4882a593Smuzhiyun interrupt-controller; 224*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 909>; 225*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 226*4882a593Smuzhiyun resets = <&cpg 909>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun gpio4: gpio@e6054000 { 230*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7791", 231*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 232*4882a593Smuzhiyun reg = <0 0xe6054000 0 0x50>; 233*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 234*4882a593Smuzhiyun #gpio-cells = <2>; 235*4882a593Smuzhiyun gpio-controller; 236*4882a593Smuzhiyun gpio-ranges = <&pfc 0 128 32>; 237*4882a593Smuzhiyun #interrupt-cells = <2>; 238*4882a593Smuzhiyun interrupt-controller; 239*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 908>; 240*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 241*4882a593Smuzhiyun resets = <&cpg 908>; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun gpio5: gpio@e6055000 { 245*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7791", 246*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 247*4882a593Smuzhiyun reg = <0 0xe6055000 0 0x50>; 248*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 249*4882a593Smuzhiyun #gpio-cells = <2>; 250*4882a593Smuzhiyun gpio-controller; 251*4882a593Smuzhiyun gpio-ranges = <&pfc 0 160 32>; 252*4882a593Smuzhiyun #interrupt-cells = <2>; 253*4882a593Smuzhiyun interrupt-controller; 254*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 907>; 255*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 256*4882a593Smuzhiyun resets = <&cpg 907>; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun gpio6: gpio@e6055400 { 260*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7791", 261*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 262*4882a593Smuzhiyun reg = <0 0xe6055400 0 0x50>; 263*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 264*4882a593Smuzhiyun #gpio-cells = <2>; 265*4882a593Smuzhiyun gpio-controller; 266*4882a593Smuzhiyun gpio-ranges = <&pfc 0 192 32>; 267*4882a593Smuzhiyun #interrupt-cells = <2>; 268*4882a593Smuzhiyun interrupt-controller; 269*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 905>; 270*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 271*4882a593Smuzhiyun resets = <&cpg 905>; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun gpio7: gpio@e6055800 { 275*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7791", 276*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 277*4882a593Smuzhiyun reg = <0 0xe6055800 0 0x50>; 278*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 279*4882a593Smuzhiyun #gpio-cells = <2>; 280*4882a593Smuzhiyun gpio-controller; 281*4882a593Smuzhiyun gpio-ranges = <&pfc 0 224 26>; 282*4882a593Smuzhiyun #interrupt-cells = <2>; 283*4882a593Smuzhiyun interrupt-controller; 284*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 904>; 285*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 286*4882a593Smuzhiyun resets = <&cpg 904>; 287*4882a593Smuzhiyun }; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun pfc: pinctrl@e6060000 { 290*4882a593Smuzhiyun compatible = "renesas,pfc-r8a7791"; 291*4882a593Smuzhiyun reg = <0 0xe6060000 0 0x250>; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun tpu: pwm@e60f0000 { 295*4882a593Smuzhiyun compatible = "renesas,tpu-r8a7791", "renesas,tpu"; 296*4882a593Smuzhiyun reg = <0 0xe60f0000 0 0x148>; 297*4882a593Smuzhiyun interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>; 298*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 304>; 299*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 300*4882a593Smuzhiyun resets = <&cpg 304>; 301*4882a593Smuzhiyun #pwm-cells = <3>; 302*4882a593Smuzhiyun status = "disabled"; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun cpg: clock-controller@e6150000 { 306*4882a593Smuzhiyun compatible = "renesas,r8a7791-cpg-mssr"; 307*4882a593Smuzhiyun reg = <0 0xe6150000 0 0x1000>; 308*4882a593Smuzhiyun clocks = <&extal_clk>, <&usb_extal_clk>; 309*4882a593Smuzhiyun clock-names = "extal", "usb_extal"; 310*4882a593Smuzhiyun #clock-cells = <2>; 311*4882a593Smuzhiyun #power-domain-cells = <0>; 312*4882a593Smuzhiyun #reset-cells = <1>; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun apmu@e6152000 { 316*4882a593Smuzhiyun compatible = "renesas,r8a7791-apmu", "renesas,apmu"; 317*4882a593Smuzhiyun reg = <0 0xe6152000 0 0x188>; 318*4882a593Smuzhiyun cpus = <&cpu0 &cpu1>; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun rst: reset-controller@e6160000 { 322*4882a593Smuzhiyun compatible = "renesas,r8a7791-rst"; 323*4882a593Smuzhiyun reg = <0 0xe6160000 0 0x0100>; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun sysc: system-controller@e6180000 { 327*4882a593Smuzhiyun compatible = "renesas,r8a7791-sysc"; 328*4882a593Smuzhiyun reg = <0 0xe6180000 0 0x0200>; 329*4882a593Smuzhiyun #power-domain-cells = <1>; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun irqc0: interrupt-controller@e61c0000 { 333*4882a593Smuzhiyun compatible = "renesas,irqc-r8a7791", "renesas,irqc"; 334*4882a593Smuzhiyun #interrupt-cells = <2>; 335*4882a593Smuzhiyun interrupt-controller; 336*4882a593Smuzhiyun reg = <0 0xe61c0000 0 0x200>; 337*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 338*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 339*4882a593Smuzhiyun <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 340*4882a593Smuzhiyun <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 341*4882a593Smuzhiyun <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 342*4882a593Smuzhiyun <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 343*4882a593Smuzhiyun <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 344*4882a593Smuzhiyun <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, 345*4882a593Smuzhiyun <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 346*4882a593Smuzhiyun <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 347*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 407>; 348*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 349*4882a593Smuzhiyun resets = <&cpg 407>; 350*4882a593Smuzhiyun }; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun thermal: thermal@e61f0000 { 353*4882a593Smuzhiyun compatible = "renesas,thermal-r8a7791", 354*4882a593Smuzhiyun "renesas,rcar-gen2-thermal", 355*4882a593Smuzhiyun "renesas,rcar-thermal"; 356*4882a593Smuzhiyun reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>; 357*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 358*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 522>; 359*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 360*4882a593Smuzhiyun resets = <&cpg 522>; 361*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun ipmmu_sy0: iommu@e6280000 { 365*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7791", 366*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 367*4882a593Smuzhiyun reg = <0 0xe6280000 0 0x1000>; 368*4882a593Smuzhiyun interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>, 369*4882a593Smuzhiyun <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>; 370*4882a593Smuzhiyun #iommu-cells = <1>; 371*4882a593Smuzhiyun status = "disabled"; 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun ipmmu_sy1: iommu@e6290000 { 375*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7791", 376*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 377*4882a593Smuzhiyun reg = <0 0xe6290000 0 0x1000>; 378*4882a593Smuzhiyun interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>; 379*4882a593Smuzhiyun #iommu-cells = <1>; 380*4882a593Smuzhiyun status = "disabled"; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun ipmmu_ds: iommu@e6740000 { 384*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7791", 385*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 386*4882a593Smuzhiyun reg = <0 0xe6740000 0 0x1000>; 387*4882a593Smuzhiyun interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, 388*4882a593Smuzhiyun <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>; 389*4882a593Smuzhiyun #iommu-cells = <1>; 390*4882a593Smuzhiyun status = "disabled"; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun ipmmu_mp: iommu@ec680000 { 394*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7791", 395*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 396*4882a593Smuzhiyun reg = <0 0xec680000 0 0x1000>; 397*4882a593Smuzhiyun interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>; 398*4882a593Smuzhiyun #iommu-cells = <1>; 399*4882a593Smuzhiyun status = "disabled"; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun ipmmu_mx: iommu@fe951000 { 403*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7791", 404*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 405*4882a593Smuzhiyun reg = <0 0xfe951000 0 0x1000>; 406*4882a593Smuzhiyun interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>, 407*4882a593Smuzhiyun <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>; 408*4882a593Smuzhiyun #iommu-cells = <1>; 409*4882a593Smuzhiyun status = "disabled"; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun ipmmu_rt: iommu@ffc80000 { 413*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7791", 414*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 415*4882a593Smuzhiyun reg = <0 0xffc80000 0 0x1000>; 416*4882a593Smuzhiyun interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>; 417*4882a593Smuzhiyun #iommu-cells = <1>; 418*4882a593Smuzhiyun status = "disabled"; 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun ipmmu_gp: iommu@e62a0000 { 422*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7791", 423*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 424*4882a593Smuzhiyun reg = <0 0xe62a0000 0 0x1000>; 425*4882a593Smuzhiyun interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>, 426*4882a593Smuzhiyun <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>; 427*4882a593Smuzhiyun #iommu-cells = <1>; 428*4882a593Smuzhiyun status = "disabled"; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun icram0: sram@e63a0000 { 432*4882a593Smuzhiyun compatible = "mmio-sram"; 433*4882a593Smuzhiyun reg = <0 0xe63a0000 0 0x12000>; 434*4882a593Smuzhiyun #address-cells = <1>; 435*4882a593Smuzhiyun #size-cells = <1>; 436*4882a593Smuzhiyun ranges = <0 0 0xe63a0000 0x12000>; 437*4882a593Smuzhiyun }; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun icram1: sram@e63c0000 { 440*4882a593Smuzhiyun compatible = "mmio-sram"; 441*4882a593Smuzhiyun reg = <0 0xe63c0000 0 0x1000>; 442*4882a593Smuzhiyun #address-cells = <1>; 443*4882a593Smuzhiyun #size-cells = <1>; 444*4882a593Smuzhiyun ranges = <0 0 0xe63c0000 0x1000>; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun smp-sram@0 { 447*4882a593Smuzhiyun compatible = "renesas,smp-sram"; 448*4882a593Smuzhiyun reg = <0 0x100>; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun /* The memory map in the User's Manual maps the cores to 453*4882a593Smuzhiyun * bus numbers 454*4882a593Smuzhiyun */ 455*4882a593Smuzhiyun i2c0: i2c@e6508000 { 456*4882a593Smuzhiyun #address-cells = <1>; 457*4882a593Smuzhiyun #size-cells = <0>; 458*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7791", 459*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 460*4882a593Smuzhiyun reg = <0 0xe6508000 0 0x40>; 461*4882a593Smuzhiyun interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 462*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 931>; 463*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 464*4882a593Smuzhiyun resets = <&cpg 931>; 465*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 466*4882a593Smuzhiyun status = "disabled"; 467*4882a593Smuzhiyun }; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun i2c1: i2c@e6518000 { 470*4882a593Smuzhiyun #address-cells = <1>; 471*4882a593Smuzhiyun #size-cells = <0>; 472*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7791", 473*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 474*4882a593Smuzhiyun reg = <0 0xe6518000 0 0x40>; 475*4882a593Smuzhiyun interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 476*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 930>; 477*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 478*4882a593Smuzhiyun resets = <&cpg 930>; 479*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 480*4882a593Smuzhiyun status = "disabled"; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun i2c2: i2c@e6530000 { 484*4882a593Smuzhiyun #address-cells = <1>; 485*4882a593Smuzhiyun #size-cells = <0>; 486*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7791", 487*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 488*4882a593Smuzhiyun reg = <0 0xe6530000 0 0x40>; 489*4882a593Smuzhiyun interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 490*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 929>; 491*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 492*4882a593Smuzhiyun resets = <&cpg 929>; 493*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 494*4882a593Smuzhiyun status = "disabled"; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun i2c3: i2c@e6540000 { 498*4882a593Smuzhiyun #address-cells = <1>; 499*4882a593Smuzhiyun #size-cells = <0>; 500*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7791", 501*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 502*4882a593Smuzhiyun reg = <0 0xe6540000 0 0x40>; 503*4882a593Smuzhiyun interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 504*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 928>; 505*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 506*4882a593Smuzhiyun resets = <&cpg 928>; 507*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 508*4882a593Smuzhiyun status = "disabled"; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun i2c4: i2c@e6520000 { 512*4882a593Smuzhiyun #address-cells = <1>; 513*4882a593Smuzhiyun #size-cells = <0>; 514*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7791", 515*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 516*4882a593Smuzhiyun reg = <0 0xe6520000 0 0x40>; 517*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 518*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 927>; 519*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 520*4882a593Smuzhiyun resets = <&cpg 927>; 521*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 522*4882a593Smuzhiyun status = "disabled"; 523*4882a593Smuzhiyun }; 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun i2c5: i2c@e6528000 { 526*4882a593Smuzhiyun /* doesn't need pinmux */ 527*4882a593Smuzhiyun #address-cells = <1>; 528*4882a593Smuzhiyun #size-cells = <0>; 529*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7791", 530*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 531*4882a593Smuzhiyun reg = <0 0xe6528000 0 0x40>; 532*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 533*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 925>; 534*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 535*4882a593Smuzhiyun resets = <&cpg 925>; 536*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 537*4882a593Smuzhiyun status = "disabled"; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun i2c6: i2c@e60b0000 { 541*4882a593Smuzhiyun /* doesn't need pinmux */ 542*4882a593Smuzhiyun #address-cells = <1>; 543*4882a593Smuzhiyun #size-cells = <0>; 544*4882a593Smuzhiyun compatible = "renesas,iic-r8a7791", 545*4882a593Smuzhiyun "renesas,rcar-gen2-iic", 546*4882a593Smuzhiyun "renesas,rmobile-iic"; 547*4882a593Smuzhiyun reg = <0 0xe60b0000 0 0x425>; 548*4882a593Smuzhiyun interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 549*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 926>; 550*4882a593Smuzhiyun dmas = <&dmac0 0x77>, <&dmac0 0x78>, 551*4882a593Smuzhiyun <&dmac1 0x77>, <&dmac1 0x78>; 552*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 553*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 554*4882a593Smuzhiyun resets = <&cpg 926>; 555*4882a593Smuzhiyun status = "disabled"; 556*4882a593Smuzhiyun }; 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun i2c7: i2c@e6500000 { 559*4882a593Smuzhiyun #address-cells = <1>; 560*4882a593Smuzhiyun #size-cells = <0>; 561*4882a593Smuzhiyun compatible = "renesas,iic-r8a7791", 562*4882a593Smuzhiyun "renesas,rcar-gen2-iic", 563*4882a593Smuzhiyun "renesas,rmobile-iic"; 564*4882a593Smuzhiyun reg = <0 0xe6500000 0 0x425>; 565*4882a593Smuzhiyun interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 566*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 318>; 567*4882a593Smuzhiyun dmas = <&dmac0 0x61>, <&dmac0 0x62>, 568*4882a593Smuzhiyun <&dmac1 0x61>, <&dmac1 0x62>; 569*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 570*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 571*4882a593Smuzhiyun resets = <&cpg 318>; 572*4882a593Smuzhiyun status = "disabled"; 573*4882a593Smuzhiyun }; 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun i2c8: i2c@e6510000 { 576*4882a593Smuzhiyun #address-cells = <1>; 577*4882a593Smuzhiyun #size-cells = <0>; 578*4882a593Smuzhiyun compatible = "renesas,iic-r8a7791", 579*4882a593Smuzhiyun "renesas,rcar-gen2-iic", 580*4882a593Smuzhiyun "renesas,rmobile-iic"; 581*4882a593Smuzhiyun reg = <0 0xe6510000 0 0x425>; 582*4882a593Smuzhiyun interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 583*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 323>; 584*4882a593Smuzhiyun dmas = <&dmac0 0x65>, <&dmac0 0x66>, 585*4882a593Smuzhiyun <&dmac1 0x65>, <&dmac1 0x66>; 586*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 587*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 588*4882a593Smuzhiyun resets = <&cpg 323>; 589*4882a593Smuzhiyun status = "disabled"; 590*4882a593Smuzhiyun }; 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun hsusb: usb@e6590000 { 593*4882a593Smuzhiyun compatible = "renesas,usbhs-r8a7791", 594*4882a593Smuzhiyun "renesas,rcar-gen2-usbhs"; 595*4882a593Smuzhiyun reg = <0 0xe6590000 0 0x100>; 596*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 597*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 704>; 598*4882a593Smuzhiyun dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 599*4882a593Smuzhiyun <&usb_dmac1 0>, <&usb_dmac1 1>; 600*4882a593Smuzhiyun dma-names = "ch0", "ch1", "ch2", "ch3"; 601*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 602*4882a593Smuzhiyun resets = <&cpg 704>; 603*4882a593Smuzhiyun renesas,buswait = <4>; 604*4882a593Smuzhiyun phys = <&usb0 1>; 605*4882a593Smuzhiyun phy-names = "usb"; 606*4882a593Smuzhiyun status = "disabled"; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun usbphy: usb-phy@e6590100 { 610*4882a593Smuzhiyun compatible = "renesas,usb-phy-r8a7791", 611*4882a593Smuzhiyun "renesas,rcar-gen2-usb-phy"; 612*4882a593Smuzhiyun reg = <0 0xe6590100 0 0x100>; 613*4882a593Smuzhiyun #address-cells = <1>; 614*4882a593Smuzhiyun #size-cells = <0>; 615*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 704>; 616*4882a593Smuzhiyun clock-names = "usbhs"; 617*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 618*4882a593Smuzhiyun resets = <&cpg 704>; 619*4882a593Smuzhiyun status = "disabled"; 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun usb0: usb-channel@0 { 622*4882a593Smuzhiyun reg = <0>; 623*4882a593Smuzhiyun #phy-cells = <1>; 624*4882a593Smuzhiyun }; 625*4882a593Smuzhiyun usb2: usb-channel@2 { 626*4882a593Smuzhiyun reg = <2>; 627*4882a593Smuzhiyun #phy-cells = <1>; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun usb_dmac0: dma-controller@e65a0000 { 632*4882a593Smuzhiyun compatible = "renesas,r8a7791-usb-dmac", 633*4882a593Smuzhiyun "renesas,usb-dmac"; 634*4882a593Smuzhiyun reg = <0 0xe65a0000 0 0x100>; 635*4882a593Smuzhiyun interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 636*4882a593Smuzhiyun <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 637*4882a593Smuzhiyun interrupt-names = "ch0", "ch1"; 638*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 330>; 639*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 640*4882a593Smuzhiyun resets = <&cpg 330>; 641*4882a593Smuzhiyun #dma-cells = <1>; 642*4882a593Smuzhiyun dma-channels = <2>; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun usb_dmac1: dma-controller@e65b0000 { 646*4882a593Smuzhiyun compatible = "renesas,r8a7791-usb-dmac", 647*4882a593Smuzhiyun "renesas,usb-dmac"; 648*4882a593Smuzhiyun reg = <0 0xe65b0000 0 0x100>; 649*4882a593Smuzhiyun interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 650*4882a593Smuzhiyun <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 651*4882a593Smuzhiyun interrupt-names = "ch0", "ch1"; 652*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 331>; 653*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 654*4882a593Smuzhiyun resets = <&cpg 331>; 655*4882a593Smuzhiyun #dma-cells = <1>; 656*4882a593Smuzhiyun dma-channels = <2>; 657*4882a593Smuzhiyun }; 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun dmac0: dma-controller@e6700000 { 660*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7791", 661*4882a593Smuzhiyun "renesas,rcar-dmac"; 662*4882a593Smuzhiyun reg = <0 0xe6700000 0 0x20000>; 663*4882a593Smuzhiyun interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>, 664*4882a593Smuzhiyun <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 665*4882a593Smuzhiyun <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 666*4882a593Smuzhiyun <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 667*4882a593Smuzhiyun <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 668*4882a593Smuzhiyun <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 669*4882a593Smuzhiyun <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 670*4882a593Smuzhiyun <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 671*4882a593Smuzhiyun <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 672*4882a593Smuzhiyun <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 673*4882a593Smuzhiyun <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 674*4882a593Smuzhiyun <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 675*4882a593Smuzhiyun <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 676*4882a593Smuzhiyun <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 677*4882a593Smuzhiyun <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 678*4882a593Smuzhiyun <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>; 679*4882a593Smuzhiyun interrupt-names = "error", 680*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 681*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 682*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 683*4882a593Smuzhiyun "ch12", "ch13", "ch14"; 684*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 219>; 685*4882a593Smuzhiyun clock-names = "fck"; 686*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 687*4882a593Smuzhiyun resets = <&cpg 219>; 688*4882a593Smuzhiyun #dma-cells = <1>; 689*4882a593Smuzhiyun dma-channels = <15>; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun dmac1: dma-controller@e6720000 { 693*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7791", 694*4882a593Smuzhiyun "renesas,rcar-dmac"; 695*4882a593Smuzhiyun reg = <0 0xe6720000 0 0x20000>; 696*4882a593Smuzhiyun interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 697*4882a593Smuzhiyun <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 698*4882a593Smuzhiyun <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 699*4882a593Smuzhiyun <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 700*4882a593Smuzhiyun <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 701*4882a593Smuzhiyun <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 702*4882a593Smuzhiyun <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 703*4882a593Smuzhiyun <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 704*4882a593Smuzhiyun <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 705*4882a593Smuzhiyun <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 706*4882a593Smuzhiyun <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 707*4882a593Smuzhiyun <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 708*4882a593Smuzhiyun <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 709*4882a593Smuzhiyun <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 710*4882a593Smuzhiyun <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 711*4882a593Smuzhiyun <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>; 712*4882a593Smuzhiyun interrupt-names = "error", 713*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 714*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 715*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 716*4882a593Smuzhiyun "ch12", "ch13", "ch14"; 717*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 218>; 718*4882a593Smuzhiyun clock-names = "fck"; 719*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 720*4882a593Smuzhiyun resets = <&cpg 218>; 721*4882a593Smuzhiyun #dma-cells = <1>; 722*4882a593Smuzhiyun dma-channels = <15>; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun avb: ethernet@e6800000 { 726*4882a593Smuzhiyun compatible = "renesas,etheravb-r8a7791", 727*4882a593Smuzhiyun "renesas,etheravb-rcar-gen2"; 728*4882a593Smuzhiyun reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>; 729*4882a593Smuzhiyun interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>; 730*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 812>; 731*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 732*4882a593Smuzhiyun resets = <&cpg 812>; 733*4882a593Smuzhiyun #address-cells = <1>; 734*4882a593Smuzhiyun #size-cells = <0>; 735*4882a593Smuzhiyun status = "disabled"; 736*4882a593Smuzhiyun }; 737*4882a593Smuzhiyun 738*4882a593Smuzhiyun qspi: spi@e6b10000 { 739*4882a593Smuzhiyun compatible = "renesas,qspi-r8a7791", "renesas,qspi"; 740*4882a593Smuzhiyun reg = <0 0xe6b10000 0 0x2c>; 741*4882a593Smuzhiyun interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 742*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 917>; 743*4882a593Smuzhiyun dmas = <&dmac0 0x17>, <&dmac0 0x18>, 744*4882a593Smuzhiyun <&dmac1 0x17>, <&dmac1 0x18>; 745*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 746*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 747*4882a593Smuzhiyun resets = <&cpg 917>; 748*4882a593Smuzhiyun num-cs = <1>; 749*4882a593Smuzhiyun #address-cells = <1>; 750*4882a593Smuzhiyun #size-cells = <0>; 751*4882a593Smuzhiyun status = "disabled"; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun scifa0: serial@e6c40000 { 755*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7791", 756*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 757*4882a593Smuzhiyun reg = <0 0xe6c40000 0 64>; 758*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 759*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 204>; 760*4882a593Smuzhiyun clock-names = "fck"; 761*4882a593Smuzhiyun dmas = <&dmac0 0x21>, <&dmac0 0x22>, 762*4882a593Smuzhiyun <&dmac1 0x21>, <&dmac1 0x22>; 763*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 764*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 765*4882a593Smuzhiyun resets = <&cpg 204>; 766*4882a593Smuzhiyun status = "disabled"; 767*4882a593Smuzhiyun }; 768*4882a593Smuzhiyun 769*4882a593Smuzhiyun scifa1: serial@e6c50000 { 770*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7791", 771*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 772*4882a593Smuzhiyun reg = <0 0xe6c50000 0 64>; 773*4882a593Smuzhiyun interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 774*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 203>; 775*4882a593Smuzhiyun clock-names = "fck"; 776*4882a593Smuzhiyun dmas = <&dmac0 0x25>, <&dmac0 0x26>, 777*4882a593Smuzhiyun <&dmac1 0x25>, <&dmac1 0x26>; 778*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 779*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 780*4882a593Smuzhiyun resets = <&cpg 203>; 781*4882a593Smuzhiyun status = "disabled"; 782*4882a593Smuzhiyun }; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun scifa2: serial@e6c60000 { 785*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7791", 786*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 787*4882a593Smuzhiyun reg = <0 0xe6c60000 0 64>; 788*4882a593Smuzhiyun interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>; 789*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 202>; 790*4882a593Smuzhiyun clock-names = "fck"; 791*4882a593Smuzhiyun dmas = <&dmac0 0x27>, <&dmac0 0x28>, 792*4882a593Smuzhiyun <&dmac1 0x27>, <&dmac1 0x28>; 793*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 794*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 795*4882a593Smuzhiyun resets = <&cpg 202>; 796*4882a593Smuzhiyun status = "disabled"; 797*4882a593Smuzhiyun }; 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun scifa3: serial@e6c70000 { 800*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7791", 801*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 802*4882a593Smuzhiyun reg = <0 0xe6c70000 0 64>; 803*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 804*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1106>; 805*4882a593Smuzhiyun clock-names = "fck"; 806*4882a593Smuzhiyun dmas = <&dmac0 0x1b>, <&dmac0 0x1c>, 807*4882a593Smuzhiyun <&dmac1 0x1b>, <&dmac1 0x1c>; 808*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 809*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 810*4882a593Smuzhiyun resets = <&cpg 1106>; 811*4882a593Smuzhiyun status = "disabled"; 812*4882a593Smuzhiyun }; 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun scifa4: serial@e6c78000 { 815*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7791", 816*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 817*4882a593Smuzhiyun reg = <0 0xe6c78000 0 64>; 818*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 819*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1107>; 820*4882a593Smuzhiyun clock-names = "fck"; 821*4882a593Smuzhiyun dmas = <&dmac0 0x1f>, <&dmac0 0x20>, 822*4882a593Smuzhiyun <&dmac1 0x1f>, <&dmac1 0x20>; 823*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 824*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 825*4882a593Smuzhiyun resets = <&cpg 1107>; 826*4882a593Smuzhiyun status = "disabled"; 827*4882a593Smuzhiyun }; 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun scifa5: serial@e6c80000 { 830*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7791", 831*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 832*4882a593Smuzhiyun reg = <0 0xe6c80000 0 64>; 833*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 834*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1108>; 835*4882a593Smuzhiyun clock-names = "fck"; 836*4882a593Smuzhiyun dmas = <&dmac0 0x23>, <&dmac0 0x24>, 837*4882a593Smuzhiyun <&dmac1 0x23>, <&dmac1 0x24>; 838*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 839*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 840*4882a593Smuzhiyun resets = <&cpg 1108>; 841*4882a593Smuzhiyun status = "disabled"; 842*4882a593Smuzhiyun }; 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun scifb0: serial@e6c20000 { 845*4882a593Smuzhiyun compatible = "renesas,scifb-r8a7791", 846*4882a593Smuzhiyun "renesas,rcar-gen2-scifb", "renesas,scifb"; 847*4882a593Smuzhiyun reg = <0 0xe6c20000 0 0x100>; 848*4882a593Smuzhiyun interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 849*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 206>; 850*4882a593Smuzhiyun clock-names = "fck"; 851*4882a593Smuzhiyun dmas = <&dmac0 0x3d>, <&dmac0 0x3e>, 852*4882a593Smuzhiyun <&dmac1 0x3d>, <&dmac1 0x3e>; 853*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 854*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 855*4882a593Smuzhiyun resets = <&cpg 206>; 856*4882a593Smuzhiyun status = "disabled"; 857*4882a593Smuzhiyun }; 858*4882a593Smuzhiyun 859*4882a593Smuzhiyun scifb1: serial@e6c30000 { 860*4882a593Smuzhiyun compatible = "renesas,scifb-r8a7791", 861*4882a593Smuzhiyun "renesas,rcar-gen2-scifb", "renesas,scifb"; 862*4882a593Smuzhiyun reg = <0 0xe6c30000 0 0x100>; 863*4882a593Smuzhiyun interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>; 864*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 207>; 865*4882a593Smuzhiyun clock-names = "fck"; 866*4882a593Smuzhiyun dmas = <&dmac0 0x19>, <&dmac0 0x1a>, 867*4882a593Smuzhiyun <&dmac1 0x19>, <&dmac1 0x1a>; 868*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 869*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 870*4882a593Smuzhiyun resets = <&cpg 207>; 871*4882a593Smuzhiyun status = "disabled"; 872*4882a593Smuzhiyun }; 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun scifb2: serial@e6ce0000 { 875*4882a593Smuzhiyun compatible = "renesas,scifb-r8a7791", 876*4882a593Smuzhiyun "renesas,rcar-gen2-scifb", "renesas,scifb"; 877*4882a593Smuzhiyun reg = <0 0xe6ce0000 0 0x100>; 878*4882a593Smuzhiyun interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 879*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 216>; 880*4882a593Smuzhiyun clock-names = "fck"; 881*4882a593Smuzhiyun dmas = <&dmac0 0x1d>, <&dmac0 0x1e>, 882*4882a593Smuzhiyun <&dmac1 0x1d>, <&dmac1 0x1e>; 883*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 884*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 885*4882a593Smuzhiyun resets = <&cpg 216>; 886*4882a593Smuzhiyun status = "disabled"; 887*4882a593Smuzhiyun }; 888*4882a593Smuzhiyun 889*4882a593Smuzhiyun scif0: serial@e6e60000 { 890*4882a593Smuzhiyun compatible = "renesas,scif-r8a7791", 891*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 892*4882a593Smuzhiyun reg = <0 0xe6e60000 0 64>; 893*4882a593Smuzhiyun interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 894*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 721>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 895*4882a593Smuzhiyun <&scif_clk>; 896*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 897*4882a593Smuzhiyun dmas = <&dmac0 0x29>, <&dmac0 0x2a>, 898*4882a593Smuzhiyun <&dmac1 0x29>, <&dmac1 0x2a>; 899*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 900*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 901*4882a593Smuzhiyun resets = <&cpg 721>; 902*4882a593Smuzhiyun status = "disabled"; 903*4882a593Smuzhiyun }; 904*4882a593Smuzhiyun 905*4882a593Smuzhiyun scif1: serial@e6e68000 { 906*4882a593Smuzhiyun compatible = "renesas,scif-r8a7791", 907*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 908*4882a593Smuzhiyun reg = <0 0xe6e68000 0 64>; 909*4882a593Smuzhiyun interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 910*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 720>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 911*4882a593Smuzhiyun <&scif_clk>; 912*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 913*4882a593Smuzhiyun dmas = <&dmac0 0x2d>, <&dmac0 0x2e>, 914*4882a593Smuzhiyun <&dmac1 0x2d>, <&dmac1 0x2e>; 915*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 916*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 917*4882a593Smuzhiyun resets = <&cpg 720>; 918*4882a593Smuzhiyun status = "disabled"; 919*4882a593Smuzhiyun }; 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun scif2: serial@e6e58000 { 922*4882a593Smuzhiyun compatible = "renesas,scif-r8a7791", 923*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 924*4882a593Smuzhiyun reg = <0 0xe6e58000 0 64>; 925*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 926*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 719>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 927*4882a593Smuzhiyun <&scif_clk>; 928*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 929*4882a593Smuzhiyun dmas = <&dmac0 0x2b>, <&dmac0 0x2c>, 930*4882a593Smuzhiyun <&dmac1 0x2b>, <&dmac1 0x2c>; 931*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 932*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 933*4882a593Smuzhiyun resets = <&cpg 719>; 934*4882a593Smuzhiyun status = "disabled"; 935*4882a593Smuzhiyun }; 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun scif3: serial@e6ea8000 { 938*4882a593Smuzhiyun compatible = "renesas,scif-r8a7791", 939*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 940*4882a593Smuzhiyun reg = <0 0xe6ea8000 0 64>; 941*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 942*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 718>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 943*4882a593Smuzhiyun <&scif_clk>; 944*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 945*4882a593Smuzhiyun dmas = <&dmac0 0x2f>, <&dmac0 0x30>, 946*4882a593Smuzhiyun <&dmac1 0x2f>, <&dmac1 0x30>; 947*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 948*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 949*4882a593Smuzhiyun resets = <&cpg 718>; 950*4882a593Smuzhiyun status = "disabled"; 951*4882a593Smuzhiyun }; 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun scif4: serial@e6ee0000 { 954*4882a593Smuzhiyun compatible = "renesas,scif-r8a7791", 955*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 956*4882a593Smuzhiyun reg = <0 0xe6ee0000 0 64>; 957*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 958*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 715>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 959*4882a593Smuzhiyun <&scif_clk>; 960*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 961*4882a593Smuzhiyun dmas = <&dmac0 0xfb>, <&dmac0 0xfc>, 962*4882a593Smuzhiyun <&dmac1 0xfb>, <&dmac1 0xfc>; 963*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 964*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 965*4882a593Smuzhiyun resets = <&cpg 715>; 966*4882a593Smuzhiyun status = "disabled"; 967*4882a593Smuzhiyun }; 968*4882a593Smuzhiyun 969*4882a593Smuzhiyun scif5: serial@e6ee8000 { 970*4882a593Smuzhiyun compatible = "renesas,scif-r8a7791", 971*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 972*4882a593Smuzhiyun reg = <0 0xe6ee8000 0 64>; 973*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 974*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 714>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 975*4882a593Smuzhiyun <&scif_clk>; 976*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 977*4882a593Smuzhiyun dmas = <&dmac0 0xfd>, <&dmac0 0xfe>, 978*4882a593Smuzhiyun <&dmac1 0xfd>, <&dmac1 0xfe>; 979*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 980*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 981*4882a593Smuzhiyun resets = <&cpg 714>; 982*4882a593Smuzhiyun status = "disabled"; 983*4882a593Smuzhiyun }; 984*4882a593Smuzhiyun 985*4882a593Smuzhiyun hscif0: serial@e62c0000 { 986*4882a593Smuzhiyun compatible = "renesas,hscif-r8a7791", 987*4882a593Smuzhiyun "renesas,rcar-gen2-hscif", "renesas,hscif"; 988*4882a593Smuzhiyun reg = <0 0xe62c0000 0 96>; 989*4882a593Smuzhiyun interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 990*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 717>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 991*4882a593Smuzhiyun <&scif_clk>; 992*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 993*4882a593Smuzhiyun dmas = <&dmac0 0x39>, <&dmac0 0x3a>, 994*4882a593Smuzhiyun <&dmac1 0x39>, <&dmac1 0x3a>; 995*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 996*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 997*4882a593Smuzhiyun resets = <&cpg 717>; 998*4882a593Smuzhiyun status = "disabled"; 999*4882a593Smuzhiyun }; 1000*4882a593Smuzhiyun 1001*4882a593Smuzhiyun hscif1: serial@e62c8000 { 1002*4882a593Smuzhiyun compatible = "renesas,hscif-r8a7791", 1003*4882a593Smuzhiyun "renesas,rcar-gen2-hscif", "renesas,hscif"; 1004*4882a593Smuzhiyun reg = <0 0xe62c8000 0 96>; 1005*4882a593Smuzhiyun interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 1006*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 716>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 1007*4882a593Smuzhiyun <&scif_clk>; 1008*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1009*4882a593Smuzhiyun dmas = <&dmac0 0x4d>, <&dmac0 0x4e>, 1010*4882a593Smuzhiyun <&dmac1 0x4d>, <&dmac1 0x4e>; 1011*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1012*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1013*4882a593Smuzhiyun resets = <&cpg 716>; 1014*4882a593Smuzhiyun status = "disabled"; 1015*4882a593Smuzhiyun }; 1016*4882a593Smuzhiyun 1017*4882a593Smuzhiyun hscif2: serial@e62d0000 { 1018*4882a593Smuzhiyun compatible = "renesas,hscif-r8a7791", 1019*4882a593Smuzhiyun "renesas,rcar-gen2-hscif", "renesas,hscif"; 1020*4882a593Smuzhiyun reg = <0 0xe62d0000 0 96>; 1021*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 1022*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 713>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 1023*4882a593Smuzhiyun <&scif_clk>; 1024*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1025*4882a593Smuzhiyun dmas = <&dmac0 0x3b>, <&dmac0 0x3c>, 1026*4882a593Smuzhiyun <&dmac1 0x3b>, <&dmac1 0x3c>; 1027*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1028*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1029*4882a593Smuzhiyun resets = <&cpg 713>; 1030*4882a593Smuzhiyun status = "disabled"; 1031*4882a593Smuzhiyun }; 1032*4882a593Smuzhiyun 1033*4882a593Smuzhiyun msiof0: spi@e6e20000 { 1034*4882a593Smuzhiyun compatible = "renesas,msiof-r8a7791", 1035*4882a593Smuzhiyun "renesas,rcar-gen2-msiof"; 1036*4882a593Smuzhiyun reg = <0 0xe6e20000 0 0x0064>; 1037*4882a593Smuzhiyun interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 1038*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 000>; 1039*4882a593Smuzhiyun dmas = <&dmac0 0x51>, <&dmac0 0x52>, 1040*4882a593Smuzhiyun <&dmac1 0x51>, <&dmac1 0x52>; 1041*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1042*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1043*4882a593Smuzhiyun resets = <&cpg 0>; 1044*4882a593Smuzhiyun #address-cells = <1>; 1045*4882a593Smuzhiyun #size-cells = <0>; 1046*4882a593Smuzhiyun status = "disabled"; 1047*4882a593Smuzhiyun }; 1048*4882a593Smuzhiyun 1049*4882a593Smuzhiyun msiof1: spi@e6e10000 { 1050*4882a593Smuzhiyun compatible = "renesas,msiof-r8a7791", 1051*4882a593Smuzhiyun "renesas,rcar-gen2-msiof"; 1052*4882a593Smuzhiyun reg = <0 0xe6e10000 0 0x0064>; 1053*4882a593Smuzhiyun interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 1054*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 208>; 1055*4882a593Smuzhiyun dmas = <&dmac0 0x55>, <&dmac0 0x56>, 1056*4882a593Smuzhiyun <&dmac1 0x55>, <&dmac1 0x56>; 1057*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1058*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1059*4882a593Smuzhiyun resets = <&cpg 208>; 1060*4882a593Smuzhiyun #address-cells = <1>; 1061*4882a593Smuzhiyun #size-cells = <0>; 1062*4882a593Smuzhiyun status = "disabled"; 1063*4882a593Smuzhiyun }; 1064*4882a593Smuzhiyun 1065*4882a593Smuzhiyun msiof2: spi@e6e00000 { 1066*4882a593Smuzhiyun compatible = "renesas,msiof-r8a7791", 1067*4882a593Smuzhiyun "renesas,rcar-gen2-msiof"; 1068*4882a593Smuzhiyun reg = <0 0xe6e00000 0 0x0064>; 1069*4882a593Smuzhiyun interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 1070*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 205>; 1071*4882a593Smuzhiyun dmas = <&dmac0 0x41>, <&dmac0 0x42>, 1072*4882a593Smuzhiyun <&dmac1 0x41>, <&dmac1 0x42>; 1073*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1074*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1075*4882a593Smuzhiyun resets = <&cpg 205>; 1076*4882a593Smuzhiyun #address-cells = <1>; 1077*4882a593Smuzhiyun #size-cells = <0>; 1078*4882a593Smuzhiyun status = "disabled"; 1079*4882a593Smuzhiyun }; 1080*4882a593Smuzhiyun 1081*4882a593Smuzhiyun pwm0: pwm@e6e30000 { 1082*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1083*4882a593Smuzhiyun reg = <0 0xe6e30000 0 0x8>; 1084*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1085*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1086*4882a593Smuzhiyun resets = <&cpg 523>; 1087*4882a593Smuzhiyun #pwm-cells = <2>; 1088*4882a593Smuzhiyun status = "disabled"; 1089*4882a593Smuzhiyun }; 1090*4882a593Smuzhiyun 1091*4882a593Smuzhiyun pwm1: pwm@e6e31000 { 1092*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1093*4882a593Smuzhiyun reg = <0 0xe6e31000 0 0x8>; 1094*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1095*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1096*4882a593Smuzhiyun resets = <&cpg 523>; 1097*4882a593Smuzhiyun #pwm-cells = <2>; 1098*4882a593Smuzhiyun status = "disabled"; 1099*4882a593Smuzhiyun }; 1100*4882a593Smuzhiyun 1101*4882a593Smuzhiyun pwm2: pwm@e6e32000 { 1102*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1103*4882a593Smuzhiyun reg = <0 0xe6e32000 0 0x8>; 1104*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1105*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1106*4882a593Smuzhiyun resets = <&cpg 523>; 1107*4882a593Smuzhiyun #pwm-cells = <2>; 1108*4882a593Smuzhiyun status = "disabled"; 1109*4882a593Smuzhiyun }; 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun pwm3: pwm@e6e33000 { 1112*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1113*4882a593Smuzhiyun reg = <0 0xe6e33000 0 0x8>; 1114*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1115*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1116*4882a593Smuzhiyun resets = <&cpg 523>; 1117*4882a593Smuzhiyun #pwm-cells = <2>; 1118*4882a593Smuzhiyun status = "disabled"; 1119*4882a593Smuzhiyun }; 1120*4882a593Smuzhiyun 1121*4882a593Smuzhiyun pwm4: pwm@e6e34000 { 1122*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1123*4882a593Smuzhiyun reg = <0 0xe6e34000 0 0x8>; 1124*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1125*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1126*4882a593Smuzhiyun resets = <&cpg 523>; 1127*4882a593Smuzhiyun #pwm-cells = <2>; 1128*4882a593Smuzhiyun status = "disabled"; 1129*4882a593Smuzhiyun }; 1130*4882a593Smuzhiyun 1131*4882a593Smuzhiyun pwm5: pwm@e6e35000 { 1132*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1133*4882a593Smuzhiyun reg = <0 0xe6e35000 0 0x8>; 1134*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1135*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1136*4882a593Smuzhiyun resets = <&cpg 523>; 1137*4882a593Smuzhiyun #pwm-cells = <2>; 1138*4882a593Smuzhiyun status = "disabled"; 1139*4882a593Smuzhiyun }; 1140*4882a593Smuzhiyun 1141*4882a593Smuzhiyun pwm6: pwm@e6e36000 { 1142*4882a593Smuzhiyun compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1143*4882a593Smuzhiyun reg = <0 0xe6e36000 0 0x8>; 1144*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1145*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1146*4882a593Smuzhiyun resets = <&cpg 523>; 1147*4882a593Smuzhiyun #pwm-cells = <2>; 1148*4882a593Smuzhiyun status = "disabled"; 1149*4882a593Smuzhiyun }; 1150*4882a593Smuzhiyun 1151*4882a593Smuzhiyun adc: adc@e6e54000 { 1152*4882a593Smuzhiyun compatible = "renesas,r8a7791-gyroadc", 1153*4882a593Smuzhiyun "renesas,rcar-gyroadc"; 1154*4882a593Smuzhiyun reg = <0 0xe6e54000 0 64>; 1155*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 901>; 1156*4882a593Smuzhiyun clock-names = "fck"; 1157*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1158*4882a593Smuzhiyun resets = <&cpg 901>; 1159*4882a593Smuzhiyun status = "disabled"; 1160*4882a593Smuzhiyun }; 1161*4882a593Smuzhiyun 1162*4882a593Smuzhiyun can0: can@e6e80000 { 1163*4882a593Smuzhiyun compatible = "renesas,can-r8a7791", 1164*4882a593Smuzhiyun "renesas,rcar-gen2-can"; 1165*4882a593Smuzhiyun reg = <0 0xe6e80000 0 0x1000>; 1166*4882a593Smuzhiyun interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 1167*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 916>, 1168*4882a593Smuzhiyun <&cpg CPG_CORE R8A7791_CLK_RCAN>, <&can_clk>; 1169*4882a593Smuzhiyun clock-names = "clkp1", "clkp2", "can_clk"; 1170*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1171*4882a593Smuzhiyun resets = <&cpg 916>; 1172*4882a593Smuzhiyun status = "disabled"; 1173*4882a593Smuzhiyun }; 1174*4882a593Smuzhiyun 1175*4882a593Smuzhiyun can1: can@e6e88000 { 1176*4882a593Smuzhiyun compatible = "renesas,can-r8a7791", 1177*4882a593Smuzhiyun "renesas,rcar-gen2-can"; 1178*4882a593Smuzhiyun reg = <0 0xe6e88000 0 0x1000>; 1179*4882a593Smuzhiyun interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 1180*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 915>, 1181*4882a593Smuzhiyun <&cpg CPG_CORE R8A7791_CLK_RCAN>, <&can_clk>; 1182*4882a593Smuzhiyun clock-names = "clkp1", "clkp2", "can_clk"; 1183*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1184*4882a593Smuzhiyun resets = <&cpg 915>; 1185*4882a593Smuzhiyun status = "disabled"; 1186*4882a593Smuzhiyun }; 1187*4882a593Smuzhiyun 1188*4882a593Smuzhiyun vin0: video@e6ef0000 { 1189*4882a593Smuzhiyun compatible = "renesas,vin-r8a7791", 1190*4882a593Smuzhiyun "renesas,rcar-gen2-vin"; 1191*4882a593Smuzhiyun reg = <0 0xe6ef0000 0 0x1000>; 1192*4882a593Smuzhiyun interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 1193*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 811>; 1194*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1195*4882a593Smuzhiyun resets = <&cpg 811>; 1196*4882a593Smuzhiyun status = "disabled"; 1197*4882a593Smuzhiyun }; 1198*4882a593Smuzhiyun 1199*4882a593Smuzhiyun vin1: video@e6ef1000 { 1200*4882a593Smuzhiyun compatible = "renesas,vin-r8a7791", 1201*4882a593Smuzhiyun "renesas,rcar-gen2-vin"; 1202*4882a593Smuzhiyun reg = <0 0xe6ef1000 0 0x1000>; 1203*4882a593Smuzhiyun interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 1204*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 810>; 1205*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1206*4882a593Smuzhiyun resets = <&cpg 810>; 1207*4882a593Smuzhiyun status = "disabled"; 1208*4882a593Smuzhiyun }; 1209*4882a593Smuzhiyun 1210*4882a593Smuzhiyun vin2: video@e6ef2000 { 1211*4882a593Smuzhiyun compatible = "renesas,vin-r8a7791", 1212*4882a593Smuzhiyun "renesas,rcar-gen2-vin"; 1213*4882a593Smuzhiyun reg = <0 0xe6ef2000 0 0x1000>; 1214*4882a593Smuzhiyun interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 1215*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 809>; 1216*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1217*4882a593Smuzhiyun resets = <&cpg 809>; 1218*4882a593Smuzhiyun status = "disabled"; 1219*4882a593Smuzhiyun }; 1220*4882a593Smuzhiyun 1221*4882a593Smuzhiyun rcar_sound: sound@ec500000 { 1222*4882a593Smuzhiyun /* 1223*4882a593Smuzhiyun * #sound-dai-cells is required 1224*4882a593Smuzhiyun * 1225*4882a593Smuzhiyun * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 1226*4882a593Smuzhiyun * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 1227*4882a593Smuzhiyun */ 1228*4882a593Smuzhiyun compatible = "renesas,rcar_sound-r8a7791", 1229*4882a593Smuzhiyun "renesas,rcar_sound-gen2"; 1230*4882a593Smuzhiyun reg = <0 0xec500000 0 0x1000>, /* SCU */ 1231*4882a593Smuzhiyun <0 0xec5a0000 0 0x100>, /* ADG */ 1232*4882a593Smuzhiyun <0 0xec540000 0 0x1000>, /* SSIU */ 1233*4882a593Smuzhiyun <0 0xec541000 0 0x280>, /* SSI */ 1234*4882a593Smuzhiyun <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/ 1235*4882a593Smuzhiyun reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 1236*4882a593Smuzhiyun 1237*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1005>, 1238*4882a593Smuzhiyun <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 1239*4882a593Smuzhiyun <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 1240*4882a593Smuzhiyun <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 1241*4882a593Smuzhiyun <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 1242*4882a593Smuzhiyun <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 1243*4882a593Smuzhiyun <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 1244*4882a593Smuzhiyun <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 1245*4882a593Smuzhiyun <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 1246*4882a593Smuzhiyun <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 1247*4882a593Smuzhiyun <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 1248*4882a593Smuzhiyun <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>, 1249*4882a593Smuzhiyun <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>, 1250*4882a593Smuzhiyun <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 1251*4882a593Smuzhiyun <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, 1252*4882a593Smuzhiyun <&cpg CPG_CORE R8A7791_CLK_M2>; 1253*4882a593Smuzhiyun clock-names = "ssi-all", 1254*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1255*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1256*4882a593Smuzhiyun "ssi.1", "ssi.0", "src.9", "src.8", 1257*4882a593Smuzhiyun "src.7", "src.6", "src.5", "src.4", 1258*4882a593Smuzhiyun "src.3", "src.2", "src.1", "src.0", 1259*4882a593Smuzhiyun "ctu.0", "ctu.1", 1260*4882a593Smuzhiyun "mix.0", "mix.1", 1261*4882a593Smuzhiyun "dvc.0", "dvc.1", 1262*4882a593Smuzhiyun "clk_a", "clk_b", "clk_c", "clk_i"; 1263*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1264*4882a593Smuzhiyun resets = <&cpg 1005>, 1265*4882a593Smuzhiyun <&cpg 1006>, <&cpg 1007>, 1266*4882a593Smuzhiyun <&cpg 1008>, <&cpg 1009>, 1267*4882a593Smuzhiyun <&cpg 1010>, <&cpg 1011>, 1268*4882a593Smuzhiyun <&cpg 1012>, <&cpg 1013>, 1269*4882a593Smuzhiyun <&cpg 1014>, <&cpg 1015>; 1270*4882a593Smuzhiyun reset-names = "ssi-all", 1271*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1272*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1273*4882a593Smuzhiyun "ssi.1", "ssi.0"; 1274*4882a593Smuzhiyun 1275*4882a593Smuzhiyun status = "disabled"; 1276*4882a593Smuzhiyun 1277*4882a593Smuzhiyun rcar_sound,dvc { 1278*4882a593Smuzhiyun dvc0: dvc-0 { 1279*4882a593Smuzhiyun dmas = <&audma1 0xbc>; 1280*4882a593Smuzhiyun dma-names = "tx"; 1281*4882a593Smuzhiyun }; 1282*4882a593Smuzhiyun dvc1: dvc-1 { 1283*4882a593Smuzhiyun dmas = <&audma1 0xbe>; 1284*4882a593Smuzhiyun dma-names = "tx"; 1285*4882a593Smuzhiyun }; 1286*4882a593Smuzhiyun }; 1287*4882a593Smuzhiyun 1288*4882a593Smuzhiyun rcar_sound,mix { 1289*4882a593Smuzhiyun mix0: mix-0 { }; 1290*4882a593Smuzhiyun mix1: mix-1 { }; 1291*4882a593Smuzhiyun }; 1292*4882a593Smuzhiyun 1293*4882a593Smuzhiyun rcar_sound,ctu { 1294*4882a593Smuzhiyun ctu00: ctu-0 { }; 1295*4882a593Smuzhiyun ctu01: ctu-1 { }; 1296*4882a593Smuzhiyun ctu02: ctu-2 { }; 1297*4882a593Smuzhiyun ctu03: ctu-3 { }; 1298*4882a593Smuzhiyun ctu10: ctu-4 { }; 1299*4882a593Smuzhiyun ctu11: ctu-5 { }; 1300*4882a593Smuzhiyun ctu12: ctu-6 { }; 1301*4882a593Smuzhiyun ctu13: ctu-7 { }; 1302*4882a593Smuzhiyun }; 1303*4882a593Smuzhiyun 1304*4882a593Smuzhiyun rcar_sound,src { 1305*4882a593Smuzhiyun src0: src-0 { 1306*4882a593Smuzhiyun interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 1307*4882a593Smuzhiyun dmas = <&audma0 0x85>, <&audma1 0x9a>; 1308*4882a593Smuzhiyun dma-names = "rx", "tx"; 1309*4882a593Smuzhiyun }; 1310*4882a593Smuzhiyun src1: src-1 { 1311*4882a593Smuzhiyun interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1312*4882a593Smuzhiyun dmas = <&audma0 0x87>, <&audma1 0x9c>; 1313*4882a593Smuzhiyun dma-names = "rx", "tx"; 1314*4882a593Smuzhiyun }; 1315*4882a593Smuzhiyun src2: src-2 { 1316*4882a593Smuzhiyun interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1317*4882a593Smuzhiyun dmas = <&audma0 0x89>, <&audma1 0x9e>; 1318*4882a593Smuzhiyun dma-names = "rx", "tx"; 1319*4882a593Smuzhiyun }; 1320*4882a593Smuzhiyun src3: src-3 { 1321*4882a593Smuzhiyun interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1322*4882a593Smuzhiyun dmas = <&audma0 0x8b>, <&audma1 0xa0>; 1323*4882a593Smuzhiyun dma-names = "rx", "tx"; 1324*4882a593Smuzhiyun }; 1325*4882a593Smuzhiyun src4: src-4 { 1326*4882a593Smuzhiyun interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1327*4882a593Smuzhiyun dmas = <&audma0 0x8d>, <&audma1 0xb0>; 1328*4882a593Smuzhiyun dma-names = "rx", "tx"; 1329*4882a593Smuzhiyun }; 1330*4882a593Smuzhiyun src5: src-5 { 1331*4882a593Smuzhiyun interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1332*4882a593Smuzhiyun dmas = <&audma0 0x8f>, <&audma1 0xb2>; 1333*4882a593Smuzhiyun dma-names = "rx", "tx"; 1334*4882a593Smuzhiyun }; 1335*4882a593Smuzhiyun src6: src-6 { 1336*4882a593Smuzhiyun interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1337*4882a593Smuzhiyun dmas = <&audma0 0x91>, <&audma1 0xb4>; 1338*4882a593Smuzhiyun dma-names = "rx", "tx"; 1339*4882a593Smuzhiyun }; 1340*4882a593Smuzhiyun src7: src-7 { 1341*4882a593Smuzhiyun interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 1342*4882a593Smuzhiyun dmas = <&audma0 0x93>, <&audma1 0xb6>; 1343*4882a593Smuzhiyun dma-names = "rx", "tx"; 1344*4882a593Smuzhiyun }; 1345*4882a593Smuzhiyun src8: src-8 { 1346*4882a593Smuzhiyun interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 1347*4882a593Smuzhiyun dmas = <&audma0 0x95>, <&audma1 0xb8>; 1348*4882a593Smuzhiyun dma-names = "rx", "tx"; 1349*4882a593Smuzhiyun }; 1350*4882a593Smuzhiyun src9: src-9 { 1351*4882a593Smuzhiyun interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 1352*4882a593Smuzhiyun dmas = <&audma0 0x97>, <&audma1 0xba>; 1353*4882a593Smuzhiyun dma-names = "rx", "tx"; 1354*4882a593Smuzhiyun }; 1355*4882a593Smuzhiyun }; 1356*4882a593Smuzhiyun 1357*4882a593Smuzhiyun rcar_sound,ssi { 1358*4882a593Smuzhiyun ssi0: ssi-0 { 1359*4882a593Smuzhiyun interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 1360*4882a593Smuzhiyun dmas = <&audma0 0x01>, <&audma1 0x02>, 1361*4882a593Smuzhiyun <&audma0 0x15>, <&audma1 0x16>; 1362*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1363*4882a593Smuzhiyun }; 1364*4882a593Smuzhiyun ssi1: ssi-1 { 1365*4882a593Smuzhiyun interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 1366*4882a593Smuzhiyun dmas = <&audma0 0x03>, <&audma1 0x04>, 1367*4882a593Smuzhiyun <&audma0 0x49>, <&audma1 0x4a>; 1368*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1369*4882a593Smuzhiyun }; 1370*4882a593Smuzhiyun ssi2: ssi-2 { 1371*4882a593Smuzhiyun interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 1372*4882a593Smuzhiyun dmas = <&audma0 0x05>, <&audma1 0x06>, 1373*4882a593Smuzhiyun <&audma0 0x63>, <&audma1 0x64>; 1374*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1375*4882a593Smuzhiyun }; 1376*4882a593Smuzhiyun ssi3: ssi-3 { 1377*4882a593Smuzhiyun interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 1378*4882a593Smuzhiyun dmas = <&audma0 0x07>, <&audma1 0x08>, 1379*4882a593Smuzhiyun <&audma0 0x6f>, <&audma1 0x70>; 1380*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1381*4882a593Smuzhiyun }; 1382*4882a593Smuzhiyun ssi4: ssi-4 { 1383*4882a593Smuzhiyun interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 1384*4882a593Smuzhiyun dmas = <&audma0 0x09>, <&audma1 0x0a>, 1385*4882a593Smuzhiyun <&audma0 0x71>, <&audma1 0x72>; 1386*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1387*4882a593Smuzhiyun }; 1388*4882a593Smuzhiyun ssi5: ssi-5 { 1389*4882a593Smuzhiyun interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 1390*4882a593Smuzhiyun dmas = <&audma0 0x0b>, <&audma1 0x0c>, 1391*4882a593Smuzhiyun <&audma0 0x73>, <&audma1 0x74>; 1392*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1393*4882a593Smuzhiyun }; 1394*4882a593Smuzhiyun ssi6: ssi-6 { 1395*4882a593Smuzhiyun interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 1396*4882a593Smuzhiyun dmas = <&audma0 0x0d>, <&audma1 0x0e>, 1397*4882a593Smuzhiyun <&audma0 0x75>, <&audma1 0x76>; 1398*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1399*4882a593Smuzhiyun }; 1400*4882a593Smuzhiyun ssi7: ssi-7 { 1401*4882a593Smuzhiyun interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 1402*4882a593Smuzhiyun dmas = <&audma0 0x0f>, <&audma1 0x10>, 1403*4882a593Smuzhiyun <&audma0 0x79>, <&audma1 0x7a>; 1404*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1405*4882a593Smuzhiyun }; 1406*4882a593Smuzhiyun ssi8: ssi-8 { 1407*4882a593Smuzhiyun interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 1408*4882a593Smuzhiyun dmas = <&audma0 0x11>, <&audma1 0x12>, 1409*4882a593Smuzhiyun <&audma0 0x7b>, <&audma1 0x7c>; 1410*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1411*4882a593Smuzhiyun }; 1412*4882a593Smuzhiyun ssi9: ssi-9 { 1413*4882a593Smuzhiyun interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 1414*4882a593Smuzhiyun dmas = <&audma0 0x13>, <&audma1 0x14>, 1415*4882a593Smuzhiyun <&audma0 0x7d>, <&audma1 0x7e>; 1416*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1417*4882a593Smuzhiyun }; 1418*4882a593Smuzhiyun }; 1419*4882a593Smuzhiyun }; 1420*4882a593Smuzhiyun 1421*4882a593Smuzhiyun audma0: dma-controller@ec700000 { 1422*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7791", 1423*4882a593Smuzhiyun "renesas,rcar-dmac"; 1424*4882a593Smuzhiyun reg = <0 0xec700000 0 0x10000>; 1425*4882a593Smuzhiyun interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>, 1426*4882a593Smuzhiyun <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 1427*4882a593Smuzhiyun <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 1428*4882a593Smuzhiyun <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 1429*4882a593Smuzhiyun <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 1430*4882a593Smuzhiyun <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 1431*4882a593Smuzhiyun <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 1432*4882a593Smuzhiyun <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 1433*4882a593Smuzhiyun <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 1434*4882a593Smuzhiyun <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 1435*4882a593Smuzhiyun <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 1436*4882a593Smuzhiyun <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 1437*4882a593Smuzhiyun <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 1438*4882a593Smuzhiyun <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>; 1439*4882a593Smuzhiyun interrupt-names = "error", 1440*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 1441*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1442*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1443*4882a593Smuzhiyun "ch12"; 1444*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 502>; 1445*4882a593Smuzhiyun clock-names = "fck"; 1446*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1447*4882a593Smuzhiyun resets = <&cpg 502>; 1448*4882a593Smuzhiyun #dma-cells = <1>; 1449*4882a593Smuzhiyun dma-channels = <13>; 1450*4882a593Smuzhiyun }; 1451*4882a593Smuzhiyun 1452*4882a593Smuzhiyun audma1: dma-controller@ec720000 { 1453*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7791", 1454*4882a593Smuzhiyun "renesas,rcar-dmac"; 1455*4882a593Smuzhiyun reg = <0 0xec720000 0 0x10000>; 1456*4882a593Smuzhiyun interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>, 1457*4882a593Smuzhiyun <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 1458*4882a593Smuzhiyun <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 1459*4882a593Smuzhiyun <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, 1460*4882a593Smuzhiyun <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 1461*4882a593Smuzhiyun <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, 1462*4882a593Smuzhiyun <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, 1463*4882a593Smuzhiyun <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, 1464*4882a593Smuzhiyun <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, 1465*4882a593Smuzhiyun <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, 1466*4882a593Smuzhiyun <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, 1467*4882a593Smuzhiyun <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, 1468*4882a593Smuzhiyun <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, 1469*4882a593Smuzhiyun <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>; 1470*4882a593Smuzhiyun interrupt-names = "error", 1471*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 1472*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1473*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1474*4882a593Smuzhiyun "ch12"; 1475*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 501>; 1476*4882a593Smuzhiyun clock-names = "fck"; 1477*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1478*4882a593Smuzhiyun resets = <&cpg 501>; 1479*4882a593Smuzhiyun #dma-cells = <1>; 1480*4882a593Smuzhiyun dma-channels = <13>; 1481*4882a593Smuzhiyun }; 1482*4882a593Smuzhiyun 1483*4882a593Smuzhiyun xhci: usb@ee000000 { 1484*4882a593Smuzhiyun compatible = "renesas,xhci-r8a7791", 1485*4882a593Smuzhiyun "renesas,rcar-gen2-xhci"; 1486*4882a593Smuzhiyun reg = <0 0xee000000 0 0xc00>; 1487*4882a593Smuzhiyun interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 1488*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 328>; 1489*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1490*4882a593Smuzhiyun resets = <&cpg 328>; 1491*4882a593Smuzhiyun phys = <&usb2 1>; 1492*4882a593Smuzhiyun phy-names = "usb"; 1493*4882a593Smuzhiyun status = "disabled"; 1494*4882a593Smuzhiyun }; 1495*4882a593Smuzhiyun 1496*4882a593Smuzhiyun pci0: pci@ee090000 { 1497*4882a593Smuzhiyun compatible = "renesas,pci-r8a7791", 1498*4882a593Smuzhiyun "renesas,pci-rcar-gen2"; 1499*4882a593Smuzhiyun device_type = "pci"; 1500*4882a593Smuzhiyun reg = <0 0xee090000 0 0xc00>, 1501*4882a593Smuzhiyun <0 0xee080000 0 0x1100>; 1502*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1503*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>; 1504*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1505*4882a593Smuzhiyun resets = <&cpg 703>; 1506*4882a593Smuzhiyun status = "disabled"; 1507*4882a593Smuzhiyun 1508*4882a593Smuzhiyun bus-range = <0 0>; 1509*4882a593Smuzhiyun #address-cells = <3>; 1510*4882a593Smuzhiyun #size-cells = <2>; 1511*4882a593Smuzhiyun #interrupt-cells = <1>; 1512*4882a593Smuzhiyun ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>; 1513*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 0x7>; 1514*4882a593Smuzhiyun interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 1515*4882a593Smuzhiyun <0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 1516*4882a593Smuzhiyun <0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1517*4882a593Smuzhiyun 1518*4882a593Smuzhiyun usb@1,0 { 1519*4882a593Smuzhiyun reg = <0x800 0 0 0 0>; 1520*4882a593Smuzhiyun phys = <&usb0 0>; 1521*4882a593Smuzhiyun phy-names = "usb"; 1522*4882a593Smuzhiyun }; 1523*4882a593Smuzhiyun 1524*4882a593Smuzhiyun usb@2,0 { 1525*4882a593Smuzhiyun reg = <0x1000 0 0 0 0>; 1526*4882a593Smuzhiyun phys = <&usb0 0>; 1527*4882a593Smuzhiyun phy-names = "usb"; 1528*4882a593Smuzhiyun }; 1529*4882a593Smuzhiyun }; 1530*4882a593Smuzhiyun 1531*4882a593Smuzhiyun pci1: pci@ee0d0000 { 1532*4882a593Smuzhiyun compatible = "renesas,pci-r8a7791", 1533*4882a593Smuzhiyun "renesas,pci-rcar-gen2"; 1534*4882a593Smuzhiyun device_type = "pci"; 1535*4882a593Smuzhiyun reg = <0 0xee0d0000 0 0xc00>, 1536*4882a593Smuzhiyun <0 0xee0c0000 0 0x1100>; 1537*4882a593Smuzhiyun interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 1538*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>; 1539*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1540*4882a593Smuzhiyun resets = <&cpg 703>; 1541*4882a593Smuzhiyun status = "disabled"; 1542*4882a593Smuzhiyun 1543*4882a593Smuzhiyun bus-range = <1 1>; 1544*4882a593Smuzhiyun #address-cells = <3>; 1545*4882a593Smuzhiyun #size-cells = <2>; 1546*4882a593Smuzhiyun #interrupt-cells = <1>; 1547*4882a593Smuzhiyun ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>; 1548*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 0x7>; 1549*4882a593Smuzhiyun interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 1550*4882a593Smuzhiyun <0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 1551*4882a593Smuzhiyun <0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 1552*4882a593Smuzhiyun 1553*4882a593Smuzhiyun usb@1,0 { 1554*4882a593Smuzhiyun reg = <0x10800 0 0 0 0>; 1555*4882a593Smuzhiyun phys = <&usb2 0>; 1556*4882a593Smuzhiyun phy-names = "usb"; 1557*4882a593Smuzhiyun }; 1558*4882a593Smuzhiyun 1559*4882a593Smuzhiyun usb@2,0 { 1560*4882a593Smuzhiyun reg = <0x11000 0 0 0 0>; 1561*4882a593Smuzhiyun phys = <&usb2 0>; 1562*4882a593Smuzhiyun phy-names = "usb"; 1563*4882a593Smuzhiyun }; 1564*4882a593Smuzhiyun }; 1565*4882a593Smuzhiyun 1566*4882a593Smuzhiyun sdhi0: mmc@ee100000 { 1567*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7791", 1568*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1569*4882a593Smuzhiyun reg = <0 0xee100000 0 0x328>; 1570*4882a593Smuzhiyun interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1571*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 314>; 1572*4882a593Smuzhiyun dmas = <&dmac0 0xcd>, <&dmac0 0xce>, 1573*4882a593Smuzhiyun <&dmac1 0xcd>, <&dmac1 0xce>; 1574*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1575*4882a593Smuzhiyun max-frequency = <195000000>; 1576*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1577*4882a593Smuzhiyun resets = <&cpg 314>; 1578*4882a593Smuzhiyun status = "disabled"; 1579*4882a593Smuzhiyun }; 1580*4882a593Smuzhiyun 1581*4882a593Smuzhiyun sdhi1: mmc@ee140000 { 1582*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7791", 1583*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1584*4882a593Smuzhiyun reg = <0 0xee140000 0 0x100>; 1585*4882a593Smuzhiyun interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; 1586*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 312>; 1587*4882a593Smuzhiyun dmas = <&dmac0 0xc1>, <&dmac0 0xc2>, 1588*4882a593Smuzhiyun <&dmac1 0xc1>, <&dmac1 0xc2>; 1589*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1590*4882a593Smuzhiyun max-frequency = <97500000>; 1591*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1592*4882a593Smuzhiyun resets = <&cpg 312>; 1593*4882a593Smuzhiyun status = "disabled"; 1594*4882a593Smuzhiyun }; 1595*4882a593Smuzhiyun 1596*4882a593Smuzhiyun sdhi2: mmc@ee160000 { 1597*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7791", 1598*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1599*4882a593Smuzhiyun reg = <0 0xee160000 0 0x100>; 1600*4882a593Smuzhiyun interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 1601*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 311>; 1602*4882a593Smuzhiyun dmas = <&dmac0 0xd3>, <&dmac0 0xd4>, 1603*4882a593Smuzhiyun <&dmac1 0xd3>, <&dmac1 0xd4>; 1604*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1605*4882a593Smuzhiyun max-frequency = <97500000>; 1606*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1607*4882a593Smuzhiyun resets = <&cpg 311>; 1608*4882a593Smuzhiyun status = "disabled"; 1609*4882a593Smuzhiyun }; 1610*4882a593Smuzhiyun 1611*4882a593Smuzhiyun mmcif0: mmc@ee200000 { 1612*4882a593Smuzhiyun compatible = "renesas,mmcif-r8a7791", 1613*4882a593Smuzhiyun "renesas,sh-mmcif"; 1614*4882a593Smuzhiyun reg = <0 0xee200000 0 0x80>; 1615*4882a593Smuzhiyun interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>; 1616*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 315>; 1617*4882a593Smuzhiyun dmas = <&dmac0 0xd1>, <&dmac0 0xd2>, 1618*4882a593Smuzhiyun <&dmac1 0xd1>, <&dmac1 0xd2>; 1619*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1620*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1621*4882a593Smuzhiyun resets = <&cpg 315>; 1622*4882a593Smuzhiyun reg-io-width = <4>; 1623*4882a593Smuzhiyun status = "disabled"; 1624*4882a593Smuzhiyun max-frequency = <97500000>; 1625*4882a593Smuzhiyun }; 1626*4882a593Smuzhiyun 1627*4882a593Smuzhiyun sata0: sata@ee300000 { 1628*4882a593Smuzhiyun compatible = "renesas,sata-r8a7791", 1629*4882a593Smuzhiyun "renesas,rcar-gen2-sata"; 1630*4882a593Smuzhiyun reg = <0 0xee300000 0 0x200000>; 1631*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 1632*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 815>; 1633*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1634*4882a593Smuzhiyun resets = <&cpg 815>; 1635*4882a593Smuzhiyun status = "disabled"; 1636*4882a593Smuzhiyun }; 1637*4882a593Smuzhiyun 1638*4882a593Smuzhiyun sata1: sata@ee500000 { 1639*4882a593Smuzhiyun compatible = "renesas,sata-r8a7791", 1640*4882a593Smuzhiyun "renesas,rcar-gen2-sata"; 1641*4882a593Smuzhiyun reg = <0 0xee500000 0 0x200000>; 1642*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 1643*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 814>; 1644*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1645*4882a593Smuzhiyun resets = <&cpg 814>; 1646*4882a593Smuzhiyun status = "disabled"; 1647*4882a593Smuzhiyun }; 1648*4882a593Smuzhiyun 1649*4882a593Smuzhiyun ether: ethernet@ee700000 { 1650*4882a593Smuzhiyun compatible = "renesas,ether-r8a7791", 1651*4882a593Smuzhiyun "renesas,rcar-gen2-ether"; 1652*4882a593Smuzhiyun reg = <0 0xee700000 0 0x400>; 1653*4882a593Smuzhiyun interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>; 1654*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 813>; 1655*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1656*4882a593Smuzhiyun resets = <&cpg 813>; 1657*4882a593Smuzhiyun phy-mode = "rmii"; 1658*4882a593Smuzhiyun #address-cells = <1>; 1659*4882a593Smuzhiyun #size-cells = <0>; 1660*4882a593Smuzhiyun status = "disabled"; 1661*4882a593Smuzhiyun }; 1662*4882a593Smuzhiyun 1663*4882a593Smuzhiyun gic: interrupt-controller@f1001000 { 1664*4882a593Smuzhiyun compatible = "arm,gic-400"; 1665*4882a593Smuzhiyun #interrupt-cells = <3>; 1666*4882a593Smuzhiyun #address-cells = <0>; 1667*4882a593Smuzhiyun interrupt-controller; 1668*4882a593Smuzhiyun reg = <0 0xf1001000 0 0x1000>, <0 0xf1002000 0 0x2000>, 1669*4882a593Smuzhiyun <0 0xf1004000 0 0x2000>, <0 0xf1006000 0 0x2000>; 1670*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1671*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 408>; 1672*4882a593Smuzhiyun clock-names = "clk"; 1673*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1674*4882a593Smuzhiyun resets = <&cpg 408>; 1675*4882a593Smuzhiyun }; 1676*4882a593Smuzhiyun 1677*4882a593Smuzhiyun pciec: pcie@fe000000 { 1678*4882a593Smuzhiyun compatible = "renesas,pcie-r8a7791", 1679*4882a593Smuzhiyun "renesas,pcie-rcar-gen2"; 1680*4882a593Smuzhiyun reg = <0 0xfe000000 0 0x80000>; 1681*4882a593Smuzhiyun #address-cells = <3>; 1682*4882a593Smuzhiyun #size-cells = <2>; 1683*4882a593Smuzhiyun bus-range = <0x00 0xff>; 1684*4882a593Smuzhiyun device_type = "pci"; 1685*4882a593Smuzhiyun ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 1686*4882a593Smuzhiyun <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 1687*4882a593Smuzhiyun <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 1688*4882a593Smuzhiyun <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 1689*4882a593Smuzhiyun /* Map all possible DDR as inbound ranges */ 1690*4882a593Smuzhiyun dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>, 1691*4882a593Smuzhiyun <0x43000000 2 0x00000000 2 0x00000000 1 0x00000000>; 1692*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 1693*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 1694*4882a593Smuzhiyun <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 1695*4882a593Smuzhiyun #interrupt-cells = <1>; 1696*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 1697*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 1698*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 1699*4882a593Smuzhiyun clock-names = "pcie", "pcie_bus"; 1700*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1701*4882a593Smuzhiyun resets = <&cpg 319>; 1702*4882a593Smuzhiyun status = "disabled"; 1703*4882a593Smuzhiyun }; 1704*4882a593Smuzhiyun 1705*4882a593Smuzhiyun vsp@fe928000 { 1706*4882a593Smuzhiyun compatible = "renesas,vsp1"; 1707*4882a593Smuzhiyun reg = <0 0xfe928000 0 0x8000>; 1708*4882a593Smuzhiyun interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>; 1709*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 131>; 1710*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1711*4882a593Smuzhiyun resets = <&cpg 131>; 1712*4882a593Smuzhiyun }; 1713*4882a593Smuzhiyun 1714*4882a593Smuzhiyun vsp@fe930000 { 1715*4882a593Smuzhiyun compatible = "renesas,vsp1"; 1716*4882a593Smuzhiyun reg = <0 0xfe930000 0 0x8000>; 1717*4882a593Smuzhiyun interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1718*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 128>; 1719*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1720*4882a593Smuzhiyun resets = <&cpg 128>; 1721*4882a593Smuzhiyun }; 1722*4882a593Smuzhiyun 1723*4882a593Smuzhiyun vsp@fe938000 { 1724*4882a593Smuzhiyun compatible = "renesas,vsp1"; 1725*4882a593Smuzhiyun reg = <0 0xfe938000 0 0x8000>; 1726*4882a593Smuzhiyun interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>; 1727*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 127>; 1728*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1729*4882a593Smuzhiyun resets = <&cpg 127>; 1730*4882a593Smuzhiyun }; 1731*4882a593Smuzhiyun 1732*4882a593Smuzhiyun fdp1@fe940000 { 1733*4882a593Smuzhiyun compatible = "renesas,fdp1"; 1734*4882a593Smuzhiyun reg = <0 0xfe940000 0 0x2400>; 1735*4882a593Smuzhiyun interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>; 1736*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 119>; 1737*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1738*4882a593Smuzhiyun resets = <&cpg 119>; 1739*4882a593Smuzhiyun }; 1740*4882a593Smuzhiyun 1741*4882a593Smuzhiyun fdp1@fe944000 { 1742*4882a593Smuzhiyun compatible = "renesas,fdp1"; 1743*4882a593Smuzhiyun reg = <0 0xfe944000 0 0x2400>; 1744*4882a593Smuzhiyun interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>; 1745*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 118>; 1746*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1747*4882a593Smuzhiyun resets = <&cpg 118>; 1748*4882a593Smuzhiyun }; 1749*4882a593Smuzhiyun 1750*4882a593Smuzhiyun jpu: jpeg-codec@fe980000 { 1751*4882a593Smuzhiyun compatible = "renesas,jpu-r8a7791", 1752*4882a593Smuzhiyun "renesas,rcar-gen2-jpu"; 1753*4882a593Smuzhiyun reg = <0 0xfe980000 0 0x10300>; 1754*4882a593Smuzhiyun interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>; 1755*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 106>; 1756*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1757*4882a593Smuzhiyun resets = <&cpg 106>; 1758*4882a593Smuzhiyun }; 1759*4882a593Smuzhiyun 1760*4882a593Smuzhiyun du: display@feb00000 { 1761*4882a593Smuzhiyun compatible = "renesas,du-r8a7791"; 1762*4882a593Smuzhiyun reg = <0 0xfeb00000 0 0x40000>; 1763*4882a593Smuzhiyun interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 1764*4882a593Smuzhiyun <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 1765*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>; 1766*4882a593Smuzhiyun clock-names = "du.0", "du.1"; 1767*4882a593Smuzhiyun resets = <&cpg 724>; 1768*4882a593Smuzhiyun reset-names = "du.0"; 1769*4882a593Smuzhiyun status = "disabled"; 1770*4882a593Smuzhiyun 1771*4882a593Smuzhiyun ports { 1772*4882a593Smuzhiyun #address-cells = <1>; 1773*4882a593Smuzhiyun #size-cells = <0>; 1774*4882a593Smuzhiyun 1775*4882a593Smuzhiyun port@0 { 1776*4882a593Smuzhiyun reg = <0>; 1777*4882a593Smuzhiyun du_out_rgb: endpoint { 1778*4882a593Smuzhiyun }; 1779*4882a593Smuzhiyun }; 1780*4882a593Smuzhiyun port@1 { 1781*4882a593Smuzhiyun reg = <1>; 1782*4882a593Smuzhiyun du_out_lvds0: endpoint { 1783*4882a593Smuzhiyun remote-endpoint = <&lvds0_in>; 1784*4882a593Smuzhiyun }; 1785*4882a593Smuzhiyun }; 1786*4882a593Smuzhiyun }; 1787*4882a593Smuzhiyun }; 1788*4882a593Smuzhiyun 1789*4882a593Smuzhiyun lvds0: lvds@feb90000 { 1790*4882a593Smuzhiyun compatible = "renesas,r8a7791-lvds"; 1791*4882a593Smuzhiyun reg = <0 0xfeb90000 0 0x1c>; 1792*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 726>; 1793*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1794*4882a593Smuzhiyun resets = <&cpg 726>; 1795*4882a593Smuzhiyun status = "disabled"; 1796*4882a593Smuzhiyun 1797*4882a593Smuzhiyun ports { 1798*4882a593Smuzhiyun #address-cells = <1>; 1799*4882a593Smuzhiyun #size-cells = <0>; 1800*4882a593Smuzhiyun 1801*4882a593Smuzhiyun port@0 { 1802*4882a593Smuzhiyun reg = <0>; 1803*4882a593Smuzhiyun lvds0_in: endpoint { 1804*4882a593Smuzhiyun remote-endpoint = <&du_out_lvds0>; 1805*4882a593Smuzhiyun }; 1806*4882a593Smuzhiyun }; 1807*4882a593Smuzhiyun port@1 { 1808*4882a593Smuzhiyun reg = <1>; 1809*4882a593Smuzhiyun lvds0_out: endpoint { 1810*4882a593Smuzhiyun }; 1811*4882a593Smuzhiyun }; 1812*4882a593Smuzhiyun }; 1813*4882a593Smuzhiyun }; 1814*4882a593Smuzhiyun 1815*4882a593Smuzhiyun prr: chipid@ff000044 { 1816*4882a593Smuzhiyun compatible = "renesas,prr"; 1817*4882a593Smuzhiyun reg = <0 0xff000044 0 4>; 1818*4882a593Smuzhiyun }; 1819*4882a593Smuzhiyun 1820*4882a593Smuzhiyun cmt0: timer@ffca0000 { 1821*4882a593Smuzhiyun compatible = "renesas,r8a7791-cmt0", 1822*4882a593Smuzhiyun "renesas,rcar-gen2-cmt0"; 1823*4882a593Smuzhiyun reg = <0 0xffca0000 0 0x1004>; 1824*4882a593Smuzhiyun interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 1825*4882a593Smuzhiyun <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 1826*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 124>; 1827*4882a593Smuzhiyun clock-names = "fck"; 1828*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1829*4882a593Smuzhiyun resets = <&cpg 124>; 1830*4882a593Smuzhiyun 1831*4882a593Smuzhiyun status = "disabled"; 1832*4882a593Smuzhiyun }; 1833*4882a593Smuzhiyun 1834*4882a593Smuzhiyun cmt1: timer@e6130000 { 1835*4882a593Smuzhiyun compatible = "renesas,r8a7791-cmt1", 1836*4882a593Smuzhiyun "renesas,rcar-gen2-cmt1"; 1837*4882a593Smuzhiyun reg = <0 0xe6130000 0 0x1004>; 1838*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 1839*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 1840*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 1841*4882a593Smuzhiyun <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 1842*4882a593Smuzhiyun <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 1843*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 1844*4882a593Smuzhiyun <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 1845*4882a593Smuzhiyun <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 1846*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 329>; 1847*4882a593Smuzhiyun clock-names = "fck"; 1848*4882a593Smuzhiyun power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1849*4882a593Smuzhiyun resets = <&cpg 329>; 1850*4882a593Smuzhiyun 1851*4882a593Smuzhiyun status = "disabled"; 1852*4882a593Smuzhiyun }; 1853*4882a593Smuzhiyun }; 1854*4882a593Smuzhiyun 1855*4882a593Smuzhiyun thermal-zones { 1856*4882a593Smuzhiyun cpu_thermal: cpu-thermal { 1857*4882a593Smuzhiyun polling-delay-passive = <0>; 1858*4882a593Smuzhiyun polling-delay = <0>; 1859*4882a593Smuzhiyun 1860*4882a593Smuzhiyun thermal-sensors = <&thermal>; 1861*4882a593Smuzhiyun 1862*4882a593Smuzhiyun trips { 1863*4882a593Smuzhiyun cpu-crit { 1864*4882a593Smuzhiyun temperature = <95000>; 1865*4882a593Smuzhiyun hysteresis = <0>; 1866*4882a593Smuzhiyun type = "critical"; 1867*4882a593Smuzhiyun }; 1868*4882a593Smuzhiyun }; 1869*4882a593Smuzhiyun cooling-maps { 1870*4882a593Smuzhiyun }; 1871*4882a593Smuzhiyun }; 1872*4882a593Smuzhiyun }; 1873*4882a593Smuzhiyun 1874*4882a593Smuzhiyun timer { 1875*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 1876*4882a593Smuzhiyun interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1877*4882a593Smuzhiyun <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1878*4882a593Smuzhiyun <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1879*4882a593Smuzhiyun <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 1880*4882a593Smuzhiyun }; 1881*4882a593Smuzhiyun 1882*4882a593Smuzhiyun /* External USB clock - can be overridden by the board */ 1883*4882a593Smuzhiyun usb_extal_clk: usb_extal { 1884*4882a593Smuzhiyun compatible = "fixed-clock"; 1885*4882a593Smuzhiyun #clock-cells = <0>; 1886*4882a593Smuzhiyun clock-frequency = <48000000>; 1887*4882a593Smuzhiyun }; 1888*4882a593Smuzhiyun}; 1889