xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/renesas/r8a77970.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for the R-Car V3M (R8A77970) SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016-2017 Renesas Electronics Corp.
6*4882a593Smuzhiyun * Copyright (C) 2017 Cogent Embedded, Inc.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun#include <dt-bindings/clock/r8a77970-cpg-mssr.h>
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
11*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
12*4882a593Smuzhiyun#include <dt-bindings/power/r8a77970-sysc.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun/ {
15*4882a593Smuzhiyun	compatible = "renesas,r8a77970";
16*4882a593Smuzhiyun	#address-cells = <2>;
17*4882a593Smuzhiyun	#size-cells = <2>;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	aliases {
20*4882a593Smuzhiyun		i2c0 = &i2c0;
21*4882a593Smuzhiyun		i2c1 = &i2c1;
22*4882a593Smuzhiyun		i2c2 = &i2c2;
23*4882a593Smuzhiyun		i2c3 = &i2c3;
24*4882a593Smuzhiyun		i2c4 = &i2c4;
25*4882a593Smuzhiyun	};
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun	/* External CAN clock - to be overridden by boards that provide it */
28*4882a593Smuzhiyun	can_clk: can {
29*4882a593Smuzhiyun		compatible = "fixed-clock";
30*4882a593Smuzhiyun		#clock-cells = <0>;
31*4882a593Smuzhiyun		clock-frequency = <0>;
32*4882a593Smuzhiyun	};
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun	cpus {
35*4882a593Smuzhiyun		#address-cells = <1>;
36*4882a593Smuzhiyun		#size-cells = <0>;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun		a53_0: cpu@0 {
39*4882a593Smuzhiyun			device_type = "cpu";
40*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
41*4882a593Smuzhiyun			reg = <0>;
42*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A77970_CLK_Z2>;
43*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_CA53_CPU0>;
44*4882a593Smuzhiyun			next-level-cache = <&L2_CA53>;
45*4882a593Smuzhiyun			enable-method = "psci";
46*4882a593Smuzhiyun		};
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun		a53_1: cpu@1 {
49*4882a593Smuzhiyun			device_type = "cpu";
50*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
51*4882a593Smuzhiyun			reg = <1>;
52*4882a593Smuzhiyun			clocks = <&cpg CPG_CORE R8A77970_CLK_Z2>;
53*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_CA53_CPU1>;
54*4882a593Smuzhiyun			next-level-cache = <&L2_CA53>;
55*4882a593Smuzhiyun			enable-method = "psci";
56*4882a593Smuzhiyun		};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun		L2_CA53: cache-controller {
59*4882a593Smuzhiyun			compatible = "cache";
60*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_CA53_SCU>;
61*4882a593Smuzhiyun			cache-unified;
62*4882a593Smuzhiyun			cache-level = <2>;
63*4882a593Smuzhiyun		};
64*4882a593Smuzhiyun	};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun	extal_clk: extal {
67*4882a593Smuzhiyun		compatible = "fixed-clock";
68*4882a593Smuzhiyun		#clock-cells = <0>;
69*4882a593Smuzhiyun		/* This value must be overridden by the board */
70*4882a593Smuzhiyun		clock-frequency = <0>;
71*4882a593Smuzhiyun	};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun	extalr_clk: extalr {
74*4882a593Smuzhiyun		compatible = "fixed-clock";
75*4882a593Smuzhiyun		#clock-cells = <0>;
76*4882a593Smuzhiyun		/* This value must be overridden by the board */
77*4882a593Smuzhiyun		clock-frequency = <0>;
78*4882a593Smuzhiyun	};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun	pmu_a53 {
81*4882a593Smuzhiyun		compatible = "arm,cortex-a53-pmu";
82*4882a593Smuzhiyun		interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
83*4882a593Smuzhiyun				      <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
84*4882a593Smuzhiyun		interrupt-affinity = <&a53_0>, <&a53_1>;
85*4882a593Smuzhiyun	};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun	psci {
88*4882a593Smuzhiyun		compatible = "arm,psci-1.0", "arm,psci-0.2";
89*4882a593Smuzhiyun		method = "smc";
90*4882a593Smuzhiyun	};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun	/* External SCIF clock - to be overridden by boards that provide it */
93*4882a593Smuzhiyun	scif_clk: scif {
94*4882a593Smuzhiyun		compatible = "fixed-clock";
95*4882a593Smuzhiyun		#clock-cells = <0>;
96*4882a593Smuzhiyun		clock-frequency = <0>;
97*4882a593Smuzhiyun	};
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun	soc {
100*4882a593Smuzhiyun		compatible = "simple-bus";
101*4882a593Smuzhiyun		interrupt-parent = <&gic>;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun		#address-cells = <2>;
104*4882a593Smuzhiyun		#size-cells = <2>;
105*4882a593Smuzhiyun		ranges;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun		rwdt: watchdog@e6020000 {
108*4882a593Smuzhiyun			compatible = "renesas,r8a77970-wdt",
109*4882a593Smuzhiyun				     "renesas,rcar-gen3-wdt";
110*4882a593Smuzhiyun			reg = <0 0xe6020000 0 0x0c>;
111*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 402>;
112*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
113*4882a593Smuzhiyun			resets = <&cpg 402>;
114*4882a593Smuzhiyun			status = "disabled";
115*4882a593Smuzhiyun		};
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun		gpio0: gpio@e6050000 {
118*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77970",
119*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
120*4882a593Smuzhiyun			reg = <0 0xe6050000 0 0x50>;
121*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
122*4882a593Smuzhiyun			#gpio-cells = <2>;
123*4882a593Smuzhiyun			gpio-controller;
124*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 0 22>;
125*4882a593Smuzhiyun			#interrupt-cells = <2>;
126*4882a593Smuzhiyun			interrupt-controller;
127*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 912>;
128*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
129*4882a593Smuzhiyun			resets = <&cpg 912>;
130*4882a593Smuzhiyun		};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun		gpio1: gpio@e6051000 {
133*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77970",
134*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
135*4882a593Smuzhiyun			reg = <0 0xe6051000 0 0x50>;
136*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
137*4882a593Smuzhiyun			#gpio-cells = <2>;
138*4882a593Smuzhiyun			gpio-controller;
139*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 32 28>;
140*4882a593Smuzhiyun			#interrupt-cells = <2>;
141*4882a593Smuzhiyun			interrupt-controller;
142*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 911>;
143*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
144*4882a593Smuzhiyun			resets = <&cpg 911>;
145*4882a593Smuzhiyun		};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun		gpio2: gpio@e6052000 {
148*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77970",
149*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
150*4882a593Smuzhiyun			reg = <0 0xe6052000 0 0x50>;
151*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
152*4882a593Smuzhiyun			#gpio-cells = <2>;
153*4882a593Smuzhiyun			gpio-controller;
154*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 64 17>;
155*4882a593Smuzhiyun			#interrupt-cells = <2>;
156*4882a593Smuzhiyun			interrupt-controller;
157*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 910>;
158*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
159*4882a593Smuzhiyun			resets = <&cpg 910>;
160*4882a593Smuzhiyun		};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun		gpio3: gpio@e6053000 {
163*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77970",
164*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
165*4882a593Smuzhiyun			reg = <0 0xe6053000 0 0x50>;
166*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
167*4882a593Smuzhiyun			#gpio-cells = <2>;
168*4882a593Smuzhiyun			gpio-controller;
169*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 96 17>;
170*4882a593Smuzhiyun			#interrupt-cells = <2>;
171*4882a593Smuzhiyun			interrupt-controller;
172*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 909>;
173*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
174*4882a593Smuzhiyun			resets = <&cpg 909>;
175*4882a593Smuzhiyun		};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun		gpio4: gpio@e6054000 {
178*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77970",
179*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
180*4882a593Smuzhiyun			reg = <0 0xe6054000 0 0x50>;
181*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
182*4882a593Smuzhiyun			#gpio-cells = <2>;
183*4882a593Smuzhiyun			gpio-controller;
184*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 128 6>;
185*4882a593Smuzhiyun			#interrupt-cells = <2>;
186*4882a593Smuzhiyun			interrupt-controller;
187*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 908>;
188*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
189*4882a593Smuzhiyun			resets = <&cpg 908>;
190*4882a593Smuzhiyun		};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun		gpio5: gpio@e6055000 {
193*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a77970",
194*4882a593Smuzhiyun				     "renesas,rcar-gen3-gpio";
195*4882a593Smuzhiyun			reg = <0 0xe6055000 0 0x50>;
196*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
197*4882a593Smuzhiyun			#gpio-cells = <2>;
198*4882a593Smuzhiyun			gpio-controller;
199*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 160 15>;
200*4882a593Smuzhiyun			#interrupt-cells = <2>;
201*4882a593Smuzhiyun			interrupt-controller;
202*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 907>;
203*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
204*4882a593Smuzhiyun			resets = <&cpg 907>;
205*4882a593Smuzhiyun		};
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun		pfc: pinctrl@e6060000 {
208*4882a593Smuzhiyun			compatible = "renesas,pfc-r8a77970";
209*4882a593Smuzhiyun			reg = <0 0xe6060000 0 0x504>;
210*4882a593Smuzhiyun		};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun		cmt0: timer@e60f0000 {
213*4882a593Smuzhiyun			compatible = "renesas,r8a77970-cmt0",
214*4882a593Smuzhiyun				     "renesas,rcar-gen3-cmt0";
215*4882a593Smuzhiyun			reg = <0 0xe60f0000 0 0x1004>;
216*4882a593Smuzhiyun			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
217*4882a593Smuzhiyun				     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
218*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 303>;
219*4882a593Smuzhiyun			clock-names = "fck";
220*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
221*4882a593Smuzhiyun			resets = <&cpg 303>;
222*4882a593Smuzhiyun			status = "disabled";
223*4882a593Smuzhiyun		};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun		cmt1: timer@e6130000 {
226*4882a593Smuzhiyun			compatible = "renesas,r8a77970-cmt1",
227*4882a593Smuzhiyun				     "renesas,rcar-gen3-cmt1";
228*4882a593Smuzhiyun			reg = <0 0xe6130000 0 0x1004>;
229*4882a593Smuzhiyun			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
230*4882a593Smuzhiyun				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
231*4882a593Smuzhiyun				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
232*4882a593Smuzhiyun				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
233*4882a593Smuzhiyun				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
234*4882a593Smuzhiyun				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
235*4882a593Smuzhiyun				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
236*4882a593Smuzhiyun				     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
237*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 302>;
238*4882a593Smuzhiyun			clock-names = "fck";
239*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
240*4882a593Smuzhiyun			resets = <&cpg 302>;
241*4882a593Smuzhiyun			status = "disabled";
242*4882a593Smuzhiyun		};
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun		cmt2: timer@e6140000 {
245*4882a593Smuzhiyun			compatible = "renesas,r8a77970-cmt1",
246*4882a593Smuzhiyun				     "renesas,rcar-gen3-cmt1";
247*4882a593Smuzhiyun			reg = <0 0xe6140000 0 0x1004>;
248*4882a593Smuzhiyun			interrupts = <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>,
249*4882a593Smuzhiyun				     <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
250*4882a593Smuzhiyun				     <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
251*4882a593Smuzhiyun				     <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
252*4882a593Smuzhiyun				     <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>,
253*4882a593Smuzhiyun				     <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>,
254*4882a593Smuzhiyun				     <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>,
255*4882a593Smuzhiyun				     <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>;
256*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 301>;
257*4882a593Smuzhiyun			clock-names = "fck";
258*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
259*4882a593Smuzhiyun			resets = <&cpg 301>;
260*4882a593Smuzhiyun			status = "disabled";
261*4882a593Smuzhiyun		};
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun		cmt3: timer@e6148000 {
264*4882a593Smuzhiyun			compatible = "renesas,r8a77970-cmt1",
265*4882a593Smuzhiyun				     "renesas,rcar-gen3-cmt1";
266*4882a593Smuzhiyun			reg = <0 0xe6148000 0 0x1004>;
267*4882a593Smuzhiyun			interrupts = <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH>,
268*4882a593Smuzhiyun				     <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH>,
269*4882a593Smuzhiyun				     <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH>,
270*4882a593Smuzhiyun				     <GIC_SPI 276 IRQ_TYPE_LEVEL_HIGH>,
271*4882a593Smuzhiyun				     <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH>,
272*4882a593Smuzhiyun				     <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>,
273*4882a593Smuzhiyun				     <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>,
274*4882a593Smuzhiyun				     <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>;
275*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 300>;
276*4882a593Smuzhiyun			clock-names = "fck";
277*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
278*4882a593Smuzhiyun			resets = <&cpg 300>;
279*4882a593Smuzhiyun			status = "disabled";
280*4882a593Smuzhiyun		};
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun		cpg: clock-controller@e6150000 {
283*4882a593Smuzhiyun			compatible = "renesas,r8a77970-cpg-mssr";
284*4882a593Smuzhiyun			reg = <0 0xe6150000 0 0x1000>;
285*4882a593Smuzhiyun			clocks = <&extal_clk>, <&extalr_clk>;
286*4882a593Smuzhiyun			clock-names = "extal", "extalr";
287*4882a593Smuzhiyun			#clock-cells = <2>;
288*4882a593Smuzhiyun			#power-domain-cells = <0>;
289*4882a593Smuzhiyun			#reset-cells = <1>;
290*4882a593Smuzhiyun		};
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun		rst: reset-controller@e6160000 {
293*4882a593Smuzhiyun			compatible = "renesas,r8a77970-rst";
294*4882a593Smuzhiyun			reg = <0 0xe6160000 0 0x200>;
295*4882a593Smuzhiyun		};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun		sysc: system-controller@e6180000 {
298*4882a593Smuzhiyun			compatible = "renesas,r8a77970-sysc";
299*4882a593Smuzhiyun			reg = <0 0xe6180000 0 0x440>;
300*4882a593Smuzhiyun			#power-domain-cells = <1>;
301*4882a593Smuzhiyun		};
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun		thermal: thermal@e6190000 {
304*4882a593Smuzhiyun			compatible = "renesas,thermal-r8a77970";
305*4882a593Smuzhiyun			reg = <0 0xe6190000 0 0x10>,
306*4882a593Smuzhiyun			      <0 0xe6190100 0 0x120>;
307*4882a593Smuzhiyun			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
308*4882a593Smuzhiyun				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
309*4882a593Smuzhiyun				     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
310*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 522>;
311*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
312*4882a593Smuzhiyun			resets = <&cpg 522>;
313*4882a593Smuzhiyun			#thermal-sensor-cells = <0>;
314*4882a593Smuzhiyun		};
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun		intc_ex: interrupt-controller@e61c0000 {
317*4882a593Smuzhiyun			compatible = "renesas,intc-ex-r8a77970", "renesas,irqc";
318*4882a593Smuzhiyun			#interrupt-cells = <2>;
319*4882a593Smuzhiyun			interrupt-controller;
320*4882a593Smuzhiyun			reg = <0 0xe61c0000 0 0x200>;
321*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
322*4882a593Smuzhiyun				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
323*4882a593Smuzhiyun				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
324*4882a593Smuzhiyun				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
325*4882a593Smuzhiyun				     <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
326*4882a593Smuzhiyun				     <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
327*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 407>;
328*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
329*4882a593Smuzhiyun			resets = <&cpg 407>;
330*4882a593Smuzhiyun		};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun		tmu0: timer@e61e0000 {
333*4882a593Smuzhiyun			compatible = "renesas,tmu-r8a77970", "renesas,tmu";
334*4882a593Smuzhiyun			reg = <0 0xe61e0000 0 0x30>;
335*4882a593Smuzhiyun			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
336*4882a593Smuzhiyun				     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
337*4882a593Smuzhiyun				     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
338*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 125>;
339*4882a593Smuzhiyun			clock-names = "fck";
340*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
341*4882a593Smuzhiyun			resets = <&cpg 125>;
342*4882a593Smuzhiyun			status = "disabled";
343*4882a593Smuzhiyun		};
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun		tmu1: timer@e6fc0000 {
346*4882a593Smuzhiyun			compatible = "renesas,tmu-r8a77970", "renesas,tmu";
347*4882a593Smuzhiyun			reg = <0 0xe6fc0000 0 0x30>;
348*4882a593Smuzhiyun			interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
349*4882a593Smuzhiyun				     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
350*4882a593Smuzhiyun				     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
351*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 124>;
352*4882a593Smuzhiyun			clock-names = "fck";
353*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
354*4882a593Smuzhiyun			resets = <&cpg 124>;
355*4882a593Smuzhiyun			status = "disabled";
356*4882a593Smuzhiyun		};
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun		tmu2: timer@e6fd0000 {
359*4882a593Smuzhiyun			compatible = "renesas,tmu-r8a77970", "renesas,tmu";
360*4882a593Smuzhiyun			reg = <0 0xe6fd0000 0 0x30>;
361*4882a593Smuzhiyun			interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
362*4882a593Smuzhiyun				     <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
363*4882a593Smuzhiyun				     <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
364*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 123>;
365*4882a593Smuzhiyun			clock-names = "fck";
366*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
367*4882a593Smuzhiyun			resets = <&cpg 123>;
368*4882a593Smuzhiyun			status = "disabled";
369*4882a593Smuzhiyun		};
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun		tmu3: timer@e6fe0000 {
372*4882a593Smuzhiyun			compatible = "renesas,tmu-r8a77970", "renesas,tmu";
373*4882a593Smuzhiyun			reg = <0 0xe6fe0000 0 0x30>;
374*4882a593Smuzhiyun			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
375*4882a593Smuzhiyun				     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
376*4882a593Smuzhiyun				     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
377*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 122>;
378*4882a593Smuzhiyun			clock-names = "fck";
379*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
380*4882a593Smuzhiyun			resets = <&cpg 122>;
381*4882a593Smuzhiyun			status = "disabled";
382*4882a593Smuzhiyun		};
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun		tmu4: timer@ffc00000 {
385*4882a593Smuzhiyun			compatible = "renesas,tmu-r8a77970", "renesas,tmu";
386*4882a593Smuzhiyun			reg = <0 0xffc00000 0 0x30>;
387*4882a593Smuzhiyun			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
388*4882a593Smuzhiyun				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
389*4882a593Smuzhiyun				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
390*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 121>;
391*4882a593Smuzhiyun			clock-names = "fck";
392*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
393*4882a593Smuzhiyun			resets = <&cpg 121>;
394*4882a593Smuzhiyun			status = "disabled";
395*4882a593Smuzhiyun		};
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun		i2c0: i2c@e6500000 {
398*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77970",
399*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
400*4882a593Smuzhiyun			reg = <0 0xe6500000 0 0x40>;
401*4882a593Smuzhiyun			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
402*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 931>;
403*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
404*4882a593Smuzhiyun			resets = <&cpg 931>;
405*4882a593Smuzhiyun			dmas = <&dmac1 0x91>, <&dmac1 0x90>,
406*4882a593Smuzhiyun			       <&dmac2 0x91>, <&dmac2 0x90>;
407*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
408*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
409*4882a593Smuzhiyun			#address-cells = <1>;
410*4882a593Smuzhiyun			#size-cells = <0>;
411*4882a593Smuzhiyun			status = "disabled";
412*4882a593Smuzhiyun		};
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun		i2c1: i2c@e6508000 {
415*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77970",
416*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
417*4882a593Smuzhiyun			reg = <0 0xe6508000 0 0x40>;
418*4882a593Smuzhiyun			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
419*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 930>;
420*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
421*4882a593Smuzhiyun			resets = <&cpg 930>;
422*4882a593Smuzhiyun			dmas = <&dmac1 0x93>, <&dmac1 0x92>,
423*4882a593Smuzhiyun			       <&dmac2 0x93>, <&dmac2 0x92>;
424*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
425*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
426*4882a593Smuzhiyun			#address-cells = <1>;
427*4882a593Smuzhiyun			#size-cells = <0>;
428*4882a593Smuzhiyun			status = "disabled";
429*4882a593Smuzhiyun		};
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun		i2c2: i2c@e6510000 {
432*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77970",
433*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
434*4882a593Smuzhiyun			reg = <0 0xe6510000 0 0x40>;
435*4882a593Smuzhiyun			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
436*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 929>;
437*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
438*4882a593Smuzhiyun			resets = <&cpg 929>;
439*4882a593Smuzhiyun			dmas = <&dmac1 0x95>, <&dmac1 0x94>,
440*4882a593Smuzhiyun			       <&dmac2 0x95>, <&dmac2 0x94>;
441*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
442*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
443*4882a593Smuzhiyun			#address-cells = <1>;
444*4882a593Smuzhiyun			#size-cells = <0>;
445*4882a593Smuzhiyun			status = "disabled";
446*4882a593Smuzhiyun		};
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun		i2c3: i2c@e66d0000 {
449*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77970",
450*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
451*4882a593Smuzhiyun			reg = <0 0xe66d0000 0 0x40>;
452*4882a593Smuzhiyun			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
453*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 928>;
454*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
455*4882a593Smuzhiyun			resets = <&cpg 928>;
456*4882a593Smuzhiyun			dmas = <&dmac1 0x97>, <&dmac1 0x96>,
457*4882a593Smuzhiyun			       <&dmac2 0x97>, <&dmac2 0x96>;
458*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
459*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
460*4882a593Smuzhiyun			#address-cells = <1>;
461*4882a593Smuzhiyun			#size-cells = <0>;
462*4882a593Smuzhiyun			status = "disabled";
463*4882a593Smuzhiyun		};
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun		i2c4: i2c@e66d8000 {
466*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a77970",
467*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
468*4882a593Smuzhiyun			reg = <0 0xe66d8000 0 0x40>;
469*4882a593Smuzhiyun			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
470*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 927>;
471*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
472*4882a593Smuzhiyun			resets = <&cpg 927>;
473*4882a593Smuzhiyun			dmas = <&dmac1 0x99>, <&dmac1 0x98>,
474*4882a593Smuzhiyun			       <&dmac2 0x99>, <&dmac2 0x98>;
475*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
476*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
477*4882a593Smuzhiyun			#address-cells = <1>;
478*4882a593Smuzhiyun			#size-cells = <0>;
479*4882a593Smuzhiyun			status = "disabled";
480*4882a593Smuzhiyun		};
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun		hscif0: serial@e6540000 {
483*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a77970",
484*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
485*4882a593Smuzhiyun				     "renesas,hscif";
486*4882a593Smuzhiyun			reg = <0 0xe6540000 0 96>;
487*4882a593Smuzhiyun			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
488*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 520>,
489*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77970_CLK_S2D1>,
490*4882a593Smuzhiyun				 <&scif_clk>;
491*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
492*4882a593Smuzhiyun			dmas = <&dmac1 0x31>, <&dmac1 0x30>,
493*4882a593Smuzhiyun			       <&dmac2 0x31>, <&dmac2 0x30>;
494*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
495*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
496*4882a593Smuzhiyun			resets = <&cpg 520>;
497*4882a593Smuzhiyun			status = "disabled";
498*4882a593Smuzhiyun		};
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun		hscif1: serial@e6550000 {
501*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a77970",
502*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
503*4882a593Smuzhiyun				     "renesas,hscif";
504*4882a593Smuzhiyun			reg = <0 0xe6550000 0 96>;
505*4882a593Smuzhiyun			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
506*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 519>,
507*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77970_CLK_S2D1>,
508*4882a593Smuzhiyun				 <&scif_clk>;
509*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
510*4882a593Smuzhiyun			dmas = <&dmac1 0x33>, <&dmac1 0x32>,
511*4882a593Smuzhiyun			       <&dmac2 0x33>, <&dmac2 0x32>;
512*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
513*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
514*4882a593Smuzhiyun			resets = <&cpg 519>;
515*4882a593Smuzhiyun			status = "disabled";
516*4882a593Smuzhiyun		};
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun		hscif2: serial@e6560000 {
519*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a77970",
520*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
521*4882a593Smuzhiyun				     "renesas,hscif";
522*4882a593Smuzhiyun			reg = <0 0xe6560000 0 96>;
523*4882a593Smuzhiyun			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
524*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 518>,
525*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77970_CLK_S2D1>,
526*4882a593Smuzhiyun				 <&scif_clk>;
527*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
528*4882a593Smuzhiyun			dmas = <&dmac1 0x35>, <&dmac1 0x34>,
529*4882a593Smuzhiyun			       <&dmac2 0x35>, <&dmac2 0x34>;
530*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
531*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
532*4882a593Smuzhiyun			resets = <&cpg 518>;
533*4882a593Smuzhiyun			status = "disabled";
534*4882a593Smuzhiyun		};
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun		hscif3: serial@e66a0000 {
537*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a77970",
538*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif", "renesas,hscif";
539*4882a593Smuzhiyun			reg = <0 0xe66a0000 0 96>;
540*4882a593Smuzhiyun			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
541*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 517>,
542*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77970_CLK_S2D1>,
543*4882a593Smuzhiyun				 <&scif_clk>;
544*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
545*4882a593Smuzhiyun			dmas = <&dmac1 0x37>, <&dmac1 0x36>,
546*4882a593Smuzhiyun			       <&dmac2 0x37>, <&dmac2 0x36>;
547*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
548*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
549*4882a593Smuzhiyun			resets = <&cpg 517>;
550*4882a593Smuzhiyun			status = "disabled";
551*4882a593Smuzhiyun		};
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun		canfd: can@e66c0000 {
554*4882a593Smuzhiyun			compatible = "renesas,r8a77970-canfd",
555*4882a593Smuzhiyun				     "renesas,rcar-gen3-canfd";
556*4882a593Smuzhiyun			reg = <0 0xe66c0000 0 0x8000>;
557*4882a593Smuzhiyun			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
558*4882a593Smuzhiyun				     <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
559*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 914>,
560*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77970_CLK_CANFD>,
561*4882a593Smuzhiyun				 <&can_clk>;
562*4882a593Smuzhiyun			clock-names = "fck", "canfd", "can_clk";
563*4882a593Smuzhiyun			assigned-clocks = <&cpg CPG_CORE R8A77970_CLK_CANFD>;
564*4882a593Smuzhiyun			assigned-clock-rates = <40000000>;
565*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
566*4882a593Smuzhiyun			resets = <&cpg 914>;
567*4882a593Smuzhiyun			status = "disabled";
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun			channel0 {
570*4882a593Smuzhiyun				status = "disabled";
571*4882a593Smuzhiyun			};
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun			channel1 {
574*4882a593Smuzhiyun				status = "disabled";
575*4882a593Smuzhiyun			};
576*4882a593Smuzhiyun		};
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun		avb: ethernet@e6800000 {
579*4882a593Smuzhiyun			compatible = "renesas,etheravb-r8a77970",
580*4882a593Smuzhiyun				     "renesas,etheravb-rcar-gen3";
581*4882a593Smuzhiyun			reg = <0 0xe6800000 0 0x800>;
582*4882a593Smuzhiyun			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
583*4882a593Smuzhiyun				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
584*4882a593Smuzhiyun				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
585*4882a593Smuzhiyun				     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
586*4882a593Smuzhiyun				     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
587*4882a593Smuzhiyun				     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
588*4882a593Smuzhiyun				     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
589*4882a593Smuzhiyun				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
590*4882a593Smuzhiyun				     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
591*4882a593Smuzhiyun				     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
592*4882a593Smuzhiyun				     <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
593*4882a593Smuzhiyun				     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
594*4882a593Smuzhiyun				     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
595*4882a593Smuzhiyun				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
596*4882a593Smuzhiyun				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
597*4882a593Smuzhiyun				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
598*4882a593Smuzhiyun				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
599*4882a593Smuzhiyun				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
600*4882a593Smuzhiyun				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
601*4882a593Smuzhiyun				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
602*4882a593Smuzhiyun				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
603*4882a593Smuzhiyun				     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
604*4882a593Smuzhiyun				     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
605*4882a593Smuzhiyun				     <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
606*4882a593Smuzhiyun				     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
607*4882a593Smuzhiyun			interrupt-names = "ch0", "ch1", "ch2", "ch3",
608*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
609*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
610*4882a593Smuzhiyun					  "ch12", "ch13", "ch14", "ch15",
611*4882a593Smuzhiyun					  "ch16", "ch17", "ch18", "ch19",
612*4882a593Smuzhiyun					  "ch20", "ch21", "ch22", "ch23",
613*4882a593Smuzhiyun					  "ch24";
614*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 812>;
615*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
616*4882a593Smuzhiyun			resets = <&cpg 812>;
617*4882a593Smuzhiyun			phy-mode = "rgmii";
618*4882a593Smuzhiyun			iommus = <&ipmmu_rt 3>;
619*4882a593Smuzhiyun			#address-cells = <1>;
620*4882a593Smuzhiyun			#size-cells = <0>;
621*4882a593Smuzhiyun			status = "disabled";
622*4882a593Smuzhiyun		};
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun		pwm0: pwm@e6e30000 {
625*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a77970", "renesas,pwm-rcar";
626*4882a593Smuzhiyun			reg = <0 0xe6e30000 0 8>;
627*4882a593Smuzhiyun			#pwm-cells = <2>;
628*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
629*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
630*4882a593Smuzhiyun			resets = <&cpg 523>;
631*4882a593Smuzhiyun			status = "disabled";
632*4882a593Smuzhiyun		};
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun		pwm1: pwm@e6e31000 {
635*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a77970", "renesas,pwm-rcar";
636*4882a593Smuzhiyun			reg = <0 0xe6e31000 0 8>;
637*4882a593Smuzhiyun			#pwm-cells = <2>;
638*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
639*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
640*4882a593Smuzhiyun			resets = <&cpg 523>;
641*4882a593Smuzhiyun			status = "disabled";
642*4882a593Smuzhiyun		};
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun		pwm2: pwm@e6e32000 {
645*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a77970", "renesas,pwm-rcar";
646*4882a593Smuzhiyun			reg = <0 0xe6e32000 0 8>;
647*4882a593Smuzhiyun			#pwm-cells = <2>;
648*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
649*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
650*4882a593Smuzhiyun			resets = <&cpg 523>;
651*4882a593Smuzhiyun			status = "disabled";
652*4882a593Smuzhiyun		};
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun		pwm3: pwm@e6e33000 {
655*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a77970", "renesas,pwm-rcar";
656*4882a593Smuzhiyun			reg = <0 0xe6e33000 0 8>;
657*4882a593Smuzhiyun			#pwm-cells = <2>;
658*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
659*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
660*4882a593Smuzhiyun			resets = <&cpg 523>;
661*4882a593Smuzhiyun			status = "disabled";
662*4882a593Smuzhiyun		};
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun		pwm4: pwm@e6e34000 {
665*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a77970", "renesas,pwm-rcar";
666*4882a593Smuzhiyun			reg = <0 0xe6e34000 0 8>;
667*4882a593Smuzhiyun			#pwm-cells = <2>;
668*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
669*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
670*4882a593Smuzhiyun			resets = <&cpg 523>;
671*4882a593Smuzhiyun			status = "disabled";
672*4882a593Smuzhiyun		};
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun		scif0: serial@e6e60000 {
675*4882a593Smuzhiyun			compatible = "renesas,scif-r8a77970",
676*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif",
677*4882a593Smuzhiyun				     "renesas,scif";
678*4882a593Smuzhiyun			reg = <0 0xe6e60000 0 64>;
679*4882a593Smuzhiyun			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
680*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 207>,
681*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77970_CLK_S2D1>,
682*4882a593Smuzhiyun				 <&scif_clk>;
683*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
684*4882a593Smuzhiyun			dmas = <&dmac1 0x51>, <&dmac1 0x50>,
685*4882a593Smuzhiyun			       <&dmac2 0x51>, <&dmac2 0x50>;
686*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
687*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
688*4882a593Smuzhiyun			resets = <&cpg 207>;
689*4882a593Smuzhiyun			status = "disabled";
690*4882a593Smuzhiyun		};
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun		scif1: serial@e6e68000 {
693*4882a593Smuzhiyun			compatible = "renesas,scif-r8a77970",
694*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif",
695*4882a593Smuzhiyun				     "renesas,scif";
696*4882a593Smuzhiyun			reg = <0 0xe6e68000 0 64>;
697*4882a593Smuzhiyun			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
698*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 206>,
699*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77970_CLK_S2D1>,
700*4882a593Smuzhiyun				 <&scif_clk>;
701*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
702*4882a593Smuzhiyun			dmas = <&dmac1 0x53>, <&dmac1 0x52>,
703*4882a593Smuzhiyun			       <&dmac2 0x53>, <&dmac2 0x52>;
704*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
705*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
706*4882a593Smuzhiyun			resets = <&cpg 206>;
707*4882a593Smuzhiyun			status = "disabled";
708*4882a593Smuzhiyun		};
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun		scif3: serial@e6c50000 {
711*4882a593Smuzhiyun			compatible = "renesas,scif-r8a77970",
712*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif",
713*4882a593Smuzhiyun				     "renesas,scif";
714*4882a593Smuzhiyun			reg = <0 0xe6c50000 0 64>;
715*4882a593Smuzhiyun			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
716*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 204>,
717*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77970_CLK_S2D1>,
718*4882a593Smuzhiyun				 <&scif_clk>;
719*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
720*4882a593Smuzhiyun			dmas = <&dmac1 0x57>, <&dmac1 0x56>,
721*4882a593Smuzhiyun			       <&dmac2 0x57>, <&dmac2 0x56>;
722*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
723*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
724*4882a593Smuzhiyun			resets = <&cpg 204>;
725*4882a593Smuzhiyun			status = "disabled";
726*4882a593Smuzhiyun		};
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun		scif4: serial@e6c40000 {
729*4882a593Smuzhiyun			compatible = "renesas,scif-r8a77970",
730*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
731*4882a593Smuzhiyun			reg = <0 0xe6c40000 0 64>;
732*4882a593Smuzhiyun			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
733*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 203>,
734*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A77970_CLK_S2D1>,
735*4882a593Smuzhiyun				 <&scif_clk>;
736*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
737*4882a593Smuzhiyun			dmas = <&dmac1 0x59>, <&dmac1 0x58>,
738*4882a593Smuzhiyun			       <&dmac2 0x59>, <&dmac2 0x58>;
739*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
740*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
741*4882a593Smuzhiyun			resets = <&cpg 203>;
742*4882a593Smuzhiyun			status = "disabled";
743*4882a593Smuzhiyun		};
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun		tpu: pwm@e6e80000 {
746*4882a593Smuzhiyun			compatible = "renesas,tpu-r8a77970", "renesas,tpu";
747*4882a593Smuzhiyun			reg = <0 0xe6e80000 0 0x148>;
748*4882a593Smuzhiyun			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
749*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 304>;
750*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
751*4882a593Smuzhiyun			resets = <&cpg 304>;
752*4882a593Smuzhiyun			#pwm-cells = <3>;
753*4882a593Smuzhiyun			status = "disabled";
754*4882a593Smuzhiyun		};
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun		msiof0: spi@e6e90000 {
757*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a77970",
758*4882a593Smuzhiyun				     "renesas,rcar-gen3-msiof";
759*4882a593Smuzhiyun			reg = <0 0xe6e90000 0 0x64>;
760*4882a593Smuzhiyun			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
761*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 211>;
762*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
763*4882a593Smuzhiyun			resets = <&cpg 211>;
764*4882a593Smuzhiyun			dmas = <&dmac1 0x41>, <&dmac1 0x40>,
765*4882a593Smuzhiyun			       <&dmac2 0x41>, <&dmac2 0x40>;
766*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
767*4882a593Smuzhiyun			#address-cells = <1>;
768*4882a593Smuzhiyun			#size-cells = <0>;
769*4882a593Smuzhiyun			status = "disabled";
770*4882a593Smuzhiyun		};
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun		msiof1: spi@e6ea0000 {
773*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a77970",
774*4882a593Smuzhiyun				     "renesas,rcar-gen3-msiof";
775*4882a593Smuzhiyun			reg = <0 0xe6ea0000 0 0x0064>;
776*4882a593Smuzhiyun			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
777*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 210>;
778*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
779*4882a593Smuzhiyun			resets = <&cpg 210>;
780*4882a593Smuzhiyun			dmas = <&dmac1 0x43>, <&dmac1 0x42>,
781*4882a593Smuzhiyun			       <&dmac2 0x43>, <&dmac2 0x42>;
782*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
783*4882a593Smuzhiyun			#address-cells = <1>;
784*4882a593Smuzhiyun			#size-cells = <0>;
785*4882a593Smuzhiyun			status = "disabled";
786*4882a593Smuzhiyun		};
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun		msiof2: spi@e6c00000 {
789*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a77970",
790*4882a593Smuzhiyun				     "renesas,rcar-gen3-msiof";
791*4882a593Smuzhiyun			reg = <0 0xe6c00000 0 0x0064>;
792*4882a593Smuzhiyun			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
793*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 209>;
794*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
795*4882a593Smuzhiyun			resets = <&cpg 209>;
796*4882a593Smuzhiyun			dmas = <&dmac1 0x45>, <&dmac1 0x44>,
797*4882a593Smuzhiyun			       <&dmac2 0x45>, <&dmac2 0x44>;
798*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
799*4882a593Smuzhiyun			#address-cells = <1>;
800*4882a593Smuzhiyun			#size-cells = <0>;
801*4882a593Smuzhiyun			status = "disabled";
802*4882a593Smuzhiyun		};
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun		msiof3: spi@e6c10000 {
805*4882a593Smuzhiyun			compatible = "renesas,msiof-r8a77970",
806*4882a593Smuzhiyun				     "renesas,rcar-gen3-msiof";
807*4882a593Smuzhiyun			reg = <0 0xe6c10000 0 0x0064>;
808*4882a593Smuzhiyun			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
809*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 208>;
810*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
811*4882a593Smuzhiyun			resets = <&cpg 208>;
812*4882a593Smuzhiyun			dmas = <&dmac1 0x47>, <&dmac1 0x46>,
813*4882a593Smuzhiyun			       <&dmac2 0x47>, <&dmac2 0x46>;
814*4882a593Smuzhiyun			dma-names = "tx", "rx", "tx", "rx";
815*4882a593Smuzhiyun			#address-cells = <1>;
816*4882a593Smuzhiyun			#size-cells = <0>;
817*4882a593Smuzhiyun			status = "disabled";
818*4882a593Smuzhiyun		};
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun		vin0: video@e6ef0000 {
821*4882a593Smuzhiyun			compatible = "renesas,vin-r8a77970";
822*4882a593Smuzhiyun			reg = <0 0xe6ef0000 0 0x1000>;
823*4882a593Smuzhiyun			interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
824*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 811>;
825*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
826*4882a593Smuzhiyun			resets = <&cpg 811>;
827*4882a593Smuzhiyun			renesas,id = <0>;
828*4882a593Smuzhiyun			status = "disabled";
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun			ports {
831*4882a593Smuzhiyun				#address-cells = <1>;
832*4882a593Smuzhiyun				#size-cells = <0>;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun				port@1 {
835*4882a593Smuzhiyun					#address-cells = <1>;
836*4882a593Smuzhiyun					#size-cells = <0>;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun					reg = <1>;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun					vin0csi40: endpoint@2 {
841*4882a593Smuzhiyun						reg = <2>;
842*4882a593Smuzhiyun						remote-endpoint = <&csi40vin0>;
843*4882a593Smuzhiyun					};
844*4882a593Smuzhiyun				};
845*4882a593Smuzhiyun			};
846*4882a593Smuzhiyun		};
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun		vin1: video@e6ef1000 {
849*4882a593Smuzhiyun			compatible = "renesas,vin-r8a77970";
850*4882a593Smuzhiyun			reg = <0 0xe6ef1000 0 0x1000>;
851*4882a593Smuzhiyun			interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
852*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 810>;
853*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
854*4882a593Smuzhiyun			resets = <&cpg 810>;
855*4882a593Smuzhiyun			renesas,id = <1>;
856*4882a593Smuzhiyun			status = "disabled";
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun			ports {
859*4882a593Smuzhiyun				#address-cells = <1>;
860*4882a593Smuzhiyun				#size-cells = <0>;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun				port@1 {
863*4882a593Smuzhiyun					#address-cells = <1>;
864*4882a593Smuzhiyun					#size-cells = <0>;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun					reg = <1>;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun					vin1csi40: endpoint@2 {
869*4882a593Smuzhiyun						reg = <2>;
870*4882a593Smuzhiyun						remote-endpoint = <&csi40vin1>;
871*4882a593Smuzhiyun					};
872*4882a593Smuzhiyun				};
873*4882a593Smuzhiyun			};
874*4882a593Smuzhiyun		};
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun		vin2: video@e6ef2000 {
877*4882a593Smuzhiyun			compatible = "renesas,vin-r8a77970";
878*4882a593Smuzhiyun			reg = <0 0xe6ef2000 0 0x1000>;
879*4882a593Smuzhiyun			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
880*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 809>;
881*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
882*4882a593Smuzhiyun			resets = <&cpg 809>;
883*4882a593Smuzhiyun			renesas,id = <2>;
884*4882a593Smuzhiyun			status = "disabled";
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun			ports {
887*4882a593Smuzhiyun				#address-cells = <1>;
888*4882a593Smuzhiyun				#size-cells = <0>;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun				port@1 {
891*4882a593Smuzhiyun					#address-cells = <1>;
892*4882a593Smuzhiyun					#size-cells = <0>;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun					reg = <1>;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun					vin2csi40: endpoint@2 {
897*4882a593Smuzhiyun						reg = <2>;
898*4882a593Smuzhiyun						remote-endpoint = <&csi40vin2>;
899*4882a593Smuzhiyun					};
900*4882a593Smuzhiyun				};
901*4882a593Smuzhiyun			};
902*4882a593Smuzhiyun		};
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun		vin3: video@e6ef3000 {
905*4882a593Smuzhiyun			compatible = "renesas,vin-r8a77970";
906*4882a593Smuzhiyun			reg = <0 0xe6ef3000 0 0x1000>;
907*4882a593Smuzhiyun			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
908*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 808>;
909*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
910*4882a593Smuzhiyun			resets = <&cpg 808>;
911*4882a593Smuzhiyun			renesas,id = <3>;
912*4882a593Smuzhiyun			status = "disabled";
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun			ports {
915*4882a593Smuzhiyun				#address-cells = <1>;
916*4882a593Smuzhiyun				#size-cells = <0>;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun				port@1 {
919*4882a593Smuzhiyun					#address-cells = <1>;
920*4882a593Smuzhiyun					#size-cells = <0>;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun					reg = <1>;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun					vin3csi40: endpoint@2 {
925*4882a593Smuzhiyun						reg = <2>;
926*4882a593Smuzhiyun						remote-endpoint = <&csi40vin3>;
927*4882a593Smuzhiyun					};
928*4882a593Smuzhiyun				};
929*4882a593Smuzhiyun			};
930*4882a593Smuzhiyun		};
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun		dmac1: dma-controller@e7300000 {
933*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a77970",
934*4882a593Smuzhiyun				     "renesas,rcar-dmac";
935*4882a593Smuzhiyun			reg = <0 0xe7300000 0 0x10000>;
936*4882a593Smuzhiyun			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
937*4882a593Smuzhiyun				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
938*4882a593Smuzhiyun				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
939*4882a593Smuzhiyun				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
940*4882a593Smuzhiyun				     <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
941*4882a593Smuzhiyun				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
942*4882a593Smuzhiyun				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
943*4882a593Smuzhiyun				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
944*4882a593Smuzhiyun				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>;
945*4882a593Smuzhiyun			interrupt-names = "error",
946*4882a593Smuzhiyun					  "ch0", "ch1", "ch2", "ch3",
947*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7";
948*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 218>;
949*4882a593Smuzhiyun			clock-names = "fck";
950*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
951*4882a593Smuzhiyun			resets = <&cpg 218>;
952*4882a593Smuzhiyun			#dma-cells = <1>;
953*4882a593Smuzhiyun			dma-channels = <8>;
954*4882a593Smuzhiyun			iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>,
955*4882a593Smuzhiyun			       <&ipmmu_ds1 2>, <&ipmmu_ds1 3>,
956*4882a593Smuzhiyun			       <&ipmmu_ds1 4>, <&ipmmu_ds1 5>,
957*4882a593Smuzhiyun			       <&ipmmu_ds1 6>, <&ipmmu_ds1 7>;
958*4882a593Smuzhiyun		};
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun		dmac2: dma-controller@e7310000 {
961*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a77970",
962*4882a593Smuzhiyun				     "renesas,rcar-dmac";
963*4882a593Smuzhiyun			reg = <0 0xe7310000 0 0x10000>;
964*4882a593Smuzhiyun			interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>,
965*4882a593Smuzhiyun				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
966*4882a593Smuzhiyun				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
967*4882a593Smuzhiyun				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
968*4882a593Smuzhiyun				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
969*4882a593Smuzhiyun				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
970*4882a593Smuzhiyun				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
971*4882a593Smuzhiyun				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
972*4882a593Smuzhiyun				     <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
973*4882a593Smuzhiyun			interrupt-names = "error",
974*4882a593Smuzhiyun					  "ch0", "ch1", "ch2", "ch3",
975*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7";
976*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 217>;
977*4882a593Smuzhiyun			clock-names = "fck";
978*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
979*4882a593Smuzhiyun			resets = <&cpg 217>;
980*4882a593Smuzhiyun			#dma-cells = <1>;
981*4882a593Smuzhiyun			dma-channels = <8>;
982*4882a593Smuzhiyun			iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>,
983*4882a593Smuzhiyun			       <&ipmmu_ds1 18>, <&ipmmu_ds1 19>,
984*4882a593Smuzhiyun			       <&ipmmu_ds1 20>, <&ipmmu_ds1 21>,
985*4882a593Smuzhiyun			       <&ipmmu_ds1 22>, <&ipmmu_ds1 23>;
986*4882a593Smuzhiyun		};
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun		ipmmu_ds1: iommu@e7740000 {
989*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77970";
990*4882a593Smuzhiyun			reg = <0 0xe7740000 0 0x1000>;
991*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 0>;
992*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
993*4882a593Smuzhiyun			#iommu-cells = <1>;
994*4882a593Smuzhiyun		};
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun		ipmmu_ir: iommu@ff8b0000 {
997*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77970";
998*4882a593Smuzhiyun			reg = <0 0xff8b0000 0 0x1000>;
999*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 3>;
1000*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_A3IR>;
1001*4882a593Smuzhiyun			#iommu-cells = <1>;
1002*4882a593Smuzhiyun		};
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun		ipmmu_mm: iommu@e67b0000 {
1005*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77970";
1006*4882a593Smuzhiyun			reg = <0 0xe67b0000 0 0x1000>;
1007*4882a593Smuzhiyun			interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
1008*4882a593Smuzhiyun				     <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
1009*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
1010*4882a593Smuzhiyun			#iommu-cells = <1>;
1011*4882a593Smuzhiyun		};
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun		ipmmu_rt: iommu@ffc80000 {
1014*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77970";
1015*4882a593Smuzhiyun			reg = <0 0xffc80000 0 0x1000>;
1016*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 7>;
1017*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
1018*4882a593Smuzhiyun			#iommu-cells = <1>;
1019*4882a593Smuzhiyun		};
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun		ipmmu_vi0: iommu@febd0000 {
1022*4882a593Smuzhiyun			compatible = "renesas,ipmmu-r8a77970";
1023*4882a593Smuzhiyun			reg = <0 0xfebd0000 0 0x1000>;
1024*4882a593Smuzhiyun			renesas,ipmmu-main = <&ipmmu_mm 9>;
1025*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
1026*4882a593Smuzhiyun			#iommu-cells = <1>;
1027*4882a593Smuzhiyun		};
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun		mmc0: mmc@ee140000 {
1030*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a77970",
1031*4882a593Smuzhiyun				     "renesas,rcar-gen3-sdhi";
1032*4882a593Smuzhiyun			reg = <0 0xee140000 0 0x2000>;
1033*4882a593Smuzhiyun			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
1034*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 314>;
1035*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
1036*4882a593Smuzhiyun			resets = <&cpg 314>;
1037*4882a593Smuzhiyun			max-frequency = <200000000>;
1038*4882a593Smuzhiyun			iommus = <&ipmmu_ds1 32>;
1039*4882a593Smuzhiyun			status = "disabled";
1040*4882a593Smuzhiyun		};
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun		rpc: spi@ee200000 {
1043*4882a593Smuzhiyun			compatible = "renesas,r8a77970-rpc-if",
1044*4882a593Smuzhiyun				     "renesas,rcar-gen3-rpc-if";
1045*4882a593Smuzhiyun			reg = <0 0xee200000 0 0x200>,
1046*4882a593Smuzhiyun			      <0 0x08000000 0 0x4000000>,
1047*4882a593Smuzhiyun			      <0 0xee208000 0 0x100>;
1048*4882a593Smuzhiyun			reg-names = "regs", "dirmap", "wbuf";
1049*4882a593Smuzhiyun			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
1050*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 917>;
1051*4882a593Smuzhiyun			clock-names = "rpc";
1052*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
1053*4882a593Smuzhiyun			resets = <&cpg 917>;
1054*4882a593Smuzhiyun			#address-cells = <1>;
1055*4882a593Smuzhiyun			#size-cells = <0>;
1056*4882a593Smuzhiyun			status = "disabled";
1057*4882a593Smuzhiyun		};
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun		gic: interrupt-controller@f1010000 {
1060*4882a593Smuzhiyun			compatible = "arm,gic-400";
1061*4882a593Smuzhiyun			#interrupt-cells = <3>;
1062*4882a593Smuzhiyun			#address-cells = <0>;
1063*4882a593Smuzhiyun			interrupt-controller;
1064*4882a593Smuzhiyun			reg = <0 0xf1010000 0 0x1000>,
1065*4882a593Smuzhiyun			      <0 0xf1020000 0 0x20000>,
1066*4882a593Smuzhiyun			      <0 0xf1040000 0 0x20000>,
1067*4882a593Smuzhiyun			      <0 0xf1060000 0 0x20000>;
1068*4882a593Smuzhiyun			interrupts = <GIC_PPI 9	(GIC_CPU_MASK_SIMPLE(2) |
1069*4882a593Smuzhiyun				      IRQ_TYPE_LEVEL_HIGH)>;
1070*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 408>;
1071*4882a593Smuzhiyun			clock-names = "clk";
1072*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
1073*4882a593Smuzhiyun			resets = <&cpg 408>;
1074*4882a593Smuzhiyun		};
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun		vspd0: vsp@fea20000 {
1077*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1078*4882a593Smuzhiyun			reg = <0 0xfea20000 0 0x5000>;
1079*4882a593Smuzhiyun			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
1080*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 623>;
1081*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
1082*4882a593Smuzhiyun			resets = <&cpg 623>;
1083*4882a593Smuzhiyun			renesas,fcp = <&fcpvd0>;
1084*4882a593Smuzhiyun		};
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun		fcpvd0: fcp@fea27000 {
1087*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1088*4882a593Smuzhiyun			reg = <0 0xfea27000 0 0x200>;
1089*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 603>;
1090*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
1091*4882a593Smuzhiyun			resets = <&cpg 603>;
1092*4882a593Smuzhiyun		};
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun		csi40: csi2@feaa0000 {
1095*4882a593Smuzhiyun			compatible = "renesas,r8a77970-csi2";
1096*4882a593Smuzhiyun			reg = <0 0xfeaa0000 0 0x10000>;
1097*4882a593Smuzhiyun			interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
1098*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 716>;
1099*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
1100*4882a593Smuzhiyun			resets = <&cpg 716>;
1101*4882a593Smuzhiyun			status = "disabled";
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun			ports {
1104*4882a593Smuzhiyun				#address-cells = <1>;
1105*4882a593Smuzhiyun				#size-cells = <0>;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun				port@1 {
1108*4882a593Smuzhiyun					#address-cells = <1>;
1109*4882a593Smuzhiyun					#size-cells = <0>;
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun					reg = <1>;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun					csi40vin0: endpoint@0 {
1114*4882a593Smuzhiyun						reg = <0>;
1115*4882a593Smuzhiyun						remote-endpoint = <&vin0csi40>;
1116*4882a593Smuzhiyun					};
1117*4882a593Smuzhiyun					csi40vin1: endpoint@1 {
1118*4882a593Smuzhiyun						reg = <1>;
1119*4882a593Smuzhiyun						remote-endpoint = <&vin1csi40>;
1120*4882a593Smuzhiyun					};
1121*4882a593Smuzhiyun					csi40vin2: endpoint@2 {
1122*4882a593Smuzhiyun						reg = <2>;
1123*4882a593Smuzhiyun						remote-endpoint = <&vin2csi40>;
1124*4882a593Smuzhiyun					};
1125*4882a593Smuzhiyun					csi40vin3: endpoint@3 {
1126*4882a593Smuzhiyun						reg = <3>;
1127*4882a593Smuzhiyun						remote-endpoint = <&vin3csi40>;
1128*4882a593Smuzhiyun					};
1129*4882a593Smuzhiyun				};
1130*4882a593Smuzhiyun			};
1131*4882a593Smuzhiyun		};
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun		du: display@feb00000 {
1134*4882a593Smuzhiyun			compatible = "renesas,du-r8a77970";
1135*4882a593Smuzhiyun			reg = <0 0xfeb00000 0 0x80000>;
1136*4882a593Smuzhiyun			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>;
1137*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 724>;
1138*4882a593Smuzhiyun			clock-names = "du.0";
1139*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
1140*4882a593Smuzhiyun			resets = <&cpg 724>;
1141*4882a593Smuzhiyun			reset-names = "du.0";
1142*4882a593Smuzhiyun			renesas,vsps = <&vspd0 0>;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun			status = "disabled";
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun			ports {
1147*4882a593Smuzhiyun				#address-cells = <1>;
1148*4882a593Smuzhiyun				#size-cells = <0>;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun				port@0 {
1151*4882a593Smuzhiyun					reg = <0>;
1152*4882a593Smuzhiyun					du_out_rgb: endpoint {
1153*4882a593Smuzhiyun					};
1154*4882a593Smuzhiyun				};
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun				port@1 {
1157*4882a593Smuzhiyun					reg = <1>;
1158*4882a593Smuzhiyun					du_out_lvds0: endpoint {
1159*4882a593Smuzhiyun						remote-endpoint = <&lvds0_in>;
1160*4882a593Smuzhiyun					};
1161*4882a593Smuzhiyun				};
1162*4882a593Smuzhiyun			};
1163*4882a593Smuzhiyun		};
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun		lvds0: lvds-encoder@feb90000 {
1166*4882a593Smuzhiyun			compatible = "renesas,r8a77970-lvds";
1167*4882a593Smuzhiyun			reg = <0 0xfeb90000 0 0x14>;
1168*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 727>;
1169*4882a593Smuzhiyun			power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
1170*4882a593Smuzhiyun			resets = <&cpg 727>;
1171*4882a593Smuzhiyun			status = "disabled";
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun			ports {
1174*4882a593Smuzhiyun				#address-cells = <1>;
1175*4882a593Smuzhiyun				#size-cells = <0>;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun				port@0 {
1178*4882a593Smuzhiyun					reg = <0>;
1179*4882a593Smuzhiyun					lvds0_in: endpoint {
1180*4882a593Smuzhiyun						remote-endpoint =
1181*4882a593Smuzhiyun							<&du_out_lvds0>;
1182*4882a593Smuzhiyun					};
1183*4882a593Smuzhiyun				};
1184*4882a593Smuzhiyun				port@1 {
1185*4882a593Smuzhiyun					reg = <1>;
1186*4882a593Smuzhiyun					lvds0_out: endpoint {
1187*4882a593Smuzhiyun					};
1188*4882a593Smuzhiyun				};
1189*4882a593Smuzhiyun			};
1190*4882a593Smuzhiyun		};
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun		prr: chipid@fff00044 {
1193*4882a593Smuzhiyun			compatible = "renesas,prr";
1194*4882a593Smuzhiyun			reg = <0 0xfff00044 0 4>;
1195*4882a593Smuzhiyun		};
1196*4882a593Smuzhiyun	};
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun	thermal-zones {
1199*4882a593Smuzhiyun		cpu-thermal {
1200*4882a593Smuzhiyun			polling-delay-passive = <250>;
1201*4882a593Smuzhiyun			polling-delay = <1000>;
1202*4882a593Smuzhiyun			thermal-sensors = <&thermal>;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun			cooling-maps {
1205*4882a593Smuzhiyun			};
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun			trips {
1208*4882a593Smuzhiyun				cpu-crit {
1209*4882a593Smuzhiyun					temperature = <120000>;
1210*4882a593Smuzhiyun					hysteresis = <2000>;
1211*4882a593Smuzhiyun					type = "critical";
1212*4882a593Smuzhiyun				};
1213*4882a593Smuzhiyun			};
1214*4882a593Smuzhiyun		};
1215*4882a593Smuzhiyun	};
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun	timer {
1218*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
1219*4882a593Smuzhiyun		interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
1220*4882a593Smuzhiyun				      <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
1221*4882a593Smuzhiyun				      <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
1222*4882a593Smuzhiyun				      <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
1223*4882a593Smuzhiyun	};
1224*4882a593Smuzhiyun};
1225