1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for the R-Car M3-W+ (R8A77961) SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2016-2017 Renesas Electronics Corp. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/clock/r8a77961-cpg-mssr.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun#include <dt-bindings/power/r8a77961-sysc.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun#define CPG_AUDIO_CLK_I R8A77961_CLK_S0D4 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun compatible = "renesas,r8a77961"; 16*4882a593Smuzhiyun #address-cells = <2>; 17*4882a593Smuzhiyun #size-cells = <2>; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* 20*4882a593Smuzhiyun * The external audio clocks are configured as 0 Hz fixed frequency 21*4882a593Smuzhiyun * clocks by default. 22*4882a593Smuzhiyun * Boards that provide audio clocks should override them. 23*4882a593Smuzhiyun */ 24*4882a593Smuzhiyun audio_clk_a: audio_clk_a { 25*4882a593Smuzhiyun compatible = "fixed-clock"; 26*4882a593Smuzhiyun #clock-cells = <0>; 27*4882a593Smuzhiyun clock-frequency = <0>; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun audio_clk_b: audio_clk_b { 31*4882a593Smuzhiyun compatible = "fixed-clock"; 32*4882a593Smuzhiyun #clock-cells = <0>; 33*4882a593Smuzhiyun clock-frequency = <0>; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun audio_clk_c: audio_clk_c { 37*4882a593Smuzhiyun compatible = "fixed-clock"; 38*4882a593Smuzhiyun #clock-cells = <0>; 39*4882a593Smuzhiyun clock-frequency = <0>; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun /* External CAN clock - to be overridden by boards that provide it */ 43*4882a593Smuzhiyun can_clk: can { 44*4882a593Smuzhiyun compatible = "fixed-clock"; 45*4882a593Smuzhiyun #clock-cells = <0>; 46*4882a593Smuzhiyun clock-frequency = <0>; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun cluster0_opp: opp_table0 { 50*4882a593Smuzhiyun compatible = "operating-points-v2"; 51*4882a593Smuzhiyun opp-shared; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun opp-500000000 { 54*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 55*4882a593Smuzhiyun opp-microvolt = <830000>; 56*4882a593Smuzhiyun clock-latency-ns = <300000>; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun opp-1000000000 { 59*4882a593Smuzhiyun opp-hz = /bits/ 64 <1000000000>; 60*4882a593Smuzhiyun opp-microvolt = <830000>; 61*4882a593Smuzhiyun clock-latency-ns = <300000>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun opp-1500000000 { 64*4882a593Smuzhiyun opp-hz = /bits/ 64 <1500000000>; 65*4882a593Smuzhiyun opp-microvolt = <830000>; 66*4882a593Smuzhiyun clock-latency-ns = <300000>; 67*4882a593Smuzhiyun opp-suspend; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun opp-1600000000 { 70*4882a593Smuzhiyun opp-hz = /bits/ 64 <1600000000>; 71*4882a593Smuzhiyun opp-microvolt = <900000>; 72*4882a593Smuzhiyun clock-latency-ns = <300000>; 73*4882a593Smuzhiyun turbo-mode; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun opp-1700000000 { 76*4882a593Smuzhiyun opp-hz = /bits/ 64 <1700000000>; 77*4882a593Smuzhiyun opp-microvolt = <900000>; 78*4882a593Smuzhiyun clock-latency-ns = <300000>; 79*4882a593Smuzhiyun turbo-mode; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun opp-1800000000 { 82*4882a593Smuzhiyun opp-hz = /bits/ 64 <1800000000>; 83*4882a593Smuzhiyun opp-microvolt = <960000>; 84*4882a593Smuzhiyun clock-latency-ns = <300000>; 85*4882a593Smuzhiyun turbo-mode; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun cluster1_opp: opp_table1 { 90*4882a593Smuzhiyun compatible = "operating-points-v2"; 91*4882a593Smuzhiyun opp-shared; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun opp-800000000 { 94*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 95*4882a593Smuzhiyun opp-microvolt = <820000>; 96*4882a593Smuzhiyun clock-latency-ns = <300000>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun opp-1000000000 { 99*4882a593Smuzhiyun opp-hz = /bits/ 64 <1000000000>; 100*4882a593Smuzhiyun opp-microvolt = <820000>; 101*4882a593Smuzhiyun clock-latency-ns = <300000>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun opp-1200000000 { 104*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 105*4882a593Smuzhiyun opp-microvolt = <820000>; 106*4882a593Smuzhiyun clock-latency-ns = <300000>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun opp-1300000000 { 109*4882a593Smuzhiyun opp-hz = /bits/ 64 <1300000000>; 110*4882a593Smuzhiyun opp-microvolt = <820000>; 111*4882a593Smuzhiyun clock-latency-ns = <300000>; 112*4882a593Smuzhiyun turbo-mode; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun cpus { 117*4882a593Smuzhiyun #address-cells = <1>; 118*4882a593Smuzhiyun #size-cells = <0>; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun cpu-map { 121*4882a593Smuzhiyun cluster0 { 122*4882a593Smuzhiyun core0 { 123*4882a593Smuzhiyun cpu = <&a57_0>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun core1 { 126*4882a593Smuzhiyun cpu = <&a57_1>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun cluster1 { 131*4882a593Smuzhiyun core0 { 132*4882a593Smuzhiyun cpu = <&a53_0>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun core1 { 135*4882a593Smuzhiyun cpu = <&a53_1>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun core2 { 138*4882a593Smuzhiyun cpu = <&a53_2>; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun core3 { 141*4882a593Smuzhiyun cpu = <&a53_3>; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun a57_0: cpu@0 { 147*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 148*4882a593Smuzhiyun reg = <0x0>; 149*4882a593Smuzhiyun device_type = "cpu"; 150*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_CA57_CPU0>; 151*4882a593Smuzhiyun next-level-cache = <&L2_CA57>; 152*4882a593Smuzhiyun enable-method = "psci"; 153*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_0>; 154*4882a593Smuzhiyun dynamic-power-coefficient = <854>; 155*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A77961_CLK_Z>; 156*4882a593Smuzhiyun operating-points-v2 = <&cluster0_opp>; 157*4882a593Smuzhiyun capacity-dmips-mhz = <1024>; 158*4882a593Smuzhiyun #cooling-cells = <2>; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun a57_1: cpu@1 { 162*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 163*4882a593Smuzhiyun reg = <0x1>; 164*4882a593Smuzhiyun device_type = "cpu"; 165*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_CA57_CPU1>; 166*4882a593Smuzhiyun next-level-cache = <&L2_CA57>; 167*4882a593Smuzhiyun enable-method = "psci"; 168*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_0>; 169*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A77961_CLK_Z>; 170*4882a593Smuzhiyun operating-points-v2 = <&cluster0_opp>; 171*4882a593Smuzhiyun capacity-dmips-mhz = <1024>; 172*4882a593Smuzhiyun #cooling-cells = <2>; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun a53_0: cpu@100 { 176*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 177*4882a593Smuzhiyun reg = <0x100>; 178*4882a593Smuzhiyun device_type = "cpu"; 179*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_CA53_CPU0>; 180*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 181*4882a593Smuzhiyun enable-method = "psci"; 182*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_1>; 183*4882a593Smuzhiyun #cooling-cells = <2>; 184*4882a593Smuzhiyun dynamic-power-coefficient = <277>; 185*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 186*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 187*4882a593Smuzhiyun capacity-dmips-mhz = <535>; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun a53_1: cpu@101 { 191*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 192*4882a593Smuzhiyun reg = <0x101>; 193*4882a593Smuzhiyun device_type = "cpu"; 194*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_CA53_CPU1>; 195*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 196*4882a593Smuzhiyun enable-method = "psci"; 197*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_1>; 198*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 199*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 200*4882a593Smuzhiyun capacity-dmips-mhz = <535>; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun a53_2: cpu@102 { 204*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 205*4882a593Smuzhiyun reg = <0x102>; 206*4882a593Smuzhiyun device_type = "cpu"; 207*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_CA53_CPU2>; 208*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 209*4882a593Smuzhiyun enable-method = "psci"; 210*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_1>; 211*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 212*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 213*4882a593Smuzhiyun capacity-dmips-mhz = <535>; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun a53_3: cpu@103 { 217*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 218*4882a593Smuzhiyun reg = <0x103>; 219*4882a593Smuzhiyun device_type = "cpu"; 220*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_CA53_CPU3>; 221*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 222*4882a593Smuzhiyun enable-method = "psci"; 223*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_1>; 224*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 225*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 226*4882a593Smuzhiyun capacity-dmips-mhz = <535>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun L2_CA57: cache-controller-0 { 230*4882a593Smuzhiyun compatible = "cache"; 231*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_CA57_SCU>; 232*4882a593Smuzhiyun cache-unified; 233*4882a593Smuzhiyun cache-level = <2>; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun L2_CA53: cache-controller-1 { 237*4882a593Smuzhiyun compatible = "cache"; 238*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_CA53_SCU>; 239*4882a593Smuzhiyun cache-unified; 240*4882a593Smuzhiyun cache-level = <2>; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun idle-states { 244*4882a593Smuzhiyun entry-method = "psci"; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun CPU_SLEEP_0: cpu-sleep-0 { 247*4882a593Smuzhiyun compatible = "arm,idle-state"; 248*4882a593Smuzhiyun arm,psci-suspend-param = <0x0010000>; 249*4882a593Smuzhiyun local-timer-stop; 250*4882a593Smuzhiyun entry-latency-us = <400>; 251*4882a593Smuzhiyun exit-latency-us = <500>; 252*4882a593Smuzhiyun min-residency-us = <4000>; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun CPU_SLEEP_1: cpu-sleep-1 { 256*4882a593Smuzhiyun compatible = "arm,idle-state"; 257*4882a593Smuzhiyun arm,psci-suspend-param = <0x0010000>; 258*4882a593Smuzhiyun local-timer-stop; 259*4882a593Smuzhiyun entry-latency-us = <700>; 260*4882a593Smuzhiyun exit-latency-us = <700>; 261*4882a593Smuzhiyun min-residency-us = <5000>; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun extal_clk: extal { 267*4882a593Smuzhiyun compatible = "fixed-clock"; 268*4882a593Smuzhiyun #clock-cells = <0>; 269*4882a593Smuzhiyun /* This value must be overridden by the board */ 270*4882a593Smuzhiyun clock-frequency = <0>; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun extalr_clk: extalr { 274*4882a593Smuzhiyun compatible = "fixed-clock"; 275*4882a593Smuzhiyun #clock-cells = <0>; 276*4882a593Smuzhiyun /* This value must be overridden by the board */ 277*4882a593Smuzhiyun clock-frequency = <0>; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun /* External PCIe clock - can be overridden by the board */ 281*4882a593Smuzhiyun pcie_bus_clk: pcie_bus { 282*4882a593Smuzhiyun compatible = "fixed-clock"; 283*4882a593Smuzhiyun #clock-cells = <0>; 284*4882a593Smuzhiyun clock-frequency = <0>; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun pmu_a53 { 288*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 289*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 290*4882a593Smuzhiyun <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>, 291*4882a593Smuzhiyun <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>, 292*4882a593Smuzhiyun <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 293*4882a593Smuzhiyun interrupt-affinity = <&a53_0>, <&a53_1>, <&a53_2>, <&a53_3>; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun pmu_a57 { 297*4882a593Smuzhiyun compatible = "arm,cortex-a57-pmu"; 298*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 299*4882a593Smuzhiyun <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 300*4882a593Smuzhiyun interrupt-affinity = <&a57_0>, <&a57_1>; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun psci { 304*4882a593Smuzhiyun compatible = "arm,psci-1.0", "arm,psci-0.2"; 305*4882a593Smuzhiyun method = "smc"; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* External SCIF clock - to be overridden by boards that provide it */ 309*4882a593Smuzhiyun scif_clk: scif { 310*4882a593Smuzhiyun compatible = "fixed-clock"; 311*4882a593Smuzhiyun #clock-cells = <0>; 312*4882a593Smuzhiyun clock-frequency = <0>; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun soc { 316*4882a593Smuzhiyun compatible = "simple-bus"; 317*4882a593Smuzhiyun interrupt-parent = <&gic>; 318*4882a593Smuzhiyun #address-cells = <2>; 319*4882a593Smuzhiyun #size-cells = <2>; 320*4882a593Smuzhiyun ranges; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun rwdt: watchdog@e6020000 { 323*4882a593Smuzhiyun compatible = "renesas,r8a77961-wdt", 324*4882a593Smuzhiyun "renesas,rcar-gen3-wdt"; 325*4882a593Smuzhiyun reg = <0 0xe6020000 0 0x0c>; 326*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 402>; 327*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 328*4882a593Smuzhiyun resets = <&cpg 402>; 329*4882a593Smuzhiyun status = "disabled"; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun gpio0: gpio@e6050000 { 333*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77961", 334*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 335*4882a593Smuzhiyun reg = <0 0xe6050000 0 0x50>; 336*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 337*4882a593Smuzhiyun #gpio-cells = <2>; 338*4882a593Smuzhiyun gpio-controller; 339*4882a593Smuzhiyun gpio-ranges = <&pfc 0 0 16>; 340*4882a593Smuzhiyun #interrupt-cells = <2>; 341*4882a593Smuzhiyun interrupt-controller; 342*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 912>; 343*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 344*4882a593Smuzhiyun resets = <&cpg 912>; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun gpio1: gpio@e6051000 { 348*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77961", 349*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 350*4882a593Smuzhiyun reg = <0 0xe6051000 0 0x50>; 351*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 352*4882a593Smuzhiyun #gpio-cells = <2>; 353*4882a593Smuzhiyun gpio-controller; 354*4882a593Smuzhiyun gpio-ranges = <&pfc 0 32 29>; 355*4882a593Smuzhiyun #interrupt-cells = <2>; 356*4882a593Smuzhiyun interrupt-controller; 357*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 911>; 358*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 359*4882a593Smuzhiyun resets = <&cpg 911>; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun gpio2: gpio@e6052000 { 363*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77961", 364*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 365*4882a593Smuzhiyun reg = <0 0xe6052000 0 0x50>; 366*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 367*4882a593Smuzhiyun #gpio-cells = <2>; 368*4882a593Smuzhiyun gpio-controller; 369*4882a593Smuzhiyun gpio-ranges = <&pfc 0 64 15>; 370*4882a593Smuzhiyun #interrupt-cells = <2>; 371*4882a593Smuzhiyun interrupt-controller; 372*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 910>; 373*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 374*4882a593Smuzhiyun resets = <&cpg 910>; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun gpio3: gpio@e6053000 { 378*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77961", 379*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 380*4882a593Smuzhiyun reg = <0 0xe6053000 0 0x50>; 381*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 382*4882a593Smuzhiyun #gpio-cells = <2>; 383*4882a593Smuzhiyun gpio-controller; 384*4882a593Smuzhiyun gpio-ranges = <&pfc 0 96 16>; 385*4882a593Smuzhiyun #interrupt-cells = <2>; 386*4882a593Smuzhiyun interrupt-controller; 387*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 909>; 388*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 389*4882a593Smuzhiyun resets = <&cpg 909>; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun gpio4: gpio@e6054000 { 393*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77961", 394*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 395*4882a593Smuzhiyun reg = <0 0xe6054000 0 0x50>; 396*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 397*4882a593Smuzhiyun #gpio-cells = <2>; 398*4882a593Smuzhiyun gpio-controller; 399*4882a593Smuzhiyun gpio-ranges = <&pfc 0 128 18>; 400*4882a593Smuzhiyun #interrupt-cells = <2>; 401*4882a593Smuzhiyun interrupt-controller; 402*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 908>; 403*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 404*4882a593Smuzhiyun resets = <&cpg 908>; 405*4882a593Smuzhiyun }; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun gpio5: gpio@e6055000 { 408*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77961", 409*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 410*4882a593Smuzhiyun reg = <0 0xe6055000 0 0x50>; 411*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 412*4882a593Smuzhiyun #gpio-cells = <2>; 413*4882a593Smuzhiyun gpio-controller; 414*4882a593Smuzhiyun gpio-ranges = <&pfc 0 160 26>; 415*4882a593Smuzhiyun #interrupt-cells = <2>; 416*4882a593Smuzhiyun interrupt-controller; 417*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 907>; 418*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 419*4882a593Smuzhiyun resets = <&cpg 907>; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun gpio6: gpio@e6055400 { 423*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77961", 424*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 425*4882a593Smuzhiyun reg = <0 0xe6055400 0 0x50>; 426*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 427*4882a593Smuzhiyun #gpio-cells = <2>; 428*4882a593Smuzhiyun gpio-controller; 429*4882a593Smuzhiyun gpio-ranges = <&pfc 0 192 32>; 430*4882a593Smuzhiyun #interrupt-cells = <2>; 431*4882a593Smuzhiyun interrupt-controller; 432*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 906>; 433*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 434*4882a593Smuzhiyun resets = <&cpg 906>; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun gpio7: gpio@e6055800 { 438*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77961", 439*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 440*4882a593Smuzhiyun reg = <0 0xe6055800 0 0x50>; 441*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 442*4882a593Smuzhiyun #gpio-cells = <2>; 443*4882a593Smuzhiyun gpio-controller; 444*4882a593Smuzhiyun gpio-ranges = <&pfc 0 224 4>; 445*4882a593Smuzhiyun #interrupt-cells = <2>; 446*4882a593Smuzhiyun interrupt-controller; 447*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 905>; 448*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 449*4882a593Smuzhiyun resets = <&cpg 905>; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun pfc: pinctrl@e6060000 { 453*4882a593Smuzhiyun compatible = "renesas,pfc-r8a77961"; 454*4882a593Smuzhiyun reg = <0 0xe6060000 0 0x50c>; 455*4882a593Smuzhiyun }; 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun cpg: clock-controller@e6150000 { 458*4882a593Smuzhiyun compatible = "renesas,r8a77961-cpg-mssr"; 459*4882a593Smuzhiyun reg = <0 0xe6150000 0 0x1000>; 460*4882a593Smuzhiyun clocks = <&extal_clk>, <&extalr_clk>; 461*4882a593Smuzhiyun clock-names = "extal", "extalr"; 462*4882a593Smuzhiyun #clock-cells = <2>; 463*4882a593Smuzhiyun #power-domain-cells = <0>; 464*4882a593Smuzhiyun #reset-cells = <1>; 465*4882a593Smuzhiyun }; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun rst: reset-controller@e6160000 { 468*4882a593Smuzhiyun compatible = "renesas,r8a77961-rst"; 469*4882a593Smuzhiyun reg = <0 0xe6160000 0 0x0200>; 470*4882a593Smuzhiyun }; 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun sysc: system-controller@e6180000 { 473*4882a593Smuzhiyun compatible = "renesas,r8a77961-sysc"; 474*4882a593Smuzhiyun reg = <0 0xe6180000 0 0x0400>; 475*4882a593Smuzhiyun #power-domain-cells = <1>; 476*4882a593Smuzhiyun }; 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun tsc: thermal@e6198000 { 479*4882a593Smuzhiyun compatible = "renesas,r8a77961-thermal"; 480*4882a593Smuzhiyun reg = <0 0xe6198000 0 0x100>, 481*4882a593Smuzhiyun <0 0xe61a0000 0 0x100>, 482*4882a593Smuzhiyun <0 0xe61a8000 0 0x100>; 483*4882a593Smuzhiyun interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 484*4882a593Smuzhiyun <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 485*4882a593Smuzhiyun <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 486*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 522>; 487*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 488*4882a593Smuzhiyun resets = <&cpg 522>; 489*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 490*4882a593Smuzhiyun }; 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun intc_ex: interrupt-controller@e61c0000 { 493*4882a593Smuzhiyun #interrupt-cells = <2>; 494*4882a593Smuzhiyun interrupt-controller; 495*4882a593Smuzhiyun reg = <0 0xe61c0000 0 0x200>; 496*4882a593Smuzhiyun /* placeholder */ 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun i2c0: i2c@e6500000 { 500*4882a593Smuzhiyun #address-cells = <1>; 501*4882a593Smuzhiyun #size-cells = <0>; 502*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77961", 503*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 504*4882a593Smuzhiyun reg = <0 0xe6500000 0 0x40>; 505*4882a593Smuzhiyun interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 506*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 931>; 507*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 508*4882a593Smuzhiyun resets = <&cpg 931>; 509*4882a593Smuzhiyun dmas = <&dmac1 0x91>, <&dmac1 0x90>, 510*4882a593Smuzhiyun <&dmac2 0x91>, <&dmac2 0x90>; 511*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 512*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 513*4882a593Smuzhiyun status = "disabled"; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun i2c1: i2c@e6508000 { 517*4882a593Smuzhiyun #address-cells = <1>; 518*4882a593Smuzhiyun #size-cells = <0>; 519*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77961", 520*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 521*4882a593Smuzhiyun reg = <0 0xe6508000 0 0x40>; 522*4882a593Smuzhiyun interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 523*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 930>; 524*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 525*4882a593Smuzhiyun resets = <&cpg 930>; 526*4882a593Smuzhiyun dmas = <&dmac1 0x93>, <&dmac1 0x92>, 527*4882a593Smuzhiyun <&dmac2 0x93>, <&dmac2 0x92>; 528*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 529*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 530*4882a593Smuzhiyun status = "disabled"; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun i2c2: i2c@e6510000 { 534*4882a593Smuzhiyun #address-cells = <1>; 535*4882a593Smuzhiyun #size-cells = <0>; 536*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77961", 537*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 538*4882a593Smuzhiyun reg = <0 0xe6510000 0 0x40>; 539*4882a593Smuzhiyun interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 540*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 929>; 541*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 542*4882a593Smuzhiyun resets = <&cpg 929>; 543*4882a593Smuzhiyun dmas = <&dmac1 0x95>, <&dmac1 0x94>, 544*4882a593Smuzhiyun <&dmac2 0x95>, <&dmac2 0x94>; 545*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 546*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 547*4882a593Smuzhiyun status = "disabled"; 548*4882a593Smuzhiyun }; 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun i2c3: i2c@e66d0000 { 551*4882a593Smuzhiyun #address-cells = <1>; 552*4882a593Smuzhiyun #size-cells = <0>; 553*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77961", 554*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 555*4882a593Smuzhiyun reg = <0 0xe66d0000 0 0x40>; 556*4882a593Smuzhiyun interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 557*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 928>; 558*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 559*4882a593Smuzhiyun resets = <&cpg 928>; 560*4882a593Smuzhiyun dmas = <&dmac0 0x97>, <&dmac0 0x96>; 561*4882a593Smuzhiyun dma-names = "tx", "rx"; 562*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 563*4882a593Smuzhiyun status = "disabled"; 564*4882a593Smuzhiyun }; 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun i2c4: i2c@e66d8000 { 567*4882a593Smuzhiyun #address-cells = <1>; 568*4882a593Smuzhiyun #size-cells = <0>; 569*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77961", 570*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 571*4882a593Smuzhiyun reg = <0 0xe66d8000 0 0x40>; 572*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 573*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 927>; 574*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 575*4882a593Smuzhiyun resets = <&cpg 927>; 576*4882a593Smuzhiyun dmas = <&dmac0 0x99>, <&dmac0 0x98>; 577*4882a593Smuzhiyun dma-names = "tx", "rx"; 578*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 579*4882a593Smuzhiyun status = "disabled"; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun i2c5: i2c@e66e0000 { 583*4882a593Smuzhiyun #address-cells = <1>; 584*4882a593Smuzhiyun #size-cells = <0>; 585*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77961", 586*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 587*4882a593Smuzhiyun reg = <0 0xe66e0000 0 0x40>; 588*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 589*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 919>; 590*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 591*4882a593Smuzhiyun resets = <&cpg 919>; 592*4882a593Smuzhiyun dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 593*4882a593Smuzhiyun dma-names = "tx", "rx"; 594*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 595*4882a593Smuzhiyun status = "disabled"; 596*4882a593Smuzhiyun }; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun i2c6: i2c@e66e8000 { 599*4882a593Smuzhiyun #address-cells = <1>; 600*4882a593Smuzhiyun #size-cells = <0>; 601*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77961", 602*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 603*4882a593Smuzhiyun reg = <0 0xe66e8000 0 0x40>; 604*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 605*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 918>; 606*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 607*4882a593Smuzhiyun resets = <&cpg 918>; 608*4882a593Smuzhiyun dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 609*4882a593Smuzhiyun dma-names = "tx", "rx"; 610*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 611*4882a593Smuzhiyun status = "disabled"; 612*4882a593Smuzhiyun }; 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun i2c_dvfs: i2c@e60b0000 { 615*4882a593Smuzhiyun #address-cells = <1>; 616*4882a593Smuzhiyun #size-cells = <0>; 617*4882a593Smuzhiyun compatible = "renesas,iic-r8a77961", 618*4882a593Smuzhiyun "renesas,rcar-gen3-iic", 619*4882a593Smuzhiyun "renesas,rmobile-iic"; 620*4882a593Smuzhiyun reg = <0 0xe60b0000 0 0x425>; 621*4882a593Smuzhiyun interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 622*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 926>; 623*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 624*4882a593Smuzhiyun resets = <&cpg 926>; 625*4882a593Smuzhiyun dmas = <&dmac0 0x11>, <&dmac0 0x10>; 626*4882a593Smuzhiyun dma-names = "tx", "rx"; 627*4882a593Smuzhiyun status = "disabled"; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun hscif0: serial@e6540000 { 631*4882a593Smuzhiyun compatible = "renesas,hscif-r8a77961", 632*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 633*4882a593Smuzhiyun "renesas,hscif"; 634*4882a593Smuzhiyun reg = <0 0xe6540000 0 0x60>; 635*4882a593Smuzhiyun interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 636*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 520>, 637*4882a593Smuzhiyun <&cpg CPG_CORE R8A77961_CLK_S3D1>, 638*4882a593Smuzhiyun <&scif_clk>; 639*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 640*4882a593Smuzhiyun dmas = <&dmac1 0x31>, <&dmac1 0x30>, 641*4882a593Smuzhiyun <&dmac2 0x31>, <&dmac2 0x30>; 642*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 643*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 644*4882a593Smuzhiyun resets = <&cpg 520>; 645*4882a593Smuzhiyun status = "disabled"; 646*4882a593Smuzhiyun }; 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun hscif1: serial@e6550000 { 649*4882a593Smuzhiyun compatible = "renesas,hscif-r8a77961", 650*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 651*4882a593Smuzhiyun "renesas,hscif"; 652*4882a593Smuzhiyun reg = <0 0xe6550000 0 0x60>; 653*4882a593Smuzhiyun interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 654*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 519>, 655*4882a593Smuzhiyun <&cpg CPG_CORE R8A77961_CLK_S3D1>, 656*4882a593Smuzhiyun <&scif_clk>; 657*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 658*4882a593Smuzhiyun dmas = <&dmac1 0x33>, <&dmac1 0x32>, 659*4882a593Smuzhiyun <&dmac2 0x33>, <&dmac2 0x32>; 660*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 661*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 662*4882a593Smuzhiyun resets = <&cpg 519>; 663*4882a593Smuzhiyun status = "disabled"; 664*4882a593Smuzhiyun }; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun hscif2: serial@e6560000 { 667*4882a593Smuzhiyun compatible = "renesas,hscif-r8a77961", 668*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 669*4882a593Smuzhiyun "renesas,hscif"; 670*4882a593Smuzhiyun reg = <0 0xe6560000 0 0x60>; 671*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 672*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 518>, 673*4882a593Smuzhiyun <&cpg CPG_CORE R8A77961_CLK_S3D1>, 674*4882a593Smuzhiyun <&scif_clk>; 675*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 676*4882a593Smuzhiyun dmas = <&dmac1 0x35>, <&dmac1 0x34>, 677*4882a593Smuzhiyun <&dmac2 0x35>, <&dmac2 0x34>; 678*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 679*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 680*4882a593Smuzhiyun resets = <&cpg 518>; 681*4882a593Smuzhiyun status = "disabled"; 682*4882a593Smuzhiyun }; 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun hscif3: serial@e66a0000 { 685*4882a593Smuzhiyun compatible = "renesas,hscif-r8a77961", 686*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 687*4882a593Smuzhiyun "renesas,hscif"; 688*4882a593Smuzhiyun reg = <0 0xe66a0000 0 0x60>; 689*4882a593Smuzhiyun interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 690*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 517>, 691*4882a593Smuzhiyun <&cpg CPG_CORE R8A77961_CLK_S3D1>, 692*4882a593Smuzhiyun <&scif_clk>; 693*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 694*4882a593Smuzhiyun dmas = <&dmac0 0x37>, <&dmac0 0x36>; 695*4882a593Smuzhiyun dma-names = "tx", "rx"; 696*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 697*4882a593Smuzhiyun resets = <&cpg 517>; 698*4882a593Smuzhiyun status = "disabled"; 699*4882a593Smuzhiyun }; 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun hscif4: serial@e66b0000 { 702*4882a593Smuzhiyun compatible = "renesas,hscif-r8a77961", 703*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 704*4882a593Smuzhiyun "renesas,hscif"; 705*4882a593Smuzhiyun reg = <0 0xe66b0000 0 0x60>; 706*4882a593Smuzhiyun interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 707*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 516>, 708*4882a593Smuzhiyun <&cpg CPG_CORE R8A77961_CLK_S3D1>, 709*4882a593Smuzhiyun <&scif_clk>; 710*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 711*4882a593Smuzhiyun dmas = <&dmac0 0x39>, <&dmac0 0x38>; 712*4882a593Smuzhiyun dma-names = "tx", "rx"; 713*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 714*4882a593Smuzhiyun resets = <&cpg 516>; 715*4882a593Smuzhiyun status = "disabled"; 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun hsusb: usb@e6590000 { 719*4882a593Smuzhiyun compatible = "renesas,usbhs-r8a77961", 720*4882a593Smuzhiyun "renesas,rcar-gen3-usbhs"; 721*4882a593Smuzhiyun reg = <0 0xe6590000 0 0x200>; 722*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 723*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 724*4882a593Smuzhiyun dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 725*4882a593Smuzhiyun <&usb_dmac1 0>, <&usb_dmac1 1>; 726*4882a593Smuzhiyun dma-names = "ch0", "ch1", "ch2", "ch3"; 727*4882a593Smuzhiyun renesas,buswait = <11>; 728*4882a593Smuzhiyun phys = <&usb2_phy0 3>; 729*4882a593Smuzhiyun phy-names = "usb"; 730*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 731*4882a593Smuzhiyun resets = <&cpg 704>, <&cpg 703>; 732*4882a593Smuzhiyun status = "disabled"; 733*4882a593Smuzhiyun }; 734*4882a593Smuzhiyun 735*4882a593Smuzhiyun usb_dmac0: dma-controller@e65a0000 { 736*4882a593Smuzhiyun compatible = "renesas,r8a77961-usb-dmac", 737*4882a593Smuzhiyun "renesas,usb-dmac"; 738*4882a593Smuzhiyun reg = <0 0xe65a0000 0 0x100>; 739*4882a593Smuzhiyun interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 740*4882a593Smuzhiyun <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 741*4882a593Smuzhiyun interrupt-names = "ch0", "ch1"; 742*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 330>; 743*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 744*4882a593Smuzhiyun resets = <&cpg 330>; 745*4882a593Smuzhiyun #dma-cells = <1>; 746*4882a593Smuzhiyun dma-channels = <2>; 747*4882a593Smuzhiyun }; 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun usb_dmac1: dma-controller@e65b0000 { 750*4882a593Smuzhiyun compatible = "renesas,r8a77961-usb-dmac", 751*4882a593Smuzhiyun "renesas,usb-dmac"; 752*4882a593Smuzhiyun reg = <0 0xe65b0000 0 0x100>; 753*4882a593Smuzhiyun interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 754*4882a593Smuzhiyun <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 755*4882a593Smuzhiyun interrupt-names = "ch0", "ch1"; 756*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 331>; 757*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 758*4882a593Smuzhiyun resets = <&cpg 331>; 759*4882a593Smuzhiyun #dma-cells = <1>; 760*4882a593Smuzhiyun dma-channels = <2>; 761*4882a593Smuzhiyun }; 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun usb3_phy0: usb-phy@e65ee000 { 764*4882a593Smuzhiyun compatible = "renesas,r8a77961-usb3-phy", 765*4882a593Smuzhiyun "renesas,rcar-gen3-usb3-phy"; 766*4882a593Smuzhiyun reg = <0 0xe65ee000 0 0x90>; 767*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 328>, <&usb3s0_clk>, 768*4882a593Smuzhiyun <&usb_extal_clk>; 769*4882a593Smuzhiyun clock-names = "usb3-if", "usb3s_clk", "usb_extal"; 770*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 771*4882a593Smuzhiyun resets = <&cpg 328>; 772*4882a593Smuzhiyun #phy-cells = <0>; 773*4882a593Smuzhiyun status = "disabled"; 774*4882a593Smuzhiyun }; 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun arm_cc630p: crypto@e6601000 { 777*4882a593Smuzhiyun compatible = "arm,cryptocell-630p-ree"; 778*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 779*4882a593Smuzhiyun reg = <0x0 0xe6601000 0 0x1000>; 780*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 229>; 781*4882a593Smuzhiyun resets = <&cpg 229>; 782*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 783*4882a593Smuzhiyun }; 784*4882a593Smuzhiyun 785*4882a593Smuzhiyun dmac0: dma-controller@e6700000 { 786*4882a593Smuzhiyun compatible = "renesas,dmac-r8a77961", 787*4882a593Smuzhiyun "renesas,rcar-dmac"; 788*4882a593Smuzhiyun reg = <0 0xe6700000 0 0x10000>; 789*4882a593Smuzhiyun interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 790*4882a593Smuzhiyun <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 791*4882a593Smuzhiyun <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 792*4882a593Smuzhiyun <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 793*4882a593Smuzhiyun <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 794*4882a593Smuzhiyun <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 795*4882a593Smuzhiyun <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 796*4882a593Smuzhiyun <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 797*4882a593Smuzhiyun <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 798*4882a593Smuzhiyun <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 799*4882a593Smuzhiyun <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 800*4882a593Smuzhiyun <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 801*4882a593Smuzhiyun <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 802*4882a593Smuzhiyun <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 803*4882a593Smuzhiyun <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 804*4882a593Smuzhiyun <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 805*4882a593Smuzhiyun <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 806*4882a593Smuzhiyun interrupt-names = "error", 807*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 808*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 809*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 810*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 811*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 219>; 812*4882a593Smuzhiyun clock-names = "fck"; 813*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 814*4882a593Smuzhiyun resets = <&cpg 219>; 815*4882a593Smuzhiyun #dma-cells = <1>; 816*4882a593Smuzhiyun dma-channels = <16>; 817*4882a593Smuzhiyun }; 818*4882a593Smuzhiyun 819*4882a593Smuzhiyun dmac1: dma-controller@e7300000 { 820*4882a593Smuzhiyun compatible = "renesas,dmac-r8a77961", 821*4882a593Smuzhiyun "renesas,rcar-dmac"; 822*4882a593Smuzhiyun reg = <0 0xe7300000 0 0x10000>; 823*4882a593Smuzhiyun interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 824*4882a593Smuzhiyun <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 825*4882a593Smuzhiyun <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 826*4882a593Smuzhiyun <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 827*4882a593Smuzhiyun <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 828*4882a593Smuzhiyun <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 829*4882a593Smuzhiyun <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 830*4882a593Smuzhiyun <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 831*4882a593Smuzhiyun <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 832*4882a593Smuzhiyun <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 833*4882a593Smuzhiyun <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 834*4882a593Smuzhiyun <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 835*4882a593Smuzhiyun <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 836*4882a593Smuzhiyun <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 837*4882a593Smuzhiyun <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 838*4882a593Smuzhiyun <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 839*4882a593Smuzhiyun <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 840*4882a593Smuzhiyun interrupt-names = "error", 841*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 842*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 843*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 844*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 845*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 218>; 846*4882a593Smuzhiyun clock-names = "fck"; 847*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 848*4882a593Smuzhiyun resets = <&cpg 218>; 849*4882a593Smuzhiyun #dma-cells = <1>; 850*4882a593Smuzhiyun dma-channels = <16>; 851*4882a593Smuzhiyun }; 852*4882a593Smuzhiyun 853*4882a593Smuzhiyun dmac2: dma-controller@e7310000 { 854*4882a593Smuzhiyun compatible = "renesas,dmac-r8a77961", 855*4882a593Smuzhiyun "renesas,rcar-dmac"; 856*4882a593Smuzhiyun reg = <0 0xe7310000 0 0x10000>; 857*4882a593Smuzhiyun interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 858*4882a593Smuzhiyun <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 859*4882a593Smuzhiyun <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 860*4882a593Smuzhiyun <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 861*4882a593Smuzhiyun <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 862*4882a593Smuzhiyun <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 863*4882a593Smuzhiyun <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 864*4882a593Smuzhiyun <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 865*4882a593Smuzhiyun <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 866*4882a593Smuzhiyun <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 867*4882a593Smuzhiyun <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 868*4882a593Smuzhiyun <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 869*4882a593Smuzhiyun <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 870*4882a593Smuzhiyun <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 871*4882a593Smuzhiyun <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 872*4882a593Smuzhiyun <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 873*4882a593Smuzhiyun <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 874*4882a593Smuzhiyun interrupt-names = "error", 875*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 876*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 877*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 878*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 879*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 217>; 880*4882a593Smuzhiyun clock-names = "fck"; 881*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 882*4882a593Smuzhiyun resets = <&cpg 217>; 883*4882a593Smuzhiyun #dma-cells = <1>; 884*4882a593Smuzhiyun dma-channels = <16>; 885*4882a593Smuzhiyun }; 886*4882a593Smuzhiyun 887*4882a593Smuzhiyun ipmmu_ds0: iommu@e6740000 { 888*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77961"; 889*4882a593Smuzhiyun reg = <0 0xe6740000 0 0x1000>; 890*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 0>; 891*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 892*4882a593Smuzhiyun #iommu-cells = <1>; 893*4882a593Smuzhiyun }; 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun ipmmu_ds1: iommu@e7740000 { 896*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77961"; 897*4882a593Smuzhiyun reg = <0 0xe7740000 0 0x1000>; 898*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 1>; 899*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 900*4882a593Smuzhiyun #iommu-cells = <1>; 901*4882a593Smuzhiyun }; 902*4882a593Smuzhiyun 903*4882a593Smuzhiyun ipmmu_hc: iommu@e6570000 { 904*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77961"; 905*4882a593Smuzhiyun reg = <0 0xe6570000 0 0x1000>; 906*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 2>; 907*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 908*4882a593Smuzhiyun #iommu-cells = <1>; 909*4882a593Smuzhiyun }; 910*4882a593Smuzhiyun 911*4882a593Smuzhiyun ipmmu_ir: iommu@ff8b0000 { 912*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77961"; 913*4882a593Smuzhiyun reg = <0 0xff8b0000 0 0x1000>; 914*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 3>; 915*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_A3IR>; 916*4882a593Smuzhiyun #iommu-cells = <1>; 917*4882a593Smuzhiyun }; 918*4882a593Smuzhiyun 919*4882a593Smuzhiyun ipmmu_mm: iommu@e67b0000 { 920*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77961"; 921*4882a593Smuzhiyun reg = <0 0xe67b0000 0 0x1000>; 922*4882a593Smuzhiyun interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 923*4882a593Smuzhiyun <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 924*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 925*4882a593Smuzhiyun #iommu-cells = <1>; 926*4882a593Smuzhiyun }; 927*4882a593Smuzhiyun 928*4882a593Smuzhiyun ipmmu_mp: iommu@ec670000 { 929*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77961"; 930*4882a593Smuzhiyun reg = <0 0xec670000 0 0x1000>; 931*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 4>; 932*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 933*4882a593Smuzhiyun #iommu-cells = <1>; 934*4882a593Smuzhiyun }; 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun ipmmu_pv0: iommu@fd800000 { 937*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77961"; 938*4882a593Smuzhiyun reg = <0 0xfd800000 0 0x1000>; 939*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 5>; 940*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 941*4882a593Smuzhiyun #iommu-cells = <1>; 942*4882a593Smuzhiyun }; 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun ipmmu_pv1: iommu@fd950000 { 945*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77961"; 946*4882a593Smuzhiyun reg = <0 0xfd950000 0 0x1000>; 947*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 6>; 948*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 949*4882a593Smuzhiyun #iommu-cells = <1>; 950*4882a593Smuzhiyun }; 951*4882a593Smuzhiyun 952*4882a593Smuzhiyun ipmmu_rt: iommu@ffc80000 { 953*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77961"; 954*4882a593Smuzhiyun reg = <0 0xffc80000 0 0x1000>; 955*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 7>; 956*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 957*4882a593Smuzhiyun #iommu-cells = <1>; 958*4882a593Smuzhiyun }; 959*4882a593Smuzhiyun 960*4882a593Smuzhiyun ipmmu_vc0: iommu@fe6b0000 { 961*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77961"; 962*4882a593Smuzhiyun reg = <0 0xfe6b0000 0 0x1000>; 963*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 8>; 964*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_A3VC>; 965*4882a593Smuzhiyun #iommu-cells = <1>; 966*4882a593Smuzhiyun }; 967*4882a593Smuzhiyun 968*4882a593Smuzhiyun ipmmu_vi0: iommu@febd0000 { 969*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77961"; 970*4882a593Smuzhiyun reg = <0 0xfebd0000 0 0x1000>; 971*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 9>; 972*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 973*4882a593Smuzhiyun #iommu-cells = <1>; 974*4882a593Smuzhiyun }; 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun avb: ethernet@e6800000 { 977*4882a593Smuzhiyun compatible = "renesas,etheravb-r8a77961", 978*4882a593Smuzhiyun "renesas,etheravb-rcar-gen3"; 979*4882a593Smuzhiyun reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>; 980*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 981*4882a593Smuzhiyun <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 982*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 983*4882a593Smuzhiyun <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 984*4882a593Smuzhiyun <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 985*4882a593Smuzhiyun <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 986*4882a593Smuzhiyun <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 987*4882a593Smuzhiyun <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 988*4882a593Smuzhiyun <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 989*4882a593Smuzhiyun <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 990*4882a593Smuzhiyun <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 991*4882a593Smuzhiyun <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 992*4882a593Smuzhiyun <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 993*4882a593Smuzhiyun <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 994*4882a593Smuzhiyun <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 995*4882a593Smuzhiyun <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 996*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 997*4882a593Smuzhiyun <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 998*4882a593Smuzhiyun <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 999*4882a593Smuzhiyun <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 1000*4882a593Smuzhiyun <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 1001*4882a593Smuzhiyun <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 1002*4882a593Smuzhiyun <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 1003*4882a593Smuzhiyun <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 1004*4882a593Smuzhiyun <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 1005*4882a593Smuzhiyun interrupt-names = "ch0", "ch1", "ch2", "ch3", 1006*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1007*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1008*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15", 1009*4882a593Smuzhiyun "ch16", "ch17", "ch18", "ch19", 1010*4882a593Smuzhiyun "ch20", "ch21", "ch22", "ch23", 1011*4882a593Smuzhiyun "ch24"; 1012*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 812>; 1013*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1014*4882a593Smuzhiyun resets = <&cpg 812>; 1015*4882a593Smuzhiyun phy-mode = "rgmii"; 1016*4882a593Smuzhiyun #address-cells = <1>; 1017*4882a593Smuzhiyun #size-cells = <0>; 1018*4882a593Smuzhiyun status = "disabled"; 1019*4882a593Smuzhiyun }; 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun pwm0: pwm@e6e30000 { 1022*4882a593Smuzhiyun compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1023*4882a593Smuzhiyun reg = <0 0xe6e30000 0 8>; 1024*4882a593Smuzhiyun #pwm-cells = <2>; 1025*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1026*4882a593Smuzhiyun resets = <&cpg 523>; 1027*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1028*4882a593Smuzhiyun status = "disabled"; 1029*4882a593Smuzhiyun }; 1030*4882a593Smuzhiyun 1031*4882a593Smuzhiyun pwm1: pwm@e6e31000 { 1032*4882a593Smuzhiyun compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1033*4882a593Smuzhiyun reg = <0 0xe6e31000 0 8>; 1034*4882a593Smuzhiyun #pwm-cells = <2>; 1035*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1036*4882a593Smuzhiyun resets = <&cpg 523>; 1037*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1038*4882a593Smuzhiyun status = "disabled"; 1039*4882a593Smuzhiyun }; 1040*4882a593Smuzhiyun 1041*4882a593Smuzhiyun pwm2: pwm@e6e32000 { 1042*4882a593Smuzhiyun compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1043*4882a593Smuzhiyun reg = <0 0xe6e32000 0 8>; 1044*4882a593Smuzhiyun #pwm-cells = <2>; 1045*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1046*4882a593Smuzhiyun resets = <&cpg 523>; 1047*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1048*4882a593Smuzhiyun status = "disabled"; 1049*4882a593Smuzhiyun }; 1050*4882a593Smuzhiyun 1051*4882a593Smuzhiyun pwm3: pwm@e6e33000 { 1052*4882a593Smuzhiyun compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1053*4882a593Smuzhiyun reg = <0 0xe6e33000 0 8>; 1054*4882a593Smuzhiyun #pwm-cells = <2>; 1055*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1056*4882a593Smuzhiyun resets = <&cpg 523>; 1057*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1058*4882a593Smuzhiyun status = "disabled"; 1059*4882a593Smuzhiyun }; 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun pwm4: pwm@e6e34000 { 1062*4882a593Smuzhiyun compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1063*4882a593Smuzhiyun reg = <0 0xe6e34000 0 8>; 1064*4882a593Smuzhiyun #pwm-cells = <2>; 1065*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1066*4882a593Smuzhiyun resets = <&cpg 523>; 1067*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1068*4882a593Smuzhiyun status = "disabled"; 1069*4882a593Smuzhiyun }; 1070*4882a593Smuzhiyun 1071*4882a593Smuzhiyun pwm5: pwm@e6e35000 { 1072*4882a593Smuzhiyun compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1073*4882a593Smuzhiyun reg = <0 0xe6e35000 0 8>; 1074*4882a593Smuzhiyun #pwm-cells = <2>; 1075*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1076*4882a593Smuzhiyun resets = <&cpg 523>; 1077*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1078*4882a593Smuzhiyun status = "disabled"; 1079*4882a593Smuzhiyun }; 1080*4882a593Smuzhiyun 1081*4882a593Smuzhiyun pwm6: pwm@e6e36000 { 1082*4882a593Smuzhiyun compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1083*4882a593Smuzhiyun reg = <0 0xe6e36000 0 8>; 1084*4882a593Smuzhiyun #pwm-cells = <2>; 1085*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1086*4882a593Smuzhiyun resets = <&cpg 523>; 1087*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1088*4882a593Smuzhiyun status = "disabled"; 1089*4882a593Smuzhiyun }; 1090*4882a593Smuzhiyun 1091*4882a593Smuzhiyun scif0: serial@e6e60000 { 1092*4882a593Smuzhiyun compatible = "renesas,scif-r8a77961", 1093*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1094*4882a593Smuzhiyun reg = <0 0xe6e60000 0 64>; 1095*4882a593Smuzhiyun interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1096*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 207>, 1097*4882a593Smuzhiyun <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1098*4882a593Smuzhiyun <&scif_clk>; 1099*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1100*4882a593Smuzhiyun dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1101*4882a593Smuzhiyun <&dmac2 0x51>, <&dmac2 0x50>; 1102*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1103*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1104*4882a593Smuzhiyun resets = <&cpg 207>; 1105*4882a593Smuzhiyun status = "disabled"; 1106*4882a593Smuzhiyun }; 1107*4882a593Smuzhiyun 1108*4882a593Smuzhiyun scif1: serial@e6e68000 { 1109*4882a593Smuzhiyun compatible = "renesas,scif-r8a77961", 1110*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1111*4882a593Smuzhiyun reg = <0 0xe6e68000 0 64>; 1112*4882a593Smuzhiyun interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1113*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 206>, 1114*4882a593Smuzhiyun <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1115*4882a593Smuzhiyun <&scif_clk>; 1116*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1117*4882a593Smuzhiyun dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1118*4882a593Smuzhiyun <&dmac2 0x53>, <&dmac2 0x52>; 1119*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1120*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1121*4882a593Smuzhiyun resets = <&cpg 206>; 1122*4882a593Smuzhiyun status = "disabled"; 1123*4882a593Smuzhiyun }; 1124*4882a593Smuzhiyun 1125*4882a593Smuzhiyun scif2: serial@e6e88000 { 1126*4882a593Smuzhiyun compatible = "renesas,scif-r8a77961", 1127*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1128*4882a593Smuzhiyun reg = <0 0xe6e88000 0 64>; 1129*4882a593Smuzhiyun interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 1130*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 310>, 1131*4882a593Smuzhiyun <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1132*4882a593Smuzhiyun <&scif_clk>; 1133*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1134*4882a593Smuzhiyun dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1135*4882a593Smuzhiyun <&dmac2 0x13>, <&dmac2 0x12>; 1136*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1137*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1138*4882a593Smuzhiyun resets = <&cpg 310>; 1139*4882a593Smuzhiyun status = "disabled"; 1140*4882a593Smuzhiyun }; 1141*4882a593Smuzhiyun 1142*4882a593Smuzhiyun scif3: serial@e6c50000 { 1143*4882a593Smuzhiyun compatible = "renesas,scif-r8a77961", 1144*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1145*4882a593Smuzhiyun reg = <0 0xe6c50000 0 64>; 1146*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1147*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 204>, 1148*4882a593Smuzhiyun <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1149*4882a593Smuzhiyun <&scif_clk>; 1150*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1151*4882a593Smuzhiyun dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1152*4882a593Smuzhiyun dma-names = "tx", "rx"; 1153*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1154*4882a593Smuzhiyun resets = <&cpg 204>; 1155*4882a593Smuzhiyun status = "disabled"; 1156*4882a593Smuzhiyun }; 1157*4882a593Smuzhiyun 1158*4882a593Smuzhiyun scif4: serial@e6c40000 { 1159*4882a593Smuzhiyun compatible = "renesas,scif-r8a77961", 1160*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1161*4882a593Smuzhiyun reg = <0 0xe6c40000 0 64>; 1162*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1163*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 203>, 1164*4882a593Smuzhiyun <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1165*4882a593Smuzhiyun <&scif_clk>; 1166*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1167*4882a593Smuzhiyun dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1168*4882a593Smuzhiyun dma-names = "tx", "rx"; 1169*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1170*4882a593Smuzhiyun resets = <&cpg 203>; 1171*4882a593Smuzhiyun status = "disabled"; 1172*4882a593Smuzhiyun }; 1173*4882a593Smuzhiyun 1174*4882a593Smuzhiyun scif5: serial@e6f30000 { 1175*4882a593Smuzhiyun compatible = "renesas,scif-r8a77961", 1176*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1177*4882a593Smuzhiyun reg = <0 0xe6f30000 0 64>; 1178*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1179*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 202>, 1180*4882a593Smuzhiyun <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1181*4882a593Smuzhiyun <&scif_clk>; 1182*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1183*4882a593Smuzhiyun dmas = <&dmac1 0x5b>, <&dmac1 0x5a>, 1184*4882a593Smuzhiyun <&dmac2 0x5b>, <&dmac2 0x5a>; 1185*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1186*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1187*4882a593Smuzhiyun resets = <&cpg 202>; 1188*4882a593Smuzhiyun status = "disabled"; 1189*4882a593Smuzhiyun }; 1190*4882a593Smuzhiyun 1191*4882a593Smuzhiyun vin0: video@e6ef0000 { 1192*4882a593Smuzhiyun reg = <0 0xe6ef0000 0 0x1000>; 1193*4882a593Smuzhiyun /* placeholder */ 1194*4882a593Smuzhiyun }; 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun vin1: video@e6ef1000 { 1197*4882a593Smuzhiyun reg = <0 0xe6ef1000 0 0x1000>; 1198*4882a593Smuzhiyun /* placeholder */ 1199*4882a593Smuzhiyun }; 1200*4882a593Smuzhiyun 1201*4882a593Smuzhiyun vin2: video@e6ef2000 { 1202*4882a593Smuzhiyun reg = <0 0xe6ef2000 0 0x1000>; 1203*4882a593Smuzhiyun /* placeholder */ 1204*4882a593Smuzhiyun }; 1205*4882a593Smuzhiyun 1206*4882a593Smuzhiyun vin3: video@e6ef3000 { 1207*4882a593Smuzhiyun reg = <0 0xe6ef3000 0 0x1000>; 1208*4882a593Smuzhiyun /* placeholder */ 1209*4882a593Smuzhiyun }; 1210*4882a593Smuzhiyun 1211*4882a593Smuzhiyun vin4: video@e6ef4000 { 1212*4882a593Smuzhiyun reg = <0 0xe6ef4000 0 0x1000>; 1213*4882a593Smuzhiyun /* placeholder */ 1214*4882a593Smuzhiyun }; 1215*4882a593Smuzhiyun 1216*4882a593Smuzhiyun vin5: video@e6ef5000 { 1217*4882a593Smuzhiyun reg = <0 0xe6ef5000 0 0x1000>; 1218*4882a593Smuzhiyun /* placeholder */ 1219*4882a593Smuzhiyun }; 1220*4882a593Smuzhiyun 1221*4882a593Smuzhiyun vin6: video@e6ef6000 { 1222*4882a593Smuzhiyun reg = <0 0xe6ef6000 0 0x1000>; 1223*4882a593Smuzhiyun /* placeholder */ 1224*4882a593Smuzhiyun }; 1225*4882a593Smuzhiyun 1226*4882a593Smuzhiyun vin7: video@e6ef7000 { 1227*4882a593Smuzhiyun reg = <0 0xe6ef7000 0 0x1000>; 1228*4882a593Smuzhiyun /* placeholder */ 1229*4882a593Smuzhiyun }; 1230*4882a593Smuzhiyun 1231*4882a593Smuzhiyun rcar_sound: sound@ec500000 { 1232*4882a593Smuzhiyun /* 1233*4882a593Smuzhiyun * #sound-dai-cells is required 1234*4882a593Smuzhiyun * 1235*4882a593Smuzhiyun * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 1236*4882a593Smuzhiyun * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 1237*4882a593Smuzhiyun */ 1238*4882a593Smuzhiyun /* 1239*4882a593Smuzhiyun * #clock-cells is required for audio_clkout0/1/2/3 1240*4882a593Smuzhiyun * 1241*4882a593Smuzhiyun * clkout : #clock-cells = <0>; <&rcar_sound>; 1242*4882a593Smuzhiyun * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>; 1243*4882a593Smuzhiyun */ 1244*4882a593Smuzhiyun compatible = "renesas,rcar_sound-r8a77961", "renesas,rcar_sound-gen3"; 1245*4882a593Smuzhiyun reg = <0 0xec500000 0 0x1000>, /* SCU */ 1246*4882a593Smuzhiyun <0 0xec5a0000 0 0x100>, /* ADG */ 1247*4882a593Smuzhiyun <0 0xec540000 0 0x1000>, /* SSIU */ 1248*4882a593Smuzhiyun <0 0xec541000 0 0x280>, /* SSI */ 1249*4882a593Smuzhiyun <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 1250*4882a593Smuzhiyun reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 1251*4882a593Smuzhiyun 1252*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1005>, 1253*4882a593Smuzhiyun <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 1254*4882a593Smuzhiyun <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 1255*4882a593Smuzhiyun <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 1256*4882a593Smuzhiyun <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 1257*4882a593Smuzhiyun <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 1258*4882a593Smuzhiyun <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 1259*4882a593Smuzhiyun <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 1260*4882a593Smuzhiyun <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 1261*4882a593Smuzhiyun <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 1262*4882a593Smuzhiyun <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 1263*4882a593Smuzhiyun <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 1264*4882a593Smuzhiyun <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 1265*4882a593Smuzhiyun <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 1266*4882a593Smuzhiyun <&audio_clk_a>, <&audio_clk_b>, 1267*4882a593Smuzhiyun <&audio_clk_c>, 1268*4882a593Smuzhiyun <&cpg CPG_CORE R8A77961_CLK_S0D4>; 1269*4882a593Smuzhiyun clock-names = "ssi-all", 1270*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1271*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1272*4882a593Smuzhiyun "ssi.1", "ssi.0", 1273*4882a593Smuzhiyun "src.9", "src.8", "src.7", "src.6", 1274*4882a593Smuzhiyun "src.5", "src.4", "src.3", "src.2", 1275*4882a593Smuzhiyun "src.1", "src.0", 1276*4882a593Smuzhiyun "mix.1", "mix.0", 1277*4882a593Smuzhiyun "ctu.1", "ctu.0", 1278*4882a593Smuzhiyun "dvc.0", "dvc.1", 1279*4882a593Smuzhiyun "clk_a", "clk_b", "clk_c", "clk_i"; 1280*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1281*4882a593Smuzhiyun resets = <&cpg 1005>, 1282*4882a593Smuzhiyun <&cpg 1006>, <&cpg 1007>, 1283*4882a593Smuzhiyun <&cpg 1008>, <&cpg 1009>, 1284*4882a593Smuzhiyun <&cpg 1010>, <&cpg 1011>, 1285*4882a593Smuzhiyun <&cpg 1012>, <&cpg 1013>, 1286*4882a593Smuzhiyun <&cpg 1014>, <&cpg 1015>; 1287*4882a593Smuzhiyun reset-names = "ssi-all", 1288*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1289*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1290*4882a593Smuzhiyun "ssi.1", "ssi.0"; 1291*4882a593Smuzhiyun status = "disabled"; 1292*4882a593Smuzhiyun 1293*4882a593Smuzhiyun rcar_sound,ctu { 1294*4882a593Smuzhiyun ctu00: ctu-0 { }; 1295*4882a593Smuzhiyun ctu01: ctu-1 { }; 1296*4882a593Smuzhiyun ctu02: ctu-2 { }; 1297*4882a593Smuzhiyun ctu03: ctu-3 { }; 1298*4882a593Smuzhiyun ctu10: ctu-4 { }; 1299*4882a593Smuzhiyun ctu11: ctu-5 { }; 1300*4882a593Smuzhiyun ctu12: ctu-6 { }; 1301*4882a593Smuzhiyun ctu13: ctu-7 { }; 1302*4882a593Smuzhiyun }; 1303*4882a593Smuzhiyun 1304*4882a593Smuzhiyun rcar_sound,dvc { 1305*4882a593Smuzhiyun dvc0: dvc-0 { 1306*4882a593Smuzhiyun dmas = <&audma1 0xbc>; 1307*4882a593Smuzhiyun dma-names = "tx"; 1308*4882a593Smuzhiyun }; 1309*4882a593Smuzhiyun dvc1: dvc-1 { 1310*4882a593Smuzhiyun dmas = <&audma1 0xbe>; 1311*4882a593Smuzhiyun dma-names = "tx"; 1312*4882a593Smuzhiyun }; 1313*4882a593Smuzhiyun }; 1314*4882a593Smuzhiyun 1315*4882a593Smuzhiyun rcar_sound,mix { 1316*4882a593Smuzhiyun mix0: mix-0 { }; 1317*4882a593Smuzhiyun mix1: mix-1 { }; 1318*4882a593Smuzhiyun }; 1319*4882a593Smuzhiyun 1320*4882a593Smuzhiyun rcar_sound,src { 1321*4882a593Smuzhiyun src0: src-0 { 1322*4882a593Smuzhiyun interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 1323*4882a593Smuzhiyun dmas = <&audma0 0x85>, <&audma1 0x9a>; 1324*4882a593Smuzhiyun dma-names = "rx", "tx"; 1325*4882a593Smuzhiyun }; 1326*4882a593Smuzhiyun src1: src-1 { 1327*4882a593Smuzhiyun interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1328*4882a593Smuzhiyun dmas = <&audma0 0x87>, <&audma1 0x9c>; 1329*4882a593Smuzhiyun dma-names = "rx", "tx"; 1330*4882a593Smuzhiyun }; 1331*4882a593Smuzhiyun src2: src-2 { 1332*4882a593Smuzhiyun interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1333*4882a593Smuzhiyun dmas = <&audma0 0x89>, <&audma1 0x9e>; 1334*4882a593Smuzhiyun dma-names = "rx", "tx"; 1335*4882a593Smuzhiyun }; 1336*4882a593Smuzhiyun src3: src-3 { 1337*4882a593Smuzhiyun interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1338*4882a593Smuzhiyun dmas = <&audma0 0x8b>, <&audma1 0xa0>; 1339*4882a593Smuzhiyun dma-names = "rx", "tx"; 1340*4882a593Smuzhiyun }; 1341*4882a593Smuzhiyun src4: src-4 { 1342*4882a593Smuzhiyun interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1343*4882a593Smuzhiyun dmas = <&audma0 0x8d>, <&audma1 0xb0>; 1344*4882a593Smuzhiyun dma-names = "rx", "tx"; 1345*4882a593Smuzhiyun }; 1346*4882a593Smuzhiyun src5: src-5 { 1347*4882a593Smuzhiyun interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1348*4882a593Smuzhiyun dmas = <&audma0 0x8f>, <&audma1 0xb2>; 1349*4882a593Smuzhiyun dma-names = "rx", "tx"; 1350*4882a593Smuzhiyun }; 1351*4882a593Smuzhiyun src6: src-6 { 1352*4882a593Smuzhiyun interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1353*4882a593Smuzhiyun dmas = <&audma0 0x91>, <&audma1 0xb4>; 1354*4882a593Smuzhiyun dma-names = "rx", "tx"; 1355*4882a593Smuzhiyun }; 1356*4882a593Smuzhiyun src7: src-7 { 1357*4882a593Smuzhiyun interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 1358*4882a593Smuzhiyun dmas = <&audma0 0x93>, <&audma1 0xb6>; 1359*4882a593Smuzhiyun dma-names = "rx", "tx"; 1360*4882a593Smuzhiyun }; 1361*4882a593Smuzhiyun src8: src-8 { 1362*4882a593Smuzhiyun interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 1363*4882a593Smuzhiyun dmas = <&audma0 0x95>, <&audma1 0xb8>; 1364*4882a593Smuzhiyun dma-names = "rx", "tx"; 1365*4882a593Smuzhiyun }; 1366*4882a593Smuzhiyun src9: src-9 { 1367*4882a593Smuzhiyun interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 1368*4882a593Smuzhiyun dmas = <&audma0 0x97>, <&audma1 0xba>; 1369*4882a593Smuzhiyun dma-names = "rx", "tx"; 1370*4882a593Smuzhiyun }; 1371*4882a593Smuzhiyun }; 1372*4882a593Smuzhiyun 1373*4882a593Smuzhiyun rcar_sound,ssi { 1374*4882a593Smuzhiyun ssi0: ssi-0 { 1375*4882a593Smuzhiyun interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 1376*4882a593Smuzhiyun dmas = <&audma0 0x01>, <&audma1 0x02>; 1377*4882a593Smuzhiyun dma-names = "rx", "tx"; 1378*4882a593Smuzhiyun }; 1379*4882a593Smuzhiyun ssi1: ssi-1 { 1380*4882a593Smuzhiyun interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 1381*4882a593Smuzhiyun dmas = <&audma0 0x03>, <&audma1 0x04>; 1382*4882a593Smuzhiyun dma-names = "rx", "tx"; 1383*4882a593Smuzhiyun }; 1384*4882a593Smuzhiyun ssi2: ssi-2 { 1385*4882a593Smuzhiyun interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 1386*4882a593Smuzhiyun dmas = <&audma0 0x05>, <&audma1 0x06>; 1387*4882a593Smuzhiyun dma-names = "rx", "tx"; 1388*4882a593Smuzhiyun }; 1389*4882a593Smuzhiyun ssi3: ssi-3 { 1390*4882a593Smuzhiyun interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 1391*4882a593Smuzhiyun dmas = <&audma0 0x07>, <&audma1 0x08>; 1392*4882a593Smuzhiyun dma-names = "rx", "tx"; 1393*4882a593Smuzhiyun }; 1394*4882a593Smuzhiyun ssi4: ssi-4 { 1395*4882a593Smuzhiyun interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 1396*4882a593Smuzhiyun dmas = <&audma0 0x09>, <&audma1 0x0a>; 1397*4882a593Smuzhiyun dma-names = "rx", "tx"; 1398*4882a593Smuzhiyun }; 1399*4882a593Smuzhiyun ssi5: ssi-5 { 1400*4882a593Smuzhiyun interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 1401*4882a593Smuzhiyun dmas = <&audma0 0x0b>, <&audma1 0x0c>; 1402*4882a593Smuzhiyun dma-names = "rx", "tx"; 1403*4882a593Smuzhiyun }; 1404*4882a593Smuzhiyun ssi6: ssi-6 { 1405*4882a593Smuzhiyun interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 1406*4882a593Smuzhiyun dmas = <&audma0 0x0d>, <&audma1 0x0e>; 1407*4882a593Smuzhiyun dma-names = "rx", "tx"; 1408*4882a593Smuzhiyun }; 1409*4882a593Smuzhiyun ssi7: ssi-7 { 1410*4882a593Smuzhiyun interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 1411*4882a593Smuzhiyun dmas = <&audma0 0x0f>, <&audma1 0x10>; 1412*4882a593Smuzhiyun dma-names = "rx", "tx"; 1413*4882a593Smuzhiyun }; 1414*4882a593Smuzhiyun ssi8: ssi-8 { 1415*4882a593Smuzhiyun interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 1416*4882a593Smuzhiyun dmas = <&audma0 0x11>, <&audma1 0x12>; 1417*4882a593Smuzhiyun dma-names = "rx", "tx"; 1418*4882a593Smuzhiyun }; 1419*4882a593Smuzhiyun ssi9: ssi-9 { 1420*4882a593Smuzhiyun interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 1421*4882a593Smuzhiyun dmas = <&audma0 0x13>, <&audma1 0x14>; 1422*4882a593Smuzhiyun dma-names = "rx", "tx"; 1423*4882a593Smuzhiyun }; 1424*4882a593Smuzhiyun }; 1425*4882a593Smuzhiyun 1426*4882a593Smuzhiyun rcar_sound,ssiu { 1427*4882a593Smuzhiyun ssiu00: ssiu-0 { 1428*4882a593Smuzhiyun dmas = <&audma0 0x15>, <&audma1 0x16>; 1429*4882a593Smuzhiyun dma-names = "rx", "tx"; 1430*4882a593Smuzhiyun }; 1431*4882a593Smuzhiyun ssiu01: ssiu-1 { 1432*4882a593Smuzhiyun dmas = <&audma0 0x35>, <&audma1 0x36>; 1433*4882a593Smuzhiyun dma-names = "rx", "tx"; 1434*4882a593Smuzhiyun }; 1435*4882a593Smuzhiyun ssiu02: ssiu-2 { 1436*4882a593Smuzhiyun dmas = <&audma0 0x37>, <&audma1 0x38>; 1437*4882a593Smuzhiyun dma-names = "rx", "tx"; 1438*4882a593Smuzhiyun }; 1439*4882a593Smuzhiyun ssiu03: ssiu-3 { 1440*4882a593Smuzhiyun dmas = <&audma0 0x47>, <&audma1 0x48>; 1441*4882a593Smuzhiyun dma-names = "rx", "tx"; 1442*4882a593Smuzhiyun }; 1443*4882a593Smuzhiyun ssiu04: ssiu-4 { 1444*4882a593Smuzhiyun dmas = <&audma0 0x3F>, <&audma1 0x40>; 1445*4882a593Smuzhiyun dma-names = "rx", "tx"; 1446*4882a593Smuzhiyun }; 1447*4882a593Smuzhiyun ssiu05: ssiu-5 { 1448*4882a593Smuzhiyun dmas = <&audma0 0x43>, <&audma1 0x44>; 1449*4882a593Smuzhiyun dma-names = "rx", "tx"; 1450*4882a593Smuzhiyun }; 1451*4882a593Smuzhiyun ssiu06: ssiu-6 { 1452*4882a593Smuzhiyun dmas = <&audma0 0x4F>, <&audma1 0x50>; 1453*4882a593Smuzhiyun dma-names = "rx", "tx"; 1454*4882a593Smuzhiyun }; 1455*4882a593Smuzhiyun ssiu07: ssiu-7 { 1456*4882a593Smuzhiyun dmas = <&audma0 0x53>, <&audma1 0x54>; 1457*4882a593Smuzhiyun dma-names = "rx", "tx"; 1458*4882a593Smuzhiyun }; 1459*4882a593Smuzhiyun ssiu10: ssiu-8 { 1460*4882a593Smuzhiyun dmas = <&audma0 0x49>, <&audma1 0x4a>; 1461*4882a593Smuzhiyun dma-names = "rx", "tx"; 1462*4882a593Smuzhiyun }; 1463*4882a593Smuzhiyun ssiu11: ssiu-9 { 1464*4882a593Smuzhiyun dmas = <&audma0 0x4B>, <&audma1 0x4C>; 1465*4882a593Smuzhiyun dma-names = "rx", "tx"; 1466*4882a593Smuzhiyun }; 1467*4882a593Smuzhiyun ssiu12: ssiu-10 { 1468*4882a593Smuzhiyun dmas = <&audma0 0x57>, <&audma1 0x58>; 1469*4882a593Smuzhiyun dma-names = "rx", "tx"; 1470*4882a593Smuzhiyun }; 1471*4882a593Smuzhiyun ssiu13: ssiu-11 { 1472*4882a593Smuzhiyun dmas = <&audma0 0x59>, <&audma1 0x5A>; 1473*4882a593Smuzhiyun dma-names = "rx", "tx"; 1474*4882a593Smuzhiyun }; 1475*4882a593Smuzhiyun ssiu14: ssiu-12 { 1476*4882a593Smuzhiyun dmas = <&audma0 0x5F>, <&audma1 0x60>; 1477*4882a593Smuzhiyun dma-names = "rx", "tx"; 1478*4882a593Smuzhiyun }; 1479*4882a593Smuzhiyun ssiu15: ssiu-13 { 1480*4882a593Smuzhiyun dmas = <&audma0 0xC3>, <&audma1 0xC4>; 1481*4882a593Smuzhiyun dma-names = "rx", "tx"; 1482*4882a593Smuzhiyun }; 1483*4882a593Smuzhiyun ssiu16: ssiu-14 { 1484*4882a593Smuzhiyun dmas = <&audma0 0xC7>, <&audma1 0xC8>; 1485*4882a593Smuzhiyun dma-names = "rx", "tx"; 1486*4882a593Smuzhiyun }; 1487*4882a593Smuzhiyun ssiu17: ssiu-15 { 1488*4882a593Smuzhiyun dmas = <&audma0 0xCB>, <&audma1 0xCC>; 1489*4882a593Smuzhiyun dma-names = "rx", "tx"; 1490*4882a593Smuzhiyun }; 1491*4882a593Smuzhiyun ssiu20: ssiu-16 { 1492*4882a593Smuzhiyun dmas = <&audma0 0x63>, <&audma1 0x64>; 1493*4882a593Smuzhiyun dma-names = "rx", "tx"; 1494*4882a593Smuzhiyun }; 1495*4882a593Smuzhiyun ssiu21: ssiu-17 { 1496*4882a593Smuzhiyun dmas = <&audma0 0x67>, <&audma1 0x68>; 1497*4882a593Smuzhiyun dma-names = "rx", "tx"; 1498*4882a593Smuzhiyun }; 1499*4882a593Smuzhiyun ssiu22: ssiu-18 { 1500*4882a593Smuzhiyun dmas = <&audma0 0x6B>, <&audma1 0x6C>; 1501*4882a593Smuzhiyun dma-names = "rx", "tx"; 1502*4882a593Smuzhiyun }; 1503*4882a593Smuzhiyun ssiu23: ssiu-19 { 1504*4882a593Smuzhiyun dmas = <&audma0 0x6D>, <&audma1 0x6E>; 1505*4882a593Smuzhiyun dma-names = "rx", "tx"; 1506*4882a593Smuzhiyun }; 1507*4882a593Smuzhiyun ssiu24: ssiu-20 { 1508*4882a593Smuzhiyun dmas = <&audma0 0xCF>, <&audma1 0xCE>; 1509*4882a593Smuzhiyun dma-names = "rx", "tx"; 1510*4882a593Smuzhiyun }; 1511*4882a593Smuzhiyun ssiu25: ssiu-21 { 1512*4882a593Smuzhiyun dmas = <&audma0 0xEB>, <&audma1 0xEC>; 1513*4882a593Smuzhiyun dma-names = "rx", "tx"; 1514*4882a593Smuzhiyun }; 1515*4882a593Smuzhiyun ssiu26: ssiu-22 { 1516*4882a593Smuzhiyun dmas = <&audma0 0xED>, <&audma1 0xEE>; 1517*4882a593Smuzhiyun dma-names = "rx", "tx"; 1518*4882a593Smuzhiyun }; 1519*4882a593Smuzhiyun ssiu27: ssiu-23 { 1520*4882a593Smuzhiyun dmas = <&audma0 0xEF>, <&audma1 0xF0>; 1521*4882a593Smuzhiyun dma-names = "rx", "tx"; 1522*4882a593Smuzhiyun }; 1523*4882a593Smuzhiyun ssiu30: ssiu-24 { 1524*4882a593Smuzhiyun dmas = <&audma0 0x6f>, <&audma1 0x70>; 1525*4882a593Smuzhiyun dma-names = "rx", "tx"; 1526*4882a593Smuzhiyun }; 1527*4882a593Smuzhiyun ssiu31: ssiu-25 { 1528*4882a593Smuzhiyun dmas = <&audma0 0x21>, <&audma1 0x22>; 1529*4882a593Smuzhiyun dma-names = "rx", "tx"; 1530*4882a593Smuzhiyun }; 1531*4882a593Smuzhiyun ssiu32: ssiu-26 { 1532*4882a593Smuzhiyun dmas = <&audma0 0x23>, <&audma1 0x24>; 1533*4882a593Smuzhiyun dma-names = "rx", "tx"; 1534*4882a593Smuzhiyun }; 1535*4882a593Smuzhiyun ssiu33: ssiu-27 { 1536*4882a593Smuzhiyun dmas = <&audma0 0x25>, <&audma1 0x26>; 1537*4882a593Smuzhiyun dma-names = "rx", "tx"; 1538*4882a593Smuzhiyun }; 1539*4882a593Smuzhiyun ssiu34: ssiu-28 { 1540*4882a593Smuzhiyun dmas = <&audma0 0x27>, <&audma1 0x28>; 1541*4882a593Smuzhiyun dma-names = "rx", "tx"; 1542*4882a593Smuzhiyun }; 1543*4882a593Smuzhiyun ssiu35: ssiu-29 { 1544*4882a593Smuzhiyun dmas = <&audma0 0x29>, <&audma1 0x2A>; 1545*4882a593Smuzhiyun dma-names = "rx", "tx"; 1546*4882a593Smuzhiyun }; 1547*4882a593Smuzhiyun ssiu36: ssiu-30 { 1548*4882a593Smuzhiyun dmas = <&audma0 0x2B>, <&audma1 0x2C>; 1549*4882a593Smuzhiyun dma-names = "rx", "tx"; 1550*4882a593Smuzhiyun }; 1551*4882a593Smuzhiyun ssiu37: ssiu-31 { 1552*4882a593Smuzhiyun dmas = <&audma0 0x2D>, <&audma1 0x2E>; 1553*4882a593Smuzhiyun dma-names = "rx", "tx"; 1554*4882a593Smuzhiyun }; 1555*4882a593Smuzhiyun ssiu40: ssiu-32 { 1556*4882a593Smuzhiyun dmas = <&audma0 0x71>, <&audma1 0x72>; 1557*4882a593Smuzhiyun dma-names = "rx", "tx"; 1558*4882a593Smuzhiyun }; 1559*4882a593Smuzhiyun ssiu41: ssiu-33 { 1560*4882a593Smuzhiyun dmas = <&audma0 0x17>, <&audma1 0x18>; 1561*4882a593Smuzhiyun dma-names = "rx", "tx"; 1562*4882a593Smuzhiyun }; 1563*4882a593Smuzhiyun ssiu42: ssiu-34 { 1564*4882a593Smuzhiyun dmas = <&audma0 0x19>, <&audma1 0x1A>; 1565*4882a593Smuzhiyun dma-names = "rx", "tx"; 1566*4882a593Smuzhiyun }; 1567*4882a593Smuzhiyun ssiu43: ssiu-35 { 1568*4882a593Smuzhiyun dmas = <&audma0 0x1B>, <&audma1 0x1C>; 1569*4882a593Smuzhiyun dma-names = "rx", "tx"; 1570*4882a593Smuzhiyun }; 1571*4882a593Smuzhiyun ssiu44: ssiu-36 { 1572*4882a593Smuzhiyun dmas = <&audma0 0x1D>, <&audma1 0x1E>; 1573*4882a593Smuzhiyun dma-names = "rx", "tx"; 1574*4882a593Smuzhiyun }; 1575*4882a593Smuzhiyun ssiu45: ssiu-37 { 1576*4882a593Smuzhiyun dmas = <&audma0 0x1F>, <&audma1 0x20>; 1577*4882a593Smuzhiyun dma-names = "rx", "tx"; 1578*4882a593Smuzhiyun }; 1579*4882a593Smuzhiyun ssiu46: ssiu-38 { 1580*4882a593Smuzhiyun dmas = <&audma0 0x31>, <&audma1 0x32>; 1581*4882a593Smuzhiyun dma-names = "rx", "tx"; 1582*4882a593Smuzhiyun }; 1583*4882a593Smuzhiyun ssiu47: ssiu-39 { 1584*4882a593Smuzhiyun dmas = <&audma0 0x33>, <&audma1 0x34>; 1585*4882a593Smuzhiyun dma-names = "rx", "tx"; 1586*4882a593Smuzhiyun }; 1587*4882a593Smuzhiyun ssiu50: ssiu-40 { 1588*4882a593Smuzhiyun dmas = <&audma0 0x73>, <&audma1 0x74>; 1589*4882a593Smuzhiyun dma-names = "rx", "tx"; 1590*4882a593Smuzhiyun }; 1591*4882a593Smuzhiyun ssiu60: ssiu-41 { 1592*4882a593Smuzhiyun dmas = <&audma0 0x75>, <&audma1 0x76>; 1593*4882a593Smuzhiyun dma-names = "rx", "tx"; 1594*4882a593Smuzhiyun }; 1595*4882a593Smuzhiyun ssiu70: ssiu-42 { 1596*4882a593Smuzhiyun dmas = <&audma0 0x79>, <&audma1 0x7a>; 1597*4882a593Smuzhiyun dma-names = "rx", "tx"; 1598*4882a593Smuzhiyun }; 1599*4882a593Smuzhiyun ssiu80: ssiu-43 { 1600*4882a593Smuzhiyun dmas = <&audma0 0x7b>, <&audma1 0x7c>; 1601*4882a593Smuzhiyun dma-names = "rx", "tx"; 1602*4882a593Smuzhiyun }; 1603*4882a593Smuzhiyun ssiu90: ssiu-44 { 1604*4882a593Smuzhiyun dmas = <&audma0 0x7d>, <&audma1 0x7e>; 1605*4882a593Smuzhiyun dma-names = "rx", "tx"; 1606*4882a593Smuzhiyun }; 1607*4882a593Smuzhiyun ssiu91: ssiu-45 { 1608*4882a593Smuzhiyun dmas = <&audma0 0x7F>, <&audma1 0x80>; 1609*4882a593Smuzhiyun dma-names = "rx", "tx"; 1610*4882a593Smuzhiyun }; 1611*4882a593Smuzhiyun ssiu92: ssiu-46 { 1612*4882a593Smuzhiyun dmas = <&audma0 0x81>, <&audma1 0x82>; 1613*4882a593Smuzhiyun dma-names = "rx", "tx"; 1614*4882a593Smuzhiyun }; 1615*4882a593Smuzhiyun ssiu93: ssiu-47 { 1616*4882a593Smuzhiyun dmas = <&audma0 0x83>, <&audma1 0x84>; 1617*4882a593Smuzhiyun dma-names = "rx", "tx"; 1618*4882a593Smuzhiyun }; 1619*4882a593Smuzhiyun ssiu94: ssiu-48 { 1620*4882a593Smuzhiyun dmas = <&audma0 0xA3>, <&audma1 0xA4>; 1621*4882a593Smuzhiyun dma-names = "rx", "tx"; 1622*4882a593Smuzhiyun }; 1623*4882a593Smuzhiyun ssiu95: ssiu-49 { 1624*4882a593Smuzhiyun dmas = <&audma0 0xA5>, <&audma1 0xA6>; 1625*4882a593Smuzhiyun dma-names = "rx", "tx"; 1626*4882a593Smuzhiyun }; 1627*4882a593Smuzhiyun ssiu96: ssiu-50 { 1628*4882a593Smuzhiyun dmas = <&audma0 0xA7>, <&audma1 0xA8>; 1629*4882a593Smuzhiyun dma-names = "rx", "tx"; 1630*4882a593Smuzhiyun }; 1631*4882a593Smuzhiyun ssiu97: ssiu-51 { 1632*4882a593Smuzhiyun dmas = <&audma0 0xA9>, <&audma1 0xAA>; 1633*4882a593Smuzhiyun dma-names = "rx", "tx"; 1634*4882a593Smuzhiyun }; 1635*4882a593Smuzhiyun }; 1636*4882a593Smuzhiyun }; 1637*4882a593Smuzhiyun 1638*4882a593Smuzhiyun audma0: dma-controller@ec700000 { 1639*4882a593Smuzhiyun compatible = "renesas,dmac-r8a77961", 1640*4882a593Smuzhiyun "renesas,rcar-dmac"; 1641*4882a593Smuzhiyun reg = <0 0xec700000 0 0x10000>; 1642*4882a593Smuzhiyun interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>, 1643*4882a593Smuzhiyun <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 1644*4882a593Smuzhiyun <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 1645*4882a593Smuzhiyun <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 1646*4882a593Smuzhiyun <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 1647*4882a593Smuzhiyun <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 1648*4882a593Smuzhiyun <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 1649*4882a593Smuzhiyun <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 1650*4882a593Smuzhiyun <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 1651*4882a593Smuzhiyun <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 1652*4882a593Smuzhiyun <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 1653*4882a593Smuzhiyun <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 1654*4882a593Smuzhiyun <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 1655*4882a593Smuzhiyun <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 1656*4882a593Smuzhiyun <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 1657*4882a593Smuzhiyun <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 1658*4882a593Smuzhiyun <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>; 1659*4882a593Smuzhiyun interrupt-names = "error", 1660*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 1661*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1662*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1663*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 1664*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 502>; 1665*4882a593Smuzhiyun clock-names = "fck"; 1666*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1667*4882a593Smuzhiyun resets = <&cpg 502>; 1668*4882a593Smuzhiyun #dma-cells = <1>; 1669*4882a593Smuzhiyun dma-channels = <16>; 1670*4882a593Smuzhiyun iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>, 1671*4882a593Smuzhiyun <&ipmmu_mp 2>, <&ipmmu_mp 3>, 1672*4882a593Smuzhiyun <&ipmmu_mp 4>, <&ipmmu_mp 5>, 1673*4882a593Smuzhiyun <&ipmmu_mp 6>, <&ipmmu_mp 7>, 1674*4882a593Smuzhiyun <&ipmmu_mp 8>, <&ipmmu_mp 9>, 1675*4882a593Smuzhiyun <&ipmmu_mp 10>, <&ipmmu_mp 11>, 1676*4882a593Smuzhiyun <&ipmmu_mp 12>, <&ipmmu_mp 13>, 1677*4882a593Smuzhiyun <&ipmmu_mp 14>, <&ipmmu_mp 15>; 1678*4882a593Smuzhiyun }; 1679*4882a593Smuzhiyun 1680*4882a593Smuzhiyun audma1: dma-controller@ec720000 { 1681*4882a593Smuzhiyun compatible = "renesas,dmac-r8a77961", 1682*4882a593Smuzhiyun "renesas,rcar-dmac"; 1683*4882a593Smuzhiyun reg = <0 0xec720000 0 0x10000>; 1684*4882a593Smuzhiyun interrupts = <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH>, 1685*4882a593Smuzhiyun <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 1686*4882a593Smuzhiyun <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, 1687*4882a593Smuzhiyun <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, 1688*4882a593Smuzhiyun <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, 1689*4882a593Smuzhiyun <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, 1690*4882a593Smuzhiyun <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, 1691*4882a593Smuzhiyun <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, 1692*4882a593Smuzhiyun <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, 1693*4882a593Smuzhiyun <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, 1694*4882a593Smuzhiyun <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>, 1695*4882a593Smuzhiyun <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>, 1696*4882a593Smuzhiyun <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>, 1697*4882a593Smuzhiyun <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>, 1698*4882a593Smuzhiyun <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>, 1699*4882a593Smuzhiyun <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>, 1700*4882a593Smuzhiyun <GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>; 1701*4882a593Smuzhiyun interrupt-names = "error", 1702*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 1703*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1704*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1705*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 1706*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 501>; 1707*4882a593Smuzhiyun clock-names = "fck"; 1708*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1709*4882a593Smuzhiyun resets = <&cpg 501>; 1710*4882a593Smuzhiyun #dma-cells = <1>; 1711*4882a593Smuzhiyun dma-channels = <16>; 1712*4882a593Smuzhiyun iommus = <&ipmmu_mp 16>, <&ipmmu_mp 17>, 1713*4882a593Smuzhiyun <&ipmmu_mp 18>, <&ipmmu_mp 19>, 1714*4882a593Smuzhiyun <&ipmmu_mp 20>, <&ipmmu_mp 21>, 1715*4882a593Smuzhiyun <&ipmmu_mp 22>, <&ipmmu_mp 23>, 1716*4882a593Smuzhiyun <&ipmmu_mp 24>, <&ipmmu_mp 25>, 1717*4882a593Smuzhiyun <&ipmmu_mp 26>, <&ipmmu_mp 27>, 1718*4882a593Smuzhiyun <&ipmmu_mp 28>, <&ipmmu_mp 29>, 1719*4882a593Smuzhiyun <&ipmmu_mp 30>, <&ipmmu_mp 31>; 1720*4882a593Smuzhiyun }; 1721*4882a593Smuzhiyun 1722*4882a593Smuzhiyun xhci0: usb@ee000000 { 1723*4882a593Smuzhiyun compatible = "renesas,xhci-r8a77961", 1724*4882a593Smuzhiyun "renesas,rcar-gen3-xhci"; 1725*4882a593Smuzhiyun reg = <0 0xee000000 0 0xc00>; 1726*4882a593Smuzhiyun interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 1727*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 328>; 1728*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1729*4882a593Smuzhiyun resets = <&cpg 328>; 1730*4882a593Smuzhiyun status = "disabled"; 1731*4882a593Smuzhiyun }; 1732*4882a593Smuzhiyun 1733*4882a593Smuzhiyun usb3_peri0: usb@ee020000 { 1734*4882a593Smuzhiyun compatible = "renesas,r8a77961-usb3-peri", 1735*4882a593Smuzhiyun "renesas,rcar-gen3-usb3-peri"; 1736*4882a593Smuzhiyun reg = <0 0xee020000 0 0x400>; 1737*4882a593Smuzhiyun interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 1738*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 328>; 1739*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1740*4882a593Smuzhiyun resets = <&cpg 328>; 1741*4882a593Smuzhiyun status = "disabled"; 1742*4882a593Smuzhiyun }; 1743*4882a593Smuzhiyun 1744*4882a593Smuzhiyun ohci0: usb@ee080000 { 1745*4882a593Smuzhiyun compatible = "generic-ohci"; 1746*4882a593Smuzhiyun reg = <0 0xee080000 0 0x100>; 1747*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1748*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 1749*4882a593Smuzhiyun phys = <&usb2_phy0 1>; 1750*4882a593Smuzhiyun phy-names = "usb"; 1751*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1752*4882a593Smuzhiyun resets = <&cpg 703>, <&cpg 704>; 1753*4882a593Smuzhiyun status = "disabled"; 1754*4882a593Smuzhiyun }; 1755*4882a593Smuzhiyun 1756*4882a593Smuzhiyun ohci1: usb@ee0a0000 { 1757*4882a593Smuzhiyun compatible = "generic-ohci"; 1758*4882a593Smuzhiyun reg = <0 0xee0a0000 0 0x100>; 1759*4882a593Smuzhiyun interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 1760*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 702>; 1761*4882a593Smuzhiyun phys = <&usb2_phy1 1>; 1762*4882a593Smuzhiyun phy-names = "usb"; 1763*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1764*4882a593Smuzhiyun resets = <&cpg 702>; 1765*4882a593Smuzhiyun status = "disabled"; 1766*4882a593Smuzhiyun }; 1767*4882a593Smuzhiyun 1768*4882a593Smuzhiyun ehci0: usb@ee080100 { 1769*4882a593Smuzhiyun compatible = "generic-ehci"; 1770*4882a593Smuzhiyun reg = <0 0xee080100 0 0x100>; 1771*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1772*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 1773*4882a593Smuzhiyun phys = <&usb2_phy0 2>; 1774*4882a593Smuzhiyun phy-names = "usb"; 1775*4882a593Smuzhiyun companion = <&ohci0>; 1776*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1777*4882a593Smuzhiyun resets = <&cpg 703>, <&cpg 704>; 1778*4882a593Smuzhiyun status = "disabled"; 1779*4882a593Smuzhiyun }; 1780*4882a593Smuzhiyun 1781*4882a593Smuzhiyun ehci1: usb@ee0a0100 { 1782*4882a593Smuzhiyun compatible = "generic-ehci"; 1783*4882a593Smuzhiyun reg = <0 0xee0a0100 0 0x100>; 1784*4882a593Smuzhiyun interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 1785*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 702>; 1786*4882a593Smuzhiyun phys = <&usb2_phy1 2>; 1787*4882a593Smuzhiyun phy-names = "usb"; 1788*4882a593Smuzhiyun companion = <&ohci1>; 1789*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1790*4882a593Smuzhiyun resets = <&cpg 702>; 1791*4882a593Smuzhiyun status = "disabled"; 1792*4882a593Smuzhiyun }; 1793*4882a593Smuzhiyun 1794*4882a593Smuzhiyun usb2_phy0: usb-phy@ee080200 { 1795*4882a593Smuzhiyun compatible = "renesas,usb2-phy-r8a77961", 1796*4882a593Smuzhiyun "renesas,rcar-gen3-usb2-phy"; 1797*4882a593Smuzhiyun reg = <0 0xee080200 0 0x700>; 1798*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1799*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 1800*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1801*4882a593Smuzhiyun resets = <&cpg 703>, <&cpg 704>; 1802*4882a593Smuzhiyun #phy-cells = <1>; 1803*4882a593Smuzhiyun status = "disabled"; 1804*4882a593Smuzhiyun }; 1805*4882a593Smuzhiyun 1806*4882a593Smuzhiyun usb2_phy1: usb-phy@ee0a0200 { 1807*4882a593Smuzhiyun compatible = "renesas,usb2-phy-r8a77961", 1808*4882a593Smuzhiyun "renesas,rcar-gen3-usb2-phy"; 1809*4882a593Smuzhiyun reg = <0 0xee0a0200 0 0x700>; 1810*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 702>; 1811*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1812*4882a593Smuzhiyun resets = <&cpg 702>; 1813*4882a593Smuzhiyun #phy-cells = <1>; 1814*4882a593Smuzhiyun status = "disabled"; 1815*4882a593Smuzhiyun }; 1816*4882a593Smuzhiyun 1817*4882a593Smuzhiyun sdhi0: mmc@ee100000 { 1818*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a77961", 1819*4882a593Smuzhiyun "renesas,rcar-gen3-sdhi"; 1820*4882a593Smuzhiyun reg = <0 0xee100000 0 0x2000>; 1821*4882a593Smuzhiyun interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1822*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 314>; 1823*4882a593Smuzhiyun max-frequency = <200000000>; 1824*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1825*4882a593Smuzhiyun resets = <&cpg 314>; 1826*4882a593Smuzhiyun status = "disabled"; 1827*4882a593Smuzhiyun }; 1828*4882a593Smuzhiyun 1829*4882a593Smuzhiyun sdhi1: mmc@ee120000 { 1830*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a77961", 1831*4882a593Smuzhiyun "renesas,rcar-gen3-sdhi"; 1832*4882a593Smuzhiyun reg = <0 0xee120000 0 0x2000>; 1833*4882a593Smuzhiyun interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 1834*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 313>; 1835*4882a593Smuzhiyun max-frequency = <200000000>; 1836*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1837*4882a593Smuzhiyun resets = <&cpg 313>; 1838*4882a593Smuzhiyun status = "disabled"; 1839*4882a593Smuzhiyun }; 1840*4882a593Smuzhiyun 1841*4882a593Smuzhiyun sdhi2: mmc@ee140000 { 1842*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a77961", 1843*4882a593Smuzhiyun "renesas,rcar-gen3-sdhi"; 1844*4882a593Smuzhiyun reg = <0 0xee140000 0 0x2000>; 1845*4882a593Smuzhiyun interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; 1846*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 312>; 1847*4882a593Smuzhiyun max-frequency = <200000000>; 1848*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1849*4882a593Smuzhiyun resets = <&cpg 312>; 1850*4882a593Smuzhiyun status = "disabled"; 1851*4882a593Smuzhiyun }; 1852*4882a593Smuzhiyun 1853*4882a593Smuzhiyun sdhi3: mmc@ee160000 { 1854*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a77961", 1855*4882a593Smuzhiyun "renesas,rcar-gen3-sdhi"; 1856*4882a593Smuzhiyun reg = <0 0xee160000 0 0x2000>; 1857*4882a593Smuzhiyun interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 1858*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 311>; 1859*4882a593Smuzhiyun max-frequency = <200000000>; 1860*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1861*4882a593Smuzhiyun resets = <&cpg 311>; 1862*4882a593Smuzhiyun status = "disabled"; 1863*4882a593Smuzhiyun }; 1864*4882a593Smuzhiyun 1865*4882a593Smuzhiyun gic: interrupt-controller@f1010000 { 1866*4882a593Smuzhiyun compatible = "arm,gic-400"; 1867*4882a593Smuzhiyun #interrupt-cells = <3>; 1868*4882a593Smuzhiyun #address-cells = <0>; 1869*4882a593Smuzhiyun interrupt-controller; 1870*4882a593Smuzhiyun reg = <0x0 0xf1010000 0 0x1000>, 1871*4882a593Smuzhiyun <0x0 0xf1020000 0 0x20000>, 1872*4882a593Smuzhiyun <0x0 0xf1040000 0 0x20000>, 1873*4882a593Smuzhiyun <0x0 0xf1060000 0 0x20000>; 1874*4882a593Smuzhiyun interrupts = <GIC_PPI 9 1875*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_HIGH)>; 1876*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 408>; 1877*4882a593Smuzhiyun clock-names = "clk"; 1878*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1879*4882a593Smuzhiyun resets = <&cpg 408>; 1880*4882a593Smuzhiyun }; 1881*4882a593Smuzhiyun 1882*4882a593Smuzhiyun pciec0: pcie@fe000000 { 1883*4882a593Smuzhiyun compatible = "renesas,pcie-r8a77961", 1884*4882a593Smuzhiyun "renesas,pcie-rcar-gen3"; 1885*4882a593Smuzhiyun reg = <0 0xfe000000 0 0x80000>; 1886*4882a593Smuzhiyun #address-cells = <3>; 1887*4882a593Smuzhiyun #size-cells = <2>; 1888*4882a593Smuzhiyun bus-range = <0x00 0xff>; 1889*4882a593Smuzhiyun device_type = "pci"; 1890*4882a593Smuzhiyun ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 1891*4882a593Smuzhiyun <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 1892*4882a593Smuzhiyun <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 1893*4882a593Smuzhiyun <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 1894*4882a593Smuzhiyun /* Map all possible DDR as inbound ranges */ 1895*4882a593Smuzhiyun dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>; 1896*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 1897*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 1898*4882a593Smuzhiyun <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 1899*4882a593Smuzhiyun #interrupt-cells = <1>; 1900*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 1901*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 1902*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 1903*4882a593Smuzhiyun clock-names = "pcie", "pcie_bus"; 1904*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1905*4882a593Smuzhiyun resets = <&cpg 319>; 1906*4882a593Smuzhiyun status = "disabled"; 1907*4882a593Smuzhiyun }; 1908*4882a593Smuzhiyun 1909*4882a593Smuzhiyun pciec1: pcie@ee800000 { 1910*4882a593Smuzhiyun compatible = "renesas,pcie-r8a77961", 1911*4882a593Smuzhiyun "renesas,pcie-rcar-gen3"; 1912*4882a593Smuzhiyun reg = <0 0xee800000 0 0x80000>; 1913*4882a593Smuzhiyun #address-cells = <3>; 1914*4882a593Smuzhiyun #size-cells = <2>; 1915*4882a593Smuzhiyun bus-range = <0x00 0xff>; 1916*4882a593Smuzhiyun device_type = "pci"; 1917*4882a593Smuzhiyun ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00100000>, 1918*4882a593Smuzhiyun <0x02000000 0 0xeea00000 0 0xeea00000 0 0x00200000>, 1919*4882a593Smuzhiyun <0x02000000 0 0xc0000000 0 0xc0000000 0 0x08000000>, 1920*4882a593Smuzhiyun <0x42000000 0 0xc8000000 0 0xc8000000 0 0x08000000>; 1921*4882a593Smuzhiyun /* Map all possible DDR as inbound ranges */ 1922*4882a593Smuzhiyun dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>; 1923*4882a593Smuzhiyun interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, 1924*4882a593Smuzhiyun <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, 1925*4882a593Smuzhiyun <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 1926*4882a593Smuzhiyun #interrupt-cells = <1>; 1927*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 1928*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 1929*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 318>, <&pcie_bus_clk>; 1930*4882a593Smuzhiyun clock-names = "pcie", "pcie_bus"; 1931*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1932*4882a593Smuzhiyun resets = <&cpg 318>; 1933*4882a593Smuzhiyun status = "disabled"; 1934*4882a593Smuzhiyun }; 1935*4882a593Smuzhiyun 1936*4882a593Smuzhiyun fcpf0: fcp@fe950000 { 1937*4882a593Smuzhiyun compatible = "renesas,fcpf"; 1938*4882a593Smuzhiyun reg = <0 0xfe950000 0 0x200>; 1939*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 615>; 1940*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_A3VC>; 1941*4882a593Smuzhiyun resets = <&cpg 615>; 1942*4882a593Smuzhiyun }; 1943*4882a593Smuzhiyun 1944*4882a593Smuzhiyun fcpvb0: fcp@fe96f000 { 1945*4882a593Smuzhiyun compatible = "renesas,fcpv"; 1946*4882a593Smuzhiyun reg = <0 0xfe96f000 0 0x200>; 1947*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 607>; 1948*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_A3VC>; 1949*4882a593Smuzhiyun resets = <&cpg 607>; 1950*4882a593Smuzhiyun }; 1951*4882a593Smuzhiyun 1952*4882a593Smuzhiyun fcpvi0: fcp@fe9af000 { 1953*4882a593Smuzhiyun compatible = "renesas,fcpv"; 1954*4882a593Smuzhiyun reg = <0 0xfe9af000 0 0x200>; 1955*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 611>; 1956*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_A3VC>; 1957*4882a593Smuzhiyun resets = <&cpg 611>; 1958*4882a593Smuzhiyun iommus = <&ipmmu_vc0 19>; 1959*4882a593Smuzhiyun }; 1960*4882a593Smuzhiyun 1961*4882a593Smuzhiyun fcpvd0: fcp@fea27000 { 1962*4882a593Smuzhiyun compatible = "renesas,fcpv"; 1963*4882a593Smuzhiyun reg = <0 0xfea27000 0 0x200>; 1964*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 603>; 1965*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1966*4882a593Smuzhiyun resets = <&cpg 603>; 1967*4882a593Smuzhiyun iommus = <&ipmmu_vi0 8>; 1968*4882a593Smuzhiyun }; 1969*4882a593Smuzhiyun 1970*4882a593Smuzhiyun fcpvd1: fcp@fea2f000 { 1971*4882a593Smuzhiyun compatible = "renesas,fcpv"; 1972*4882a593Smuzhiyun reg = <0 0xfea2f000 0 0x200>; 1973*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 602>; 1974*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1975*4882a593Smuzhiyun resets = <&cpg 602>; 1976*4882a593Smuzhiyun iommus = <&ipmmu_vi0 9>; 1977*4882a593Smuzhiyun }; 1978*4882a593Smuzhiyun 1979*4882a593Smuzhiyun fcpvd2: fcp@fea37000 { 1980*4882a593Smuzhiyun compatible = "renesas,fcpv"; 1981*4882a593Smuzhiyun reg = <0 0xfea37000 0 0x200>; 1982*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 601>; 1983*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1984*4882a593Smuzhiyun resets = <&cpg 601>; 1985*4882a593Smuzhiyun iommus = <&ipmmu_vi0 10>; 1986*4882a593Smuzhiyun }; 1987*4882a593Smuzhiyun 1988*4882a593Smuzhiyun vspb: vsp@fe960000 { 1989*4882a593Smuzhiyun compatible = "renesas,vsp2"; 1990*4882a593Smuzhiyun reg = <0 0xfe960000 0 0x8000>; 1991*4882a593Smuzhiyun interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 1992*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 626>; 1993*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_A3VC>; 1994*4882a593Smuzhiyun resets = <&cpg 626>; 1995*4882a593Smuzhiyun 1996*4882a593Smuzhiyun renesas,fcp = <&fcpvb0>; 1997*4882a593Smuzhiyun }; 1998*4882a593Smuzhiyun 1999*4882a593Smuzhiyun vspd0: vsp@fea20000 { 2000*4882a593Smuzhiyun compatible = "renesas,vsp2"; 2001*4882a593Smuzhiyun reg = <0 0xfea20000 0 0x5000>; 2002*4882a593Smuzhiyun interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>; 2003*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 623>; 2004*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2005*4882a593Smuzhiyun resets = <&cpg 623>; 2006*4882a593Smuzhiyun 2007*4882a593Smuzhiyun renesas,fcp = <&fcpvd0>; 2008*4882a593Smuzhiyun }; 2009*4882a593Smuzhiyun 2010*4882a593Smuzhiyun vspd1: vsp@fea28000 { 2011*4882a593Smuzhiyun compatible = "renesas,vsp2"; 2012*4882a593Smuzhiyun reg = <0 0xfea28000 0 0x5000>; 2013*4882a593Smuzhiyun interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>; 2014*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 622>; 2015*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2016*4882a593Smuzhiyun resets = <&cpg 622>; 2017*4882a593Smuzhiyun 2018*4882a593Smuzhiyun renesas,fcp = <&fcpvd1>; 2019*4882a593Smuzhiyun }; 2020*4882a593Smuzhiyun 2021*4882a593Smuzhiyun vspd2: vsp@fea30000 { 2022*4882a593Smuzhiyun compatible = "renesas,vsp2"; 2023*4882a593Smuzhiyun reg = <0 0xfea30000 0 0x5000>; 2024*4882a593Smuzhiyun interrupts = <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>; 2025*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 621>; 2026*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2027*4882a593Smuzhiyun resets = <&cpg 621>; 2028*4882a593Smuzhiyun 2029*4882a593Smuzhiyun renesas,fcp = <&fcpvd2>; 2030*4882a593Smuzhiyun }; 2031*4882a593Smuzhiyun 2032*4882a593Smuzhiyun vspi0: vsp@fe9a0000 { 2033*4882a593Smuzhiyun compatible = "renesas,vsp2"; 2034*4882a593Smuzhiyun reg = <0 0xfe9a0000 0 0x8000>; 2035*4882a593Smuzhiyun interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 2036*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 631>; 2037*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_A3VC>; 2038*4882a593Smuzhiyun resets = <&cpg 631>; 2039*4882a593Smuzhiyun 2040*4882a593Smuzhiyun renesas,fcp = <&fcpvi0>; 2041*4882a593Smuzhiyun }; 2042*4882a593Smuzhiyun 2043*4882a593Smuzhiyun csi20: csi2@fea80000 { 2044*4882a593Smuzhiyun reg = <0 0xfea80000 0 0x10000>; 2045*4882a593Smuzhiyun /* placeholder */ 2046*4882a593Smuzhiyun 2047*4882a593Smuzhiyun ports { 2048*4882a593Smuzhiyun #address-cells = <1>; 2049*4882a593Smuzhiyun #size-cells = <0>; 2050*4882a593Smuzhiyun 2051*4882a593Smuzhiyun port@1 { 2052*4882a593Smuzhiyun #address-cells = <1>; 2053*4882a593Smuzhiyun #size-cells = <0>; 2054*4882a593Smuzhiyun reg = <1>; 2055*4882a593Smuzhiyun }; 2056*4882a593Smuzhiyun }; 2057*4882a593Smuzhiyun }; 2058*4882a593Smuzhiyun 2059*4882a593Smuzhiyun csi40: csi2@feaa0000 { 2060*4882a593Smuzhiyun reg = <0 0xfeaa0000 0 0x10000>; 2061*4882a593Smuzhiyun /* placeholder */ 2062*4882a593Smuzhiyun 2063*4882a593Smuzhiyun ports { 2064*4882a593Smuzhiyun #address-cells = <1>; 2065*4882a593Smuzhiyun #size-cells = <0>; 2066*4882a593Smuzhiyun 2067*4882a593Smuzhiyun port@1 { 2068*4882a593Smuzhiyun #address-cells = <1>; 2069*4882a593Smuzhiyun #size-cells = <0>; 2070*4882a593Smuzhiyun 2071*4882a593Smuzhiyun reg = <1>; 2072*4882a593Smuzhiyun }; 2073*4882a593Smuzhiyun }; 2074*4882a593Smuzhiyun }; 2075*4882a593Smuzhiyun 2076*4882a593Smuzhiyun hdmi0: hdmi@fead0000 { 2077*4882a593Smuzhiyun compatible = "renesas,r8a77961-hdmi", "renesas,rcar-gen3-hdmi"; 2078*4882a593Smuzhiyun reg = <0 0xfead0000 0 0x10000>; 2079*4882a593Smuzhiyun interrupts = <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>; 2080*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 729>, <&cpg CPG_CORE R8A77961_CLK_HDMI>; 2081*4882a593Smuzhiyun clock-names = "iahb", "isfr"; 2082*4882a593Smuzhiyun power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2083*4882a593Smuzhiyun resets = <&cpg 729>; 2084*4882a593Smuzhiyun status = "disabled"; 2085*4882a593Smuzhiyun 2086*4882a593Smuzhiyun ports { 2087*4882a593Smuzhiyun #address-cells = <1>; 2088*4882a593Smuzhiyun #size-cells = <0>; 2089*4882a593Smuzhiyun port@0 { 2090*4882a593Smuzhiyun reg = <0>; 2091*4882a593Smuzhiyun dw_hdmi0_in: endpoint { 2092*4882a593Smuzhiyun remote-endpoint = <&du_out_hdmi0>; 2093*4882a593Smuzhiyun }; 2094*4882a593Smuzhiyun }; 2095*4882a593Smuzhiyun port@1 { 2096*4882a593Smuzhiyun reg = <1>; 2097*4882a593Smuzhiyun }; 2098*4882a593Smuzhiyun port@2 { 2099*4882a593Smuzhiyun /* HDMI sound */ 2100*4882a593Smuzhiyun reg = <2>; 2101*4882a593Smuzhiyun }; 2102*4882a593Smuzhiyun }; 2103*4882a593Smuzhiyun }; 2104*4882a593Smuzhiyun 2105*4882a593Smuzhiyun du: display@feb00000 { 2106*4882a593Smuzhiyun compatible = "renesas,du-r8a77961"; 2107*4882a593Smuzhiyun reg = <0 0xfeb00000 0 0x70000>; 2108*4882a593Smuzhiyun interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 2109*4882a593Smuzhiyun <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>, 2110*4882a593Smuzhiyun <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>; 2111*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>, 2112*4882a593Smuzhiyun <&cpg CPG_MOD 722>; 2113*4882a593Smuzhiyun clock-names = "du.0", "du.1", "du.2"; 2114*4882a593Smuzhiyun resets = <&cpg 724>, <&cpg 722>; 2115*4882a593Smuzhiyun reset-names = "du.0", "du.2"; 2116*4882a593Smuzhiyun 2117*4882a593Smuzhiyun renesas,vsps = <&vspd0 0>, <&vspd1 0>, <&vspd2 0>; 2118*4882a593Smuzhiyun status = "disabled"; 2119*4882a593Smuzhiyun 2120*4882a593Smuzhiyun ports { 2121*4882a593Smuzhiyun #address-cells = <1>; 2122*4882a593Smuzhiyun #size-cells = <0>; 2123*4882a593Smuzhiyun 2124*4882a593Smuzhiyun port@0 { 2125*4882a593Smuzhiyun reg = <0>; 2126*4882a593Smuzhiyun du_out_rgb: endpoint { 2127*4882a593Smuzhiyun }; 2128*4882a593Smuzhiyun }; 2129*4882a593Smuzhiyun port@1 { 2130*4882a593Smuzhiyun reg = <1>; 2131*4882a593Smuzhiyun du_out_hdmi0: endpoint { 2132*4882a593Smuzhiyun remote-endpoint = <&dw_hdmi0_in>; 2133*4882a593Smuzhiyun }; 2134*4882a593Smuzhiyun }; 2135*4882a593Smuzhiyun port@2 { 2136*4882a593Smuzhiyun reg = <2>; 2137*4882a593Smuzhiyun du_out_lvds0: endpoint { 2138*4882a593Smuzhiyun }; 2139*4882a593Smuzhiyun }; 2140*4882a593Smuzhiyun }; 2141*4882a593Smuzhiyun }; 2142*4882a593Smuzhiyun 2143*4882a593Smuzhiyun prr: chipid@fff00044 { 2144*4882a593Smuzhiyun compatible = "renesas,prr"; 2145*4882a593Smuzhiyun reg = <0 0xfff00044 0 4>; 2146*4882a593Smuzhiyun }; 2147*4882a593Smuzhiyun }; 2148*4882a593Smuzhiyun 2149*4882a593Smuzhiyun thermal-zones { 2150*4882a593Smuzhiyun sensor_thermal1: sensor-thermal1 { 2151*4882a593Smuzhiyun polling-delay-passive = <250>; 2152*4882a593Smuzhiyun polling-delay = <1000>; 2153*4882a593Smuzhiyun thermal-sensors = <&tsc 0>; 2154*4882a593Smuzhiyun sustainable-power = <3874>; 2155*4882a593Smuzhiyun 2156*4882a593Smuzhiyun trips { 2157*4882a593Smuzhiyun sensor1_crit: sensor1-crit { 2158*4882a593Smuzhiyun temperature = <120000>; 2159*4882a593Smuzhiyun hysteresis = <1000>; 2160*4882a593Smuzhiyun type = "critical"; 2161*4882a593Smuzhiyun }; 2162*4882a593Smuzhiyun }; 2163*4882a593Smuzhiyun }; 2164*4882a593Smuzhiyun 2165*4882a593Smuzhiyun sensor_thermal2: sensor-thermal2 { 2166*4882a593Smuzhiyun polling-delay-passive = <250>; 2167*4882a593Smuzhiyun polling-delay = <1000>; 2168*4882a593Smuzhiyun thermal-sensors = <&tsc 1>; 2169*4882a593Smuzhiyun sustainable-power = <3874>; 2170*4882a593Smuzhiyun 2171*4882a593Smuzhiyun trips { 2172*4882a593Smuzhiyun sensor2_crit: sensor2-crit { 2173*4882a593Smuzhiyun temperature = <120000>; 2174*4882a593Smuzhiyun hysteresis = <1000>; 2175*4882a593Smuzhiyun type = "critical"; 2176*4882a593Smuzhiyun }; 2177*4882a593Smuzhiyun }; 2178*4882a593Smuzhiyun }; 2179*4882a593Smuzhiyun 2180*4882a593Smuzhiyun sensor_thermal3: sensor-thermal3 { 2181*4882a593Smuzhiyun polling-delay-passive = <250>; 2182*4882a593Smuzhiyun polling-delay = <1000>; 2183*4882a593Smuzhiyun thermal-sensors = <&tsc 2>; 2184*4882a593Smuzhiyun sustainable-power = <3874>; 2185*4882a593Smuzhiyun 2186*4882a593Smuzhiyun cooling-maps { 2187*4882a593Smuzhiyun map0 { 2188*4882a593Smuzhiyun trip = <&target>; 2189*4882a593Smuzhiyun cooling-device = <&a57_0 2 4>; 2190*4882a593Smuzhiyun contribution = <1024>; 2191*4882a593Smuzhiyun }; 2192*4882a593Smuzhiyun map1 { 2193*4882a593Smuzhiyun trip = <&target>; 2194*4882a593Smuzhiyun cooling-device = <&a53_0 0 2>; 2195*4882a593Smuzhiyun contribution = <1024>; 2196*4882a593Smuzhiyun }; 2197*4882a593Smuzhiyun }; 2198*4882a593Smuzhiyun trips { 2199*4882a593Smuzhiyun target: trip-point1 { 2200*4882a593Smuzhiyun temperature = <100000>; 2201*4882a593Smuzhiyun hysteresis = <1000>; 2202*4882a593Smuzhiyun type = "passive"; 2203*4882a593Smuzhiyun }; 2204*4882a593Smuzhiyun 2205*4882a593Smuzhiyun sensor3_crit: sensor3-crit { 2206*4882a593Smuzhiyun temperature = <120000>; 2207*4882a593Smuzhiyun hysteresis = <1000>; 2208*4882a593Smuzhiyun type = "critical"; 2209*4882a593Smuzhiyun }; 2210*4882a593Smuzhiyun }; 2211*4882a593Smuzhiyun }; 2212*4882a593Smuzhiyun }; 2213*4882a593Smuzhiyun 2214*4882a593Smuzhiyun timer { 2215*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 2216*4882a593Smuzhiyun interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 2217*4882a593Smuzhiyun <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 2218*4882a593Smuzhiyun <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 2219*4882a593Smuzhiyun <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>; 2220*4882a593Smuzhiyun }; 2221*4882a593Smuzhiyun 2222*4882a593Smuzhiyun /* External USB clocks - can be overridden by the board */ 2223*4882a593Smuzhiyun usb3s0_clk: usb3s0 { 2224*4882a593Smuzhiyun compatible = "fixed-clock"; 2225*4882a593Smuzhiyun #clock-cells = <0>; 2226*4882a593Smuzhiyun clock-frequency = <0>; 2227*4882a593Smuzhiyun }; 2228*4882a593Smuzhiyun 2229*4882a593Smuzhiyun usb_extal_clk: usb_extal { 2230*4882a593Smuzhiyun compatible = "fixed-clock"; 2231*4882a593Smuzhiyun #clock-cells = <0>; 2232*4882a593Smuzhiyun clock-frequency = <0>; 2233*4882a593Smuzhiyun }; 2234*4882a593Smuzhiyun}; 2235