xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-rmobile/pfc-r8a7740.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * R8A7740 processor support
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2011  Renesas Solutions Corp.
5*4882a593Smuzhiyun  * Copyright (C) 2011  Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
8*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
9*4882a593Smuzhiyun  * published by the Free Software Foundation; version 2 of the
10*4882a593Smuzhiyun  * License.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful,
13*4882a593Smuzhiyun  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15*4882a593Smuzhiyun  * GNU General Public License for more details.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
18*4882a593Smuzhiyun  * along with this program; if not, write to the Free Software
19*4882a593Smuzhiyun  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun #include <common.h>
22*4882a593Smuzhiyun #include <sh_pfc.h>
23*4882a593Smuzhiyun #include <asm/gpio.h>
24*4882a593Smuzhiyun #include <asm/arch/irqs.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define CPU_ALL_PORT(fn, pfx, sfx)					\
27*4882a593Smuzhiyun 	PORT_10(fn, pfx, sfx),		PORT_90(fn, pfx, sfx),		\
28*4882a593Smuzhiyun 	PORT_10(fn, pfx##10, sfx),	PORT_90(fn, pfx##1, sfx),	\
29*4882a593Smuzhiyun 	PORT_10(fn, pfx##20, sfx),					\
30*4882a593Smuzhiyun 	PORT_1(fn, pfx##210, sfx),	PORT_1(fn, pfx##211, sfx)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun enum {
33*4882a593Smuzhiyun 	PINMUX_RESERVED = 0,
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	/* PORT0_DATA -> PORT211_DATA */
36*4882a593Smuzhiyun 	PINMUX_DATA_BEGIN,
37*4882a593Smuzhiyun 	PORT_ALL(DATA),
38*4882a593Smuzhiyun 	PINMUX_DATA_END,
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	/* PORT0_IN -> PORT211_IN */
41*4882a593Smuzhiyun 	PINMUX_INPUT_BEGIN,
42*4882a593Smuzhiyun 	PORT_ALL(IN),
43*4882a593Smuzhiyun 	PINMUX_INPUT_END,
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	/* PORT0_IN_PU -> PORT211_IN_PU */
46*4882a593Smuzhiyun 	PINMUX_INPUT_PULLUP_BEGIN,
47*4882a593Smuzhiyun 	PORT_ALL(IN_PU),
48*4882a593Smuzhiyun 	PINMUX_INPUT_PULLUP_END,
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	/* PORT0_IN_PD -> PORT211_IN_PD */
51*4882a593Smuzhiyun 	PINMUX_INPUT_PULLDOWN_BEGIN,
52*4882a593Smuzhiyun 	PORT_ALL(IN_PD),
53*4882a593Smuzhiyun 	PINMUX_INPUT_PULLDOWN_END,
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	/* PORT0_OUT -> PORT211_OUT */
56*4882a593Smuzhiyun 	PINMUX_OUTPUT_BEGIN,
57*4882a593Smuzhiyun 	PORT_ALL(OUT),
58*4882a593Smuzhiyun 	PINMUX_OUTPUT_END,
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	PINMUX_FUNCTION_BEGIN,
61*4882a593Smuzhiyun 	PORT_ALL(FN_IN),	/* PORT0_FN_IN -> PORT211_FN_IN */
62*4882a593Smuzhiyun 	PORT_ALL(FN_OUT),	/* PORT0_FN_OUT -> PORT211_FN_OUT */
63*4882a593Smuzhiyun 	PORT_ALL(FN0),		/* PORT0_FN0 -> PORT211_FN0 */
64*4882a593Smuzhiyun 	PORT_ALL(FN1),		/* PORT0_FN1 -> PORT211_FN1 */
65*4882a593Smuzhiyun 	PORT_ALL(FN2),		/* PORT0_FN2 -> PORT211_FN2 */
66*4882a593Smuzhiyun 	PORT_ALL(FN3),		/* PORT0_FN3 -> PORT211_FN3 */
67*4882a593Smuzhiyun 	PORT_ALL(FN4),		/* PORT0_FN4 -> PORT211_FN4 */
68*4882a593Smuzhiyun 	PORT_ALL(FN5),		/* PORT0_FN5 -> PORT211_FN5 */
69*4882a593Smuzhiyun 	PORT_ALL(FN6),		/* PORT0_FN6 -> PORT211_FN6 */
70*4882a593Smuzhiyun 	PORT_ALL(FN7),		/* PORT0_FN7 -> PORT211_FN7 */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	MSEL1CR_31_0,	MSEL1CR_31_1,
73*4882a593Smuzhiyun 	MSEL1CR_30_0,	MSEL1CR_30_1,
74*4882a593Smuzhiyun 	MSEL1CR_29_0,	MSEL1CR_29_1,
75*4882a593Smuzhiyun 	MSEL1CR_28_0,	MSEL1CR_28_1,
76*4882a593Smuzhiyun 	MSEL1CR_27_0,	MSEL1CR_27_1,
77*4882a593Smuzhiyun 	MSEL1CR_26_0,	MSEL1CR_26_1,
78*4882a593Smuzhiyun 	MSEL1CR_16_0,	MSEL1CR_16_1,
79*4882a593Smuzhiyun 	MSEL1CR_15_0,	MSEL1CR_15_1,
80*4882a593Smuzhiyun 	MSEL1CR_14_0,	MSEL1CR_14_1,
81*4882a593Smuzhiyun 	MSEL1CR_13_0,	MSEL1CR_13_1,
82*4882a593Smuzhiyun 	MSEL1CR_12_0,	MSEL1CR_12_1,
83*4882a593Smuzhiyun 	MSEL1CR_9_0,	MSEL1CR_9_1,
84*4882a593Smuzhiyun 	MSEL1CR_7_0,	MSEL1CR_7_1,
85*4882a593Smuzhiyun 	MSEL1CR_6_0,	MSEL1CR_6_1,
86*4882a593Smuzhiyun 	MSEL1CR_5_0,	MSEL1CR_5_1,
87*4882a593Smuzhiyun 	MSEL1CR_4_0,	MSEL1CR_4_1,
88*4882a593Smuzhiyun 	MSEL1CR_3_0,	MSEL1CR_3_1,
89*4882a593Smuzhiyun 	MSEL1CR_2_0,	MSEL1CR_2_1,
90*4882a593Smuzhiyun 	MSEL1CR_0_0,	MSEL1CR_0_1,
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	MSEL3CR_15_0,	MSEL3CR_15_1, /* Trace / Debug ? */
93*4882a593Smuzhiyun 	MSEL3CR_6_0,	MSEL3CR_6_1,
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	MSEL4CR_19_0,	MSEL4CR_19_1,
96*4882a593Smuzhiyun 	MSEL4CR_18_0,	MSEL4CR_18_1,
97*4882a593Smuzhiyun 	MSEL4CR_15_0,	MSEL4CR_15_1,
98*4882a593Smuzhiyun 	MSEL4CR_10_0,	MSEL4CR_10_1,
99*4882a593Smuzhiyun 	MSEL4CR_6_0,	MSEL4CR_6_1,
100*4882a593Smuzhiyun 	MSEL4CR_4_0,	MSEL4CR_4_1,
101*4882a593Smuzhiyun 	MSEL4CR_1_0,	MSEL4CR_1_1,
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	MSEL5CR_31_0,	MSEL5CR_31_1, /* irq/fiq output */
104*4882a593Smuzhiyun 	MSEL5CR_30_0,	MSEL5CR_30_1,
105*4882a593Smuzhiyun 	MSEL5CR_29_0,	MSEL5CR_29_1,
106*4882a593Smuzhiyun 	MSEL5CR_27_0,	MSEL5CR_27_1,
107*4882a593Smuzhiyun 	MSEL5CR_25_0,	MSEL5CR_25_1,
108*4882a593Smuzhiyun 	MSEL5CR_23_0,	MSEL5CR_23_1,
109*4882a593Smuzhiyun 	MSEL5CR_21_0,	MSEL5CR_21_1,
110*4882a593Smuzhiyun 	MSEL5CR_19_0,	MSEL5CR_19_1,
111*4882a593Smuzhiyun 	MSEL5CR_17_0,	MSEL5CR_17_1,
112*4882a593Smuzhiyun 	MSEL5CR_15_0,	MSEL5CR_15_1,
113*4882a593Smuzhiyun 	MSEL5CR_14_0,	MSEL5CR_14_1,
114*4882a593Smuzhiyun 	MSEL5CR_13_0,	MSEL5CR_13_1,
115*4882a593Smuzhiyun 	MSEL5CR_12_0,	MSEL5CR_12_1,
116*4882a593Smuzhiyun 	MSEL5CR_11_0,	MSEL5CR_11_1,
117*4882a593Smuzhiyun 	MSEL5CR_10_0,	MSEL5CR_10_1,
118*4882a593Smuzhiyun 	MSEL5CR_8_0,	MSEL5CR_8_1,
119*4882a593Smuzhiyun 	MSEL5CR_7_0,	MSEL5CR_7_1,
120*4882a593Smuzhiyun 	MSEL5CR_6_0,	MSEL5CR_6_1,
121*4882a593Smuzhiyun 	MSEL5CR_5_0,	MSEL5CR_5_1,
122*4882a593Smuzhiyun 	MSEL5CR_4_0,	MSEL5CR_4_1,
123*4882a593Smuzhiyun 	MSEL5CR_3_0,	MSEL5CR_3_1,
124*4882a593Smuzhiyun 	MSEL5CR_2_0,	MSEL5CR_2_1,
125*4882a593Smuzhiyun 	MSEL5CR_0_0,	MSEL5CR_0_1,
126*4882a593Smuzhiyun 	PINMUX_FUNCTION_END,
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	PINMUX_MARK_BEGIN,
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* IRQ */
131*4882a593Smuzhiyun 	IRQ0_PORT2_MARK,	IRQ0_PORT13_MARK,
132*4882a593Smuzhiyun 	IRQ1_MARK,
133*4882a593Smuzhiyun 	IRQ2_PORT11_MARK,	IRQ2_PORT12_MARK,
134*4882a593Smuzhiyun 	IRQ3_PORT10_MARK,	IRQ3_PORT14_MARK,
135*4882a593Smuzhiyun 	IRQ4_PORT15_MARK,	IRQ4_PORT172_MARK,
136*4882a593Smuzhiyun 	IRQ5_PORT0_MARK,	IRQ5_PORT1_MARK,
137*4882a593Smuzhiyun 	IRQ6_PORT121_MARK,	IRQ6_PORT173_MARK,
138*4882a593Smuzhiyun 	IRQ7_PORT120_MARK,	IRQ7_PORT209_MARK,
139*4882a593Smuzhiyun 	IRQ8_MARK,
140*4882a593Smuzhiyun 	IRQ9_PORT118_MARK,	IRQ9_PORT210_MARK,
141*4882a593Smuzhiyun 	IRQ10_MARK,
142*4882a593Smuzhiyun 	IRQ11_MARK,
143*4882a593Smuzhiyun 	IRQ12_PORT42_MARK,	IRQ12_PORT97_MARK,
144*4882a593Smuzhiyun 	IRQ13_PORT64_MARK,	IRQ13_PORT98_MARK,
145*4882a593Smuzhiyun 	IRQ14_PORT63_MARK,	IRQ14_PORT99_MARK,
146*4882a593Smuzhiyun 	IRQ15_PORT62_MARK,	IRQ15_PORT100_MARK,
147*4882a593Smuzhiyun 	IRQ16_PORT68_MARK,	IRQ16_PORT211_MARK,
148*4882a593Smuzhiyun 	IRQ17_MARK,
149*4882a593Smuzhiyun 	IRQ18_MARK,
150*4882a593Smuzhiyun 	IRQ19_MARK,
151*4882a593Smuzhiyun 	IRQ20_MARK,
152*4882a593Smuzhiyun 	IRQ21_MARK,
153*4882a593Smuzhiyun 	IRQ22_MARK,
154*4882a593Smuzhiyun 	IRQ23_MARK,
155*4882a593Smuzhiyun 	IRQ24_MARK,
156*4882a593Smuzhiyun 	IRQ25_MARK,
157*4882a593Smuzhiyun 	IRQ26_PORT58_MARK,	IRQ26_PORT81_MARK,
158*4882a593Smuzhiyun 	IRQ27_PORT57_MARK,	IRQ27_PORT168_MARK,
159*4882a593Smuzhiyun 	IRQ28_PORT56_MARK,	IRQ28_PORT169_MARK,
160*4882a593Smuzhiyun 	IRQ29_PORT50_MARK,	IRQ29_PORT170_MARK,
161*4882a593Smuzhiyun 	IRQ30_PORT49_MARK,	IRQ30_PORT171_MARK,
162*4882a593Smuzhiyun 	IRQ31_PORT41_MARK,	IRQ31_PORT167_MARK,
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* Function */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* DBGT */
167*4882a593Smuzhiyun 	DBGMDT2_MARK,	DBGMDT1_MARK,	DBGMDT0_MARK,
168*4882a593Smuzhiyun 	DBGMD10_MARK,	DBGMD11_MARK,	DBGMD20_MARK,
169*4882a593Smuzhiyun 	DBGMD21_MARK,
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/* FSI */
172*4882a593Smuzhiyun 	FSIAISLD_PORT0_MARK,	/* FSIAISLD Port 0/5 */
173*4882a593Smuzhiyun 	FSIAISLD_PORT5_MARK,
174*4882a593Smuzhiyun 	FSIASPDIF_PORT9_MARK,	/* FSIASPDIF Port 9/18 */
175*4882a593Smuzhiyun 	FSIASPDIF_PORT18_MARK,
176*4882a593Smuzhiyun 	FSIAOSLD1_MARK,	FSIAOSLD2_MARK,	FSIAOLR_MARK,
177*4882a593Smuzhiyun 	FSIAOBT_MARK,	FSIAOSLD_MARK,	FSIAOMC_MARK,
178*4882a593Smuzhiyun 	FSIACK_MARK,	FSIAILR_MARK,	FSIAIBT_MARK,
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* FMSI */
181*4882a593Smuzhiyun 	FMSISLD_PORT1_MARK, /* FMSISLD Port 1/6 */
182*4882a593Smuzhiyun 	FMSISLD_PORT6_MARK,
183*4882a593Smuzhiyun 	FMSIILR_MARK,	FMSIIBT_MARK,	FMSIOLR_MARK,	FMSIOBT_MARK,
184*4882a593Smuzhiyun 	FMSICK_MARK,	FMSOILR_MARK,	FMSOIBT_MARK,	FMSOOLR_MARK,
185*4882a593Smuzhiyun 	FMSOOBT_MARK,	FMSOSLD_MARK,	FMSOCK_MARK,
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* SCIFA0 */
188*4882a593Smuzhiyun 	SCIFA0_SCK_MARK,	SCIFA0_CTS_MARK,	SCIFA0_RTS_MARK,
189*4882a593Smuzhiyun 	SCIFA0_RXD_MARK,	SCIFA0_TXD_MARK,
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* SCIFA1 */
192*4882a593Smuzhiyun 	SCIFA1_CTS_MARK,	SCIFA1_SCK_MARK,	SCIFA1_RXD_MARK,
193*4882a593Smuzhiyun 	SCIFA1_TXD_MARK,	SCIFA1_RTS_MARK,
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* SCIFA2 */
196*4882a593Smuzhiyun 	SCIFA2_SCK_PORT22_MARK, /* SCIFA2_SCK Port 22/199 */
197*4882a593Smuzhiyun 	SCIFA2_SCK_PORT199_MARK,
198*4882a593Smuzhiyun 	SCIFA2_RXD_MARK,	SCIFA2_TXD_MARK,
199*4882a593Smuzhiyun 	SCIFA2_CTS_MARK,	SCIFA2_RTS_MARK,
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* SCIFA3 */
202*4882a593Smuzhiyun 	SCIFA3_RTS_PORT105_MARK, /* MSEL5CR_8_0 */
203*4882a593Smuzhiyun 	SCIFA3_SCK_PORT116_MARK,
204*4882a593Smuzhiyun 	SCIFA3_CTS_PORT117_MARK,
205*4882a593Smuzhiyun 	SCIFA3_RXD_PORT174_MARK,
206*4882a593Smuzhiyun 	SCIFA3_TXD_PORT175_MARK,
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	SCIFA3_RTS_PORT161_MARK, /* MSEL5CR_8_1 */
209*4882a593Smuzhiyun 	SCIFA3_SCK_PORT158_MARK,
210*4882a593Smuzhiyun 	SCIFA3_CTS_PORT162_MARK,
211*4882a593Smuzhiyun 	SCIFA3_RXD_PORT159_MARK,
212*4882a593Smuzhiyun 	SCIFA3_TXD_PORT160_MARK,
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* SCIFA4 */
215*4882a593Smuzhiyun 	SCIFA4_RXD_PORT12_MARK, /* MSEL5CR[12:11] = 00 */
216*4882a593Smuzhiyun 	SCIFA4_TXD_PORT13_MARK,
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	SCIFA4_RXD_PORT204_MARK, /* MSEL5CR[12:11] = 01 */
219*4882a593Smuzhiyun 	SCIFA4_TXD_PORT203_MARK,
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	SCIFA4_RXD_PORT94_MARK, /* MSEL5CR[12:11] = 10 */
222*4882a593Smuzhiyun 	SCIFA4_TXD_PORT93_MARK,
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	SCIFA4_SCK_PORT21_MARK, /* SCIFA4_SCK Port 21/205 */
225*4882a593Smuzhiyun 	SCIFA4_SCK_PORT205_MARK,
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* SCIFA5 */
228*4882a593Smuzhiyun 	SCIFA5_TXD_PORT20_MARK, /* MSEL5CR[15:14] = 00 */
229*4882a593Smuzhiyun 	SCIFA5_RXD_PORT10_MARK,
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	SCIFA5_RXD_PORT207_MARK, /* MSEL5CR[15:14] = 01 */
232*4882a593Smuzhiyun 	SCIFA5_TXD_PORT208_MARK,
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	SCIFA5_TXD_PORT91_MARK, /* MSEL5CR[15:14] = 10 */
235*4882a593Smuzhiyun 	SCIFA5_RXD_PORT92_MARK,
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	SCIFA5_SCK_PORT23_MARK, /* SCIFA5_SCK Port 23/206 */
238*4882a593Smuzhiyun 	SCIFA5_SCK_PORT206_MARK,
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* SCIFA6 */
241*4882a593Smuzhiyun 	SCIFA6_SCK_MARK,	SCIFA6_RXD_MARK,	SCIFA6_TXD_MARK,
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* SCIFA7 */
244*4882a593Smuzhiyun 	SCIFA7_TXD_MARK,	SCIFA7_RXD_MARK,
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* SCIFAB */
247*4882a593Smuzhiyun 	SCIFB_SCK_PORT190_MARK, /* MSEL5CR_17_0 */
248*4882a593Smuzhiyun 	SCIFB_RXD_PORT191_MARK,
249*4882a593Smuzhiyun 	SCIFB_TXD_PORT192_MARK,
250*4882a593Smuzhiyun 	SCIFB_RTS_PORT186_MARK,
251*4882a593Smuzhiyun 	SCIFB_CTS_PORT187_MARK,
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	SCIFB_SCK_PORT2_MARK, /* MSEL5CR_17_1 */
254*4882a593Smuzhiyun 	SCIFB_RXD_PORT3_MARK,
255*4882a593Smuzhiyun 	SCIFB_TXD_PORT4_MARK,
256*4882a593Smuzhiyun 	SCIFB_RTS_PORT172_MARK,
257*4882a593Smuzhiyun 	SCIFB_CTS_PORT173_MARK,
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* LCD0 */
260*4882a593Smuzhiyun 	LCDC0_SELECT_MARK,
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	LCD0_D0_MARK,	LCD0_D1_MARK,	LCD0_D2_MARK,	LCD0_D3_MARK,
263*4882a593Smuzhiyun 	LCD0_D4_MARK,	LCD0_D5_MARK,	LCD0_D6_MARK,	LCD0_D7_MARK,
264*4882a593Smuzhiyun 	LCD0_D8_MARK,	LCD0_D9_MARK,	LCD0_D10_MARK,	LCD0_D11_MARK,
265*4882a593Smuzhiyun 	LCD0_D12_MARK,	LCD0_D13_MARK,	LCD0_D14_MARK,	LCD0_D15_MARK,
266*4882a593Smuzhiyun 	LCD0_D16_MARK,	LCD0_D17_MARK,
267*4882a593Smuzhiyun 	LCD0_DON_MARK,	LCD0_VCPWC_MARK,	LCD0_VEPWC_MARK,
268*4882a593Smuzhiyun 	LCD0_DCK_MARK,	LCD0_VSYN_MARK,	/* for RGB */
269*4882a593Smuzhiyun 	LCD0_HSYN_MARK,	LCD0_DISP_MARK,	/* for RGB */
270*4882a593Smuzhiyun 	LCD0_WR_MARK,	LCD0_RD_MARK,	/* for SYS */
271*4882a593Smuzhiyun 	LCD0_CS_MARK,	LCD0_RS_MARK,	/* for SYS */
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	LCD0_D21_PORT158_MARK,	LCD0_D23_PORT159_MARK, /* MSEL5CR_6_1 */
274*4882a593Smuzhiyun 	LCD0_D22_PORT160_MARK,	LCD0_D20_PORT161_MARK,
275*4882a593Smuzhiyun 	LCD0_D19_PORT162_MARK,	LCD0_D18_PORT163_MARK,
276*4882a593Smuzhiyun 	LCD0_LCLK_PORT165_MARK,
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	LCD0_D18_PORT40_MARK,	LCD0_D22_PORT0_MARK, /* MSEL5CR_6_0 */
279*4882a593Smuzhiyun 	LCD0_D23_PORT1_MARK,	LCD0_D21_PORT2_MARK,
280*4882a593Smuzhiyun 	LCD0_D20_PORT3_MARK,	LCD0_D19_PORT4_MARK,
281*4882a593Smuzhiyun 	LCD0_LCLK_PORT102_MARK,
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* LCD1 */
284*4882a593Smuzhiyun 	LCDC1_SELECT_MARK,
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	LCD1_D0_MARK,	LCD1_D1_MARK,	LCD1_D2_MARK,	LCD1_D3_MARK,
287*4882a593Smuzhiyun 	LCD1_D4_MARK,	LCD1_D5_MARK,	LCD1_D6_MARK,	LCD1_D7_MARK,
288*4882a593Smuzhiyun 	LCD1_D8_MARK,	LCD1_D9_MARK,	LCD1_D10_MARK,	LCD1_D11_MARK,
289*4882a593Smuzhiyun 	LCD1_D12_MARK,	LCD1_D13_MARK,	LCD1_D14_MARK,	LCD1_D15_MARK,
290*4882a593Smuzhiyun 	LCD1_D16_MARK,	LCD1_D17_MARK,	LCD1_D18_MARK,	LCD1_D19_MARK,
291*4882a593Smuzhiyun 	LCD1_D20_MARK,	LCD1_D21_MARK,	LCD1_D22_MARK,	LCD1_D23_MARK,
292*4882a593Smuzhiyun 	LCD1_DON_MARK,	LCD1_VCPWC_MARK,
293*4882a593Smuzhiyun 	LCD1_LCLK_MARK,	LCD1_VEPWC_MARK,
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	LCD1_DCK_MARK,	LCD1_VSYN_MARK,	/* for RGB */
296*4882a593Smuzhiyun 	LCD1_HSYN_MARK,	LCD1_DISP_MARK,	/* for RGB */
297*4882a593Smuzhiyun 	LCD1_RS_MARK,	LCD1_CS_MARK,	/* for SYS */
298*4882a593Smuzhiyun 	LCD1_RD_MARK,	LCD1_WR_MARK,	/* for SYS */
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* RSPI */
301*4882a593Smuzhiyun 	RSPI_SSL0_A_MARK,	RSPI_SSL1_A_MARK,	RSPI_SSL2_A_MARK,
302*4882a593Smuzhiyun 	RSPI_SSL3_A_MARK,	RSPI_CK_A_MARK,		RSPI_MOSI_A_MARK,
303*4882a593Smuzhiyun 	RSPI_MISO_A_MARK,
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* VIO CKO */
306*4882a593Smuzhiyun 	VIO_CKO1_MARK, /* needs fixup */
307*4882a593Smuzhiyun 	VIO_CKO2_MARK,
308*4882a593Smuzhiyun 	VIO_CKO_1_MARK,
309*4882a593Smuzhiyun 	VIO_CKO_MARK,
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* VIO0 */
312*4882a593Smuzhiyun 	VIO0_D0_MARK,	VIO0_D1_MARK,	VIO0_D2_MARK,	VIO0_D3_MARK,
313*4882a593Smuzhiyun 	VIO0_D4_MARK,	VIO0_D5_MARK,	VIO0_D6_MARK,	VIO0_D7_MARK,
314*4882a593Smuzhiyun 	VIO0_D8_MARK,	VIO0_D9_MARK,	VIO0_D10_MARK,	VIO0_D11_MARK,
315*4882a593Smuzhiyun 	VIO0_D12_MARK,	VIO0_VD_MARK,	VIO0_HD_MARK,	VIO0_CLK_MARK,
316*4882a593Smuzhiyun 	VIO0_FIELD_MARK,
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	VIO0_D13_PORT26_MARK, /* MSEL5CR_27_0 */
319*4882a593Smuzhiyun 	VIO0_D14_PORT25_MARK,
320*4882a593Smuzhiyun 	VIO0_D15_PORT24_MARK,
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	VIO0_D13_PORT22_MARK, /* MSEL5CR_27_1 */
323*4882a593Smuzhiyun 	VIO0_D14_PORT95_MARK,
324*4882a593Smuzhiyun 	VIO0_D15_PORT96_MARK,
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* VIO1 */
327*4882a593Smuzhiyun 	VIO1_D0_MARK,	VIO1_D1_MARK,	VIO1_D2_MARK,	VIO1_D3_MARK,
328*4882a593Smuzhiyun 	VIO1_D4_MARK,	VIO1_D5_MARK,	VIO1_D6_MARK,	VIO1_D7_MARK,
329*4882a593Smuzhiyun 	VIO1_VD_MARK,	VIO1_HD_MARK,	VIO1_CLK_MARK,	VIO1_FIELD_MARK,
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* TPU0 */
332*4882a593Smuzhiyun 	TPU0TO0_MARK,	TPU0TO1_MARK,	TPU0TO3_MARK,
333*4882a593Smuzhiyun 	TPU0TO2_PORT66_MARK, /* TPU0TO2 Port 66/202 */
334*4882a593Smuzhiyun 	TPU0TO2_PORT202_MARK,
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* SSP1 0 */
337*4882a593Smuzhiyun 	STP0_IPD0_MARK,	STP0_IPD1_MARK,	STP0_IPD2_MARK,	STP0_IPD3_MARK,
338*4882a593Smuzhiyun 	STP0_IPD4_MARK,	STP0_IPD5_MARK,	STP0_IPD6_MARK,	STP0_IPD7_MARK,
339*4882a593Smuzhiyun 	STP0_IPEN_MARK,	STP0_IPCLK_MARK,	STP0_IPSYNC_MARK,
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/* SSP1 1 */
342*4882a593Smuzhiyun 	STP1_IPD1_MARK,	STP1_IPD2_MARK,	STP1_IPD3_MARK,	STP1_IPD4_MARK,
343*4882a593Smuzhiyun 	STP1_IPD5_MARK,	STP1_IPD6_MARK,	STP1_IPD7_MARK,	STP1_IPCLK_MARK,
344*4882a593Smuzhiyun 	STP1_IPSYNC_MARK,
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	STP1_IPD0_PORT186_MARK, /* MSEL5CR_23_0 */
347*4882a593Smuzhiyun 	STP1_IPEN_PORT187_MARK,
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	STP1_IPD0_PORT194_MARK, /* MSEL5CR_23_1 */
350*4882a593Smuzhiyun 	STP1_IPEN_PORT193_MARK,
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	/* SIM */
353*4882a593Smuzhiyun 	SIM_RST_MARK,	SIM_CLK_MARK,
354*4882a593Smuzhiyun 	SIM_D_PORT22_MARK, /* SIM_D  Port 22/199 */
355*4882a593Smuzhiyun 	SIM_D_PORT199_MARK,
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* SDHI0 */
358*4882a593Smuzhiyun 	SDHI0_D0_MARK,	SDHI0_D1_MARK,	SDHI0_D2_MARK,	SDHI0_D3_MARK,
359*4882a593Smuzhiyun 	SDHI0_CD_MARK,	SDHI0_WP_MARK,	SDHI0_CMD_MARK,	SDHI0_CLK_MARK,
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* SDHI1 */
362*4882a593Smuzhiyun 	SDHI1_D0_MARK,	SDHI1_D1_MARK,	SDHI1_D2_MARK,	SDHI1_D3_MARK,
363*4882a593Smuzhiyun 	SDHI1_CD_MARK,	SDHI1_WP_MARK,	SDHI1_CMD_MARK,	SDHI1_CLK_MARK,
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/* SDHI2 */
366*4882a593Smuzhiyun 	SDHI2_D0_MARK,	SDHI2_D1_MARK,	SDHI2_D2_MARK,	SDHI2_D3_MARK,
367*4882a593Smuzhiyun 	SDHI2_CLK_MARK,	SDHI2_CMD_MARK,
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	SDHI2_CD_PORT24_MARK, /* MSEL5CR_19_0 */
370*4882a593Smuzhiyun 	SDHI2_WP_PORT25_MARK,
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	SDHI2_WP_PORT177_MARK, /* MSEL5CR_19_1 */
373*4882a593Smuzhiyun 	SDHI2_CD_PORT202_MARK,
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* MSIOF2 */
376*4882a593Smuzhiyun 	MSIOF2_TXD_MARK,	MSIOF2_RXD_MARK,	MSIOF2_TSCK_MARK,
377*4882a593Smuzhiyun 	MSIOF2_SS2_MARK,	MSIOF2_TSYNC_MARK,	MSIOF2_SS1_MARK,
378*4882a593Smuzhiyun 	MSIOF2_MCK1_MARK,	MSIOF2_MCK0_MARK,	MSIOF2_RSYNC_MARK,
379*4882a593Smuzhiyun 	MSIOF2_RSCK_MARK,
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* KEYSC */
382*4882a593Smuzhiyun 	KEYIN4_MARK,	KEYIN5_MARK,	KEYIN6_MARK,	KEYIN7_MARK,
383*4882a593Smuzhiyun 	KEYOUT0_MARK,	KEYOUT1_MARK,	KEYOUT2_MARK,	KEYOUT3_MARK,
384*4882a593Smuzhiyun 	KEYOUT4_MARK,	KEYOUT5_MARK,	KEYOUT6_MARK,	KEYOUT7_MARK,
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	KEYIN0_PORT43_MARK, /* MSEL4CR_18_0 */
387*4882a593Smuzhiyun 	KEYIN1_PORT44_MARK,
388*4882a593Smuzhiyun 	KEYIN2_PORT45_MARK,
389*4882a593Smuzhiyun 	KEYIN3_PORT46_MARK,
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	KEYIN0_PORT58_MARK, /* MSEL4CR_18_1 */
392*4882a593Smuzhiyun 	KEYIN1_PORT57_MARK,
393*4882a593Smuzhiyun 	KEYIN2_PORT56_MARK,
394*4882a593Smuzhiyun 	KEYIN3_PORT55_MARK,
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/* VOU */
397*4882a593Smuzhiyun 	DV_D0_MARK,	DV_D1_MARK,	DV_D2_MARK,	DV_D3_MARK,
398*4882a593Smuzhiyun 	DV_D4_MARK,	DV_D5_MARK,	DV_D6_MARK,	DV_D7_MARK,
399*4882a593Smuzhiyun 	DV_D8_MARK,	DV_D9_MARK,	DV_D10_MARK,	DV_D11_MARK,
400*4882a593Smuzhiyun 	DV_D12_MARK,	DV_D13_MARK,	DV_D14_MARK,	DV_D15_MARK,
401*4882a593Smuzhiyun 	DV_CLK_MARK,	DV_VSYNC_MARK,	DV_HSYNC_MARK,
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* MEMC */
404*4882a593Smuzhiyun 	MEMC_AD0_MARK,	MEMC_AD1_MARK,	MEMC_AD2_MARK,	MEMC_AD3_MARK,
405*4882a593Smuzhiyun 	MEMC_AD4_MARK,	MEMC_AD5_MARK,	MEMC_AD6_MARK,	MEMC_AD7_MARK,
406*4882a593Smuzhiyun 	MEMC_AD8_MARK,	MEMC_AD9_MARK,	MEMC_AD10_MARK,	MEMC_AD11_MARK,
407*4882a593Smuzhiyun 	MEMC_AD12_MARK,	MEMC_AD13_MARK,	MEMC_AD14_MARK,	MEMC_AD15_MARK,
408*4882a593Smuzhiyun 	MEMC_CS0_MARK,	MEMC_INT_MARK,	MEMC_NWE_MARK,	MEMC_NOE_MARK,
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	MEMC_CS1_MARK, /* MSEL4CR_6_0 */
411*4882a593Smuzhiyun 	MEMC_ADV_MARK,
412*4882a593Smuzhiyun 	MEMC_WAIT_MARK,
413*4882a593Smuzhiyun 	MEMC_BUSCLK_MARK,
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	MEMC_A1_MARK, /* MSEL4CR_6_1 */
416*4882a593Smuzhiyun 	MEMC_DREQ0_MARK,
417*4882a593Smuzhiyun 	MEMC_DREQ1_MARK,
418*4882a593Smuzhiyun 	MEMC_A0_MARK,
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* MMC */
421*4882a593Smuzhiyun 	MMC0_D0_PORT68_MARK,	MMC0_D1_PORT69_MARK,	MMC0_D2_PORT70_MARK,
422*4882a593Smuzhiyun 	MMC0_D3_PORT71_MARK,	MMC0_D4_PORT72_MARK,	MMC0_D5_PORT73_MARK,
423*4882a593Smuzhiyun 	MMC0_D6_PORT74_MARK,	MMC0_D7_PORT75_MARK,	MMC0_CLK_PORT66_MARK,
424*4882a593Smuzhiyun 	MMC0_CMD_PORT67_MARK,	/* MSEL4CR_15_0 */
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	MMC1_D0_PORT149_MARK,	MMC1_D1_PORT148_MARK,	MMC1_D2_PORT147_MARK,
427*4882a593Smuzhiyun 	MMC1_D3_PORT146_MARK,	MMC1_D4_PORT145_MARK,	MMC1_D5_PORT144_MARK,
428*4882a593Smuzhiyun 	MMC1_D6_PORT143_MARK,	MMC1_D7_PORT142_MARK,	MMC1_CLK_PORT103_MARK,
429*4882a593Smuzhiyun 	MMC1_CMD_PORT104_MARK,	/* MSEL4CR_15_1 */
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* MSIOF0 */
432*4882a593Smuzhiyun 	MSIOF0_SS1_MARK,	MSIOF0_SS2_MARK,	MSIOF0_RXD_MARK,
433*4882a593Smuzhiyun 	MSIOF0_TXD_MARK,	MSIOF0_MCK0_MARK,	MSIOF0_MCK1_MARK,
434*4882a593Smuzhiyun 	MSIOF0_RSYNC_MARK,	MSIOF0_RSCK_MARK,	MSIOF0_TSCK_MARK,
435*4882a593Smuzhiyun 	MSIOF0_TSYNC_MARK,
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* MSIOF1 */
438*4882a593Smuzhiyun 	MSIOF1_RSCK_MARK,	MSIOF1_RSYNC_MARK,
439*4882a593Smuzhiyun 	MSIOF1_MCK0_MARK,	MSIOF1_MCK1_MARK,
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	MSIOF1_SS2_PORT116_MARK,	MSIOF1_SS1_PORT117_MARK,
442*4882a593Smuzhiyun 	MSIOF1_RXD_PORT118_MARK,	MSIOF1_TXD_PORT119_MARK,
443*4882a593Smuzhiyun 	MSIOF1_TSYNC_PORT120_MARK,
444*4882a593Smuzhiyun 	MSIOF1_TSCK_PORT121_MARK,	/* MSEL4CR_10_0 */
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	MSIOF1_SS1_PORT67_MARK,		MSIOF1_TSCK_PORT72_MARK,
447*4882a593Smuzhiyun 	MSIOF1_TSYNC_PORT73_MARK,	MSIOF1_TXD_PORT74_MARK,
448*4882a593Smuzhiyun 	MSIOF1_RXD_PORT75_MARK,
449*4882a593Smuzhiyun 	MSIOF1_SS2_PORT202_MARK,	/* MSEL4CR_10_1 */
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/* GPIO */
452*4882a593Smuzhiyun 	GPO0_MARK,	GPI0_MARK,	GPO1_MARK,	GPI1_MARK,
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	/* USB0 */
455*4882a593Smuzhiyun 	USB0_OCI_MARK,	USB0_PPON_MARK,	VBUS_MARK,
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/* USB1 */
458*4882a593Smuzhiyun 	USB1_OCI_MARK,	USB1_PPON_MARK,
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	/* BBIF1 */
461*4882a593Smuzhiyun 	BBIF1_RXD_MARK,		BBIF1_TXD_MARK,		BBIF1_TSYNC_MARK,
462*4882a593Smuzhiyun 	BBIF1_TSCK_MARK,	BBIF1_RSCK_MARK,	BBIF1_RSYNC_MARK,
463*4882a593Smuzhiyun 	BBIF1_FLOW_MARK,	BBIF1_RX_FLOW_N_MARK,
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* BBIF2 */
466*4882a593Smuzhiyun 	BBIF2_TXD2_PORT5_MARK, /* MSEL5CR_0_0 */
467*4882a593Smuzhiyun 	BBIF2_RXD2_PORT60_MARK,
468*4882a593Smuzhiyun 	BBIF2_TSYNC2_PORT6_MARK,
469*4882a593Smuzhiyun 	BBIF2_TSCK2_PORT59_MARK,
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	BBIF2_RXD2_PORT90_MARK, /* MSEL5CR_0_1 */
472*4882a593Smuzhiyun 	BBIF2_TXD2_PORT183_MARK,
473*4882a593Smuzhiyun 	BBIF2_TSCK2_PORT89_MARK,
474*4882a593Smuzhiyun 	BBIF2_TSYNC2_PORT184_MARK,
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/* BSC / FLCTL / PCMCIA */
477*4882a593Smuzhiyun 	CS0_MARK,	CS2_MARK,	CS4_MARK,
478*4882a593Smuzhiyun 	CS5B_MARK,	CS6A_MARK,
479*4882a593Smuzhiyun 	CS5A_PORT105_MARK, /* CS5A PORT 19/105 */
480*4882a593Smuzhiyun 	CS5A_PORT19_MARK,
481*4882a593Smuzhiyun 	IOIS16_MARK, /* ? */
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	A0_MARK,	A1_MARK,	A2_MARK,	A3_MARK,
484*4882a593Smuzhiyun 	A4_FOE_MARK,	/* share with FLCTL */
485*4882a593Smuzhiyun 	A5_FCDE_MARK,	/* share with FLCTL */
486*4882a593Smuzhiyun 	A6_MARK,	A7_MARK,	A8_MARK,	A9_MARK,
487*4882a593Smuzhiyun 	A10_MARK,	A11_MARK,	A12_MARK,	A13_MARK,
488*4882a593Smuzhiyun 	A14_MARK,	A15_MARK,	A16_MARK,	A17_MARK,
489*4882a593Smuzhiyun 	A18_MARK,	A19_MARK,	A20_MARK,	A21_MARK,
490*4882a593Smuzhiyun 	A22_MARK,	A23_MARK,	A24_MARK,	A25_MARK,
491*4882a593Smuzhiyun 	A26_MARK,
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	D0_NAF0_MARK,	D1_NAF1_MARK,	D2_NAF2_MARK,	/* share with FLCTL */
494*4882a593Smuzhiyun 	D3_NAF3_MARK,	D4_NAF4_MARK,	D5_NAF5_MARK,	/* share with FLCTL */
495*4882a593Smuzhiyun 	D6_NAF6_MARK,	D7_NAF7_MARK,	D8_NAF8_MARK,	/* share with FLCTL */
496*4882a593Smuzhiyun 	D9_NAF9_MARK,	D10_NAF10_MARK,	D11_NAF11_MARK,	/* share with FLCTL */
497*4882a593Smuzhiyun 	D12_NAF12_MARK,	D13_NAF13_MARK,	D14_NAF14_MARK,	/* share with FLCTL */
498*4882a593Smuzhiyun 	D15_NAF15_MARK,					/* share with FLCTL */
499*4882a593Smuzhiyun 	D16_MARK,	D17_MARK,	D18_MARK,	D19_MARK,
500*4882a593Smuzhiyun 	D20_MARK,	D21_MARK,	D22_MARK,	D23_MARK,
501*4882a593Smuzhiyun 	D24_MARK,	D25_MARK,	D26_MARK,	D27_MARK,
502*4882a593Smuzhiyun 	D28_MARK,	D29_MARK,	D30_MARK,	D31_MARK,
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	WE0_FWE_MARK,	/* share with FLCTL */
505*4882a593Smuzhiyun 	WE1_MARK,
506*4882a593Smuzhiyun 	WE2_ICIORD_MARK,	/* share with PCMCIA */
507*4882a593Smuzhiyun 	WE3_ICIOWR_MARK,	/* share with PCMCIA */
508*4882a593Smuzhiyun 	CKO_MARK,	BS_MARK,	RDWR_MARK,
509*4882a593Smuzhiyun 	RD_FSC_MARK,	/* share with FLCTL */
510*4882a593Smuzhiyun 	WAIT_PORT177_MARK, /* WAIT Port 90/177 */
511*4882a593Smuzhiyun 	WAIT_PORT90_MARK,
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	FCE0_MARK,	FCE1_MARK,	FRB_MARK, /* FLCTL */
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* IRDA */
516*4882a593Smuzhiyun 	IRDA_FIRSEL_MARK,	IRDA_IN_MARK,	IRDA_OUT_MARK,
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* ATAPI */
519*4882a593Smuzhiyun 	IDE_D0_MARK,	IDE_D1_MARK,	IDE_D2_MARK,	IDE_D3_MARK,
520*4882a593Smuzhiyun 	IDE_D4_MARK,	IDE_D5_MARK,	IDE_D6_MARK,	IDE_D7_MARK,
521*4882a593Smuzhiyun 	IDE_D8_MARK,	IDE_D9_MARK,	IDE_D10_MARK,	IDE_D11_MARK,
522*4882a593Smuzhiyun 	IDE_D12_MARK,	IDE_D13_MARK,	IDE_D14_MARK,	IDE_D15_MARK,
523*4882a593Smuzhiyun 	IDE_A0_MARK,	IDE_A1_MARK,	IDE_A2_MARK,	IDE_CS0_MARK,
524*4882a593Smuzhiyun 	IDE_CS1_MARK,	IDE_IOWR_MARK,	IDE_IORD_MARK,	IDE_IORDY_MARK,
525*4882a593Smuzhiyun 	IDE_INT_MARK,		IDE_RST_MARK,		IDE_DIRECTION_MARK,
526*4882a593Smuzhiyun 	IDE_EXBUF_ENB_MARK,	IDE_IODACK_MARK,	IDE_IODREQ_MARK,
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	/* RMII */
529*4882a593Smuzhiyun 	RMII_CRS_DV_MARK,	RMII_RX_ER_MARK,	RMII_RXD0_MARK,
530*4882a593Smuzhiyun 	RMII_RXD1_MARK,		RMII_TX_EN_MARK,	RMII_TXD0_MARK,
531*4882a593Smuzhiyun 	RMII_MDC_MARK,		RMII_TXD1_MARK,		RMII_MDIO_MARK,
532*4882a593Smuzhiyun 	RMII_REF50CK_MARK,	/* for RMII */
533*4882a593Smuzhiyun 	RMII_REF125CK_MARK,	/* for GMII */
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	/* GEther */
536*4882a593Smuzhiyun 	ET_TX_CLK_MARK,	ET_TX_EN_MARK,	ET_ETXD0_MARK,	ET_ETXD1_MARK,
537*4882a593Smuzhiyun 	ET_ETXD2_MARK,	ET_ETXD3_MARK,
538*4882a593Smuzhiyun 	ET_ETXD4_MARK,	ET_ETXD5_MARK, /* for GEther */
539*4882a593Smuzhiyun 	ET_ETXD6_MARK,	ET_ETXD7_MARK, /* for GEther */
540*4882a593Smuzhiyun 	ET_COL_MARK,	ET_TX_ER_MARK,	ET_RX_CLK_MARK,	ET_RX_DV_MARK,
541*4882a593Smuzhiyun 	ET_ERXD0_MARK,	ET_ERXD1_MARK,	ET_ERXD2_MARK,	ET_ERXD3_MARK,
542*4882a593Smuzhiyun 	ET_ERXD4_MARK,	ET_ERXD5_MARK, /* for GEther */
543*4882a593Smuzhiyun 	ET_ERXD6_MARK,	ET_ERXD7_MARK, /* for GEther */
544*4882a593Smuzhiyun 	ET_RX_ER_MARK,	ET_CRS_MARK,		ET_MDC_MARK,	ET_MDIO_MARK,
545*4882a593Smuzhiyun 	ET_LINK_MARK,	ET_PHY_INT_MARK,	ET_WOL_MARK,	ET_GTX_CLK_MARK,
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/* DMA0 */
548*4882a593Smuzhiyun 	DREQ0_MARK,	DACK0_MARK,
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	/* DMA1 */
551*4882a593Smuzhiyun 	DREQ1_MARK,	DACK1_MARK,
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* SYSC */
554*4882a593Smuzhiyun 	RESETOUTS_MARK,		RESETP_PULLUP_MARK,	RESETP_PLAIN_MARK,
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	/* IRREM */
557*4882a593Smuzhiyun 	IROUT_MARK,
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* SDENC */
560*4882a593Smuzhiyun 	SDENC_CPG_MARK,		SDENC_DV_CLKI_MARK,
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/* DEBUG */
563*4882a593Smuzhiyun 	EDEBGREQ_PULLUP_MARK,	/* for JTAG */
564*4882a593Smuzhiyun 	EDEBGREQ_PULLDOWN_MARK,
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	TRACEAUD_FROM_VIO_MARK,	/* for TRACE/AUD */
567*4882a593Smuzhiyun 	TRACEAUD_FROM_LCDC0_MARK,
568*4882a593Smuzhiyun 	TRACEAUD_FROM_MEMC_MARK,
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	PINMUX_MARK_END,
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun static unsigned short pinmux_data[] = {
574*4882a593Smuzhiyun 	/* specify valid pin states for each pin in GPIO mode */
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* I/O and Pull U/D */
577*4882a593Smuzhiyun 	PORT_DATA_IO_PD(0),		PORT_DATA_IO_PD(1),
578*4882a593Smuzhiyun 	PORT_DATA_IO_PD(2),		PORT_DATA_IO_PD(3),
579*4882a593Smuzhiyun 	PORT_DATA_IO_PD(4),		PORT_DATA_IO_PD(5),
580*4882a593Smuzhiyun 	PORT_DATA_IO_PD(6),		PORT_DATA_IO(7),
581*4882a593Smuzhiyun 	PORT_DATA_IO(8),		PORT_DATA_IO(9),
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	PORT_DATA_IO_PD(10),		PORT_DATA_IO_PD(11),
584*4882a593Smuzhiyun 	PORT_DATA_IO_PD(12),		PORT_DATA_IO_PU_PD(13),
585*4882a593Smuzhiyun 	PORT_DATA_IO_PD(14),		PORT_DATA_IO_PD(15),
586*4882a593Smuzhiyun 	PORT_DATA_IO_PD(16),		PORT_DATA_IO_PD(17),
587*4882a593Smuzhiyun 	PORT_DATA_IO(18),		PORT_DATA_IO_PU(19),
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(20),		PORT_DATA_IO_PD(21),
590*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(22),		PORT_DATA_IO(23),
591*4882a593Smuzhiyun 	PORT_DATA_IO_PU(24),		PORT_DATA_IO_PU(25),
592*4882a593Smuzhiyun 	PORT_DATA_IO_PU(26),		PORT_DATA_IO_PU(27),
593*4882a593Smuzhiyun 	PORT_DATA_IO_PU(28),		PORT_DATA_IO_PU(29),
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	PORT_DATA_IO_PU(30),		PORT_DATA_IO_PD(31),
596*4882a593Smuzhiyun 	PORT_DATA_IO_PD(32),		PORT_DATA_IO_PD(33),
597*4882a593Smuzhiyun 	PORT_DATA_IO_PD(34),		PORT_DATA_IO_PU(35),
598*4882a593Smuzhiyun 	PORT_DATA_IO_PU(36),		PORT_DATA_IO_PD(37),
599*4882a593Smuzhiyun 	PORT_DATA_IO_PU(38),		PORT_DATA_IO_PD(39),
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(40),		PORT_DATA_IO_PD(41),
602*4882a593Smuzhiyun 	PORT_DATA_IO_PD(42),		PORT_DATA_IO_PU_PD(43),
603*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(44),		PORT_DATA_IO_PU_PD(45),
604*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(46),		PORT_DATA_IO_PU_PD(47),
605*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(48),		PORT_DATA_IO_PU_PD(49),
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(50),		PORT_DATA_IO_PD(51),
608*4882a593Smuzhiyun 	PORT_DATA_IO_PD(52),		PORT_DATA_IO_PD(53),
609*4882a593Smuzhiyun 	PORT_DATA_IO_PD(54),		PORT_DATA_IO_PU_PD(55),
610*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(56),		PORT_DATA_IO_PU_PD(57),
611*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(58),		PORT_DATA_IO_PU_PD(59),
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(60),		PORT_DATA_IO_PD(61),
614*4882a593Smuzhiyun 	PORT_DATA_IO_PD(62),		PORT_DATA_IO_PD(63),
615*4882a593Smuzhiyun 	PORT_DATA_IO_PD(64),		PORT_DATA_IO_PD(65),
616*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(66),		PORT_DATA_IO_PU_PD(67),
617*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(68),		PORT_DATA_IO_PU_PD(69),
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(70),		PORT_DATA_IO_PU_PD(71),
620*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(72),		PORT_DATA_IO_PU_PD(73),
621*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(74),		PORT_DATA_IO_PU_PD(75),
622*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(76),		PORT_DATA_IO_PU_PD(77),
623*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(78),		PORT_DATA_IO_PU_PD(79),
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(80),		PORT_DATA_IO_PU_PD(81),
626*4882a593Smuzhiyun 	PORT_DATA_IO(82),		PORT_DATA_IO_PU_PD(83),
627*4882a593Smuzhiyun 	PORT_DATA_IO(84),		PORT_DATA_IO_PD(85),
628*4882a593Smuzhiyun 	PORT_DATA_IO_PD(86),		PORT_DATA_IO_PD(87),
629*4882a593Smuzhiyun 	PORT_DATA_IO_PD(88),		PORT_DATA_IO_PD(89),
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	PORT_DATA_IO_PD(90),		PORT_DATA_IO_PU_PD(91),
632*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(92),		PORT_DATA_IO_PU_PD(93),
633*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(94),		PORT_DATA_IO_PU_PD(95),
634*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(96),		PORT_DATA_IO_PU_PD(97),
635*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(98),		PORT_DATA_IO_PU_PD(99),
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(100),	PORT_DATA_IO(101),
638*4882a593Smuzhiyun 	PORT_DATA_IO_PU(102),		PORT_DATA_IO_PU_PD(103),
639*4882a593Smuzhiyun 	PORT_DATA_IO_PU(104),		PORT_DATA_IO_PU(105),
640*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(106),	PORT_DATA_IO(107),
641*4882a593Smuzhiyun 	PORT_DATA_IO(108),		PORT_DATA_IO(109),
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	PORT_DATA_IO(110),		PORT_DATA_IO(111),
644*4882a593Smuzhiyun 	PORT_DATA_IO(112),		PORT_DATA_IO(113),
645*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(114),	PORT_DATA_IO(115),
646*4882a593Smuzhiyun 	PORT_DATA_IO_PD(116),		PORT_DATA_IO_PD(117),
647*4882a593Smuzhiyun 	PORT_DATA_IO_PD(118),		PORT_DATA_IO_PD(119),
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	PORT_DATA_IO_PD(120),		PORT_DATA_IO_PD(121),
650*4882a593Smuzhiyun 	PORT_DATA_IO_PD(122),		PORT_DATA_IO_PD(123),
651*4882a593Smuzhiyun 	PORT_DATA_IO_PD(124),		PORT_DATA_IO(125),
652*4882a593Smuzhiyun 	PORT_DATA_IO(126),		PORT_DATA_IO(127),
653*4882a593Smuzhiyun 	PORT_DATA_IO(128),		PORT_DATA_IO(129),
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	PORT_DATA_IO(130),		PORT_DATA_IO(131),
656*4882a593Smuzhiyun 	PORT_DATA_IO(132),		PORT_DATA_IO(133),
657*4882a593Smuzhiyun 	PORT_DATA_IO(134),		PORT_DATA_IO(135),
658*4882a593Smuzhiyun 	PORT_DATA_IO(136),		PORT_DATA_IO(137),
659*4882a593Smuzhiyun 	PORT_DATA_IO(138),		PORT_DATA_IO(139),
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	PORT_DATA_IO(140),		PORT_DATA_IO(141),
662*4882a593Smuzhiyun 	PORT_DATA_IO_PU(142),		PORT_DATA_IO_PU(143),
663*4882a593Smuzhiyun 	PORT_DATA_IO_PU(144),		PORT_DATA_IO_PU(145),
664*4882a593Smuzhiyun 	PORT_DATA_IO_PU(146),		PORT_DATA_IO_PU(147),
665*4882a593Smuzhiyun 	PORT_DATA_IO_PU(148),		PORT_DATA_IO_PU(149),
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	PORT_DATA_IO_PU(150),		PORT_DATA_IO_PU(151),
668*4882a593Smuzhiyun 	PORT_DATA_IO_PU(152),		PORT_DATA_IO_PU(153),
669*4882a593Smuzhiyun 	PORT_DATA_IO_PU(154),		PORT_DATA_IO_PU(155),
670*4882a593Smuzhiyun 	PORT_DATA_IO_PU(156),		PORT_DATA_IO_PU(157),
671*4882a593Smuzhiyun 	PORT_DATA_IO_PD(158),		PORT_DATA_IO_PD(159),
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(160),	PORT_DATA_IO_PD(161),
674*4882a593Smuzhiyun 	PORT_DATA_IO_PD(162),		PORT_DATA_IO_PD(163),
675*4882a593Smuzhiyun 	PORT_DATA_IO_PD(164),		PORT_DATA_IO_PD(165),
676*4882a593Smuzhiyun 	PORT_DATA_IO_PU(166),		PORT_DATA_IO_PU(167),
677*4882a593Smuzhiyun 	PORT_DATA_IO_PU(168),		PORT_DATA_IO_PU(169),
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	PORT_DATA_IO_PU(170),		PORT_DATA_IO_PU(171),
680*4882a593Smuzhiyun 	PORT_DATA_IO_PD(172),		PORT_DATA_IO_PD(173),
681*4882a593Smuzhiyun 	PORT_DATA_IO_PD(174),		PORT_DATA_IO_PD(175),
682*4882a593Smuzhiyun 	PORT_DATA_IO_PU(176),		PORT_DATA_IO_PU_PD(177),
683*4882a593Smuzhiyun 	PORT_DATA_IO_PU(178),		PORT_DATA_IO_PD(179),
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	PORT_DATA_IO_PD(180),		PORT_DATA_IO_PU(181),
686*4882a593Smuzhiyun 	PORT_DATA_IO_PU(182),		PORT_DATA_IO(183),
687*4882a593Smuzhiyun 	PORT_DATA_IO_PD(184),		PORT_DATA_IO_PD(185),
688*4882a593Smuzhiyun 	PORT_DATA_IO_PD(186),		PORT_DATA_IO_PD(187),
689*4882a593Smuzhiyun 	PORT_DATA_IO_PD(188),		PORT_DATA_IO_PD(189),
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	PORT_DATA_IO_PD(190),		PORT_DATA_IO_PD(191),
692*4882a593Smuzhiyun 	PORT_DATA_IO_PD(192),		PORT_DATA_IO_PU_PD(193),
693*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(194),	PORT_DATA_IO_PD(195),
694*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(196),	PORT_DATA_IO_PD(197),
695*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(198),	PORT_DATA_IO_PU_PD(199),
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(200),	PORT_DATA_IO_PU(201),
698*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(202),	PORT_DATA_IO(203),
699*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(204),	PORT_DATA_IO_PU_PD(205),
700*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(206),	PORT_DATA_IO_PU_PD(207),
701*4882a593Smuzhiyun 	PORT_DATA_IO_PU_PD(208),	PORT_DATA_IO_PD(209),
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	PORT_DATA_IO_PD(210),		PORT_DATA_IO_PD(211),
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* Port0 */
706*4882a593Smuzhiyun 	PINMUX_DATA(DBGMDT2_MARK,		PORT0_FN1),
707*4882a593Smuzhiyun 	PINMUX_DATA(FSIAISLD_PORT0_MARK,	PORT0_FN2,	MSEL5CR_3_0),
708*4882a593Smuzhiyun 	PINMUX_DATA(FSIAOSLD1_MARK,		PORT0_FN3),
709*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D22_PORT0_MARK,	PORT0_FN4,	MSEL5CR_6_0),
710*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA7_RXD_MARK,		PORT0_FN6),
711*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D4_MARK,		PORT0_FN7),
712*4882a593Smuzhiyun 	PINMUX_DATA(IRQ5_PORT0_MARK,		PORT0_FN0,	MSEL1CR_5_0),
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	/* Port1 */
715*4882a593Smuzhiyun 	PINMUX_DATA(DBGMDT1_MARK,		PORT1_FN1),
716*4882a593Smuzhiyun 	PINMUX_DATA(FMSISLD_PORT1_MARK,		PORT1_FN2,	MSEL5CR_5_0),
717*4882a593Smuzhiyun 	PINMUX_DATA(FSIAOSLD2_MARK,		PORT1_FN3),
718*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D23_PORT1_MARK,	PORT1_FN4,	MSEL5CR_6_0),
719*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA7_TXD_MARK,		PORT1_FN6),
720*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D3_MARK,		PORT1_FN7),
721*4882a593Smuzhiyun 	PINMUX_DATA(IRQ5_PORT1_MARK,		PORT1_FN0,	MSEL1CR_5_1),
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	/* Port2 */
724*4882a593Smuzhiyun 	PINMUX_DATA(DBGMDT0_MARK,		PORT2_FN1),
725*4882a593Smuzhiyun 	PINMUX_DATA(SCIFB_SCK_PORT2_MARK,	PORT2_FN2,	MSEL5CR_17_1),
726*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D21_PORT2_MARK,	PORT2_FN4,	MSEL5CR_6_0),
727*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D2_MARK,		PORT2_FN7),
728*4882a593Smuzhiyun 	PINMUX_DATA(IRQ0_PORT2_MARK,		PORT2_FN0,	MSEL1CR_0_1),
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	/* Port3 */
731*4882a593Smuzhiyun 	PINMUX_DATA(DBGMD21_MARK,		PORT3_FN1),
732*4882a593Smuzhiyun 	PINMUX_DATA(SCIFB_RXD_PORT3_MARK,	PORT3_FN2,	MSEL5CR_17_1),
733*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D20_PORT3_MARK,	PORT3_FN4,	MSEL5CR_6_0),
734*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D1_MARK,		PORT3_FN7),
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/* Port4 */
737*4882a593Smuzhiyun 	PINMUX_DATA(DBGMD20_MARK,		PORT4_FN1),
738*4882a593Smuzhiyun 	PINMUX_DATA(SCIFB_TXD_PORT4_MARK,	PORT4_FN2,	MSEL5CR_17_1),
739*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D19_PORT4_MARK,	PORT4_FN4,	MSEL5CR_6_0),
740*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D0_MARK,		PORT4_FN7),
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	/* Port5 */
743*4882a593Smuzhiyun 	PINMUX_DATA(DBGMD11_MARK,		PORT5_FN1),
744*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TXD2_PORT5_MARK,	PORT5_FN2,	MSEL5CR_0_0),
745*4882a593Smuzhiyun 	PINMUX_DATA(FSIAISLD_PORT5_MARK,	PORT5_FN4,	MSEL5CR_3_1),
746*4882a593Smuzhiyun 	PINMUX_DATA(RSPI_SSL0_A_MARK,		PORT5_FN6),
747*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_VCPWC_MARK,		PORT5_FN7),
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	/* Port6 */
750*4882a593Smuzhiyun 	PINMUX_DATA(DBGMD10_MARK,		PORT6_FN1),
751*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TSYNC2_PORT6_MARK,	PORT6_FN2,	MSEL5CR_0_0),
752*4882a593Smuzhiyun 	PINMUX_DATA(FMSISLD_PORT6_MARK,		PORT6_FN4,	MSEL5CR_5_1),
753*4882a593Smuzhiyun 	PINMUX_DATA(RSPI_SSL1_A_MARK,		PORT6_FN6),
754*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_VEPWC_MARK,		PORT6_FN7),
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	/* Port7 */
757*4882a593Smuzhiyun 	PINMUX_DATA(FSIAOLR_MARK,		PORT7_FN1),
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	/* Port8 */
760*4882a593Smuzhiyun 	PINMUX_DATA(FSIAOBT_MARK,		PORT8_FN1),
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/* Port9 */
763*4882a593Smuzhiyun 	PINMUX_DATA(FSIAOSLD_MARK,		PORT9_FN1),
764*4882a593Smuzhiyun 	PINMUX_DATA(FSIASPDIF_PORT9_MARK,	PORT9_FN2,	MSEL5CR_4_0),
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	/* Port10 */
767*4882a593Smuzhiyun 	PINMUX_DATA(FSIAOMC_MARK,		PORT10_FN1),
768*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA5_RXD_PORT10_MARK,	PORT10_FN3,	MSEL5CR_14_0,
769*4882a593Smuzhiyun 			MSEL5CR_15_0),
770*4882a593Smuzhiyun 	PINMUX_DATA(IRQ3_PORT10_MARK,		PORT10_FN0,	MSEL1CR_3_0),
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	/* Port11 */
773*4882a593Smuzhiyun 	PINMUX_DATA(FSIACK_MARK,		PORT11_FN1),
774*4882a593Smuzhiyun 	PINMUX_DATA(IRQ2_PORT11_MARK,		PORT11_FN0,	MSEL1CR_2_0),
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	/* Port12 */
777*4882a593Smuzhiyun 	PINMUX_DATA(FSIAILR_MARK,		PORT12_FN1),
778*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA4_RXD_PORT12_MARK,	PORT12_FN2,	MSEL5CR_12_0,
779*4882a593Smuzhiyun 			MSEL5CR_11_0),
780*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_RS_MARK,		PORT12_FN6),
781*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_DISP_MARK,		PORT12_FN7),
782*4882a593Smuzhiyun 	PINMUX_DATA(IRQ2_PORT12_MARK,		PORT12_FN0,	MSEL1CR_2_1),
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* Port13 */
785*4882a593Smuzhiyun 	PINMUX_DATA(FSIAIBT_MARK,		PORT13_FN1),
786*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA4_TXD_PORT13_MARK,	PORT13_FN2,	MSEL5CR_12_0,
787*4882a593Smuzhiyun 			MSEL5CR_11_0),
788*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_RD_MARK,		PORT13_FN7),
789*4882a593Smuzhiyun 	PINMUX_DATA(IRQ0_PORT13_MARK,		PORT13_FN0,	MSEL1CR_0_0),
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	/* Port14 */
792*4882a593Smuzhiyun 	PINMUX_DATA(FMSOILR_MARK,		PORT14_FN1),
793*4882a593Smuzhiyun 	PINMUX_DATA(FMSIILR_MARK,		PORT14_FN2),
794*4882a593Smuzhiyun 	PINMUX_DATA(VIO_CKO1_MARK,		PORT14_FN3),
795*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D23_MARK,		PORT14_FN7),
796*4882a593Smuzhiyun 	PINMUX_DATA(IRQ3_PORT14_MARK,		PORT14_FN0,	MSEL1CR_3_1),
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	/* Port15 */
799*4882a593Smuzhiyun 	PINMUX_DATA(FMSOIBT_MARK,		PORT15_FN1),
800*4882a593Smuzhiyun 	PINMUX_DATA(FMSIIBT_MARK,		PORT15_FN2),
801*4882a593Smuzhiyun 	PINMUX_DATA(VIO_CKO2_MARK,		PORT15_FN3),
802*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D22_MARK,		PORT15_FN7),
803*4882a593Smuzhiyun 	PINMUX_DATA(IRQ4_PORT15_MARK,		PORT15_FN0,	MSEL1CR_4_0),
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	/* Port16 */
806*4882a593Smuzhiyun 	PINMUX_DATA(FMSOOLR_MARK,		PORT16_FN1),
807*4882a593Smuzhiyun 	PINMUX_DATA(FMSIOLR_MARK,		PORT16_FN2),
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	/* Port17 */
810*4882a593Smuzhiyun 	PINMUX_DATA(FMSOOBT_MARK,		PORT17_FN1),
811*4882a593Smuzhiyun 	PINMUX_DATA(FMSIOBT_MARK,		PORT17_FN2),
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	/* Port18 */
814*4882a593Smuzhiyun 	PINMUX_DATA(FMSOSLD_MARK,		PORT18_FN1),
815*4882a593Smuzhiyun 	PINMUX_DATA(FSIASPDIF_PORT18_MARK,	PORT18_FN2,	MSEL5CR_4_1),
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	/* Port19 */
818*4882a593Smuzhiyun 	PINMUX_DATA(FMSICK_MARK,		PORT19_FN1),
819*4882a593Smuzhiyun 	PINMUX_DATA(CS5A_PORT19_MARK,		PORT19_FN7,	MSEL5CR_2_1),
820*4882a593Smuzhiyun 	PINMUX_DATA(IRQ10_MARK,			PORT19_FN0),
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	/* Port20 */
823*4882a593Smuzhiyun 	PINMUX_DATA(FMSOCK_MARK,		PORT20_FN1),
824*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA5_TXD_PORT20_MARK,	PORT20_FN3,	MSEL5CR_15_0,
825*4882a593Smuzhiyun 			MSEL5CR_14_0),
826*4882a593Smuzhiyun 	PINMUX_DATA(IRQ1_MARK,			PORT20_FN0),
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* Port21 */
829*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA1_CTS_MARK,		PORT21_FN1),
830*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA4_SCK_PORT21_MARK,	PORT21_FN2,	MSEL5CR_10_0),
831*4882a593Smuzhiyun 	PINMUX_DATA(TPU0TO1_MARK,		PORT21_FN4),
832*4882a593Smuzhiyun 	PINMUX_DATA(VIO1_FIELD_MARK,		PORT21_FN5),
833*4882a593Smuzhiyun 	PINMUX_DATA(STP0_IPD5_MARK,		PORT21_FN6),
834*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D10_MARK,		PORT21_FN7),
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	/* Port22 */
837*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_SCK_PORT22_MARK,	PORT22_FN1,	MSEL5CR_7_0),
838*4882a593Smuzhiyun 	PINMUX_DATA(SIM_D_PORT22_MARK,		PORT22_FN4,	MSEL5CR_21_0),
839*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D13_PORT22_MARK,	PORT22_FN7,	MSEL5CR_27_1),
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	/* Port23 */
842*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA1_RTS_MARK,		PORT23_FN1),
843*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA5_SCK_PORT23_MARK,	PORT23_FN3,	MSEL5CR_13_0),
844*4882a593Smuzhiyun 	PINMUX_DATA(TPU0TO0_MARK,		PORT23_FN4),
845*4882a593Smuzhiyun 	PINMUX_DATA(VIO_CKO_1_MARK,		PORT23_FN5),
846*4882a593Smuzhiyun 	PINMUX_DATA(STP0_IPD2_MARK,		PORT23_FN6),
847*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D7_MARK,		PORT23_FN7),
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	/* Port24 */
850*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D15_PORT24_MARK,	PORT24_FN1,	MSEL5CR_27_0),
851*4882a593Smuzhiyun 	PINMUX_DATA(VIO1_D7_MARK,		PORT24_FN5),
852*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA6_SCK_MARK,		PORT24_FN6),
853*4882a593Smuzhiyun 	PINMUX_DATA(SDHI2_CD_PORT24_MARK,	PORT24_FN7,	MSEL5CR_19_0),
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* Port25 */
856*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D14_PORT25_MARK,	PORT25_FN1,	MSEL5CR_27_0),
857*4882a593Smuzhiyun 	PINMUX_DATA(VIO1_D6_MARK,		PORT25_FN5),
858*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA6_RXD_MARK,		PORT25_FN6),
859*4882a593Smuzhiyun 	PINMUX_DATA(SDHI2_WP_PORT25_MARK,	PORT25_FN7,	MSEL5CR_19_0),
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	/* Port26 */
862*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D13_PORT26_MARK,	PORT26_FN1,	MSEL5CR_27_0),
863*4882a593Smuzhiyun 	PINMUX_DATA(VIO1_D5_MARK,		PORT26_FN5),
864*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA6_TXD_MARK,		PORT26_FN6),
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	/* Port27 - Port39 Function */
867*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D7_MARK,		PORT27_FN1),
868*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D6_MARK,		PORT28_FN1),
869*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D5_MARK,		PORT29_FN1),
870*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D4_MARK,		PORT30_FN1),
871*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D3_MARK,		PORT31_FN1),
872*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D2_MARK,		PORT32_FN1),
873*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D1_MARK,		PORT33_FN1),
874*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D0_MARK,		PORT34_FN1),
875*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_CLK_MARK,		PORT35_FN1),
876*4882a593Smuzhiyun 	PINMUX_DATA(VIO_CKO_MARK,		PORT36_FN1),
877*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_HD_MARK,		PORT37_FN1),
878*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_FIELD_MARK,		PORT38_FN1),
879*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_VD_MARK,		PORT39_FN1),
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	/* Port38 IRQ */
882*4882a593Smuzhiyun 	PINMUX_DATA(IRQ25_MARK,			PORT38_FN0),
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* Port40 */
885*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D18_PORT40_MARK,	PORT40_FN4,	MSEL5CR_6_0),
886*4882a593Smuzhiyun 	PINMUX_DATA(RSPI_CK_A_MARK,		PORT40_FN6),
887*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_LCLK_MARK,		PORT40_FN7),
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/* Port41 */
890*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D17_MARK,		PORT41_FN1),
891*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_SS1_MARK,		PORT41_FN2),
892*4882a593Smuzhiyun 	PINMUX_DATA(IRQ31_PORT41_MARK,		PORT41_FN0,	MSEL1CR_31_1),
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	/* Port42 */
895*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D16_MARK,		PORT42_FN1),
896*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_MCK1_MARK,		PORT42_FN2),
897*4882a593Smuzhiyun 	PINMUX_DATA(IRQ12_PORT42_MARK,		PORT42_FN0,	MSEL1CR_12_1),
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	/* Port43 */
900*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D15_MARK,		PORT43_FN1),
901*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_MCK0_MARK,		PORT43_FN2),
902*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN0_PORT43_MARK,		PORT43_FN3,	MSEL4CR_18_0),
903*4882a593Smuzhiyun 	PINMUX_DATA(DV_D15_MARK,		PORT43_FN6),
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* Port44 */
906*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D14_MARK,		PORT44_FN1),
907*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_RSYNC_MARK,		PORT44_FN2),
908*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN1_PORT44_MARK,		PORT44_FN3,	MSEL4CR_18_0),
909*4882a593Smuzhiyun 	PINMUX_DATA(DV_D14_MARK,		PORT44_FN6),
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	/* Port45 */
912*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D13_MARK,		PORT45_FN1),
913*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_RSCK_MARK,		PORT45_FN2),
914*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN2_PORT45_MARK,		PORT45_FN3,	MSEL4CR_18_0),
915*4882a593Smuzhiyun 	PINMUX_DATA(DV_D13_MARK,		PORT45_FN6),
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	/* Port46 */
918*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D12_MARK,		PORT46_FN1),
919*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN3_PORT46_MARK,		PORT46_FN3,	MSEL4CR_18_0),
920*4882a593Smuzhiyun 	PINMUX_DATA(DV_D12_MARK,		PORT46_FN6),
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	/* Port47 */
923*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D11_MARK,		PORT47_FN1),
924*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN4_MARK,		PORT47_FN3),
925*4882a593Smuzhiyun 	PINMUX_DATA(DV_D11_MARK,		PORT47_FN6),
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	/* Port48 */
928*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D10_MARK,		PORT48_FN1),
929*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN5_MARK,		PORT48_FN3),
930*4882a593Smuzhiyun 	PINMUX_DATA(DV_D10_MARK,		PORT48_FN6),
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	/* Port49 */
933*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D9_MARK,		PORT49_FN1),
934*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN6_MARK,		PORT49_FN3),
935*4882a593Smuzhiyun 	PINMUX_DATA(DV_D9_MARK,			PORT49_FN6),
936*4882a593Smuzhiyun 	PINMUX_DATA(IRQ30_PORT49_MARK,		PORT49_FN0,	MSEL1CR_30_1),
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	/* Port50 */
939*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D8_MARK,		PORT50_FN1),
940*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN7_MARK,		PORT50_FN3),
941*4882a593Smuzhiyun 	PINMUX_DATA(DV_D8_MARK,			PORT50_FN6),
942*4882a593Smuzhiyun 	PINMUX_DATA(IRQ29_PORT50_MARK,		PORT50_FN0,	MSEL1CR_29_1),
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	/* Port51 */
945*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D7_MARK,		PORT51_FN1),
946*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT0_MARK,		PORT51_FN3),
947*4882a593Smuzhiyun 	PINMUX_DATA(DV_D7_MARK,			PORT51_FN6),
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	/* Port52 */
950*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D6_MARK,		PORT52_FN1),
951*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT1_MARK,		PORT52_FN3),
952*4882a593Smuzhiyun 	PINMUX_DATA(DV_D6_MARK,			PORT52_FN6),
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	/* Port53 */
955*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D5_MARK,		PORT53_FN1),
956*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT2_MARK,		PORT53_FN3),
957*4882a593Smuzhiyun 	PINMUX_DATA(DV_D5_MARK,			PORT53_FN6),
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	/* Port54 */
960*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D4_MARK,		PORT54_FN1),
961*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT3_MARK,		PORT54_FN3),
962*4882a593Smuzhiyun 	PINMUX_DATA(DV_D4_MARK,			PORT54_FN6),
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	/* Port55 */
965*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D3_MARK,		PORT55_FN1),
966*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT4_MARK,		PORT55_FN3),
967*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN3_PORT55_MARK,		PORT55_FN4,	MSEL4CR_18_1),
968*4882a593Smuzhiyun 	PINMUX_DATA(DV_D3_MARK,			PORT55_FN6),
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	/* Port56 */
971*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D2_MARK,		PORT56_FN1),
972*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT5_MARK,		PORT56_FN3),
973*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN2_PORT56_MARK,		PORT56_FN4,	MSEL4CR_18_1),
974*4882a593Smuzhiyun 	PINMUX_DATA(DV_D2_MARK,			PORT56_FN6),
975*4882a593Smuzhiyun 	PINMUX_DATA(IRQ28_PORT56_MARK,		PORT56_FN0,	MSEL1CR_28_1),
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	/* Port57 */
978*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D1_MARK,		PORT57_FN1),
979*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT6_MARK,		PORT57_FN3),
980*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN1_PORT57_MARK,		PORT57_FN4,	MSEL4CR_18_1),
981*4882a593Smuzhiyun 	PINMUX_DATA(DV_D1_MARK,			PORT57_FN6),
982*4882a593Smuzhiyun 	PINMUX_DATA(IRQ27_PORT57_MARK,		PORT57_FN0,	MSEL1CR_27_1),
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	/* Port58 */
985*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D0_MARK,		PORT58_FN1),
986*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT7_MARK,		PORT58_FN3),
987*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN0_PORT58_MARK,		PORT58_FN4,	MSEL4CR_18_1),
988*4882a593Smuzhiyun 	PINMUX_DATA(DV_D0_MARK,			PORT58_FN6),
989*4882a593Smuzhiyun 	PINMUX_DATA(IRQ26_PORT58_MARK,		PORT58_FN0,	MSEL1CR_26_1),
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	/* Port59 */
992*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_VCPWC_MARK,		PORT59_FN1),
993*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TSCK2_PORT59_MARK,	PORT59_FN2,	MSEL5CR_0_0),
994*4882a593Smuzhiyun 	PINMUX_DATA(RSPI_MOSI_A_MARK,		PORT59_FN6),
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	/* Port60 */
997*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_VEPWC_MARK,		PORT60_FN1),
998*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_RXD2_PORT60_MARK,	PORT60_FN2,	MSEL5CR_0_0),
999*4882a593Smuzhiyun 	PINMUX_DATA(RSPI_MISO_A_MARK,		PORT60_FN6),
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	/* Port61 */
1002*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_DON_MARK,		PORT61_FN1),
1003*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_TXD_MARK,		PORT61_FN2),
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	/* Port62 */
1006*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_DCK_MARK,		PORT62_FN1),
1007*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_WR_MARK,		PORT62_FN4),
1008*4882a593Smuzhiyun 	PINMUX_DATA(DV_CLK_MARK,		PORT62_FN6),
1009*4882a593Smuzhiyun 	PINMUX_DATA(IRQ15_PORT62_MARK,		PORT62_FN0,	MSEL1CR_15_1),
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	/* Port63 */
1012*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_VSYN_MARK,		PORT63_FN1),
1013*4882a593Smuzhiyun 	PINMUX_DATA(DV_VSYNC_MARK,		PORT63_FN6),
1014*4882a593Smuzhiyun 	PINMUX_DATA(IRQ14_PORT63_MARK,		PORT63_FN0,	MSEL1CR_14_1),
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	/* Port64 */
1017*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_HSYN_MARK,		PORT64_FN1),
1018*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_CS_MARK,		PORT64_FN4),
1019*4882a593Smuzhiyun 	PINMUX_DATA(DV_HSYNC_MARK,		PORT64_FN6),
1020*4882a593Smuzhiyun 	PINMUX_DATA(IRQ13_PORT64_MARK,		PORT64_FN0,	MSEL1CR_13_1),
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	/* Port65 */
1023*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_DISP_MARK,		PORT65_FN1),
1024*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_TSCK_MARK,		PORT65_FN2),
1025*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_RS_MARK,		PORT65_FN4),
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	/* Port66 */
1028*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_INT_MARK,		PORT66_FN1),
1029*4882a593Smuzhiyun 	PINMUX_DATA(TPU0TO2_PORT66_MARK,	PORT66_FN3,	MSEL5CR_25_0),
1030*4882a593Smuzhiyun 	PINMUX_DATA(MMC0_CLK_PORT66_MARK,	PORT66_FN4,	MSEL4CR_15_0),
1031*4882a593Smuzhiyun 	PINMUX_DATA(SDHI1_CLK_MARK,		PORT66_FN6),
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	/* Port67 - Port73 Function1 */
1034*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_CS0_MARK,		PORT67_FN1),
1035*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD8_MARK,		PORT68_FN1),
1036*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD9_MARK,		PORT69_FN1),
1037*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD10_MARK,		PORT70_FN1),
1038*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD11_MARK,		PORT71_FN1),
1039*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD12_MARK,		PORT72_FN1),
1040*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD13_MARK,		PORT73_FN1),
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	/* Port67 - Port73 Function2 */
1043*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_SS1_PORT67_MARK,	PORT67_FN2,	MSEL4CR_10_1),
1044*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_RSCK_MARK,		PORT68_FN2),
1045*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_RSYNC_MARK,		PORT69_FN2),
1046*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_MCK0_MARK,		PORT70_FN2),
1047*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_MCK1_MARK,		PORT71_FN2),
1048*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_TSCK_PORT72_MARK,	PORT72_FN2,	MSEL4CR_10_1),
1049*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_TSYNC_PORT73_MARK,	PORT73_FN2,	MSEL4CR_10_1),
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	/* Port67 - Port73 Function4 */
1052*4882a593Smuzhiyun 	PINMUX_DATA(MMC0_CMD_PORT67_MARK,	PORT67_FN4,	MSEL4CR_15_0),
1053*4882a593Smuzhiyun 	PINMUX_DATA(MMC0_D0_PORT68_MARK,	PORT68_FN4,	MSEL4CR_15_0),
1054*4882a593Smuzhiyun 	PINMUX_DATA(MMC0_D1_PORT69_MARK,	PORT69_FN4,	MSEL4CR_15_0),
1055*4882a593Smuzhiyun 	PINMUX_DATA(MMC0_D2_PORT70_MARK,	PORT70_FN4,	MSEL4CR_15_0),
1056*4882a593Smuzhiyun 	PINMUX_DATA(MMC0_D3_PORT71_MARK,	PORT71_FN4,	MSEL4CR_15_0),
1057*4882a593Smuzhiyun 	PINMUX_DATA(MMC0_D4_PORT72_MARK,	PORT72_FN4,	MSEL4CR_15_0),
1058*4882a593Smuzhiyun 	PINMUX_DATA(MMC0_D5_PORT73_MARK,	PORT73_FN4,	MSEL4CR_15_0),
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	/* Port67 - Port73 Function6 */
1061*4882a593Smuzhiyun 	PINMUX_DATA(SDHI1_CMD_MARK,		PORT67_FN6),
1062*4882a593Smuzhiyun 	PINMUX_DATA(SDHI1_D0_MARK,		PORT68_FN6),
1063*4882a593Smuzhiyun 	PINMUX_DATA(SDHI1_D1_MARK,		PORT69_FN6),
1064*4882a593Smuzhiyun 	PINMUX_DATA(SDHI1_D2_MARK,		PORT70_FN6),
1065*4882a593Smuzhiyun 	PINMUX_DATA(SDHI1_D3_MARK,		PORT71_FN6),
1066*4882a593Smuzhiyun 	PINMUX_DATA(SDHI1_CD_MARK,		PORT72_FN6),
1067*4882a593Smuzhiyun 	PINMUX_DATA(SDHI1_WP_MARK,		PORT73_FN6),
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	/* Port67 - Port71 IRQ */
1070*4882a593Smuzhiyun 	PINMUX_DATA(IRQ20_MARK,			PORT67_FN0),
1071*4882a593Smuzhiyun 	PINMUX_DATA(IRQ16_PORT68_MARK,		PORT68_FN0,	MSEL1CR_16_0),
1072*4882a593Smuzhiyun 	PINMUX_DATA(IRQ17_MARK,			PORT69_FN0),
1073*4882a593Smuzhiyun 	PINMUX_DATA(IRQ18_MARK,			PORT70_FN0),
1074*4882a593Smuzhiyun 	PINMUX_DATA(IRQ19_MARK,			PORT71_FN0),
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	/* Port74 */
1077*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD14_MARK,		PORT74_FN1),
1078*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_TXD_PORT74_MARK,	PORT74_FN2,	MSEL4CR_10_1),
1079*4882a593Smuzhiyun 	PINMUX_DATA(MMC0_D6_PORT74_MARK,	PORT74_FN4,	MSEL4CR_15_0),
1080*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPD7_MARK,		PORT74_FN6),
1081*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D21_MARK,		PORT74_FN7),
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	/* Port75 */
1084*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD15_MARK,		PORT75_FN1),
1085*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_RXD_PORT75_MARK,	PORT75_FN2,	MSEL4CR_10_1),
1086*4882a593Smuzhiyun 	PINMUX_DATA(MMC0_D7_PORT75_MARK,	PORT75_FN4,	MSEL4CR_15_0),
1087*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPD6_MARK,		PORT75_FN6),
1088*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D20_MARK,		PORT75_FN7),
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	/* Port76 - Port80 Function */
1091*4882a593Smuzhiyun 	PINMUX_DATA(SDHI0_CMD_MARK,		PORT76_FN1),
1092*4882a593Smuzhiyun 	PINMUX_DATA(SDHI0_D0_MARK,		PORT77_FN1),
1093*4882a593Smuzhiyun 	PINMUX_DATA(SDHI0_D1_MARK,		PORT78_FN1),
1094*4882a593Smuzhiyun 	PINMUX_DATA(SDHI0_D2_MARK,		PORT79_FN1),
1095*4882a593Smuzhiyun 	PINMUX_DATA(SDHI0_D3_MARK,		PORT80_FN1),
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	/* Port81 */
1098*4882a593Smuzhiyun 	PINMUX_DATA(SDHI0_CD_MARK,		PORT81_FN1),
1099*4882a593Smuzhiyun 	PINMUX_DATA(IRQ26_PORT81_MARK,		PORT81_FN0,	MSEL1CR_26_0),
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	/* Port82 - Port88 Function */
1102*4882a593Smuzhiyun 	PINMUX_DATA(SDHI0_CLK_MARK,		PORT82_FN1),
1103*4882a593Smuzhiyun 	PINMUX_DATA(SDHI0_WP_MARK,		PORT83_FN1),
1104*4882a593Smuzhiyun 	PINMUX_DATA(RESETOUTS_MARK,		PORT84_FN1),
1105*4882a593Smuzhiyun 	PINMUX_DATA(USB0_PPON_MARK,		PORT85_FN1),
1106*4882a593Smuzhiyun 	PINMUX_DATA(USB0_OCI_MARK,		PORT86_FN1),
1107*4882a593Smuzhiyun 	PINMUX_DATA(USB1_PPON_MARK,		PORT87_FN1),
1108*4882a593Smuzhiyun 	PINMUX_DATA(USB1_OCI_MARK,		PORT88_FN1),
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	/* Port89 */
1111*4882a593Smuzhiyun 	PINMUX_DATA(DREQ0_MARK,			PORT89_FN1),
1112*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TSCK2_PORT89_MARK,	PORT89_FN2,	MSEL5CR_0_1),
1113*4882a593Smuzhiyun 	PINMUX_DATA(RSPI_SSL3_A_MARK,		PORT89_FN6),
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	/* Port90 */
1116*4882a593Smuzhiyun 	PINMUX_DATA(DACK0_MARK,			PORT90_FN1),
1117*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_RXD2_PORT90_MARK,	PORT90_FN2,	MSEL5CR_0_1),
1118*4882a593Smuzhiyun 	PINMUX_DATA(RSPI_SSL2_A_MARK,		PORT90_FN6),
1119*4882a593Smuzhiyun 	PINMUX_DATA(WAIT_PORT90_MARK,		PORT90_FN7,	MSEL5CR_2_1),
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	/* Port91 */
1122*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD0_MARK,		PORT91_FN1),
1123*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_RXD_MARK,		PORT91_FN2),
1124*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA5_TXD_PORT91_MARK,	PORT91_FN3,	MSEL5CR_15_1,
1125*4882a593Smuzhiyun 			MSEL5CR_14_0),
1126*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D5_MARK,		PORT91_FN7),
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	/* Port92 */
1129*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD1_MARK,		PORT92_FN1),
1130*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_TSYNC_MARK,		PORT92_FN2),
1131*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA5_RXD_PORT92_MARK,	PORT92_FN3,	MSEL5CR_15_1,
1132*4882a593Smuzhiyun 			MSEL5CR_14_0),
1133*4882a593Smuzhiyun 	PINMUX_DATA(STP0_IPD1_MARK,		PORT92_FN6),
1134*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D6_MARK,		PORT92_FN7),
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	/* Port93 */
1137*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD2_MARK,		PORT93_FN1),
1138*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_TSCK_MARK,		PORT93_FN2),
1139*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA4_TXD_PORT93_MARK,	PORT93_FN3,	MSEL5CR_12_1,
1140*4882a593Smuzhiyun 			MSEL5CR_11_0),
1141*4882a593Smuzhiyun 	PINMUX_DATA(STP0_IPD3_MARK,		PORT93_FN6),
1142*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D8_MARK,		PORT93_FN7),
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	/* Port94 */
1145*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD3_MARK,		PORT94_FN1),
1146*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_TXD_MARK,		PORT94_FN2),
1147*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA4_RXD_PORT94_MARK,	PORT94_FN3,	MSEL5CR_12_1,
1148*4882a593Smuzhiyun 			MSEL5CR_11_0),
1149*4882a593Smuzhiyun 	PINMUX_DATA(STP0_IPD4_MARK,		PORT94_FN6),
1150*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D9_MARK,		PORT94_FN7),
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	/* Port95 */
1153*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_CS1_MARK,		PORT95_FN1,	MSEL4CR_6_0),
1154*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_A1_MARK,		PORT95_FN1,	MSEL4CR_6_1),
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_CTS_MARK,		PORT95_FN2),
1157*4882a593Smuzhiyun 	PINMUX_DATA(SIM_RST_MARK,		PORT95_FN4),
1158*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D14_PORT95_MARK,	PORT95_FN7,	MSEL5CR_27_1),
1159*4882a593Smuzhiyun 	PINMUX_DATA(IRQ22_MARK,			PORT95_FN0),
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	/* Port96 */
1162*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_ADV_MARK,		PORT96_FN1,	MSEL4CR_6_0),
1163*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_DREQ0_MARK,		PORT96_FN1,	MSEL4CR_6_1),
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_RTS_MARK,		PORT96_FN2),
1166*4882a593Smuzhiyun 	PINMUX_DATA(SIM_CLK_MARK,		PORT96_FN4),
1167*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D15_PORT96_MARK,	PORT96_FN7,	MSEL5CR_27_1),
1168*4882a593Smuzhiyun 	PINMUX_DATA(IRQ23_MARK,			PORT96_FN0),
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	/* Port97 */
1171*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD4_MARK,		PORT97_FN1),
1172*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_RSCK_MARK,		PORT97_FN2),
1173*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_CS_MARK,		PORT97_FN6),
1174*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_HSYN_MARK,		PORT97_FN7),
1175*4882a593Smuzhiyun 	PINMUX_DATA(IRQ12_PORT97_MARK,		PORT97_FN0,	MSEL1CR_12_0),
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	/* Port98 */
1178*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD5_MARK,		PORT98_FN1),
1179*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_RSYNC_MARK,		PORT98_FN2),
1180*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_VSYN_MARK,		PORT98_FN7),
1181*4882a593Smuzhiyun 	PINMUX_DATA(IRQ13_PORT98_MARK,		PORT98_FN0,	MSEL1CR_13_0),
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	/* Port99 */
1184*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD6_MARK,		PORT99_FN1),
1185*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_FLOW_MARK,		PORT99_FN2),
1186*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_WR_MARK,		PORT99_FN6),
1187*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_DCK_MARK,		PORT99_FN7),
1188*4882a593Smuzhiyun 	PINMUX_DATA(IRQ14_PORT99_MARK,		PORT99_FN0,	MSEL1CR_14_0),
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	/* Port100 */
1191*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_AD7_MARK,		PORT100_FN1),
1192*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_RX_FLOW_N_MARK,	PORT100_FN2),
1193*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_DON_MARK,		PORT100_FN7),
1194*4882a593Smuzhiyun 	PINMUX_DATA(IRQ15_PORT100_MARK,		PORT100_FN0,	MSEL1CR_15_0),
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	/* Port101 */
1197*4882a593Smuzhiyun 	PINMUX_DATA(FCE0_MARK,			PORT101_FN1),
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	/* Port102 */
1200*4882a593Smuzhiyun 	PINMUX_DATA(FRB_MARK,			PORT102_FN1),
1201*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_LCLK_PORT102_MARK,	PORT102_FN4,	MSEL5CR_6_0),
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	/* Port103 */
1204*4882a593Smuzhiyun 	PINMUX_DATA(CS5B_MARK,			PORT103_FN1),
1205*4882a593Smuzhiyun 	PINMUX_DATA(FCE1_MARK,			PORT103_FN2),
1206*4882a593Smuzhiyun 	PINMUX_DATA(MMC1_CLK_PORT103_MARK,	PORT103_FN3,	MSEL4CR_15_1),
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	/* Port104 */
1209*4882a593Smuzhiyun 	PINMUX_DATA(CS6A_MARK,			PORT104_FN1),
1210*4882a593Smuzhiyun 	PINMUX_DATA(MMC1_CMD_PORT104_MARK,	PORT104_FN3,	MSEL4CR_15_1),
1211*4882a593Smuzhiyun 	PINMUX_DATA(IRQ11_MARK,			PORT104_FN0),
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	/* Port105 */
1214*4882a593Smuzhiyun 	PINMUX_DATA(CS5A_PORT105_MARK,		PORT105_FN1,	MSEL5CR_2_0),
1215*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_RTS_PORT105_MARK,	PORT105_FN4,	MSEL5CR_8_0),
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	/* Port106 */
1218*4882a593Smuzhiyun 	PINMUX_DATA(IOIS16_MARK,		PORT106_FN1),
1219*4882a593Smuzhiyun 	PINMUX_DATA(IDE_EXBUF_ENB_MARK,		PORT106_FN6),
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	/* Port107 - Port115 Function */
1222*4882a593Smuzhiyun 	PINMUX_DATA(WE3_ICIOWR_MARK,		PORT107_FN1),
1223*4882a593Smuzhiyun 	PINMUX_DATA(WE2_ICIORD_MARK,		PORT108_FN1),
1224*4882a593Smuzhiyun 	PINMUX_DATA(CS0_MARK,			PORT109_FN1),
1225*4882a593Smuzhiyun 	PINMUX_DATA(CS2_MARK,			PORT110_FN1),
1226*4882a593Smuzhiyun 	PINMUX_DATA(CS4_MARK,			PORT111_FN1),
1227*4882a593Smuzhiyun 	PINMUX_DATA(WE1_MARK,			PORT112_FN1),
1228*4882a593Smuzhiyun 	PINMUX_DATA(WE0_FWE_MARK,		PORT113_FN1),
1229*4882a593Smuzhiyun 	PINMUX_DATA(RDWR_MARK,			PORT114_FN1),
1230*4882a593Smuzhiyun 	PINMUX_DATA(RD_FSC_MARK,		PORT115_FN1),
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	/* Port116 */
1233*4882a593Smuzhiyun 	PINMUX_DATA(A25_MARK,			PORT116_FN1),
1234*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_SS2_MARK,		PORT116_FN2),
1235*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_SS2_PORT116_MARK,	PORT116_FN3,	MSEL4CR_10_0),
1236*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_SCK_PORT116_MARK,	PORT116_FN4,	MSEL5CR_8_0),
1237*4882a593Smuzhiyun 	PINMUX_DATA(GPO1_MARK,			PORT116_FN5),
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	/* Port117 */
1240*4882a593Smuzhiyun 	PINMUX_DATA(A24_MARK,			PORT117_FN1),
1241*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_SS1_MARK,		PORT117_FN2),
1242*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_SS1_PORT117_MARK,	PORT117_FN3,	MSEL4CR_10_0),
1243*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_CTS_PORT117_MARK,	PORT117_FN4,	MSEL5CR_8_0),
1244*4882a593Smuzhiyun 	PINMUX_DATA(GPO0_MARK,			PORT117_FN5),
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	/* Port118 */
1247*4882a593Smuzhiyun 	PINMUX_DATA(A23_MARK,			PORT118_FN1),
1248*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_MCK1_MARK,		PORT118_FN2),
1249*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_RXD_PORT118_MARK,	PORT118_FN3,	MSEL4CR_10_0),
1250*4882a593Smuzhiyun 	PINMUX_DATA(GPI1_MARK,			PORT118_FN5),
1251*4882a593Smuzhiyun 	PINMUX_DATA(IRQ9_PORT118_MARK,		PORT118_FN0,	MSEL1CR_9_0),
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	/* Port119 */
1254*4882a593Smuzhiyun 	PINMUX_DATA(A22_MARK,			PORT119_FN1),
1255*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_MCK0_MARK,		PORT119_FN2),
1256*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_TXD_PORT119_MARK,	PORT119_FN3,	MSEL4CR_10_0),
1257*4882a593Smuzhiyun 	PINMUX_DATA(GPI0_MARK,			PORT119_FN5),
1258*4882a593Smuzhiyun 	PINMUX_DATA(IRQ8_MARK,			PORT119_FN0),
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	/* Port120 */
1261*4882a593Smuzhiyun 	PINMUX_DATA(A21_MARK,			PORT120_FN1),
1262*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_RSYNC_MARK,		PORT120_FN2),
1263*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_TSYNC_PORT120_MARK,	PORT120_FN3,	MSEL4CR_10_0),
1264*4882a593Smuzhiyun 	PINMUX_DATA(IRQ7_PORT120_MARK,		PORT120_FN0,	MSEL1CR_7_0),
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	/* Port121 */
1267*4882a593Smuzhiyun 	PINMUX_DATA(A20_MARK,			PORT121_FN1),
1268*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_RSCK_MARK,		PORT121_FN2),
1269*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_TSCK_PORT121_MARK,	PORT121_FN3,	MSEL4CR_10_0),
1270*4882a593Smuzhiyun 	PINMUX_DATA(IRQ6_PORT121_MARK,		PORT121_FN0,	MSEL1CR_6_0),
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	/* Port122 */
1273*4882a593Smuzhiyun 	PINMUX_DATA(A19_MARK,			PORT122_FN1),
1274*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_RXD_MARK,		PORT122_FN2),
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	/* Port123 */
1277*4882a593Smuzhiyun 	PINMUX_DATA(A18_MARK,			PORT123_FN1),
1278*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_TSCK_MARK,		PORT123_FN2),
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	/* Port124 */
1281*4882a593Smuzhiyun 	PINMUX_DATA(A17_MARK,			PORT124_FN1),
1282*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_TSYNC_MARK,		PORT124_FN2),
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	/* Port125 - Port141 Function */
1285*4882a593Smuzhiyun 	PINMUX_DATA(A16_MARK,			PORT125_FN1),
1286*4882a593Smuzhiyun 	PINMUX_DATA(A15_MARK,			PORT126_FN1),
1287*4882a593Smuzhiyun 	PINMUX_DATA(A14_MARK,			PORT127_FN1),
1288*4882a593Smuzhiyun 	PINMUX_DATA(A13_MARK,			PORT128_FN1),
1289*4882a593Smuzhiyun 	PINMUX_DATA(A12_MARK,			PORT129_FN1),
1290*4882a593Smuzhiyun 	PINMUX_DATA(A11_MARK,			PORT130_FN1),
1291*4882a593Smuzhiyun 	PINMUX_DATA(A10_MARK,			PORT131_FN1),
1292*4882a593Smuzhiyun 	PINMUX_DATA(A9_MARK,			PORT132_FN1),
1293*4882a593Smuzhiyun 	PINMUX_DATA(A8_MARK,			PORT133_FN1),
1294*4882a593Smuzhiyun 	PINMUX_DATA(A7_MARK,			PORT134_FN1),
1295*4882a593Smuzhiyun 	PINMUX_DATA(A6_MARK,			PORT135_FN1),
1296*4882a593Smuzhiyun 	PINMUX_DATA(A5_FCDE_MARK,		PORT136_FN1),
1297*4882a593Smuzhiyun 	PINMUX_DATA(A4_FOE_MARK,		PORT137_FN1),
1298*4882a593Smuzhiyun 	PINMUX_DATA(A3_MARK,			PORT138_FN1),
1299*4882a593Smuzhiyun 	PINMUX_DATA(A2_MARK,			PORT139_FN1),
1300*4882a593Smuzhiyun 	PINMUX_DATA(A1_MARK,			PORT140_FN1),
1301*4882a593Smuzhiyun 	PINMUX_DATA(CKO_MARK,			PORT141_FN1),
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	/* Port142 - Port157 Function1 */
1304*4882a593Smuzhiyun 	PINMUX_DATA(D15_NAF15_MARK,		PORT142_FN1),
1305*4882a593Smuzhiyun 	PINMUX_DATA(D14_NAF14_MARK,		PORT143_FN1),
1306*4882a593Smuzhiyun 	PINMUX_DATA(D13_NAF13_MARK,		PORT144_FN1),
1307*4882a593Smuzhiyun 	PINMUX_DATA(D12_NAF12_MARK,		PORT145_FN1),
1308*4882a593Smuzhiyun 	PINMUX_DATA(D11_NAF11_MARK,		PORT146_FN1),
1309*4882a593Smuzhiyun 	PINMUX_DATA(D10_NAF10_MARK,		PORT147_FN1),
1310*4882a593Smuzhiyun 	PINMUX_DATA(D9_NAF9_MARK,		PORT148_FN1),
1311*4882a593Smuzhiyun 	PINMUX_DATA(D8_NAF8_MARK,		PORT149_FN1),
1312*4882a593Smuzhiyun 	PINMUX_DATA(D7_NAF7_MARK,		PORT150_FN1),
1313*4882a593Smuzhiyun 	PINMUX_DATA(D6_NAF6_MARK,		PORT151_FN1),
1314*4882a593Smuzhiyun 	PINMUX_DATA(D5_NAF5_MARK,		PORT152_FN1),
1315*4882a593Smuzhiyun 	PINMUX_DATA(D4_NAF4_MARK,		PORT153_FN1),
1316*4882a593Smuzhiyun 	PINMUX_DATA(D3_NAF3_MARK,		PORT154_FN1),
1317*4882a593Smuzhiyun 	PINMUX_DATA(D2_NAF2_MARK,		PORT155_FN1),
1318*4882a593Smuzhiyun 	PINMUX_DATA(D1_NAF1_MARK,		PORT156_FN1),
1319*4882a593Smuzhiyun 	PINMUX_DATA(D0_NAF0_MARK,		PORT157_FN1),
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	/* Port142 - Port149 Function3 */
1322*4882a593Smuzhiyun 	PINMUX_DATA(MMC1_D7_PORT142_MARK,	PORT142_FN3,	MSEL4CR_15_1),
1323*4882a593Smuzhiyun 	PINMUX_DATA(MMC1_D6_PORT143_MARK,	PORT143_FN3,	MSEL4CR_15_1),
1324*4882a593Smuzhiyun 	PINMUX_DATA(MMC1_D5_PORT144_MARK,	PORT144_FN3,	MSEL4CR_15_1),
1325*4882a593Smuzhiyun 	PINMUX_DATA(MMC1_D4_PORT145_MARK,	PORT145_FN3,	MSEL4CR_15_1),
1326*4882a593Smuzhiyun 	PINMUX_DATA(MMC1_D3_PORT146_MARK,	PORT146_FN3,	MSEL4CR_15_1),
1327*4882a593Smuzhiyun 	PINMUX_DATA(MMC1_D2_PORT147_MARK,	PORT147_FN3,	MSEL4CR_15_1),
1328*4882a593Smuzhiyun 	PINMUX_DATA(MMC1_D1_PORT148_MARK,	PORT148_FN3,	MSEL4CR_15_1),
1329*4882a593Smuzhiyun 	PINMUX_DATA(MMC1_D0_PORT149_MARK,	PORT149_FN3,	MSEL4CR_15_1),
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	/* Port158 */
1332*4882a593Smuzhiyun 	PINMUX_DATA(D31_MARK,			PORT158_FN1),
1333*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_SCK_PORT158_MARK,	PORT158_FN2,	MSEL5CR_8_1),
1334*4882a593Smuzhiyun 	PINMUX_DATA(RMII_REF125CK_MARK,		PORT158_FN3),
1335*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D21_PORT158_MARK,	PORT158_FN4,	MSEL5CR_6_1),
1336*4882a593Smuzhiyun 	PINMUX_DATA(IRDA_FIRSEL_MARK,		PORT158_FN5),
1337*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D15_MARK,		PORT158_FN6),
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	/* Port159 */
1340*4882a593Smuzhiyun 	PINMUX_DATA(D30_MARK,			PORT159_FN1),
1341*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_RXD_PORT159_MARK,	PORT159_FN2,	MSEL5CR_8_1),
1342*4882a593Smuzhiyun 	PINMUX_DATA(RMII_REF50CK_MARK,		PORT159_FN3),
1343*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D23_PORT159_MARK,	PORT159_FN4,	MSEL5CR_6_1),
1344*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D14_MARK,		PORT159_FN6),
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	/* Port160 */
1347*4882a593Smuzhiyun 	PINMUX_DATA(D29_MARK,			PORT160_FN1),
1348*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_TXD_PORT160_MARK,	PORT160_FN2,	MSEL5CR_8_1),
1349*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D22_PORT160_MARK,	PORT160_FN4,	MSEL5CR_6_1),
1350*4882a593Smuzhiyun 	PINMUX_DATA(VIO1_HD_MARK,		PORT160_FN5),
1351*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D13_MARK,		PORT160_FN6),
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	/* Port161 */
1354*4882a593Smuzhiyun 	PINMUX_DATA(D28_MARK,			PORT161_FN1),
1355*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_RTS_PORT161_MARK,	PORT161_FN2,	MSEL5CR_8_1),
1356*4882a593Smuzhiyun 	PINMUX_DATA(ET_RX_DV_MARK,		PORT161_FN3),
1357*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D20_PORT161_MARK,	PORT161_FN4,	MSEL5CR_6_1),
1358*4882a593Smuzhiyun 	PINMUX_DATA(IRDA_IN_MARK,		PORT161_FN5),
1359*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D12_MARK,		PORT161_FN6),
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	/* Port162 */
1362*4882a593Smuzhiyun 	PINMUX_DATA(D27_MARK,			PORT162_FN1),
1363*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_CTS_PORT162_MARK,	PORT162_FN2,	MSEL5CR_8_1),
1364*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D19_PORT162_MARK,	PORT162_FN4,	MSEL5CR_6_1),
1365*4882a593Smuzhiyun 	PINMUX_DATA(IRDA_OUT_MARK,		PORT162_FN5),
1366*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D11_MARK,		PORT162_FN6),
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	/* Port163 */
1369*4882a593Smuzhiyun 	PINMUX_DATA(D26_MARK,			PORT163_FN1),
1370*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_SS2_MARK,		PORT163_FN2),
1371*4882a593Smuzhiyun 	PINMUX_DATA(ET_COL_MARK,		PORT163_FN3),
1372*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_D18_PORT163_MARK,	PORT163_FN4,	MSEL5CR_6_1),
1373*4882a593Smuzhiyun 	PINMUX_DATA(IROUT_MARK,			PORT163_FN5),
1374*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D10_MARK,		PORT163_FN6),
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	/* Port164 */
1377*4882a593Smuzhiyun 	PINMUX_DATA(D25_MARK,			PORT164_FN1),
1378*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_TSYNC_MARK,		PORT164_FN2),
1379*4882a593Smuzhiyun 	PINMUX_DATA(ET_PHY_INT_MARK,		PORT164_FN3),
1380*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_RD_MARK,		PORT164_FN4),
1381*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D9_MARK,		PORT164_FN6),
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	/* Port165 */
1384*4882a593Smuzhiyun 	PINMUX_DATA(D24_MARK,			PORT165_FN1),
1385*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_RXD_MARK,		PORT165_FN2),
1386*4882a593Smuzhiyun 	PINMUX_DATA(LCD0_LCLK_PORT165_MARK,	PORT165_FN4,	MSEL5CR_6_1),
1387*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D8_MARK,		PORT165_FN6),
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	/* Port166 - Port171 Function1 */
1390*4882a593Smuzhiyun 	PINMUX_DATA(D21_MARK,			PORT166_FN1),
1391*4882a593Smuzhiyun 	PINMUX_DATA(D20_MARK,			PORT167_FN1),
1392*4882a593Smuzhiyun 	PINMUX_DATA(D19_MARK,			PORT168_FN1),
1393*4882a593Smuzhiyun 	PINMUX_DATA(D18_MARK,			PORT169_FN1),
1394*4882a593Smuzhiyun 	PINMUX_DATA(D17_MARK,			PORT170_FN1),
1395*4882a593Smuzhiyun 	PINMUX_DATA(D16_MARK,			PORT171_FN1),
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	/* Port166 - Port171 Function3 */
1398*4882a593Smuzhiyun 	PINMUX_DATA(ET_ETXD5_MARK,		PORT166_FN3),
1399*4882a593Smuzhiyun 	PINMUX_DATA(ET_ETXD4_MARK,		PORT167_FN3),
1400*4882a593Smuzhiyun 	PINMUX_DATA(ET_ETXD3_MARK,		PORT168_FN3),
1401*4882a593Smuzhiyun 	PINMUX_DATA(ET_ETXD2_MARK,		PORT169_FN3),
1402*4882a593Smuzhiyun 	PINMUX_DATA(ET_ETXD1_MARK,		PORT170_FN3),
1403*4882a593Smuzhiyun 	PINMUX_DATA(ET_ETXD0_MARK,		PORT171_FN3),
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	/* Port166 - Port171 Function6 */
1406*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D5_MARK,		PORT166_FN6),
1407*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D4_MARK,		PORT167_FN6),
1408*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D3_MARK,		PORT168_FN6),
1409*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D2_MARK,		PORT169_FN6),
1410*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D1_MARK,		PORT170_FN6),
1411*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D0_MARK,		PORT171_FN6),
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	/* Port167 - Port171 IRQ */
1414*4882a593Smuzhiyun 	PINMUX_DATA(IRQ31_PORT167_MARK,		PORT167_FN0,	MSEL1CR_31_0),
1415*4882a593Smuzhiyun 	PINMUX_DATA(IRQ27_PORT168_MARK,		PORT168_FN0,	MSEL1CR_27_0),
1416*4882a593Smuzhiyun 	PINMUX_DATA(IRQ28_PORT169_MARK,		PORT169_FN0,	MSEL1CR_28_0),
1417*4882a593Smuzhiyun 	PINMUX_DATA(IRQ29_PORT170_MARK,		PORT170_FN0,	MSEL1CR_29_0),
1418*4882a593Smuzhiyun 	PINMUX_DATA(IRQ30_PORT171_MARK,		PORT171_FN0,	MSEL1CR_30_0),
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	/* Port172 */
1421*4882a593Smuzhiyun 	PINMUX_DATA(D23_MARK,			PORT172_FN1),
1422*4882a593Smuzhiyun 	PINMUX_DATA(SCIFB_RTS_PORT172_MARK,	PORT172_FN2,	MSEL5CR_17_1),
1423*4882a593Smuzhiyun 	PINMUX_DATA(ET_ETXD7_MARK,		PORT172_FN3),
1424*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D7_MARK,		PORT172_FN6),
1425*4882a593Smuzhiyun 	PINMUX_DATA(IRQ4_PORT172_MARK,		PORT172_FN0,	MSEL1CR_4_1),
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	/* Port173 */
1428*4882a593Smuzhiyun 	PINMUX_DATA(D22_MARK,			PORT173_FN1),
1429*4882a593Smuzhiyun 	PINMUX_DATA(SCIFB_CTS_PORT173_MARK,	PORT173_FN2,	MSEL5CR_17_1),
1430*4882a593Smuzhiyun 	PINMUX_DATA(ET_ETXD6_MARK,		PORT173_FN3),
1431*4882a593Smuzhiyun 	PINMUX_DATA(IDE_D6_MARK,		PORT173_FN6),
1432*4882a593Smuzhiyun 	PINMUX_DATA(IRQ6_PORT173_MARK,		PORT173_FN0,	MSEL1CR_6_1),
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	/* Port174 */
1435*4882a593Smuzhiyun 	PINMUX_DATA(A26_MARK,			PORT174_FN1),
1436*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_TXD_MARK,		PORT174_FN2),
1437*4882a593Smuzhiyun 	PINMUX_DATA(ET_RX_CLK_MARK,		PORT174_FN3),
1438*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_RXD_PORT174_MARK,	PORT174_FN4,	MSEL5CR_8_0),
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	/* Port175 */
1441*4882a593Smuzhiyun 	PINMUX_DATA(A0_MARK,			PORT175_FN1),
1442*4882a593Smuzhiyun 	PINMUX_DATA(BS_MARK,			PORT175_FN2),
1443*4882a593Smuzhiyun 	PINMUX_DATA(ET_WOL_MARK,		PORT175_FN3),
1444*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_TXD_PORT175_MARK,	PORT175_FN4,	MSEL5CR_8_0),
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	/* Port176 */
1447*4882a593Smuzhiyun 	PINMUX_DATA(ET_GTX_CLK_MARK,		PORT176_FN3),
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	/* Port177 */
1450*4882a593Smuzhiyun 	PINMUX_DATA(WAIT_PORT177_MARK,		PORT177_FN1,	MSEL5CR_2_0),
1451*4882a593Smuzhiyun 	PINMUX_DATA(ET_LINK_MARK,		PORT177_FN3),
1452*4882a593Smuzhiyun 	PINMUX_DATA(IDE_IOWR_MARK,		PORT177_FN6),
1453*4882a593Smuzhiyun 	PINMUX_DATA(SDHI2_WP_PORT177_MARK,	PORT177_FN7,	MSEL5CR_19_1),
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	/* Port178 */
1456*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D12_MARK,		PORT178_FN1),
1457*4882a593Smuzhiyun 	PINMUX_DATA(VIO1_D4_MARK,		PORT178_FN5),
1458*4882a593Smuzhiyun 	PINMUX_DATA(IDE_IORD_MARK,		PORT178_FN6),
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	/* Port179 */
1461*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D11_MARK,		PORT179_FN1),
1462*4882a593Smuzhiyun 	PINMUX_DATA(VIO1_D3_MARK,		PORT179_FN5),
1463*4882a593Smuzhiyun 	PINMUX_DATA(IDE_IORDY_MARK,		PORT179_FN6),
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	/* Port180 */
1466*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D10_MARK,		PORT180_FN1),
1467*4882a593Smuzhiyun 	PINMUX_DATA(TPU0TO3_MARK,		PORT180_FN4),
1468*4882a593Smuzhiyun 	PINMUX_DATA(VIO1_D2_MARK,		PORT180_FN5),
1469*4882a593Smuzhiyun 	PINMUX_DATA(IDE_INT_MARK,		PORT180_FN6),
1470*4882a593Smuzhiyun 	PINMUX_DATA(IRQ24_MARK,			PORT180_FN0),
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	/* Port181 */
1473*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D9_MARK,		PORT181_FN1),
1474*4882a593Smuzhiyun 	PINMUX_DATA(VIO1_D1_MARK,		PORT181_FN5),
1475*4882a593Smuzhiyun 	PINMUX_DATA(IDE_RST_MARK,		PORT181_FN6),
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	/* Port182 */
1478*4882a593Smuzhiyun 	PINMUX_DATA(VIO0_D8_MARK,		PORT182_FN1),
1479*4882a593Smuzhiyun 	PINMUX_DATA(VIO1_D0_MARK,		PORT182_FN5),
1480*4882a593Smuzhiyun 	PINMUX_DATA(IDE_DIRECTION_MARK,		PORT182_FN6),
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	/* Port183 */
1483*4882a593Smuzhiyun 	PINMUX_DATA(DREQ1_MARK,			PORT183_FN1),
1484*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TXD2_PORT183_MARK,	PORT183_FN2,	MSEL5CR_0_1),
1485*4882a593Smuzhiyun 	PINMUX_DATA(ET_TX_EN_MARK,		PORT183_FN3),
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	/* Port184 */
1488*4882a593Smuzhiyun 	PINMUX_DATA(DACK1_MARK,			PORT184_FN1),
1489*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TSYNC2_PORT184_MARK,	PORT184_FN2,	MSEL5CR_0_1),
1490*4882a593Smuzhiyun 	PINMUX_DATA(ET_TX_CLK_MARK,		PORT184_FN3),
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	/* Port185 - Port192 Function1 */
1493*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA1_SCK_MARK,		PORT185_FN1),
1494*4882a593Smuzhiyun 	PINMUX_DATA(SCIFB_RTS_PORT186_MARK,	PORT186_FN1,	MSEL5CR_17_0),
1495*4882a593Smuzhiyun 	PINMUX_DATA(SCIFB_CTS_PORT187_MARK,	PORT187_FN1,	MSEL5CR_17_0),
1496*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA0_SCK_MARK,		PORT188_FN1),
1497*4882a593Smuzhiyun 	PINMUX_DATA(SCIFB_SCK_PORT190_MARK,	PORT190_FN1,	MSEL5CR_17_0),
1498*4882a593Smuzhiyun 	PINMUX_DATA(SCIFB_RXD_PORT191_MARK,	PORT191_FN1,	MSEL5CR_17_0),
1499*4882a593Smuzhiyun 	PINMUX_DATA(SCIFB_TXD_PORT192_MARK,	PORT192_FN1,	MSEL5CR_17_0),
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	/* Port185 - Port192 Function3 */
1502*4882a593Smuzhiyun 	PINMUX_DATA(ET_ERXD0_MARK,		PORT185_FN3),
1503*4882a593Smuzhiyun 	PINMUX_DATA(ET_ERXD1_MARK,		PORT186_FN3),
1504*4882a593Smuzhiyun 	PINMUX_DATA(ET_ERXD2_MARK,		PORT187_FN3),
1505*4882a593Smuzhiyun 	PINMUX_DATA(ET_ERXD3_MARK,		PORT188_FN3),
1506*4882a593Smuzhiyun 	PINMUX_DATA(ET_ERXD4_MARK,		PORT189_FN3),
1507*4882a593Smuzhiyun 	PINMUX_DATA(ET_ERXD5_MARK,		PORT190_FN3),
1508*4882a593Smuzhiyun 	PINMUX_DATA(ET_ERXD6_MARK,		PORT191_FN3),
1509*4882a593Smuzhiyun 	PINMUX_DATA(ET_ERXD7_MARK,		PORT192_FN3),
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	/* Port185 - Port192 Function6 */
1512*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPCLK_MARK,		PORT185_FN6),
1513*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPD0_PORT186_MARK,	PORT186_FN6,	MSEL5CR_23_0),
1514*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPEN_PORT187_MARK,	PORT187_FN6,	MSEL5CR_23_0),
1515*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPSYNC_MARK,		PORT188_FN6),
1516*4882a593Smuzhiyun 	PINMUX_DATA(STP0_IPCLK_MARK,		PORT189_FN6),
1517*4882a593Smuzhiyun 	PINMUX_DATA(STP0_IPD0_MARK,		PORT190_FN6),
1518*4882a593Smuzhiyun 	PINMUX_DATA(STP0_IPEN_MARK,		PORT191_FN6),
1519*4882a593Smuzhiyun 	PINMUX_DATA(STP0_IPSYNC_MARK,		PORT192_FN6),
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	/* Port193 */
1522*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA0_CTS_MARK,		PORT193_FN1),
1523*4882a593Smuzhiyun 	PINMUX_DATA(RMII_CRS_DV_MARK,		PORT193_FN3),
1524*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPEN_PORT193_MARK,	PORT193_FN6,	MSEL5CR_23_1),
1525*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D17_MARK,		PORT193_FN7),
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	/* Port194 */
1528*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA0_RTS_MARK,		PORT194_FN1),
1529*4882a593Smuzhiyun 	PINMUX_DATA(RMII_RX_ER_MARK,		PORT194_FN3),
1530*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPD0_PORT194_MARK,	PORT194_FN6,	MSEL5CR_23_1),
1531*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D16_MARK,		PORT194_FN7),
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	/* Port195 */
1534*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA1_RXD_MARK,		PORT195_FN1),
1535*4882a593Smuzhiyun 	PINMUX_DATA(RMII_RXD0_MARK,		PORT195_FN3),
1536*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPD3_MARK,		PORT195_FN6),
1537*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D15_MARK,		PORT195_FN7),
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	/* Port196 */
1540*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA1_TXD_MARK,		PORT196_FN1),
1541*4882a593Smuzhiyun 	PINMUX_DATA(RMII_RXD1_MARK,		PORT196_FN3),
1542*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPD2_MARK,		PORT196_FN6),
1543*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D14_MARK,		PORT196_FN7),
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	/* Port197 */
1546*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA0_RXD_MARK,		PORT197_FN1),
1547*4882a593Smuzhiyun 	PINMUX_DATA(VIO1_CLK_MARK,		PORT197_FN5),
1548*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPD5_MARK,		PORT197_FN6),
1549*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D19_MARK,		PORT197_FN7),
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	/* Port198 */
1552*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA0_TXD_MARK,		PORT198_FN1),
1553*4882a593Smuzhiyun 	PINMUX_DATA(VIO1_VD_MARK,		PORT198_FN5),
1554*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPD4_MARK,		PORT198_FN6),
1555*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D18_MARK,		PORT198_FN7),
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	/* Port199 */
1558*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_NWE_MARK,		PORT199_FN1),
1559*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_SCK_PORT199_MARK,	PORT199_FN2,	MSEL5CR_7_1),
1560*4882a593Smuzhiyun 	PINMUX_DATA(RMII_TX_EN_MARK,		PORT199_FN3),
1561*4882a593Smuzhiyun 	PINMUX_DATA(SIM_D_PORT199_MARK,		PORT199_FN4,	MSEL5CR_21_1),
1562*4882a593Smuzhiyun 	PINMUX_DATA(STP1_IPD1_MARK,		PORT199_FN6),
1563*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D13_MARK,		PORT199_FN7),
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	/* Port200 */
1566*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_NOE_MARK,		PORT200_FN1),
1567*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_RXD_MARK,		PORT200_FN2),
1568*4882a593Smuzhiyun 	PINMUX_DATA(RMII_TXD0_MARK,		PORT200_FN3),
1569*4882a593Smuzhiyun 	PINMUX_DATA(STP0_IPD7_MARK,		PORT200_FN6),
1570*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D12_MARK,		PORT200_FN7),
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	/* Port201 */
1573*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_WAIT_MARK,		PORT201_FN1,	MSEL4CR_6_0),
1574*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_DREQ1_MARK,		PORT201_FN1,	MSEL4CR_6_1),
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_TXD_MARK,		PORT201_FN2),
1577*4882a593Smuzhiyun 	PINMUX_DATA(RMII_TXD1_MARK,		PORT201_FN3),
1578*4882a593Smuzhiyun 	PINMUX_DATA(STP0_IPD6_MARK,		PORT201_FN6),
1579*4882a593Smuzhiyun 	PINMUX_DATA(LCD1_D11_MARK,		PORT201_FN7),
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	/* Port202 */
1582*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_BUSCLK_MARK,		PORT202_FN1,	MSEL4CR_6_0),
1583*4882a593Smuzhiyun 	PINMUX_DATA(MEMC_A0_MARK,		PORT202_FN1,	MSEL4CR_6_1),
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_SS2_PORT202_MARK,	PORT202_FN2,	MSEL4CR_10_1),
1586*4882a593Smuzhiyun 	PINMUX_DATA(RMII_MDC_MARK,		PORT202_FN3),
1587*4882a593Smuzhiyun 	PINMUX_DATA(TPU0TO2_PORT202_MARK,	PORT202_FN4,	MSEL5CR_25_1),
1588*4882a593Smuzhiyun 	PINMUX_DATA(IDE_CS0_MARK,		PORT202_FN6),
1589*4882a593Smuzhiyun 	PINMUX_DATA(SDHI2_CD_PORT202_MARK,	PORT202_FN7,	MSEL5CR_19_1),
1590*4882a593Smuzhiyun 	PINMUX_DATA(IRQ21_MARK,			PORT202_FN0),
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	/* Port203 - Port208 Function1 */
1593*4882a593Smuzhiyun 	PINMUX_DATA(SDHI2_CLK_MARK,		PORT203_FN1),
1594*4882a593Smuzhiyun 	PINMUX_DATA(SDHI2_CMD_MARK,		PORT204_FN1),
1595*4882a593Smuzhiyun 	PINMUX_DATA(SDHI2_D0_MARK,		PORT205_FN1),
1596*4882a593Smuzhiyun 	PINMUX_DATA(SDHI2_D1_MARK,		PORT206_FN1),
1597*4882a593Smuzhiyun 	PINMUX_DATA(SDHI2_D2_MARK,		PORT207_FN1),
1598*4882a593Smuzhiyun 	PINMUX_DATA(SDHI2_D3_MARK,		PORT208_FN1),
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	/* Port203 - Port208 Function3 */
1601*4882a593Smuzhiyun 	PINMUX_DATA(ET_TX_ER_MARK,		PORT203_FN3),
1602*4882a593Smuzhiyun 	PINMUX_DATA(ET_RX_ER_MARK,		PORT204_FN3),
1603*4882a593Smuzhiyun 	PINMUX_DATA(ET_CRS_MARK,		PORT205_FN3),
1604*4882a593Smuzhiyun 	PINMUX_DATA(ET_MDC_MARK,		PORT206_FN3),
1605*4882a593Smuzhiyun 	PINMUX_DATA(ET_MDIO_MARK,		PORT207_FN3),
1606*4882a593Smuzhiyun 	PINMUX_DATA(RMII_MDIO_MARK,		PORT208_FN3),
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	/* Port203 - Port208 Function6 */
1609*4882a593Smuzhiyun 	PINMUX_DATA(IDE_A2_MARK,		PORT203_FN6),
1610*4882a593Smuzhiyun 	PINMUX_DATA(IDE_A1_MARK,		PORT204_FN6),
1611*4882a593Smuzhiyun 	PINMUX_DATA(IDE_A0_MARK,		PORT205_FN6),
1612*4882a593Smuzhiyun 	PINMUX_DATA(IDE_IODACK_MARK,		PORT206_FN6),
1613*4882a593Smuzhiyun 	PINMUX_DATA(IDE_IODREQ_MARK,		PORT207_FN6),
1614*4882a593Smuzhiyun 	PINMUX_DATA(IDE_CS1_MARK,		PORT208_FN6),
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	/* Port203 - Port208 Function7 */
1617*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA4_TXD_PORT203_MARK, PORT203_FN7, MSEL5CR_12_0,
1618*4882a593Smuzhiyun 			MSEL5CR_11_1),
1619*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA4_RXD_PORT204_MARK, PORT204_FN7, MSEL5CR_12_0,
1620*4882a593Smuzhiyun 			MSEL5CR_11_1),
1621*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA4_SCK_PORT205_MARK, PORT205_FN7, MSEL5CR_10_1),
1622*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA5_SCK_PORT206_MARK, PORT206_FN7, MSEL5CR_13_1),
1623*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA5_RXD_PORT207_MARK, PORT207_FN7, MSEL5CR_15_0,
1624*4882a593Smuzhiyun 			MSEL5CR_14_1),
1625*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA5_TXD_PORT208_MARK, PORT208_FN7, MSEL5CR_15_0,
1626*4882a593Smuzhiyun 			MSEL5CR_14_1),
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	/* Port209 */
1629*4882a593Smuzhiyun 	PINMUX_DATA(VBUS_MARK, PORT209_FN1),
1630*4882a593Smuzhiyun 	PINMUX_DATA(IRQ7_PORT209_MARK, PORT209_FN0, MSEL1CR_7_1),
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	/* Port210 */
1633*4882a593Smuzhiyun 	PINMUX_DATA(IRQ9_PORT210_MARK, PORT210_FN0, MSEL1CR_9_1),
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	/* Port211 */
1636*4882a593Smuzhiyun 	PINMUX_DATA(IRQ16_PORT211_MARK, PORT211_FN0, MSEL1CR_16_1),
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	/* LCDC select */
1639*4882a593Smuzhiyun 	PINMUX_DATA(LCDC0_SELECT_MARK, MSEL3CR_6_0),
1640*4882a593Smuzhiyun 	PINMUX_DATA(LCDC1_SELECT_MARK, MSEL3CR_6_1),
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	/* SDENC */
1643*4882a593Smuzhiyun 	PINMUX_DATA(SDENC_CPG_MARK,	MSEL4CR_19_0),
1644*4882a593Smuzhiyun 	PINMUX_DATA(SDENC_DV_CLKI_MARK,	MSEL4CR_19_1),
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	/* SYSC */
1647*4882a593Smuzhiyun 	PINMUX_DATA(RESETP_PULLUP_MARK,	MSEL4CR_4_0),
1648*4882a593Smuzhiyun 	PINMUX_DATA(RESETP_PLAIN_MARK, MSEL4CR_4_1),
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	/* DEBUG */
1651*4882a593Smuzhiyun 	PINMUX_DATA(EDEBGREQ_PULLDOWN_MARK, MSEL4CR_1_0),
1652*4882a593Smuzhiyun 	PINMUX_DATA(EDEBGREQ_PULLUP_MARK, MSEL4CR_1_1),
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	PINMUX_DATA(TRACEAUD_FROM_VIO_MARK,	MSEL5CR_30_0, MSEL5CR_29_0),
1655*4882a593Smuzhiyun 	PINMUX_DATA(TRACEAUD_FROM_LCDC0_MARK, MSEL5CR_30_0, MSEL5CR_29_1),
1656*4882a593Smuzhiyun 	PINMUX_DATA(TRACEAUD_FROM_MEMC_MARK, MSEL5CR_30_1, MSEL5CR_29_0),
1657*4882a593Smuzhiyun };
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun static struct pinmux_gpio pinmux_gpios[] = {
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	/* PORT */
1662*4882a593Smuzhiyun 	GPIO_PORT_ALL(),
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	/* IRQ */
1665*4882a593Smuzhiyun 	GPIO_FN(IRQ0_PORT2),	GPIO_FN(IRQ0_PORT13),
1666*4882a593Smuzhiyun 	GPIO_FN(IRQ1),
1667*4882a593Smuzhiyun 	GPIO_FN(IRQ2_PORT11),	GPIO_FN(IRQ2_PORT12),
1668*4882a593Smuzhiyun 	GPIO_FN(IRQ3_PORT10),	GPIO_FN(IRQ3_PORT14),
1669*4882a593Smuzhiyun 	GPIO_FN(IRQ4_PORT15),	GPIO_FN(IRQ4_PORT172),
1670*4882a593Smuzhiyun 	GPIO_FN(IRQ5_PORT0),	GPIO_FN(IRQ5_PORT1),
1671*4882a593Smuzhiyun 	GPIO_FN(IRQ6_PORT121),	GPIO_FN(IRQ6_PORT173),
1672*4882a593Smuzhiyun 	GPIO_FN(IRQ7_PORT120),	GPIO_FN(IRQ7_PORT209),
1673*4882a593Smuzhiyun 	GPIO_FN(IRQ8),
1674*4882a593Smuzhiyun 	GPIO_FN(IRQ9_PORT118),	GPIO_FN(IRQ9_PORT210),
1675*4882a593Smuzhiyun 	GPIO_FN(IRQ10),
1676*4882a593Smuzhiyun 	GPIO_FN(IRQ11),
1677*4882a593Smuzhiyun 	GPIO_FN(IRQ12_PORT42),	GPIO_FN(IRQ12_PORT97),
1678*4882a593Smuzhiyun 	GPIO_FN(IRQ13_PORT64),	GPIO_FN(IRQ13_PORT98),
1679*4882a593Smuzhiyun 	GPIO_FN(IRQ14_PORT63),	GPIO_FN(IRQ14_PORT99),
1680*4882a593Smuzhiyun 	GPIO_FN(IRQ15_PORT62),	GPIO_FN(IRQ15_PORT100),
1681*4882a593Smuzhiyun 	GPIO_FN(IRQ16_PORT68),	GPIO_FN(IRQ16_PORT211),
1682*4882a593Smuzhiyun 	GPIO_FN(IRQ17),
1683*4882a593Smuzhiyun 	GPIO_FN(IRQ18),
1684*4882a593Smuzhiyun 	GPIO_FN(IRQ19),
1685*4882a593Smuzhiyun 	GPIO_FN(IRQ20),
1686*4882a593Smuzhiyun 	GPIO_FN(IRQ21),
1687*4882a593Smuzhiyun 	GPIO_FN(IRQ22),
1688*4882a593Smuzhiyun 	GPIO_FN(IRQ23),
1689*4882a593Smuzhiyun 	GPIO_FN(IRQ24),
1690*4882a593Smuzhiyun 	GPIO_FN(IRQ25),
1691*4882a593Smuzhiyun 	GPIO_FN(IRQ26_PORT58),	GPIO_FN(IRQ26_PORT81),
1692*4882a593Smuzhiyun 	GPIO_FN(IRQ27_PORT57),	GPIO_FN(IRQ27_PORT168),
1693*4882a593Smuzhiyun 	GPIO_FN(IRQ28_PORT56),	GPIO_FN(IRQ28_PORT169),
1694*4882a593Smuzhiyun 	GPIO_FN(IRQ29_PORT50),	GPIO_FN(IRQ29_PORT170),
1695*4882a593Smuzhiyun 	GPIO_FN(IRQ30_PORT49),	GPIO_FN(IRQ30_PORT171),
1696*4882a593Smuzhiyun 	GPIO_FN(IRQ31_PORT41),	GPIO_FN(IRQ31_PORT167),
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	/* Function */
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	/* DBGT */
1701*4882a593Smuzhiyun 	GPIO_FN(DBGMDT2),	GPIO_FN(DBGMDT1),	GPIO_FN(DBGMDT0),
1702*4882a593Smuzhiyun 	GPIO_FN(DBGMD10),	GPIO_FN(DBGMD11),	GPIO_FN(DBGMD20),
1703*4882a593Smuzhiyun 	GPIO_FN(DBGMD21),
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	/* FSI */
1706*4882a593Smuzhiyun 	GPIO_FN(FSIAISLD_PORT0),	/* FSIAISLD Port 0/5 */
1707*4882a593Smuzhiyun 	GPIO_FN(FSIAISLD_PORT5),
1708*4882a593Smuzhiyun 	GPIO_FN(FSIASPDIF_PORT9),	/* FSIASPDIF Port 9/18 */
1709*4882a593Smuzhiyun 	GPIO_FN(FSIASPDIF_PORT18),
1710*4882a593Smuzhiyun 	GPIO_FN(FSIAOSLD1),	GPIO_FN(FSIAOSLD2),	GPIO_FN(FSIAOLR),
1711*4882a593Smuzhiyun 	GPIO_FN(FSIAOBT),	GPIO_FN(FSIAOSLD),	GPIO_FN(FSIAOMC),
1712*4882a593Smuzhiyun 	GPIO_FN(FSIACK),	GPIO_FN(FSIAILR),	GPIO_FN(FSIAIBT),
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	/* FMSI */
1715*4882a593Smuzhiyun 	GPIO_FN(FMSISLD_PORT1), /* FMSISLD Port 1/6 */
1716*4882a593Smuzhiyun 	GPIO_FN(FMSISLD_PORT6),
1717*4882a593Smuzhiyun 	GPIO_FN(FMSIILR),	GPIO_FN(FMSIIBT),	GPIO_FN(FMSIOLR),
1718*4882a593Smuzhiyun 	GPIO_FN(FMSIOBT),	GPIO_FN(FMSICK),	GPIO_FN(FMSOILR),
1719*4882a593Smuzhiyun 	GPIO_FN(FMSOIBT),	GPIO_FN(FMSOOLR),	GPIO_FN(FMSOOBT),
1720*4882a593Smuzhiyun 	GPIO_FN(FMSOSLD),	GPIO_FN(FMSOCK),
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	/* SCIFA0 */
1723*4882a593Smuzhiyun 	GPIO_FN(SCIFA0_SCK),	GPIO_FN(SCIFA0_CTS),	GPIO_FN(SCIFA0_RTS),
1724*4882a593Smuzhiyun 	GPIO_FN(SCIFA0_RXD),	GPIO_FN(SCIFA0_TXD),
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	/* SCIFA1 */
1727*4882a593Smuzhiyun 	GPIO_FN(SCIFA1_CTS),	GPIO_FN(SCIFA1_SCK),
1728*4882a593Smuzhiyun 	GPIO_FN(SCIFA1_RXD),	GPIO_FN(SCIFA1_TXD),	GPIO_FN(SCIFA1_RTS),
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	/* SCIFA2 */
1731*4882a593Smuzhiyun 	GPIO_FN(SCIFA2_SCK_PORT22), /* SCIFA2_SCK Port 22/199 */
1732*4882a593Smuzhiyun 	GPIO_FN(SCIFA2_SCK_PORT199),
1733*4882a593Smuzhiyun 	GPIO_FN(SCIFA2_RXD),	GPIO_FN(SCIFA2_TXD),
1734*4882a593Smuzhiyun 	GPIO_FN(SCIFA2_CTS),	GPIO_FN(SCIFA2_RTS),
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	/* SCIFA3 */
1737*4882a593Smuzhiyun 	GPIO_FN(SCIFA3_RTS_PORT105), /* MSEL5CR_8_0 */
1738*4882a593Smuzhiyun 	GPIO_FN(SCIFA3_SCK_PORT116),
1739*4882a593Smuzhiyun 	GPIO_FN(SCIFA3_CTS_PORT117),
1740*4882a593Smuzhiyun 	GPIO_FN(SCIFA3_RXD_PORT174),
1741*4882a593Smuzhiyun 	GPIO_FN(SCIFA3_TXD_PORT175),
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	GPIO_FN(SCIFA3_RTS_PORT161), /* MSEL5CR_8_1 */
1744*4882a593Smuzhiyun 	GPIO_FN(SCIFA3_SCK_PORT158),
1745*4882a593Smuzhiyun 	GPIO_FN(SCIFA3_CTS_PORT162),
1746*4882a593Smuzhiyun 	GPIO_FN(SCIFA3_RXD_PORT159),
1747*4882a593Smuzhiyun 	GPIO_FN(SCIFA3_TXD_PORT160),
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	/* SCIFA4 */
1750*4882a593Smuzhiyun 	GPIO_FN(SCIFA4_RXD_PORT12), /* MSEL5CR[12:11] = 00 */
1751*4882a593Smuzhiyun 	GPIO_FN(SCIFA4_TXD_PORT13),
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	GPIO_FN(SCIFA4_RXD_PORT204), /* MSEL5CR[12:11] = 01 */
1754*4882a593Smuzhiyun 	GPIO_FN(SCIFA4_TXD_PORT203),
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	GPIO_FN(SCIFA4_RXD_PORT94), /* MSEL5CR[12:11] = 10 */
1757*4882a593Smuzhiyun 	GPIO_FN(SCIFA4_TXD_PORT93),
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	GPIO_FN(SCIFA4_SCK_PORT21), /* SCIFA4_SCK Port 21/205 */
1760*4882a593Smuzhiyun 	GPIO_FN(SCIFA4_SCK_PORT205),
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	/* SCIFA5 */
1763*4882a593Smuzhiyun 	GPIO_FN(SCIFA5_TXD_PORT20), /* MSEL5CR[15:14] = 00 */
1764*4882a593Smuzhiyun 	GPIO_FN(SCIFA5_RXD_PORT10),
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	GPIO_FN(SCIFA5_RXD_PORT207), /* MSEL5CR[15:14] = 01 */
1767*4882a593Smuzhiyun 	GPIO_FN(SCIFA5_TXD_PORT208),
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	GPIO_FN(SCIFA5_TXD_PORT91), /* MSEL5CR[15:14] = 10 */
1770*4882a593Smuzhiyun 	GPIO_FN(SCIFA5_RXD_PORT92),
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	GPIO_FN(SCIFA5_SCK_PORT23), /* SCIFA5_SCK Port 23/206 */
1773*4882a593Smuzhiyun 	GPIO_FN(SCIFA5_SCK_PORT206),
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	/* SCIFA6 */
1776*4882a593Smuzhiyun 	GPIO_FN(SCIFA6_SCK),	GPIO_FN(SCIFA6_RXD),	GPIO_FN(SCIFA6_TXD),
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	/* SCIFA7 */
1779*4882a593Smuzhiyun 	GPIO_FN(SCIFA7_TXD),	GPIO_FN(SCIFA7_RXD),
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	/* SCIFAB */
1782*4882a593Smuzhiyun 	GPIO_FN(SCIFB_SCK_PORT190), /* MSEL5CR_17_0 */
1783*4882a593Smuzhiyun 	GPIO_FN(SCIFB_RXD_PORT191),
1784*4882a593Smuzhiyun 	GPIO_FN(SCIFB_TXD_PORT192),
1785*4882a593Smuzhiyun 	GPIO_FN(SCIFB_RTS_PORT186),
1786*4882a593Smuzhiyun 	GPIO_FN(SCIFB_CTS_PORT187),
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	GPIO_FN(SCIFB_SCK_PORT2), /* MSEL5CR_17_1 */
1789*4882a593Smuzhiyun 	GPIO_FN(SCIFB_RXD_PORT3),
1790*4882a593Smuzhiyun 	GPIO_FN(SCIFB_TXD_PORT4),
1791*4882a593Smuzhiyun 	GPIO_FN(SCIFB_RTS_PORT172),
1792*4882a593Smuzhiyun 	GPIO_FN(SCIFB_CTS_PORT173),
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 	/* LCD0 */
1795*4882a593Smuzhiyun 	GPIO_FN(LCD0_D0),	GPIO_FN(LCD0_D1),	GPIO_FN(LCD0_D2),
1796*4882a593Smuzhiyun 	GPIO_FN(LCD0_D3),	GPIO_FN(LCD0_D4),	GPIO_FN(LCD0_D5),
1797*4882a593Smuzhiyun 	GPIO_FN(LCD0_D6),	GPIO_FN(LCD0_D7),	GPIO_FN(LCD0_D8),
1798*4882a593Smuzhiyun 	GPIO_FN(LCD0_D9),	GPIO_FN(LCD0_D10),	GPIO_FN(LCD0_D11),
1799*4882a593Smuzhiyun 	GPIO_FN(LCD0_D12),	GPIO_FN(LCD0_D13),	GPIO_FN(LCD0_D14),
1800*4882a593Smuzhiyun 	GPIO_FN(LCD0_D15),	GPIO_FN(LCD0_D16),	GPIO_FN(LCD0_D17),
1801*4882a593Smuzhiyun 	GPIO_FN(LCD0_DON),	GPIO_FN(LCD0_VCPWC),	GPIO_FN(LCD0_VEPWC),
1802*4882a593Smuzhiyun 	GPIO_FN(LCD0_DCK),	GPIO_FN(LCD0_VSYN),
1803*4882a593Smuzhiyun 	GPIO_FN(LCD0_HSYN),	GPIO_FN(LCD0_DISP),
1804*4882a593Smuzhiyun 	GPIO_FN(LCD0_WR),	GPIO_FN(LCD0_RD),
1805*4882a593Smuzhiyun 	GPIO_FN(LCD0_CS),	GPIO_FN(LCD0_RS),
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	GPIO_FN(LCD0_D18_PORT163),	GPIO_FN(LCD0_D19_PORT162),
1808*4882a593Smuzhiyun 	GPIO_FN(LCD0_D20_PORT161),	GPIO_FN(LCD0_D21_PORT158),
1809*4882a593Smuzhiyun 	GPIO_FN(LCD0_D22_PORT160),	GPIO_FN(LCD0_D23_PORT159),
1810*4882a593Smuzhiyun 	GPIO_FN(LCD0_LCLK_PORT165),	/* MSEL5CR_6_1 */
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	GPIO_FN(LCD0_D18_PORT40),	GPIO_FN(LCD0_D19_PORT4),
1813*4882a593Smuzhiyun 	GPIO_FN(LCD0_D20_PORT3),	GPIO_FN(LCD0_D21_PORT2),
1814*4882a593Smuzhiyun 	GPIO_FN(LCD0_D22_PORT0),	GPIO_FN(LCD0_D23_PORT1),
1815*4882a593Smuzhiyun 	GPIO_FN(LCD0_LCLK_PORT102),	/* MSEL5CR_6_0 */
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	/* LCD1 */
1818*4882a593Smuzhiyun 	GPIO_FN(LCD1_D0),	GPIO_FN(LCD1_D1),	GPIO_FN(LCD1_D2),
1819*4882a593Smuzhiyun 	GPIO_FN(LCD1_D3),	GPIO_FN(LCD1_D4),	GPIO_FN(LCD1_D5),
1820*4882a593Smuzhiyun 	GPIO_FN(LCD1_D6),	GPIO_FN(LCD1_D7),	GPIO_FN(LCD1_D8),
1821*4882a593Smuzhiyun 	GPIO_FN(LCD1_D9),	GPIO_FN(LCD1_D10),	GPIO_FN(LCD1_D11),
1822*4882a593Smuzhiyun 	GPIO_FN(LCD1_D12),	GPIO_FN(LCD1_D13),	GPIO_FN(LCD1_D14),
1823*4882a593Smuzhiyun 	GPIO_FN(LCD1_D15),	GPIO_FN(LCD1_D16),	GPIO_FN(LCD1_D17),
1824*4882a593Smuzhiyun 	GPIO_FN(LCD1_D18),	GPIO_FN(LCD1_D19),	GPIO_FN(LCD1_D20),
1825*4882a593Smuzhiyun 	GPIO_FN(LCD1_D21),	GPIO_FN(LCD1_D22),	GPIO_FN(LCD1_D23),
1826*4882a593Smuzhiyun 	GPIO_FN(LCD1_RS),	GPIO_FN(LCD1_RD),	GPIO_FN(LCD1_CS),
1827*4882a593Smuzhiyun 	GPIO_FN(LCD1_WR),	GPIO_FN(LCD1_DCK),	GPIO_FN(LCD1_DON),
1828*4882a593Smuzhiyun 	GPIO_FN(LCD1_VCPWC),	GPIO_FN(LCD1_LCLK),	GPIO_FN(LCD1_HSYN),
1829*4882a593Smuzhiyun 	GPIO_FN(LCD1_VSYN),	GPIO_FN(LCD1_VEPWC),	GPIO_FN(LCD1_DISP),
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	/* RSPI */
1832*4882a593Smuzhiyun 	GPIO_FN(RSPI_SSL0_A),	GPIO_FN(RSPI_SSL1_A),	GPIO_FN(RSPI_SSL2_A),
1833*4882a593Smuzhiyun 	GPIO_FN(RSPI_SSL3_A),	GPIO_FN(RSPI_CK_A),	GPIO_FN(RSPI_MOSI_A),
1834*4882a593Smuzhiyun 	GPIO_FN(RSPI_MISO_A),
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	/* VIO CKO */
1837*4882a593Smuzhiyun 	GPIO_FN(VIO_CKO1),
1838*4882a593Smuzhiyun 	GPIO_FN(VIO_CKO2),
1839*4882a593Smuzhiyun 	GPIO_FN(VIO_CKO_1),
1840*4882a593Smuzhiyun 	GPIO_FN(VIO_CKO),
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 	/* VIO0 */
1843*4882a593Smuzhiyun 	GPIO_FN(VIO0_D0),	GPIO_FN(VIO0_D1),	GPIO_FN(VIO0_D2),
1844*4882a593Smuzhiyun 	GPIO_FN(VIO0_D3),	GPIO_FN(VIO0_D4),	GPIO_FN(VIO0_D5),
1845*4882a593Smuzhiyun 	GPIO_FN(VIO0_D6),	GPIO_FN(VIO0_D7),	GPIO_FN(VIO0_D8),
1846*4882a593Smuzhiyun 	GPIO_FN(VIO0_D9),	GPIO_FN(VIO0_D10),	GPIO_FN(VIO0_D11),
1847*4882a593Smuzhiyun 	GPIO_FN(VIO0_D12),	GPIO_FN(VIO0_VD),	GPIO_FN(VIO0_HD),
1848*4882a593Smuzhiyun 	GPIO_FN(VIO0_CLK),	GPIO_FN(VIO0_FIELD),
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	GPIO_FN(VIO0_D13_PORT26), /* MSEL5CR_27_0 */
1851*4882a593Smuzhiyun 	GPIO_FN(VIO0_D14_PORT25),
1852*4882a593Smuzhiyun 	GPIO_FN(VIO0_D15_PORT24),
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	GPIO_FN(VIO0_D13_PORT22), /* MSEL5CR_27_1 */
1855*4882a593Smuzhiyun 	GPIO_FN(VIO0_D14_PORT95),
1856*4882a593Smuzhiyun 	GPIO_FN(VIO0_D15_PORT96),
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 	/* VIO1 */
1859*4882a593Smuzhiyun 	GPIO_FN(VIO1_D0),	GPIO_FN(VIO1_D1),	GPIO_FN(VIO1_D2),
1860*4882a593Smuzhiyun 	GPIO_FN(VIO1_D3),	GPIO_FN(VIO1_D4),	GPIO_FN(VIO1_D5),
1861*4882a593Smuzhiyun 	GPIO_FN(VIO1_D6),	GPIO_FN(VIO1_D7),	GPIO_FN(VIO1_VD),
1862*4882a593Smuzhiyun 	GPIO_FN(VIO1_HD),	GPIO_FN(VIO1_CLK),	GPIO_FN(VIO1_FIELD),
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	/* TPU0 */
1865*4882a593Smuzhiyun 	GPIO_FN(TPU0TO0),	GPIO_FN(TPU0TO1),	GPIO_FN(TPU0TO3),
1866*4882a593Smuzhiyun 	GPIO_FN(TPU0TO2_PORT66), /* TPU0TO2 Port 66/202 */
1867*4882a593Smuzhiyun 	GPIO_FN(TPU0TO2_PORT202),
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun 	/* SSP1 0 */
1870*4882a593Smuzhiyun 	GPIO_FN(STP0_IPD0),	GPIO_FN(STP0_IPD1),	GPIO_FN(STP0_IPD2),
1871*4882a593Smuzhiyun 	GPIO_FN(STP0_IPD3),	GPIO_FN(STP0_IPD4),	GPIO_FN(STP0_IPD5),
1872*4882a593Smuzhiyun 	GPIO_FN(STP0_IPD6),	GPIO_FN(STP0_IPD7),	GPIO_FN(STP0_IPEN),
1873*4882a593Smuzhiyun 	GPIO_FN(STP0_IPCLK),	GPIO_FN(STP0_IPSYNC),
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	/* SSP1 1 */
1876*4882a593Smuzhiyun 	GPIO_FN(STP1_IPD1),	GPIO_FN(STP1_IPD2),	GPIO_FN(STP1_IPD3),
1877*4882a593Smuzhiyun 	GPIO_FN(STP1_IPD4),	GPIO_FN(STP1_IPD5),	GPIO_FN(STP1_IPD6),
1878*4882a593Smuzhiyun 	GPIO_FN(STP1_IPD7),	GPIO_FN(STP1_IPCLK),	GPIO_FN(STP1_IPSYNC),
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun 	GPIO_FN(STP1_IPD0_PORT186), /* MSEL5CR_23_0 */
1881*4882a593Smuzhiyun 	GPIO_FN(STP1_IPEN_PORT187),
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 	GPIO_FN(STP1_IPD0_PORT194), /* MSEL5CR_23_1 */
1884*4882a593Smuzhiyun 	GPIO_FN(STP1_IPEN_PORT193),
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	/* SIM */
1887*4882a593Smuzhiyun 	GPIO_FN(SIM_RST),	GPIO_FN(SIM_CLK),
1888*4882a593Smuzhiyun 	GPIO_FN(SIM_D_PORT22), /* SIM_D  Port 22/199 */
1889*4882a593Smuzhiyun 	GPIO_FN(SIM_D_PORT199),
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 	/* SDHI0 */
1892*4882a593Smuzhiyun 	GPIO_FN(SDHI0_D0),	GPIO_FN(SDHI0_D1),	GPIO_FN(SDHI0_D2),
1893*4882a593Smuzhiyun 	GPIO_FN(SDHI0_D3),	GPIO_FN(SDHI0_CD),	GPIO_FN(SDHI0_WP),
1894*4882a593Smuzhiyun 	GPIO_FN(SDHI0_CMD),	GPIO_FN(SDHI0_CLK),
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	/* SDHI1 */
1897*4882a593Smuzhiyun 	GPIO_FN(SDHI1_D0),	GPIO_FN(SDHI1_D1),	GPIO_FN(SDHI1_D2),
1898*4882a593Smuzhiyun 	GPIO_FN(SDHI1_D3),	GPIO_FN(SDHI1_CD),	GPIO_FN(SDHI1_WP),
1899*4882a593Smuzhiyun 	GPIO_FN(SDHI1_CMD),	GPIO_FN(SDHI1_CLK),
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	/* SDHI2 */
1902*4882a593Smuzhiyun 	GPIO_FN(SDHI2_D0),	GPIO_FN(SDHI2_D1),	GPIO_FN(SDHI2_D2),
1903*4882a593Smuzhiyun 	GPIO_FN(SDHI2_D3),	GPIO_FN(SDHI2_CLK),	GPIO_FN(SDHI2_CMD),
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	GPIO_FN(SDHI2_CD_PORT24), /* MSEL5CR_19_0 */
1906*4882a593Smuzhiyun 	GPIO_FN(SDHI2_WP_PORT25),
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 	GPIO_FN(SDHI2_WP_PORT177), /* MSEL5CR_19_1 */
1909*4882a593Smuzhiyun 	GPIO_FN(SDHI2_CD_PORT202),
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	/* MSIOF2 */
1912*4882a593Smuzhiyun 	GPIO_FN(MSIOF2_TXD),	GPIO_FN(MSIOF2_RXD),	GPIO_FN(MSIOF2_TSCK),
1913*4882a593Smuzhiyun 	GPIO_FN(MSIOF2_SS2),	GPIO_FN(MSIOF2_TSYNC),	GPIO_FN(MSIOF2_SS1),
1914*4882a593Smuzhiyun 	GPIO_FN(MSIOF2_MCK1),	GPIO_FN(MSIOF2_MCK0),	GPIO_FN(MSIOF2_RSYNC),
1915*4882a593Smuzhiyun 	GPIO_FN(MSIOF2_RSCK),
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 	/* KEYSC */
1918*4882a593Smuzhiyun 	GPIO_FN(KEYIN4),	GPIO_FN(KEYIN5),
1919*4882a593Smuzhiyun 	GPIO_FN(KEYIN6),	GPIO_FN(KEYIN7),
1920*4882a593Smuzhiyun 	GPIO_FN(KEYOUT0),	GPIO_FN(KEYOUT1),	GPIO_FN(KEYOUT2),
1921*4882a593Smuzhiyun 	GPIO_FN(KEYOUT3),	GPIO_FN(KEYOUT4),	GPIO_FN(KEYOUT5),
1922*4882a593Smuzhiyun 	GPIO_FN(KEYOUT6),	GPIO_FN(KEYOUT7),
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	GPIO_FN(KEYIN0_PORT43), /* MSEL4CR_18_0 */
1925*4882a593Smuzhiyun 	GPIO_FN(KEYIN1_PORT44),
1926*4882a593Smuzhiyun 	GPIO_FN(KEYIN2_PORT45),
1927*4882a593Smuzhiyun 	GPIO_FN(KEYIN3_PORT46),
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	GPIO_FN(KEYIN0_PORT58), /* MSEL4CR_18_1 */
1930*4882a593Smuzhiyun 	GPIO_FN(KEYIN1_PORT57),
1931*4882a593Smuzhiyun 	GPIO_FN(KEYIN2_PORT56),
1932*4882a593Smuzhiyun 	GPIO_FN(KEYIN3_PORT55),
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	/* VOU */
1935*4882a593Smuzhiyun 	GPIO_FN(DV_D0),		GPIO_FN(DV_D1),		GPIO_FN(DV_D2),
1936*4882a593Smuzhiyun 	GPIO_FN(DV_D3),		GPIO_FN(DV_D4),		GPIO_FN(DV_D5),
1937*4882a593Smuzhiyun 	GPIO_FN(DV_D6),		GPIO_FN(DV_D7),		GPIO_FN(DV_D8),
1938*4882a593Smuzhiyun 	GPIO_FN(DV_D9),		GPIO_FN(DV_D10),	GPIO_FN(DV_D11),
1939*4882a593Smuzhiyun 	GPIO_FN(DV_D12),	GPIO_FN(DV_D13),	GPIO_FN(DV_D14),
1940*4882a593Smuzhiyun 	GPIO_FN(DV_D15),	GPIO_FN(DV_CLK),
1941*4882a593Smuzhiyun 	GPIO_FN(DV_VSYNC),	GPIO_FN(DV_HSYNC),
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 	/* MEMC */
1944*4882a593Smuzhiyun 	GPIO_FN(MEMC_AD0),	GPIO_FN(MEMC_AD1),	GPIO_FN(MEMC_AD2),
1945*4882a593Smuzhiyun 	GPIO_FN(MEMC_AD3),	GPIO_FN(MEMC_AD4),	GPIO_FN(MEMC_AD5),
1946*4882a593Smuzhiyun 	GPIO_FN(MEMC_AD6),	GPIO_FN(MEMC_AD7),	GPIO_FN(MEMC_AD8),
1947*4882a593Smuzhiyun 	GPIO_FN(MEMC_AD9),	GPIO_FN(MEMC_AD10),	GPIO_FN(MEMC_AD11),
1948*4882a593Smuzhiyun 	GPIO_FN(MEMC_AD12),	GPIO_FN(MEMC_AD13),	GPIO_FN(MEMC_AD14),
1949*4882a593Smuzhiyun 	GPIO_FN(MEMC_AD15),	GPIO_FN(MEMC_CS0),	GPIO_FN(MEMC_INT),
1950*4882a593Smuzhiyun 	GPIO_FN(MEMC_NWE),	GPIO_FN(MEMC_NOE),	GPIO_FN(MEMC_CS1),
1951*4882a593Smuzhiyun 	GPIO_FN(MEMC_A1),	GPIO_FN(MEMC_ADV),	GPIO_FN(MEMC_DREQ0),
1952*4882a593Smuzhiyun 	GPIO_FN(MEMC_WAIT),	GPIO_FN(MEMC_DREQ1),	GPIO_FN(MEMC_BUSCLK),
1953*4882a593Smuzhiyun 	GPIO_FN(MEMC_A0),
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 	/* MMC */
1956*4882a593Smuzhiyun 	GPIO_FN(MMC0_D0_PORT68),	GPIO_FN(MMC0_D1_PORT69),
1957*4882a593Smuzhiyun 	GPIO_FN(MMC0_D2_PORT70),	GPIO_FN(MMC0_D3_PORT71),
1958*4882a593Smuzhiyun 	GPIO_FN(MMC0_D4_PORT72),	GPIO_FN(MMC0_D5_PORT73),
1959*4882a593Smuzhiyun 	GPIO_FN(MMC0_D6_PORT74),	GPIO_FN(MMC0_D7_PORT75),
1960*4882a593Smuzhiyun 	GPIO_FN(MMC0_CLK_PORT66),
1961*4882a593Smuzhiyun 	GPIO_FN(MMC0_CMD_PORT67),	/* MSEL4CR_15_0 */
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun 	GPIO_FN(MMC1_D0_PORT149),	GPIO_FN(MMC1_D1_PORT148),
1964*4882a593Smuzhiyun 	GPIO_FN(MMC1_D2_PORT147),	GPIO_FN(MMC1_D3_PORT146),
1965*4882a593Smuzhiyun 	GPIO_FN(MMC1_D4_PORT145),	GPIO_FN(MMC1_D5_PORT144),
1966*4882a593Smuzhiyun 	GPIO_FN(MMC1_D6_PORT143),	GPIO_FN(MMC1_D7_PORT142),
1967*4882a593Smuzhiyun 	GPIO_FN(MMC1_CLK_PORT103),
1968*4882a593Smuzhiyun 	GPIO_FN(MMC1_CMD_PORT104),	/* MSEL4CR_15_1 */
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	/* MSIOF0 */
1971*4882a593Smuzhiyun 	GPIO_FN(MSIOF0_SS1),	GPIO_FN(MSIOF0_SS2),	GPIO_FN(MSIOF0_RXD),
1972*4882a593Smuzhiyun 	GPIO_FN(MSIOF0_TXD),	GPIO_FN(MSIOF0_MCK0),	GPIO_FN(MSIOF0_MCK1),
1973*4882a593Smuzhiyun 	GPIO_FN(MSIOF0_RSYNC),	GPIO_FN(MSIOF0_RSCK),	GPIO_FN(MSIOF0_TSCK),
1974*4882a593Smuzhiyun 	GPIO_FN(MSIOF0_TSYNC),
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	/* MSIOF1 */
1977*4882a593Smuzhiyun 	GPIO_FN(MSIOF1_RSCK),	GPIO_FN(MSIOF1_RSYNC),
1978*4882a593Smuzhiyun 	GPIO_FN(MSIOF1_MCK0),	GPIO_FN(MSIOF1_MCK1),
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	GPIO_FN(MSIOF1_SS2_PORT116),	GPIO_FN(MSIOF1_SS1_PORT117),
1981*4882a593Smuzhiyun 	GPIO_FN(MSIOF1_RXD_PORT118),	GPIO_FN(MSIOF1_TXD_PORT119),
1982*4882a593Smuzhiyun 	GPIO_FN(MSIOF1_TSYNC_PORT120),
1983*4882a593Smuzhiyun 	GPIO_FN(MSIOF1_TSCK_PORT121),	/* MSEL4CR_10_0 */
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	GPIO_FN(MSIOF1_SS1_PORT67),	GPIO_FN(MSIOF1_TSCK_PORT72),
1986*4882a593Smuzhiyun 	GPIO_FN(MSIOF1_TSYNC_PORT73),	GPIO_FN(MSIOF1_TXD_PORT74),
1987*4882a593Smuzhiyun 	GPIO_FN(MSIOF1_RXD_PORT75),
1988*4882a593Smuzhiyun 	GPIO_FN(MSIOF1_SS2_PORT202),	/* MSEL4CR_10_1 */
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	/* GPIO */
1991*4882a593Smuzhiyun 	GPIO_FN(GPO0),	GPIO_FN(GPI0),
1992*4882a593Smuzhiyun 	GPIO_FN(GPO1),	GPIO_FN(GPI1),
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun 	/* USB0 */
1995*4882a593Smuzhiyun 	GPIO_FN(USB0_OCI),	GPIO_FN(USB0_PPON),	GPIO_FN(VBUS),
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 	/* USB1 */
1998*4882a593Smuzhiyun 	GPIO_FN(USB1_OCI),	GPIO_FN(USB1_PPON),
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun 	/* BBIF1 */
2001*4882a593Smuzhiyun 	GPIO_FN(BBIF1_RXD),	GPIO_FN(BBIF1_TXD),	GPIO_FN(BBIF1_TSYNC),
2002*4882a593Smuzhiyun 	GPIO_FN(BBIF1_TSCK),	GPIO_FN(BBIF1_RSCK),	GPIO_FN(BBIF1_RSYNC),
2003*4882a593Smuzhiyun 	GPIO_FN(BBIF1_FLOW),	GPIO_FN(BBIF1_RX_FLOW_N),
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	/* BBIF2 */
2006*4882a593Smuzhiyun 	GPIO_FN(BBIF2_TXD2_PORT5), /* MSEL5CR_0_0 */
2007*4882a593Smuzhiyun 	GPIO_FN(BBIF2_RXD2_PORT60),
2008*4882a593Smuzhiyun 	GPIO_FN(BBIF2_TSYNC2_PORT6),
2009*4882a593Smuzhiyun 	GPIO_FN(BBIF2_TSCK2_PORT59),
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	GPIO_FN(BBIF2_RXD2_PORT90), /* MSEL5CR_0_1 */
2012*4882a593Smuzhiyun 	GPIO_FN(BBIF2_TXD2_PORT183),
2013*4882a593Smuzhiyun 	GPIO_FN(BBIF2_TSCK2_PORT89),
2014*4882a593Smuzhiyun 	GPIO_FN(BBIF2_TSYNC2_PORT184),
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	/* BSC / FLCTL / PCMCIA */
2017*4882a593Smuzhiyun 	GPIO_FN(CS0),	GPIO_FN(CS2),	GPIO_FN(CS4),
2018*4882a593Smuzhiyun 	GPIO_FN(CS5B),	GPIO_FN(CS6A),
2019*4882a593Smuzhiyun 	GPIO_FN(CS5A_PORT105), /* CS5A PORT 19/105 */
2020*4882a593Smuzhiyun 	GPIO_FN(CS5A_PORT19),
2021*4882a593Smuzhiyun 	GPIO_FN(IOIS16), /* ? */
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 	GPIO_FN(A0),	GPIO_FN(A1),	GPIO_FN(A2),	GPIO_FN(A3),
2024*4882a593Smuzhiyun 	GPIO_FN(A4_FOE),	GPIO_FN(A5_FCDE),	/* share with FLCTL */
2025*4882a593Smuzhiyun 	GPIO_FN(A6),	GPIO_FN(A7),	GPIO_FN(A8),	GPIO_FN(A9),
2026*4882a593Smuzhiyun 	GPIO_FN(A10),	GPIO_FN(A11),	GPIO_FN(A12),	GPIO_FN(A13),
2027*4882a593Smuzhiyun 	GPIO_FN(A14),	GPIO_FN(A15),	GPIO_FN(A16),	GPIO_FN(A17),
2028*4882a593Smuzhiyun 	GPIO_FN(A18),	GPIO_FN(A19),	GPIO_FN(A20),	GPIO_FN(A21),
2029*4882a593Smuzhiyun 	GPIO_FN(A22),	GPIO_FN(A23),	GPIO_FN(A24),	GPIO_FN(A25),
2030*4882a593Smuzhiyun 	GPIO_FN(A26),
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 	GPIO_FN(D0_NAF0),	GPIO_FN(D1_NAF1),	/* share with FLCTL */
2033*4882a593Smuzhiyun 	GPIO_FN(D2_NAF2),	GPIO_FN(D3_NAF3),	/* share with FLCTL */
2034*4882a593Smuzhiyun 	GPIO_FN(D4_NAF4),	GPIO_FN(D5_NAF5),	/* share with FLCTL */
2035*4882a593Smuzhiyun 	GPIO_FN(D6_NAF6),	GPIO_FN(D7_NAF7),	/* share with FLCTL */
2036*4882a593Smuzhiyun 	GPIO_FN(D8_NAF8),	GPIO_FN(D9_NAF9),	/* share with FLCTL */
2037*4882a593Smuzhiyun 	GPIO_FN(D10_NAF10),	GPIO_FN(D11_NAF11),	/* share with FLCTL */
2038*4882a593Smuzhiyun 	GPIO_FN(D12_NAF12),	GPIO_FN(D13_NAF13),	/* share with FLCTL */
2039*4882a593Smuzhiyun 	GPIO_FN(D14_NAF14),	GPIO_FN(D15_NAF15),	/* share with FLCTL */
2040*4882a593Smuzhiyun 	GPIO_FN(D16),	GPIO_FN(D17),	GPIO_FN(D18),	GPIO_FN(D19),
2041*4882a593Smuzhiyun 	GPIO_FN(D20),	GPIO_FN(D21),	GPIO_FN(D22),	GPIO_FN(D23),
2042*4882a593Smuzhiyun 	GPIO_FN(D24),	GPIO_FN(D25),	GPIO_FN(D26),	GPIO_FN(D27),
2043*4882a593Smuzhiyun 	GPIO_FN(D28),	GPIO_FN(D29),	GPIO_FN(D30),	GPIO_FN(D31),
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	GPIO_FN(WE0_FWE),	/* share with FLCTL */
2046*4882a593Smuzhiyun 	GPIO_FN(WE1),
2047*4882a593Smuzhiyun 	GPIO_FN(WE2_ICIORD),	/* share with PCMCIA */
2048*4882a593Smuzhiyun 	GPIO_FN(WE3_ICIOWR),	/* share with PCMCIA */
2049*4882a593Smuzhiyun 	GPIO_FN(CKO),	GPIO_FN(BS),	GPIO_FN(RDWR),
2050*4882a593Smuzhiyun 	GPIO_FN(RD_FSC),	/* share with FLCTL */
2051*4882a593Smuzhiyun 	GPIO_FN(WAIT_PORT177), /* WAIT Port 90/177 */
2052*4882a593Smuzhiyun 	GPIO_FN(WAIT_PORT90),
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	GPIO_FN(FCE0),	GPIO_FN(FCE1),	GPIO_FN(FRB), /* FLCTL */
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	/* IRDA */
2057*4882a593Smuzhiyun 	GPIO_FN(IRDA_FIRSEL),	GPIO_FN(IRDA_IN),	GPIO_FN(IRDA_OUT),
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun 	/* ATAPI */
2060*4882a593Smuzhiyun 	GPIO_FN(IDE_D0),	GPIO_FN(IDE_D1),	GPIO_FN(IDE_D2),
2061*4882a593Smuzhiyun 	GPIO_FN(IDE_D3),	GPIO_FN(IDE_D4),	GPIO_FN(IDE_D5),
2062*4882a593Smuzhiyun 	GPIO_FN(IDE_D6),	GPIO_FN(IDE_D7),	GPIO_FN(IDE_D8),
2063*4882a593Smuzhiyun 	GPIO_FN(IDE_D9),	GPIO_FN(IDE_D10),	GPIO_FN(IDE_D11),
2064*4882a593Smuzhiyun 	GPIO_FN(IDE_D12),	GPIO_FN(IDE_D13),	GPIO_FN(IDE_D14),
2065*4882a593Smuzhiyun 	GPIO_FN(IDE_D15),	GPIO_FN(IDE_A0),	GPIO_FN(IDE_A1),
2066*4882a593Smuzhiyun 	GPIO_FN(IDE_A2),	GPIO_FN(IDE_CS0),	GPIO_FN(IDE_CS1),
2067*4882a593Smuzhiyun 	GPIO_FN(IDE_IOWR),	GPIO_FN(IDE_IORD),	GPIO_FN(IDE_IORDY),
2068*4882a593Smuzhiyun 	GPIO_FN(IDE_INT),	GPIO_FN(IDE_RST),	GPIO_FN(IDE_DIRECTION),
2069*4882a593Smuzhiyun 	GPIO_FN(IDE_EXBUF_ENB),	GPIO_FN(IDE_IODACK),	GPIO_FN(IDE_IODREQ),
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	/* RMII */
2072*4882a593Smuzhiyun 	GPIO_FN(RMII_CRS_DV),	GPIO_FN(RMII_RX_ER),	GPIO_FN(RMII_RXD0),
2073*4882a593Smuzhiyun 	GPIO_FN(RMII_RXD1),	GPIO_FN(RMII_TX_EN),	GPIO_FN(RMII_TXD0),
2074*4882a593Smuzhiyun 	GPIO_FN(RMII_MDC),	GPIO_FN(RMII_TXD1),	GPIO_FN(RMII_MDIO),
2075*4882a593Smuzhiyun 	GPIO_FN(RMII_REF50CK),	GPIO_FN(RMII_REF125CK),	/* for GMII */
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 	/* GEther */
2078*4882a593Smuzhiyun 	GPIO_FN(ET_TX_CLK),	GPIO_FN(ET_TX_EN),	GPIO_FN(ET_ETXD0),
2079*4882a593Smuzhiyun 	GPIO_FN(ET_ETXD1),	GPIO_FN(ET_ETXD2),	GPIO_FN(ET_ETXD3),
2080*4882a593Smuzhiyun 	GPIO_FN(ET_ETXD4),	GPIO_FN(ET_ETXD5), /* for GEther */
2081*4882a593Smuzhiyun 	GPIO_FN(ET_ETXD6),	GPIO_FN(ET_ETXD7), /* for GEther */
2082*4882a593Smuzhiyun 	GPIO_FN(ET_COL),	GPIO_FN(ET_TX_ER),	GPIO_FN(ET_RX_CLK),
2083*4882a593Smuzhiyun 	GPIO_FN(ET_RX_DV),	GPIO_FN(ET_ERXD0),	GPIO_FN(ET_ERXD1),
2084*4882a593Smuzhiyun 	GPIO_FN(ET_ERXD2),	GPIO_FN(ET_ERXD3),
2085*4882a593Smuzhiyun 	GPIO_FN(ET_ERXD4),	GPIO_FN(ET_ERXD5), /* for GEther */
2086*4882a593Smuzhiyun 	GPIO_FN(ET_ERXD6),	GPIO_FN(ET_ERXD7), /* for GEther */
2087*4882a593Smuzhiyun 	GPIO_FN(ET_RX_ER),	GPIO_FN(ET_CRS),	GPIO_FN(ET_MDC),
2088*4882a593Smuzhiyun 	GPIO_FN(ET_MDIO),	GPIO_FN(ET_LINK),	GPIO_FN(ET_PHY_INT),
2089*4882a593Smuzhiyun 	GPIO_FN(ET_WOL),	GPIO_FN(ET_GTX_CLK),
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun 	/* DMA0 */
2092*4882a593Smuzhiyun 	GPIO_FN(DREQ0),	GPIO_FN(DACK0),
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 	/* DMA1 */
2095*4882a593Smuzhiyun 	GPIO_FN(DREQ1),	GPIO_FN(DACK1),
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 	/* SYSC */
2098*4882a593Smuzhiyun 	GPIO_FN(RESETOUTS),
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	/* IRREM */
2101*4882a593Smuzhiyun 	GPIO_FN(IROUT),
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	/* LCDC */
2104*4882a593Smuzhiyun 	GPIO_FN(LCDC0_SELECT),
2105*4882a593Smuzhiyun 	GPIO_FN(LCDC1_SELECT),
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 	/* SDENC */
2108*4882a593Smuzhiyun 	GPIO_FN(SDENC_CPG),
2109*4882a593Smuzhiyun 	GPIO_FN(SDENC_DV_CLKI),
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 	/* SYSC */
2112*4882a593Smuzhiyun 	GPIO_FN(RESETP_PULLUP),
2113*4882a593Smuzhiyun 	GPIO_FN(RESETP_PLAIN),
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun 	/* DEBUG */
2116*4882a593Smuzhiyun 	GPIO_FN(EDEBGREQ_PULLDOWN),
2117*4882a593Smuzhiyun 	GPIO_FN(EDEBGREQ_PULLUP),
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun 	GPIO_FN(TRACEAUD_FROM_VIO),
2120*4882a593Smuzhiyun 	GPIO_FN(TRACEAUD_FROM_LCDC0),
2121*4882a593Smuzhiyun 	GPIO_FN(TRACEAUD_FROM_MEMC),
2122*4882a593Smuzhiyun };
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun static struct pinmux_cfg_reg pinmux_config_regs[] = {
2125*4882a593Smuzhiyun 	PORTCR(0,	0xe6050000), /* PORT0CR */
2126*4882a593Smuzhiyun 	PORTCR(1,	0xe6050001), /* PORT1CR */
2127*4882a593Smuzhiyun 	PORTCR(2,	0xe6050002), /* PORT2CR */
2128*4882a593Smuzhiyun 	PORTCR(3,	0xe6050003), /* PORT3CR */
2129*4882a593Smuzhiyun 	PORTCR(4,	0xe6050004), /* PORT4CR */
2130*4882a593Smuzhiyun 	PORTCR(5,	0xe6050005), /* PORT5CR */
2131*4882a593Smuzhiyun 	PORTCR(6,	0xe6050006), /* PORT6CR */
2132*4882a593Smuzhiyun 	PORTCR(7,	0xe6050007), /* PORT7CR */
2133*4882a593Smuzhiyun 	PORTCR(8,	0xe6050008), /* PORT8CR */
2134*4882a593Smuzhiyun 	PORTCR(9,	0xe6050009), /* PORT9CR */
2135*4882a593Smuzhiyun 	PORTCR(10,	0xe605000a), /* PORT10CR */
2136*4882a593Smuzhiyun 	PORTCR(11,	0xe605000b), /* PORT11CR */
2137*4882a593Smuzhiyun 	PORTCR(12,	0xe605000c), /* PORT12CR */
2138*4882a593Smuzhiyun 	PORTCR(13,	0xe605000d), /* PORT13CR */
2139*4882a593Smuzhiyun 	PORTCR(14,	0xe605000e), /* PORT14CR */
2140*4882a593Smuzhiyun 	PORTCR(15,	0xe605000f), /* PORT15CR */
2141*4882a593Smuzhiyun 	PORTCR(16,	0xe6050010), /* PORT16CR */
2142*4882a593Smuzhiyun 	PORTCR(17,	0xe6050011), /* PORT17CR */
2143*4882a593Smuzhiyun 	PORTCR(18,	0xe6050012), /* PORT18CR */
2144*4882a593Smuzhiyun 	PORTCR(19,	0xe6050013), /* PORT19CR */
2145*4882a593Smuzhiyun 	PORTCR(20,	0xe6050014), /* PORT20CR */
2146*4882a593Smuzhiyun 	PORTCR(21,	0xe6050015), /* PORT21CR */
2147*4882a593Smuzhiyun 	PORTCR(22,	0xe6050016), /* PORT22CR */
2148*4882a593Smuzhiyun 	PORTCR(23,	0xe6050017), /* PORT23CR */
2149*4882a593Smuzhiyun 	PORTCR(24,	0xe6050018), /* PORT24CR */
2150*4882a593Smuzhiyun 	PORTCR(25,	0xe6050019), /* PORT25CR */
2151*4882a593Smuzhiyun 	PORTCR(26,	0xe605001a), /* PORT26CR */
2152*4882a593Smuzhiyun 	PORTCR(27,	0xe605001b), /* PORT27CR */
2153*4882a593Smuzhiyun 	PORTCR(28,	0xe605001c), /* PORT28CR */
2154*4882a593Smuzhiyun 	PORTCR(29,	0xe605001d), /* PORT29CR */
2155*4882a593Smuzhiyun 	PORTCR(30,	0xe605001e), /* PORT30CR */
2156*4882a593Smuzhiyun 	PORTCR(31,	0xe605001f), /* PORT31CR */
2157*4882a593Smuzhiyun 	PORTCR(32,	0xe6050020), /* PORT32CR */
2158*4882a593Smuzhiyun 	PORTCR(33,	0xe6050021), /* PORT33CR */
2159*4882a593Smuzhiyun 	PORTCR(34,	0xe6050022), /* PORT34CR */
2160*4882a593Smuzhiyun 	PORTCR(35,	0xe6050023), /* PORT35CR */
2161*4882a593Smuzhiyun 	PORTCR(36,	0xe6050024), /* PORT36CR */
2162*4882a593Smuzhiyun 	PORTCR(37,	0xe6050025), /* PORT37CR */
2163*4882a593Smuzhiyun 	PORTCR(38,	0xe6050026), /* PORT38CR */
2164*4882a593Smuzhiyun 	PORTCR(39,	0xe6050027), /* PORT39CR */
2165*4882a593Smuzhiyun 	PORTCR(40,	0xe6050028), /* PORT40CR */
2166*4882a593Smuzhiyun 	PORTCR(41,	0xe6050029), /* PORT41CR */
2167*4882a593Smuzhiyun 	PORTCR(42,	0xe605002a), /* PORT42CR */
2168*4882a593Smuzhiyun 	PORTCR(43,	0xe605002b), /* PORT43CR */
2169*4882a593Smuzhiyun 	PORTCR(44,	0xe605002c), /* PORT44CR */
2170*4882a593Smuzhiyun 	PORTCR(45,	0xe605002d), /* PORT45CR */
2171*4882a593Smuzhiyun 	PORTCR(46,	0xe605002e), /* PORT46CR */
2172*4882a593Smuzhiyun 	PORTCR(47,	0xe605002f), /* PORT47CR */
2173*4882a593Smuzhiyun 	PORTCR(48,	0xe6050030), /* PORT48CR */
2174*4882a593Smuzhiyun 	PORTCR(49,	0xe6050031), /* PORT49CR */
2175*4882a593Smuzhiyun 	PORTCR(50,	0xe6050032), /* PORT50CR */
2176*4882a593Smuzhiyun 	PORTCR(51,	0xe6050033), /* PORT51CR */
2177*4882a593Smuzhiyun 	PORTCR(52,	0xe6050034), /* PORT52CR */
2178*4882a593Smuzhiyun 	PORTCR(53,	0xe6050035), /* PORT53CR */
2179*4882a593Smuzhiyun 	PORTCR(54,	0xe6050036), /* PORT54CR */
2180*4882a593Smuzhiyun 	PORTCR(55,	0xe6050037), /* PORT55CR */
2181*4882a593Smuzhiyun 	PORTCR(56,	0xe6050038), /* PORT56CR */
2182*4882a593Smuzhiyun 	PORTCR(57,	0xe6050039), /* PORT57CR */
2183*4882a593Smuzhiyun 	PORTCR(58,	0xe605003a), /* PORT58CR */
2184*4882a593Smuzhiyun 	PORTCR(59,	0xe605003b), /* PORT59CR */
2185*4882a593Smuzhiyun 	PORTCR(60,	0xe605003c), /* PORT60CR */
2186*4882a593Smuzhiyun 	PORTCR(61,	0xe605003d), /* PORT61CR */
2187*4882a593Smuzhiyun 	PORTCR(62,	0xe605003e), /* PORT62CR */
2188*4882a593Smuzhiyun 	PORTCR(63,	0xe605003f), /* PORT63CR */
2189*4882a593Smuzhiyun 	PORTCR(64,	0xe6050040), /* PORT64CR */
2190*4882a593Smuzhiyun 	PORTCR(65,	0xe6050041), /* PORT65CR */
2191*4882a593Smuzhiyun 	PORTCR(66,	0xe6050042), /* PORT66CR */
2192*4882a593Smuzhiyun 	PORTCR(67,	0xe6050043), /* PORT67CR */
2193*4882a593Smuzhiyun 	PORTCR(68,	0xe6050044), /* PORT68CR */
2194*4882a593Smuzhiyun 	PORTCR(69,	0xe6050045), /* PORT69CR */
2195*4882a593Smuzhiyun 	PORTCR(70,	0xe6050046), /* PORT70CR */
2196*4882a593Smuzhiyun 	PORTCR(71,	0xe6050047), /* PORT71CR */
2197*4882a593Smuzhiyun 	PORTCR(72,	0xe6050048), /* PORT72CR */
2198*4882a593Smuzhiyun 	PORTCR(73,	0xe6050049), /* PORT73CR */
2199*4882a593Smuzhiyun 	PORTCR(74,	0xe605004a), /* PORT74CR */
2200*4882a593Smuzhiyun 	PORTCR(75,	0xe605004b), /* PORT75CR */
2201*4882a593Smuzhiyun 	PORTCR(76,	0xe605004c), /* PORT76CR */
2202*4882a593Smuzhiyun 	PORTCR(77,	0xe605004d), /* PORT77CR */
2203*4882a593Smuzhiyun 	PORTCR(78,	0xe605004e), /* PORT78CR */
2204*4882a593Smuzhiyun 	PORTCR(79,	0xe605004f), /* PORT79CR */
2205*4882a593Smuzhiyun 	PORTCR(80,	0xe6050050), /* PORT80CR */
2206*4882a593Smuzhiyun 	PORTCR(81,	0xe6050051), /* PORT81CR */
2207*4882a593Smuzhiyun 	PORTCR(82,	0xe6050052), /* PORT82CR */
2208*4882a593Smuzhiyun 	PORTCR(83,	0xe6050053), /* PORT83CR */
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun 	PORTCR(84,	0xe6051054), /* PORT84CR */
2211*4882a593Smuzhiyun 	PORTCR(85,	0xe6051055), /* PORT85CR */
2212*4882a593Smuzhiyun 	PORTCR(86,	0xe6051056), /* PORT86CR */
2213*4882a593Smuzhiyun 	PORTCR(87,	0xe6051057), /* PORT87CR */
2214*4882a593Smuzhiyun 	PORTCR(88,	0xe6051058), /* PORT88CR */
2215*4882a593Smuzhiyun 	PORTCR(89,	0xe6051059), /* PORT89CR */
2216*4882a593Smuzhiyun 	PORTCR(90,	0xe605105a), /* PORT90CR */
2217*4882a593Smuzhiyun 	PORTCR(91,	0xe605105b), /* PORT91CR */
2218*4882a593Smuzhiyun 	PORTCR(92,	0xe605105c), /* PORT92CR */
2219*4882a593Smuzhiyun 	PORTCR(93,	0xe605105d), /* PORT93CR */
2220*4882a593Smuzhiyun 	PORTCR(94,	0xe605105e), /* PORT94CR */
2221*4882a593Smuzhiyun 	PORTCR(95,	0xe605105f), /* PORT95CR */
2222*4882a593Smuzhiyun 	PORTCR(96,	0xe6051060), /* PORT96CR */
2223*4882a593Smuzhiyun 	PORTCR(97,	0xe6051061), /* PORT97CR */
2224*4882a593Smuzhiyun 	PORTCR(98,	0xe6051062), /* PORT98CR */
2225*4882a593Smuzhiyun 	PORTCR(99,	0xe6051063), /* PORT99CR */
2226*4882a593Smuzhiyun 	PORTCR(100,	0xe6051064), /* PORT100CR */
2227*4882a593Smuzhiyun 	PORTCR(101,	0xe6051065), /* PORT101CR */
2228*4882a593Smuzhiyun 	PORTCR(102,	0xe6051066), /* PORT102CR */
2229*4882a593Smuzhiyun 	PORTCR(103,	0xe6051067), /* PORT103CR */
2230*4882a593Smuzhiyun 	PORTCR(104,	0xe6051068), /* PORT104CR */
2231*4882a593Smuzhiyun 	PORTCR(105,	0xe6051069), /* PORT105CR */
2232*4882a593Smuzhiyun 	PORTCR(106,	0xe605106a), /* PORT106CR */
2233*4882a593Smuzhiyun 	PORTCR(107,	0xe605106b), /* PORT107CR */
2234*4882a593Smuzhiyun 	PORTCR(108,	0xe605106c), /* PORT108CR */
2235*4882a593Smuzhiyun 	PORTCR(109,	0xe605106d), /* PORT109CR */
2236*4882a593Smuzhiyun 	PORTCR(110,	0xe605106e), /* PORT110CR */
2237*4882a593Smuzhiyun 	PORTCR(111,	0xe605106f), /* PORT111CR */
2238*4882a593Smuzhiyun 	PORTCR(112,	0xe6051070), /* PORT112CR */
2239*4882a593Smuzhiyun 	PORTCR(113,	0xe6051071), /* PORT113CR */
2240*4882a593Smuzhiyun 	PORTCR(114,	0xe6051072), /* PORT114CR */
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	PORTCR(115,	0xe6052073), /* PORT115CR */
2243*4882a593Smuzhiyun 	PORTCR(116,	0xe6052074), /* PORT116CR */
2244*4882a593Smuzhiyun 	PORTCR(117,	0xe6052075), /* PORT117CR */
2245*4882a593Smuzhiyun 	PORTCR(118,	0xe6052076), /* PORT118CR */
2246*4882a593Smuzhiyun 	PORTCR(119,	0xe6052077), /* PORT119CR */
2247*4882a593Smuzhiyun 	PORTCR(120,	0xe6052078), /* PORT120CR */
2248*4882a593Smuzhiyun 	PORTCR(121,	0xe6052079), /* PORT121CR */
2249*4882a593Smuzhiyun 	PORTCR(122,	0xe605207a), /* PORT122CR */
2250*4882a593Smuzhiyun 	PORTCR(123,	0xe605207b), /* PORT123CR */
2251*4882a593Smuzhiyun 	PORTCR(124,	0xe605207c), /* PORT124CR */
2252*4882a593Smuzhiyun 	PORTCR(125,	0xe605207d), /* PORT125CR */
2253*4882a593Smuzhiyun 	PORTCR(126,	0xe605207e), /* PORT126CR */
2254*4882a593Smuzhiyun 	PORTCR(127,	0xe605207f), /* PORT127CR */
2255*4882a593Smuzhiyun 	PORTCR(128,	0xe6052080), /* PORT128CR */
2256*4882a593Smuzhiyun 	PORTCR(129,	0xe6052081), /* PORT129CR */
2257*4882a593Smuzhiyun 	PORTCR(130,	0xe6052082), /* PORT130CR */
2258*4882a593Smuzhiyun 	PORTCR(131,	0xe6052083), /* PORT131CR */
2259*4882a593Smuzhiyun 	PORTCR(132,	0xe6052084), /* PORT132CR */
2260*4882a593Smuzhiyun 	PORTCR(133,	0xe6052085), /* PORT133CR */
2261*4882a593Smuzhiyun 	PORTCR(134,	0xe6052086), /* PORT134CR */
2262*4882a593Smuzhiyun 	PORTCR(135,	0xe6052087), /* PORT135CR */
2263*4882a593Smuzhiyun 	PORTCR(136,	0xe6052088), /* PORT136CR */
2264*4882a593Smuzhiyun 	PORTCR(137,	0xe6052089), /* PORT137CR */
2265*4882a593Smuzhiyun 	PORTCR(138,	0xe605208a), /* PORT138CR */
2266*4882a593Smuzhiyun 	PORTCR(139,	0xe605208b), /* PORT139CR */
2267*4882a593Smuzhiyun 	PORTCR(140,	0xe605208c), /* PORT140CR */
2268*4882a593Smuzhiyun 	PORTCR(141,	0xe605208d), /* PORT141CR */
2269*4882a593Smuzhiyun 	PORTCR(142,	0xe605208e), /* PORT142CR */
2270*4882a593Smuzhiyun 	PORTCR(143,	0xe605208f), /* PORT143CR */
2271*4882a593Smuzhiyun 	PORTCR(144,	0xe6052090), /* PORT144CR */
2272*4882a593Smuzhiyun 	PORTCR(145,	0xe6052091), /* PORT145CR */
2273*4882a593Smuzhiyun 	PORTCR(146,	0xe6052092), /* PORT146CR */
2274*4882a593Smuzhiyun 	PORTCR(147,	0xe6052093), /* PORT147CR */
2275*4882a593Smuzhiyun 	PORTCR(148,	0xe6052094), /* PORT148CR */
2276*4882a593Smuzhiyun 	PORTCR(149,	0xe6052095), /* PORT149CR */
2277*4882a593Smuzhiyun 	PORTCR(150,	0xe6052096), /* PORT150CR */
2278*4882a593Smuzhiyun 	PORTCR(151,	0xe6052097), /* PORT151CR */
2279*4882a593Smuzhiyun 	PORTCR(152,	0xe6052098), /* PORT152CR */
2280*4882a593Smuzhiyun 	PORTCR(153,	0xe6052099), /* PORT153CR */
2281*4882a593Smuzhiyun 	PORTCR(154,	0xe605209a), /* PORT154CR */
2282*4882a593Smuzhiyun 	PORTCR(155,	0xe605209b), /* PORT155CR */
2283*4882a593Smuzhiyun 	PORTCR(156,	0xe605209c), /* PORT156CR */
2284*4882a593Smuzhiyun 	PORTCR(157,	0xe605209d), /* PORT157CR */
2285*4882a593Smuzhiyun 	PORTCR(158,	0xe605209e), /* PORT158CR */
2286*4882a593Smuzhiyun 	PORTCR(159,	0xe605209f), /* PORT159CR */
2287*4882a593Smuzhiyun 	PORTCR(160,	0xe60520a0), /* PORT160CR */
2288*4882a593Smuzhiyun 	PORTCR(161,	0xe60520a1), /* PORT161CR */
2289*4882a593Smuzhiyun 	PORTCR(162,	0xe60520a2), /* PORT162CR */
2290*4882a593Smuzhiyun 	PORTCR(163,	0xe60520a3), /* PORT163CR */
2291*4882a593Smuzhiyun 	PORTCR(164,	0xe60520a4), /* PORT164CR */
2292*4882a593Smuzhiyun 	PORTCR(165,	0xe60520a5), /* PORT165CR */
2293*4882a593Smuzhiyun 	PORTCR(166,	0xe60520a6), /* PORT166CR */
2294*4882a593Smuzhiyun 	PORTCR(167,	0xe60520a7), /* PORT167CR */
2295*4882a593Smuzhiyun 	PORTCR(168,	0xe60520a8), /* PORT168CR */
2296*4882a593Smuzhiyun 	PORTCR(169,	0xe60520a9), /* PORT169CR */
2297*4882a593Smuzhiyun 	PORTCR(170,	0xe60520aa), /* PORT170CR */
2298*4882a593Smuzhiyun 	PORTCR(171,	0xe60520ab), /* PORT171CR */
2299*4882a593Smuzhiyun 	PORTCR(172,	0xe60520ac), /* PORT172CR */
2300*4882a593Smuzhiyun 	PORTCR(173,	0xe60520ad), /* PORT173CR */
2301*4882a593Smuzhiyun 	PORTCR(174,	0xe60520ae), /* PORT174CR */
2302*4882a593Smuzhiyun 	PORTCR(175,	0xe60520af), /* PORT175CR */
2303*4882a593Smuzhiyun 	PORTCR(176,	0xe60520b0), /* PORT176CR */
2304*4882a593Smuzhiyun 	PORTCR(177,	0xe60520b1), /* PORT177CR */
2305*4882a593Smuzhiyun 	PORTCR(178,	0xe60520b2), /* PORT178CR */
2306*4882a593Smuzhiyun 	PORTCR(179,	0xe60520b3), /* PORT179CR */
2307*4882a593Smuzhiyun 	PORTCR(180,	0xe60520b4), /* PORT180CR */
2308*4882a593Smuzhiyun 	PORTCR(181,	0xe60520b5), /* PORT181CR */
2309*4882a593Smuzhiyun 	PORTCR(182,	0xe60520b6), /* PORT182CR */
2310*4882a593Smuzhiyun 	PORTCR(183,	0xe60520b7), /* PORT183CR */
2311*4882a593Smuzhiyun 	PORTCR(184,	0xe60520b8), /* PORT184CR */
2312*4882a593Smuzhiyun 	PORTCR(185,	0xe60520b9), /* PORT185CR */
2313*4882a593Smuzhiyun 	PORTCR(186,	0xe60520ba), /* PORT186CR */
2314*4882a593Smuzhiyun 	PORTCR(187,	0xe60520bb), /* PORT187CR */
2315*4882a593Smuzhiyun 	PORTCR(188,	0xe60520bc), /* PORT188CR */
2316*4882a593Smuzhiyun 	PORTCR(189,	0xe60520bd), /* PORT189CR */
2317*4882a593Smuzhiyun 	PORTCR(190,	0xe60520be), /* PORT190CR */
2318*4882a593Smuzhiyun 	PORTCR(191,	0xe60520bf), /* PORT191CR */
2319*4882a593Smuzhiyun 	PORTCR(192,	0xe60520c0), /* PORT192CR */
2320*4882a593Smuzhiyun 	PORTCR(193,	0xe60520c1), /* PORT193CR */
2321*4882a593Smuzhiyun 	PORTCR(194,	0xe60520c2), /* PORT194CR */
2322*4882a593Smuzhiyun 	PORTCR(195,	0xe60520c3), /* PORT195CR */
2323*4882a593Smuzhiyun 	PORTCR(196,	0xe60520c4), /* PORT196CR */
2324*4882a593Smuzhiyun 	PORTCR(197,	0xe60520c5), /* PORT197CR */
2325*4882a593Smuzhiyun 	PORTCR(198,	0xe60520c6), /* PORT198CR */
2326*4882a593Smuzhiyun 	PORTCR(199,	0xe60520c7), /* PORT199CR */
2327*4882a593Smuzhiyun 	PORTCR(200,	0xe60520c8), /* PORT200CR */
2328*4882a593Smuzhiyun 	PORTCR(201,	0xe60520c9), /* PORT201CR */
2329*4882a593Smuzhiyun 	PORTCR(202,	0xe60520ca), /* PORT202CR */
2330*4882a593Smuzhiyun 	PORTCR(203,	0xe60520cb), /* PORT203CR */
2331*4882a593Smuzhiyun 	PORTCR(204,	0xe60520cc), /* PORT204CR */
2332*4882a593Smuzhiyun 	PORTCR(205,	0xe60520cd), /* PORT205CR */
2333*4882a593Smuzhiyun 	PORTCR(206,	0xe60520ce), /* PORT206CR */
2334*4882a593Smuzhiyun 	PORTCR(207,	0xe60520cf), /* PORT207CR */
2335*4882a593Smuzhiyun 	PORTCR(208,	0xe60520d0), /* PORT208CR */
2336*4882a593Smuzhiyun 	PORTCR(209,	0xe60520d1), /* PORT209CR */
2337*4882a593Smuzhiyun 
2338*4882a593Smuzhiyun 	PORTCR(210,	0xe60530d2), /* PORT210CR */
2339*4882a593Smuzhiyun 	PORTCR(211,	0xe60530d3), /* PORT211CR */
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("MSEL1CR", 0xe605800c, 32, 1) {
2342*4882a593Smuzhiyun 			MSEL1CR_31_0,	MSEL1CR_31_1,
2343*4882a593Smuzhiyun 			MSEL1CR_30_0,	MSEL1CR_30_1,
2344*4882a593Smuzhiyun 			MSEL1CR_29_0,	MSEL1CR_29_1,
2345*4882a593Smuzhiyun 			MSEL1CR_28_0,	MSEL1CR_28_1,
2346*4882a593Smuzhiyun 			MSEL1CR_27_0,	MSEL1CR_27_1,
2347*4882a593Smuzhiyun 			MSEL1CR_26_0,	MSEL1CR_26_1,
2348*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2349*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0,
2350*4882a593Smuzhiyun 			MSEL1CR_16_0,	MSEL1CR_16_1,
2351*4882a593Smuzhiyun 			MSEL1CR_15_0,	MSEL1CR_15_1,
2352*4882a593Smuzhiyun 			MSEL1CR_14_0,	MSEL1CR_14_1,
2353*4882a593Smuzhiyun 			MSEL1CR_13_0,	MSEL1CR_13_1,
2354*4882a593Smuzhiyun 			MSEL1CR_12_0,	MSEL1CR_12_1,
2355*4882a593Smuzhiyun 			0, 0, 0, 0,
2356*4882a593Smuzhiyun 			MSEL1CR_9_0,	MSEL1CR_9_1,
2357*4882a593Smuzhiyun 			0, 0,
2358*4882a593Smuzhiyun 			MSEL1CR_7_0,	MSEL1CR_7_1,
2359*4882a593Smuzhiyun 			MSEL1CR_6_0,	MSEL1CR_6_1,
2360*4882a593Smuzhiyun 			MSEL1CR_5_0,	MSEL1CR_5_1,
2361*4882a593Smuzhiyun 			MSEL1CR_4_0,	MSEL1CR_4_1,
2362*4882a593Smuzhiyun 			MSEL1CR_3_0,	MSEL1CR_3_1,
2363*4882a593Smuzhiyun 			MSEL1CR_2_0,	MSEL1CR_2_1,
2364*4882a593Smuzhiyun 			0, 0,
2365*4882a593Smuzhiyun 			MSEL1CR_0_0,	MSEL1CR_0_1,
2366*4882a593Smuzhiyun 		}
2367*4882a593Smuzhiyun 	},
2368*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("MSEL3CR", 0xE6058020, 32, 1) {
2369*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0,
2370*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0,
2371*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0,
2372*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0,
2373*4882a593Smuzhiyun 			MSEL3CR_15_0,	MSEL3CR_15_1,
2374*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0,
2375*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0,
2376*4882a593Smuzhiyun 			MSEL3CR_6_0,	MSEL3CR_6_1,
2377*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0,
2378*4882a593Smuzhiyun 			0, 0, 0, 0,
2379*4882a593Smuzhiyun 			}
2380*4882a593Smuzhiyun 	},
2381*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("MSEL4CR", 0xE6058024, 32, 1) {
2382*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0,
2383*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0,
2384*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0,
2385*4882a593Smuzhiyun 			MSEL4CR_19_0,	MSEL4CR_19_1,
2386*4882a593Smuzhiyun 			MSEL4CR_18_0,	MSEL4CR_18_1,
2387*4882a593Smuzhiyun 			0, 0, 0, 0,
2388*4882a593Smuzhiyun 			MSEL4CR_15_0,	MSEL4CR_15_1,
2389*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0, 0,
2390*4882a593Smuzhiyun 			MSEL4CR_10_0,	MSEL4CR_10_1,
2391*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0,
2392*4882a593Smuzhiyun 			MSEL4CR_6_0,	MSEL4CR_6_1,
2393*4882a593Smuzhiyun 			0, 0,
2394*4882a593Smuzhiyun 			MSEL4CR_4_0,	MSEL4CR_4_1,
2395*4882a593Smuzhiyun 			0, 0, 0, 0,
2396*4882a593Smuzhiyun 			MSEL4CR_1_0,	MSEL4CR_1_1,
2397*4882a593Smuzhiyun 			0, 0,
2398*4882a593Smuzhiyun 		}
2399*4882a593Smuzhiyun 	},
2400*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("MSEL5CR", 0xE6058028, 32, 1) {
2401*4882a593Smuzhiyun 			MSEL5CR_31_0,	MSEL5CR_31_1,
2402*4882a593Smuzhiyun 			MSEL5CR_30_0,	MSEL5CR_30_1,
2403*4882a593Smuzhiyun 			MSEL5CR_29_0,	MSEL5CR_29_1,
2404*4882a593Smuzhiyun 			0, 0,
2405*4882a593Smuzhiyun 			MSEL5CR_27_0,	MSEL5CR_27_1,
2406*4882a593Smuzhiyun 			0, 0,
2407*4882a593Smuzhiyun 			MSEL5CR_25_0,	MSEL5CR_25_1,
2408*4882a593Smuzhiyun 			0, 0,
2409*4882a593Smuzhiyun 			MSEL5CR_23_0,	MSEL5CR_23_1,
2410*4882a593Smuzhiyun 			0, 0,
2411*4882a593Smuzhiyun 			MSEL5CR_21_0,	MSEL5CR_21_1,
2412*4882a593Smuzhiyun 			0, 0,
2413*4882a593Smuzhiyun 			MSEL5CR_19_0,	MSEL5CR_19_1,
2414*4882a593Smuzhiyun 			0, 0,
2415*4882a593Smuzhiyun 			MSEL5CR_17_0,	MSEL5CR_17_1,
2416*4882a593Smuzhiyun 			0, 0,
2417*4882a593Smuzhiyun 			MSEL5CR_15_0,	MSEL5CR_15_1,
2418*4882a593Smuzhiyun 			MSEL5CR_14_0,	MSEL5CR_14_1,
2419*4882a593Smuzhiyun 			MSEL5CR_13_0,	MSEL5CR_13_1,
2420*4882a593Smuzhiyun 			MSEL5CR_12_0,	MSEL5CR_12_1,
2421*4882a593Smuzhiyun 			MSEL5CR_11_0,	MSEL5CR_11_1,
2422*4882a593Smuzhiyun 			MSEL5CR_10_0,	MSEL5CR_10_1,
2423*4882a593Smuzhiyun 			0, 0,
2424*4882a593Smuzhiyun 			MSEL5CR_8_0,	MSEL5CR_8_1,
2425*4882a593Smuzhiyun 			MSEL5CR_7_0,	MSEL5CR_7_1,
2426*4882a593Smuzhiyun 			MSEL5CR_6_0,	MSEL5CR_6_1,
2427*4882a593Smuzhiyun 			MSEL5CR_5_0,	MSEL5CR_5_1,
2428*4882a593Smuzhiyun 			MSEL5CR_4_0,	MSEL5CR_4_1,
2429*4882a593Smuzhiyun 			MSEL5CR_3_0,	MSEL5CR_3_1,
2430*4882a593Smuzhiyun 			MSEL5CR_2_0,	MSEL5CR_2_1,
2431*4882a593Smuzhiyun 			0, 0,
2432*4882a593Smuzhiyun 			MSEL5CR_0_0,	MSEL5CR_0_1,
2433*4882a593Smuzhiyun 		}
2434*4882a593Smuzhiyun 	},
2435*4882a593Smuzhiyun 	{ },
2436*4882a593Smuzhiyun };
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun static struct pinmux_data_reg pinmux_data_regs[] = {
2439*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTL031_000DR", 0xe6054800, 32) {
2440*4882a593Smuzhiyun 		PORT31_DATA,	PORT30_DATA,	PORT29_DATA,	PORT28_DATA,
2441*4882a593Smuzhiyun 		PORT27_DATA,	PORT26_DATA,	PORT25_DATA,	PORT24_DATA,
2442*4882a593Smuzhiyun 		PORT23_DATA,	PORT22_DATA,	PORT21_DATA,	PORT20_DATA,
2443*4882a593Smuzhiyun 		PORT19_DATA,	PORT18_DATA,	PORT17_DATA,	PORT16_DATA,
2444*4882a593Smuzhiyun 		PORT15_DATA,	PORT14_DATA,	PORT13_DATA,	PORT12_DATA,
2445*4882a593Smuzhiyun 		PORT11_DATA,	PORT10_DATA,	PORT9_DATA,	PORT8_DATA,
2446*4882a593Smuzhiyun 		PORT7_DATA,	PORT6_DATA,	PORT5_DATA,	PORT4_DATA,
2447*4882a593Smuzhiyun 		PORT3_DATA,	PORT2_DATA,	PORT1_DATA,	PORT0_DATA }
2448*4882a593Smuzhiyun 	},
2449*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTL063_032DR", 0xe6054804, 32) {
2450*4882a593Smuzhiyun 		PORT63_DATA,	PORT62_DATA,	PORT61_DATA,	PORT60_DATA,
2451*4882a593Smuzhiyun 		PORT59_DATA,	PORT58_DATA,	PORT57_DATA,	PORT56_DATA,
2452*4882a593Smuzhiyun 		PORT55_DATA,	PORT54_DATA,	PORT53_DATA,	PORT52_DATA,
2453*4882a593Smuzhiyun 		PORT51_DATA,	PORT50_DATA,	PORT49_DATA,	PORT48_DATA,
2454*4882a593Smuzhiyun 		PORT47_DATA,	PORT46_DATA,	PORT45_DATA,	PORT44_DATA,
2455*4882a593Smuzhiyun 		PORT43_DATA,	PORT42_DATA,	PORT41_DATA,	PORT40_DATA,
2456*4882a593Smuzhiyun 		PORT39_DATA,	PORT38_DATA,	PORT37_DATA,	PORT36_DATA,
2457*4882a593Smuzhiyun 		PORT35_DATA,	PORT34_DATA,	PORT33_DATA,	PORT32_DATA }
2458*4882a593Smuzhiyun 	},
2459*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTL095_064DR", 0xe6054808, 32) {
2460*4882a593Smuzhiyun 		0, 0, 0, 0,
2461*4882a593Smuzhiyun 		0, 0, 0, 0,
2462*4882a593Smuzhiyun 		0, 0, 0, 0,
2463*4882a593Smuzhiyun 		PORT83_DATA,	PORT82_DATA,	PORT81_DATA,	PORT80_DATA,
2464*4882a593Smuzhiyun 		PORT79_DATA,	PORT78_DATA,	PORT77_DATA,	PORT76_DATA,
2465*4882a593Smuzhiyun 		PORT75_DATA,	PORT74_DATA,	PORT73_DATA,	PORT72_DATA,
2466*4882a593Smuzhiyun 		PORT71_DATA,	PORT70_DATA,	PORT69_DATA,	PORT68_DATA,
2467*4882a593Smuzhiyun 		PORT67_DATA,	PORT66_DATA,	PORT65_DATA,	PORT64_DATA }
2468*4882a593Smuzhiyun 	},
2469*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTD095_064DR", 0xe6055808, 32) {
2470*4882a593Smuzhiyun 		PORT95_DATA,	PORT94_DATA,	PORT93_DATA,	PORT92_DATA,
2471*4882a593Smuzhiyun 		PORT91_DATA,	PORT90_DATA,	PORT89_DATA,	PORT88_DATA,
2472*4882a593Smuzhiyun 		PORT87_DATA,	PORT86_DATA,	PORT85_DATA,	PORT84_DATA,
2473*4882a593Smuzhiyun 		0, 0, 0, 0,
2474*4882a593Smuzhiyun 		0, 0, 0, 0,
2475*4882a593Smuzhiyun 		0, 0, 0, 0,
2476*4882a593Smuzhiyun 		0, 0, 0, 0,
2477*4882a593Smuzhiyun 		0, 0, 0, 0 }
2478*4882a593Smuzhiyun 	},
2479*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTD127_096DR", 0xe605580c, 32) {
2480*4882a593Smuzhiyun 		0, 0, 0, 0,
2481*4882a593Smuzhiyun 		0, 0, 0, 0,
2482*4882a593Smuzhiyun 		0, 0, 0, 0,
2483*4882a593Smuzhiyun 		0,		PORT114_DATA,	PORT113_DATA,	PORT112_DATA,
2484*4882a593Smuzhiyun 		PORT111_DATA,	PORT110_DATA,	PORT109_DATA,	PORT108_DATA,
2485*4882a593Smuzhiyun 		PORT107_DATA,	PORT106_DATA,	PORT105_DATA,	PORT104_DATA,
2486*4882a593Smuzhiyun 		PORT103_DATA,	PORT102_DATA,	PORT101_DATA,	PORT100_DATA,
2487*4882a593Smuzhiyun 		PORT99_DATA,	PORT98_DATA,	PORT97_DATA,	PORT96_DATA }
2488*4882a593Smuzhiyun 	},
2489*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTR127_096DR", 0xe605680C, 32) {
2490*4882a593Smuzhiyun 		PORT127_DATA,	PORT126_DATA,	PORT125_DATA,	PORT124_DATA,
2491*4882a593Smuzhiyun 		PORT123_DATA,	PORT122_DATA,	PORT121_DATA,	PORT120_DATA,
2492*4882a593Smuzhiyun 		PORT119_DATA,	PORT118_DATA,	PORT117_DATA,	PORT116_DATA,
2493*4882a593Smuzhiyun 		PORT115_DATA,	0, 0, 0,
2494*4882a593Smuzhiyun 		0, 0, 0, 0,
2495*4882a593Smuzhiyun 		0, 0, 0, 0,
2496*4882a593Smuzhiyun 		0, 0, 0, 0,
2497*4882a593Smuzhiyun 		0, 0, 0, 0 }
2498*4882a593Smuzhiyun 	},
2499*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTR159_128DR", 0xe6056810, 32) {
2500*4882a593Smuzhiyun 		PORT159_DATA,	PORT158_DATA,	PORT157_DATA,	PORT156_DATA,
2501*4882a593Smuzhiyun 		PORT155_DATA,	PORT154_DATA,	PORT153_DATA,	PORT152_DATA,
2502*4882a593Smuzhiyun 		PORT151_DATA,	PORT150_DATA,	PORT149_DATA,	PORT148_DATA,
2503*4882a593Smuzhiyun 		PORT147_DATA,	PORT146_DATA,	PORT145_DATA,	PORT144_DATA,
2504*4882a593Smuzhiyun 		PORT143_DATA,	PORT142_DATA,	PORT141_DATA,	PORT140_DATA,
2505*4882a593Smuzhiyun 		PORT139_DATA,	PORT138_DATA,	PORT137_DATA,	PORT136_DATA,
2506*4882a593Smuzhiyun 		PORT135_DATA,	PORT134_DATA,	PORT133_DATA,	PORT132_DATA,
2507*4882a593Smuzhiyun 		PORT131_DATA,	PORT130_DATA,	PORT129_DATA,	PORT128_DATA }
2508*4882a593Smuzhiyun 	},
2509*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTR191_160DR", 0xe6056814, 32) {
2510*4882a593Smuzhiyun 		PORT191_DATA,	PORT190_DATA,	PORT189_DATA,	PORT188_DATA,
2511*4882a593Smuzhiyun 		PORT187_DATA,	PORT186_DATA,	PORT185_DATA,	PORT184_DATA,
2512*4882a593Smuzhiyun 		PORT183_DATA,	PORT182_DATA,	PORT181_DATA,	PORT180_DATA,
2513*4882a593Smuzhiyun 		PORT179_DATA,	PORT178_DATA,	PORT177_DATA,	PORT176_DATA,
2514*4882a593Smuzhiyun 		PORT175_DATA,	PORT174_DATA,	PORT173_DATA,	PORT172_DATA,
2515*4882a593Smuzhiyun 		PORT171_DATA,	PORT170_DATA,	PORT169_DATA,	PORT168_DATA,
2516*4882a593Smuzhiyun 		PORT167_DATA,	PORT166_DATA,	PORT165_DATA,	PORT164_DATA,
2517*4882a593Smuzhiyun 		PORT163_DATA,	PORT162_DATA,	PORT161_DATA,	PORT160_DATA }
2518*4882a593Smuzhiyun 	},
2519*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTR223_192DR", 0xe6056818, 32) {
2520*4882a593Smuzhiyun 		0, 0, 0, 0,
2521*4882a593Smuzhiyun 		0, 0, 0, 0,
2522*4882a593Smuzhiyun 		0, 0, 0, 0,
2523*4882a593Smuzhiyun 		0, 0,				PORT209_DATA,	PORT208_DATA,
2524*4882a593Smuzhiyun 		PORT207_DATA,	PORT206_DATA,	PORT205_DATA,	PORT204_DATA,
2525*4882a593Smuzhiyun 		PORT203_DATA,	PORT202_DATA,	PORT201_DATA,	PORT200_DATA,
2526*4882a593Smuzhiyun 		PORT199_DATA,	PORT198_DATA,	PORT197_DATA,	PORT196_DATA,
2527*4882a593Smuzhiyun 		PORT195_DATA,	PORT194_DATA,	PORT193_DATA,	PORT192_DATA }
2528*4882a593Smuzhiyun 	},
2529*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTU223_192DR", 0xe6057818, 32) {
2530*4882a593Smuzhiyun 		0, 0, 0, 0,
2531*4882a593Smuzhiyun 		0, 0, 0, 0,
2532*4882a593Smuzhiyun 		0, 0, 0, 0,
2533*4882a593Smuzhiyun 		PORT211_DATA,	PORT210_DATA, 0, 0,
2534*4882a593Smuzhiyun 		0, 0, 0, 0,
2535*4882a593Smuzhiyun 		0, 0, 0, 0,
2536*4882a593Smuzhiyun 		0, 0, 0, 0,
2537*4882a593Smuzhiyun 		0, 0, 0, 0 }
2538*4882a593Smuzhiyun 	},
2539*4882a593Smuzhiyun 	{ },
2540*4882a593Smuzhiyun };
2541*4882a593Smuzhiyun 
2542*4882a593Smuzhiyun static struct pinmux_irq pinmux_irqs[] = {
2543*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x0200), PORT2_FN0,	 PORT13_FN0),	/* IRQ0A */
2544*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x0220), PORT20_FN0),		/* IRQ1A */
2545*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x0240), PORT11_FN0,	 PORT12_FN0),	/* IRQ2A */
2546*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x0260), PORT10_FN0,	 PORT14_FN0),	/* IRQ3A */
2547*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x0280), PORT15_FN0,	 PORT172_FN0),	/* IRQ4A */
2548*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x02A0), PORT0_FN0,	 PORT1_FN0),	/* IRQ5A */
2549*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x02C0), PORT121_FN0, PORT173_FN0),	/* IRQ6A */
2550*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x02E0), PORT120_FN0, PORT209_FN0),	/* IRQ7A */
2551*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x0300), PORT119_FN0),		/* IRQ8A */
2552*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x0320), PORT118_FN0, PORT210_FN0),	/* IRQ9A */
2553*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x0340), PORT19_FN0),		/* IRQ10A */
2554*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x0360), PORT104_FN0),		/* IRQ11A */
2555*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x0380), PORT42_FN0,	 PORT97_FN0),	/* IRQ12A */
2556*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x03A0), PORT64_FN0,	 PORT98_FN0),	/* IRQ13A */
2557*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x03C0), PORT63_FN0,	 PORT99_FN0),	/* IRQ14A */
2558*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x03E0), PORT62_FN0,	 PORT100_FN0),	/* IRQ15A */
2559*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x3200), PORT68_FN0,	 PORT211_FN0),	/* IRQ16A */
2560*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x3220), PORT69_FN0),		/* IRQ17A */
2561*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x3240), PORT70_FN0),		/* IRQ18A */
2562*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x3260), PORT71_FN0),		/* IRQ19A */
2563*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x3280), PORT67_FN0),		/* IRQ20A */
2564*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x32A0), PORT202_FN0),		/* IRQ21A */
2565*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x32C0), PORT95_FN0),		/* IRQ22A */
2566*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x32E0), PORT96_FN0),		/* IRQ23A */
2567*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x3300), PORT180_FN0),		/* IRQ24A */
2568*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x3320), PORT38_FN0),		/* IRQ25A */
2569*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x3340), PORT58_FN0,	 PORT81_FN0),	/* IRQ26A */
2570*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x3360), PORT57_FN0,	 PORT168_FN0),	/* IRQ27A */
2571*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x3380), PORT56_FN0,	 PORT169_FN0),	/* IRQ28A */
2572*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x33A0), PORT50_FN0,	 PORT170_FN0),	/* IRQ29A */
2573*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x33C0), PORT49_FN0,	 PORT171_FN0),	/* IRQ30A */
2574*4882a593Smuzhiyun 	PINMUX_IRQ(evt2irq(0x33E0), PORT41_FN0,	 PORT167_FN0),	/* IRQ31A */
2575*4882a593Smuzhiyun };
2576*4882a593Smuzhiyun 
2577*4882a593Smuzhiyun static struct pinmux_info r8a7740_pinmux_info = {
2578*4882a593Smuzhiyun 	.name		= "r8a7740_pfc",
2579*4882a593Smuzhiyun 	.reserved_id	= PINMUX_RESERVED,
2580*4882a593Smuzhiyun 	.data		= { PINMUX_DATA_BEGIN,
2581*4882a593Smuzhiyun 			    PINMUX_DATA_END },
2582*4882a593Smuzhiyun 	.input		= { PINMUX_INPUT_BEGIN,
2583*4882a593Smuzhiyun 			    PINMUX_INPUT_END },
2584*4882a593Smuzhiyun 	.input_pu	= { PINMUX_INPUT_PULLUP_BEGIN,
2585*4882a593Smuzhiyun 			    PINMUX_INPUT_PULLUP_END },
2586*4882a593Smuzhiyun 	.input_pd	= { PINMUX_INPUT_PULLDOWN_BEGIN,
2587*4882a593Smuzhiyun 			    PINMUX_INPUT_PULLDOWN_END },
2588*4882a593Smuzhiyun 	.output		= { PINMUX_OUTPUT_BEGIN,
2589*4882a593Smuzhiyun 			    PINMUX_OUTPUT_END },
2590*4882a593Smuzhiyun 	.mark		= { PINMUX_MARK_BEGIN,
2591*4882a593Smuzhiyun 			    PINMUX_MARK_END },
2592*4882a593Smuzhiyun 	.function	= { PINMUX_FUNCTION_BEGIN,
2593*4882a593Smuzhiyun 			    PINMUX_FUNCTION_END },
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun 	.first_gpio	= GPIO_PORT0,
2596*4882a593Smuzhiyun 	.last_gpio	= GPIO_FN_TRACEAUD_FROM_MEMC,
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun 	.gpios		= pinmux_gpios,
2599*4882a593Smuzhiyun 	.cfg_regs	= pinmux_config_regs,
2600*4882a593Smuzhiyun 	.data_regs	= pinmux_data_regs,
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	.gpio_data	= pinmux_data,
2603*4882a593Smuzhiyun 	.gpio_data_size	= ARRAY_SIZE(pinmux_data),
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	.gpio_irq	= pinmux_irqs,
2606*4882a593Smuzhiyun 	.gpio_irq_size	= ARRAY_SIZE(pinmux_irqs),
2607*4882a593Smuzhiyun };
2608*4882a593Smuzhiyun 
r8a7740_pinmux_init(void)2609*4882a593Smuzhiyun void r8a7740_pinmux_init(void)
2610*4882a593Smuzhiyun {
2611*4882a593Smuzhiyun 	register_pinmux(&r8a7740_pinmux_info);
2612*4882a593Smuzhiyun }
2613