| /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/soc/imx/ |
| H A D | fsl,aips-bus.yaml | 1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/soc/imx/fsl,aips-bus.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 10 - Peng Fan <peng.fan@nxp.com> 14 AHB bus and peripherals with the lower bandwidth IP Slave (IPS) 21 const: fsl,aips-bus 23 - compatible 28 - const: fsl,aips-bus 29 - const: simple-bus [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/dts/ |
| H A D | vf.dtsi | 4 * SPDX-License-Identifier: GPL-2.0+ or X11 7 #include <dt-bindings/gpio/gpio.h> 29 #address-cells = <1>; 30 #size-cells = <1>; 31 compatible = "simple-bus"; 34 aips0: aips-bus@40000000 { 35 compatible = "fsl,aips-bus", "simple-bus"; 36 #address-cells = <1>; 37 #size-cells = <1>; 42 compatible = "fsl,vf610-lpuart"; [all …]
|
| H A D | imx53.dtsi | 10 * http://www.opensource.org/licenses/gpl-license.html 15 #include "imx53-pinfunc.h" 16 #include <dt-bindings/clock/imx5-clock.h> 17 #include <dt-bindings/gpio/gpio.h> 18 #include <dt-bindings/input/input.h> 19 #include <dt-bindings/interrupt-controller/irq.h> 27 #address-cells = <1>; 28 #size-cells = <1>; 29 compatible = "simple-bus"; 32 aips@50000000 { /* AIPS1 */ [all …]
|
| H A D | imx6dl.dtsi | 11 #include <dt-bindings/interrupt-controller/irq.h> 12 #include "imx6dl-pinfunc.h" 21 #address-cells = <1>; 22 #size-cells = <0>; 25 compatible = "arm,cortex-a9"; 28 next-level-cache = <&L2>; 29 operating-points = < 35 fsl,soc-operating-points = < 36 /* ARM kHz SOC-PU uV */ 41 clock-latency = <61036>; /* two CLK32 periods */ [all …]
|
| H A D | imx7s.dtsi | 5 * This file is dual-licensed: you can use it either under the terms 44 #include <dt-bindings/clock/imx7d-clock.h> 45 #include <dt-bindings/gpio/gpio.h> 46 #include <dt-bindings/input/input.h> 47 #include <dt-bindings/interrupt-controller/arm-gic.h> 48 #include "imx7d-pinfunc.h" 51 #address-cells = <1>; 52 #size-cells = <1>; 55 * pre-existing /chosen node to be available to insert the 57 * Also for U-Boot there must be a pre-existing /memory node. [all …]
|
| H A D | imx6ull.dtsi | 2 * Copyright 2015-2016 Freescale Semiconductor, Inc. 9 #include <dt-bindings/clock/imx6ul-clock.h> 10 #include <dt-bindings/gpio/gpio.h> 11 #include <dt-bindings/interrupt-controller/arm-gic.h> 12 #include "imx6ull-pinfunc.h" 13 #include "imx6ull-pinfunc-snvs.h" 50 #address-cells = <1>; 51 #size-cells = <0>; 54 compatible = "arm,cortex-a7"; 57 clock-latency = <61036>; /* two CLK32 periods */ [all …]
|
| H A D | imx6sx.dtsi | 9 #include <dt-bindings/clock/imx6sx-clock.h> 10 #include <dt-bindings/gpio/gpio.h> 11 #include <dt-bindings/input/input.h> 12 #include <dt-bindings/interrupt-controller/arm-gic.h> 13 #include "imx6sx-pinfunc.h" 53 #address-cells = <1>; 54 #size-cells = <0>; 57 compatible = "arm,cortex-a9"; 60 next-level-cache = <&L2>; 61 operating-points = < [all …]
|
| H A D | imx6sll.dtsi | 9 #include <dt-bindings/clock/imx6sll-clock.h> 10 #include <dt-bindings/gpio/gpio.h> 11 #include <dt-bindings/interrupt-controller/arm-gic.h> 12 #include "imx6sll-pinfunc.h" 43 #address-cells = <1>; 44 #size-cells = <0>; 47 compatible = "arm,cortex-a9"; 50 next-level-cache = <&L2>; 51 operating-points = < 58 fsl,soc-operating-points = < [all …]
|
| H A D | imx6ul.dtsi | 9 #include <dt-bindings/clock/imx6ul-clock.h> 10 #include <dt-bindings/gpio/gpio.h> 11 #include <dt-bindings/input/input.h> 12 #include <dt-bindings/interrupt-controller/arm-gic.h> 13 #include "imx6ul-pinfunc.h" 53 #address-cells = <1>; 54 #size-cells = <0>; 57 compatible = "arm,cortex-a7"; 60 clock-latency = <61036>; /* two CLK32 periods */ 61 operating-points = < [all …]
|
| H A D | imx6sl.dtsi | 10 #include <dt-bindings/interrupt-controller/irq.h> 11 #include "imx6sl-pinfunc.h" 12 #include <dt-bindings/clock/imx6sl-clock.h> 15 #address-cells = <1>; 16 #size-cells = <1>; 19 * pre-existing /chosen node to be available to insert the 21 * Also for U-Boot there must be a pre-existing /memory node. 47 #address-cells = <1>; 48 #size-cells = <0>; 51 compatible = "arm,cortex-a9"; [all …]
|
| H A D | imx6qdl.dtsi | 9 * http://www.opensource.org/licenses/gpl-license.html 13 #include <dt-bindings/clock/imx6qdl-clock.h> 14 #include <dt-bindings/interrupt-controller/arm-gic.h> 52 #address-cells = <1>; 53 #size-cells = <0>; 56 compatible = "fsl,imx-ckil", "fixed-clock"; 57 #clock-cells = <0>; 58 clock-frequency = <32768>; 62 compatible = "fsl,imx-ckih1", "fixed-clock"; 63 #clock-cells = <0>; [all …]
|
| H A D | imx7ulp.dtsi | 2 * Copyright 2015-2016 Freescale Semiconductor, Inc. 9 #include <dt-bindings/clock/imx7ulp-clock.h> 10 #include <dt-bindings/interrupt-controller/arm-gic.h> 11 #include <dt-bindings/gpio/gpio.h> 13 #include "imx7ulp-pinfunc.h" 16 interrupt-parent = <&intc>; 37 #address-cells = <1>; 38 #size-cells = <0>; 41 compatible = "arm,cortex-a7"; 47 reserved-memory { [all …]
|
| H A D | imx6q.dtsi | 11 #include <dt-bindings/interrupt-controller/irq.h> 12 #include "imx6q-pinfunc.h" 22 #address-cells = <1>; 23 #size-cells = <0>; 26 compatible = "arm,cortex-a9"; 29 next-level-cache = <&L2>; 30 operating-points = < 38 fsl,soc-operating-points = < 39 /* ARM kHz SOC-PU uV */ 46 clock-latency = <61036>; /* two CLK32 periods */ [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/boot/dts/ |
| H A D | imx6ull.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0 OR MIT) 6 #include "imx6ull-pinfunc.h" 7 #include "imx6ull-pinfunc-snvs.h" 9 /* Delete UART8 in AIPS-1 (i.MX6UL specific) */ 10 /delete-node/ &uart8; 11 /* Delete CAAM node in AIPS-2 (i.MX6UL specific) */ 12 /delete-node/ &crypto; 15 clock-frequency = <900000000>; 16 operating-points = < 24 fsl,soc-operating-points = < [all …]
|
| H A D | imx25.dtsi | 1 // SPDX-License-Identifier: GPL-2.0+ 5 #include <dt-bindings/gpio/gpio.h> 6 #include "imx25-pinfunc.h" 9 #address-cells = <1>; 10 #size-cells = <1>; 13 * pre-existing /chosen node to be available to insert the 46 #address-cells = <1>; 47 #size-cells = <0>; 50 compatible = "arm,arm926ej-s"; 56 asic: asic-interrupt-controller@68000000 { [all …]
|
| H A D | imx31.dtsi | 1 // SPDX-License-Identifier: GPL-2.0+ 3 // Copyright 2016-2018 Vladimir Zapolskiy <vz@mleia.com> 4 // Copyright 2012 Denis 'GNUtoo' Carikli <GNUtoo@no-log.org> 7 #address-cells = <1>; 8 #size-cells = <1>; 11 * pre-existing /chosen node to be available to insert the 34 #address-cells = <1>; 35 #size-cells = <0>; 38 compatible = "arm,arm1136jf-s"; 44 avic: interrupt-controller@68000000 { [all …]
|
| H A D | imx35.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 7 #include "imx35-pinfunc.h" 10 #address-cells = <1>; 11 #size-cells = <1>; 14 * pre-existing /chosen node to be available to insert the 38 #address-cells = <1>; 39 #size-cells = <0>; 42 compatible = "arm,arm1136jf-s"; 48 avic: avic-interrupt-controller@68000000 { 49 compatible = "fsl,imx35-avic", "fsl,avic"; [all …]
|
| H A D | imx50.dtsi | 1 // SPDX-License-Identifier: GPL-2.0+ 7 #include "imx50-pinfunc.h" 8 #include <dt-bindings/gpio/gpio.h> 9 #include <dt-bindings/clock/imx5-clock.h> 12 #address-cells = <1>; 13 #size-cells = <1>; 16 * pre-existing /chosen node to be available to insert the 47 #address-cells = <1>; 48 #size-cells = <0>; 51 compatible = "arm,cortex-a8"; [all …]
|
| H A D | imx51.dtsi | 1 // SPDX-License-Identifier: GPL-2.0+ 6 #include "imx51-pinfunc.h" 7 #include <dt-bindings/clock/imx5-clock.h> 8 #include <dt-bindings/gpio/gpio.h> 9 #include <dt-bindings/input/input.h> 10 #include <dt-bindings/interrupt-controller/irq.h> 13 #address-cells = <1>; 14 #size-cells = <1>; 17 * pre-existing /chosen node to be available to insert the 42 tzic: tz-interrupt-controller@e0000000 { [all …]
|
| /OK3568_Linux_fs/u-boot/board/gateworks/gw_ventana/ |
| H A D | gw_ventana.c | 6 * SPDX-License-Identifier: GPL-2.0+ 13 #include <asm/arch/mx6-pins.h> 17 #include <asm/mach-imx/boot_mode.h> 18 #include <asm/mach-imx/sata.h> 19 #include <asm/mach-imx/spi.h> 20 #include <asm/mach-imx/video.h> 107 clrsetbits_le32(&mxc_ccm->cs2cdr, in setup_gpmi_nand() 116 setbits_le32(&mxc_ccm->CCGR4, in setup_gpmi_nand() 124 setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK); in setup_gpmi_nand() 197 int board_spi_cs_gpio(unsigned bus, unsigned cs) in board_spi_cs_gpio() argument [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/freescale/ |
| H A D | imx8mn.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 6 #include <dt-bindings/clock/imx8mn-clock.h> 7 #include <dt-bindings/gpio/gpio.h> 8 #include <dt-bindings/input/input.h> 9 #include <dt-bindings/interrupt-controller/arm-gic.h> 10 #include <dt-bindings/thermal/thermal.h> 12 #include "imx8mn-pinfunc.h" 15 interrupt-parent = <&gic>; 16 #address-cells = <2>; 17 #size-cells = <2>; [all …]
|
| H A D | imx8mm.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 6 #include <dt-bindings/clock/imx8mm-clock.h> 7 #include <dt-bindings/gpio/gpio.h> 8 #include <dt-bindings/input/input.h> 9 #include <dt-bindings/interrupt-controller/arm-gic.h> 10 #include <dt-bindings/thermal/thermal.h> 12 #include "imx8mm-pinfunc.h" 15 interrupt-parent = <&gic>; 16 #address-cells = <2>; 17 #size-cells = <2>; [all …]
|
| H A D | imx8mp.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 6 #include <dt-bindings/clock/imx8mp-clock.h> 7 #include <dt-bindings/gpio/gpio.h> 8 #include <dt-bindings/input/input.h> 9 #include <dt-bindings/interrupt-controller/arm-gic.h> 10 #include <dt-bindings/thermal/thermal.h> 12 #include "imx8mp-pinfunc.h" 15 interrupt-parent = <&gic>; 16 #address-cells = <2>; 17 #size-cells = <2>; [all …]
|
| H A D | imx8mq.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 4 * Copyright (C) 2017-2018 Pengutronix, Lucas Stach <kernel@pengutronix.de> 7 #include <dt-bindings/clock/imx8mq-clock.h> 8 #include <dt-bindings/power/imx8mq-power.h> 9 #include <dt-bindings/reset/imx8mq-reset.h> 10 #include <dt-bindings/gpio/gpio.h> 11 #include "dt-bindings/input/input.h" 12 #include <dt-bindings/interrupt-controller/arm-gic.h> 13 #include <dt-bindings/thermal/thermal.h> 14 #include "imx8mq-pinfunc.h" [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-mx35/ |
| H A D | imx-regs.h | 4 * (C) Copyright 2008-2009 Freescale Semiconductor, Inc. 6 * SPDX-License-Identifier: GPL-2.0+ 23 * AIPS 1 50 * AIPS 2 140 #define _PLL_PD(x) (((x) - 1) << 26) 141 #define _PLL_MFD(x) (((x) - 1) << 16) 279 u32 cmp[3]; /* output compare 1-3 */ 280 u32 capt[2]; /* input capture 1-2 */ 313 /* Multi-Layer AHB Crossbar Switch (MAX) registers */ 348 /* AHB <-> IP-Bus Interface (AIPS) */
|