xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/imx6q.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright 2013 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
6*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as
7*4882a593Smuzhiyun * published by the Free Software Foundation.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
12*4882a593Smuzhiyun#include "imx6q-pinfunc.h"
13*4882a593Smuzhiyun#include "imx6qdl.dtsi"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/ {
16*4882a593Smuzhiyun	aliases {
17*4882a593Smuzhiyun		ipu1 = &ipu2;
18*4882a593Smuzhiyun		spi4 = &ecspi5;
19*4882a593Smuzhiyun	};
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun	cpus {
22*4882a593Smuzhiyun		#address-cells = <1>;
23*4882a593Smuzhiyun		#size-cells = <0>;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun		cpu0: cpu@0 {
26*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
27*4882a593Smuzhiyun			device_type = "cpu";
28*4882a593Smuzhiyun			reg = <0>;
29*4882a593Smuzhiyun			next-level-cache = <&L2>;
30*4882a593Smuzhiyun			operating-points = <
31*4882a593Smuzhiyun				/* kHz    uV */
32*4882a593Smuzhiyun				1200000 1275000
33*4882a593Smuzhiyun				996000  1250000
34*4882a593Smuzhiyun				852000  1250000
35*4882a593Smuzhiyun				792000  1175000
36*4882a593Smuzhiyun				396000  975000
37*4882a593Smuzhiyun			>;
38*4882a593Smuzhiyun			fsl,soc-operating-points = <
39*4882a593Smuzhiyun				/* ARM kHz  SOC-PU uV */
40*4882a593Smuzhiyun				1200000 1275000
41*4882a593Smuzhiyun				996000	1250000
42*4882a593Smuzhiyun				852000	1250000
43*4882a593Smuzhiyun				792000	1175000
44*4882a593Smuzhiyun				396000	1175000
45*4882a593Smuzhiyun			>;
46*4882a593Smuzhiyun			clock-latency = <61036>; /* two CLK32 periods */
47*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_ARM>,
48*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
49*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_STEP>,
50*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_PLL1_SW>,
51*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_PLL1_SYS>;
52*4882a593Smuzhiyun			clock-names = "arm", "pll2_pfd2_396m", "step",
53*4882a593Smuzhiyun				      "pll1_sw", "pll1_sys";
54*4882a593Smuzhiyun			arm-supply = <&reg_arm>;
55*4882a593Smuzhiyun			pu-supply = <&reg_pu>;
56*4882a593Smuzhiyun			soc-supply = <&reg_soc>;
57*4882a593Smuzhiyun		};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun		cpu@1 {
60*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
61*4882a593Smuzhiyun			device_type = "cpu";
62*4882a593Smuzhiyun			reg = <1>;
63*4882a593Smuzhiyun			next-level-cache = <&L2>;
64*4882a593Smuzhiyun		};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun		cpu@2 {
67*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
68*4882a593Smuzhiyun			device_type = "cpu";
69*4882a593Smuzhiyun			reg = <2>;
70*4882a593Smuzhiyun			next-level-cache = <&L2>;
71*4882a593Smuzhiyun		};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun		cpu@3 {
74*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
75*4882a593Smuzhiyun			device_type = "cpu";
76*4882a593Smuzhiyun			reg = <3>;
77*4882a593Smuzhiyun			next-level-cache = <&L2>;
78*4882a593Smuzhiyun		};
79*4882a593Smuzhiyun	};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun	soc {
82*4882a593Smuzhiyun		ocram: sram@00900000 {
83*4882a593Smuzhiyun			compatible = "mmio-sram";
84*4882a593Smuzhiyun			reg = <0x00900000 0x40000>;
85*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_OCRAM>;
86*4882a593Smuzhiyun		};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun		aips-bus@02000000 { /* AIPS1 */
89*4882a593Smuzhiyun			spba-bus@02000000 {
90*4882a593Smuzhiyun				ecspi5: ecspi@02018000 {
91*4882a593Smuzhiyun					#address-cells = <1>;
92*4882a593Smuzhiyun					#size-cells = <0>;
93*4882a593Smuzhiyun					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
94*4882a593Smuzhiyun					reg = <0x02018000 0x4000>;
95*4882a593Smuzhiyun					interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>;
96*4882a593Smuzhiyun					clocks = <&clks IMX6Q_CLK_ECSPI5>,
97*4882a593Smuzhiyun						 <&clks IMX6Q_CLK_ECSPI5>;
98*4882a593Smuzhiyun					clock-names = "ipg", "per";
99*4882a593Smuzhiyun					dmas = <&sdma 11 7 1>, <&sdma 12 7 2>;
100*4882a593Smuzhiyun					dma-names = "rx", "tx";
101*4882a593Smuzhiyun					status = "disabled";
102*4882a593Smuzhiyun				};
103*4882a593Smuzhiyun			};
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun			iomuxc: iomuxc@020e0000 {
106*4882a593Smuzhiyun				compatible = "fsl,imx6q-iomuxc";
107*4882a593Smuzhiyun			};
108*4882a593Smuzhiyun		};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun		sata: sata@02200000 {
111*4882a593Smuzhiyun			compatible = "fsl,imx6q-ahci";
112*4882a593Smuzhiyun			reg = <0x02200000 0x4000>;
113*4882a593Smuzhiyun			interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>;
114*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_SATA>,
115*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_SATA_REF_100M>,
116*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_AHB>;
117*4882a593Smuzhiyun			clock-names = "sata", "sata_ref", "ahb";
118*4882a593Smuzhiyun			status = "disabled";
119*4882a593Smuzhiyun		};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun		gpu_vg: gpu@02204000 {
122*4882a593Smuzhiyun			compatible = "vivante,gc";
123*4882a593Smuzhiyun			reg = <0x02204000 0x4000>;
124*4882a593Smuzhiyun			interrupts = <0 11 IRQ_TYPE_LEVEL_HIGH>;
125*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_OPENVG_AXI>,
126*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_GPU2D_CORE>;
127*4882a593Smuzhiyun			clock-names = "bus", "core";
128*4882a593Smuzhiyun			power-domains = <&gpc 1>;
129*4882a593Smuzhiyun		};
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun		ipu2: ipu@02800000 {
132*4882a593Smuzhiyun			#address-cells = <1>;
133*4882a593Smuzhiyun			#size-cells = <0>;
134*4882a593Smuzhiyun			compatible = "fsl,imx6q-ipu";
135*4882a593Smuzhiyun			reg = <0x02800000 0x400000>;
136*4882a593Smuzhiyun			interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>,
137*4882a593Smuzhiyun				     <0 7 IRQ_TYPE_LEVEL_HIGH>;
138*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_IPU2>,
139*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_IPU2_DI0>,
140*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_IPU2_DI1>;
141*4882a593Smuzhiyun			clock-names = "bus", "di0", "di1";
142*4882a593Smuzhiyun			resets = <&src 4>;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun			ipu2_csi0: port@0 {
145*4882a593Smuzhiyun				reg = <0>;
146*4882a593Smuzhiyun			};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun			ipu2_csi1: port@1 {
149*4882a593Smuzhiyun				reg = <1>;
150*4882a593Smuzhiyun			};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun			ipu2_di0: port@2 {
153*4882a593Smuzhiyun				#address-cells = <1>;
154*4882a593Smuzhiyun				#size-cells = <0>;
155*4882a593Smuzhiyun				reg = <2>;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun				ipu2_di0_disp0: disp0-endpoint {
158*4882a593Smuzhiyun				};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun				ipu2_di0_hdmi: hdmi-endpoint {
161*4882a593Smuzhiyun					remote-endpoint = <&hdmi_mux_2>;
162*4882a593Smuzhiyun				};
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun				ipu2_di0_mipi: mipi-endpoint {
165*4882a593Smuzhiyun					remote-endpoint = <&mipi_mux_2>;
166*4882a593Smuzhiyun				};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun				ipu2_di0_lvds0: lvds0-endpoint {
169*4882a593Smuzhiyun					remote-endpoint = <&lvds0_mux_2>;
170*4882a593Smuzhiyun				};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun				ipu2_di0_lvds1: lvds1-endpoint {
173*4882a593Smuzhiyun					remote-endpoint = <&lvds1_mux_2>;
174*4882a593Smuzhiyun				};
175*4882a593Smuzhiyun			};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun			ipu2_di1: port@3 {
178*4882a593Smuzhiyun				#address-cells = <1>;
179*4882a593Smuzhiyun				#size-cells = <0>;
180*4882a593Smuzhiyun				reg = <3>;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun				ipu2_di1_hdmi: hdmi-endpoint {
183*4882a593Smuzhiyun					remote-endpoint = <&hdmi_mux_3>;
184*4882a593Smuzhiyun				};
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun				ipu2_di1_mipi: mipi-endpoint {
187*4882a593Smuzhiyun					remote-endpoint = <&mipi_mux_3>;
188*4882a593Smuzhiyun				};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun				ipu2_di1_lvds0: lvds0-endpoint {
191*4882a593Smuzhiyun					remote-endpoint = <&lvds0_mux_3>;
192*4882a593Smuzhiyun				};
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun				ipu2_di1_lvds1: lvds1-endpoint {
195*4882a593Smuzhiyun					remote-endpoint = <&lvds1_mux_3>;
196*4882a593Smuzhiyun				};
197*4882a593Smuzhiyun			};
198*4882a593Smuzhiyun		};
199*4882a593Smuzhiyun	};
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun	display-subsystem {
202*4882a593Smuzhiyun		compatible = "fsl,imx-display-subsystem";
203*4882a593Smuzhiyun		ports = <&ipu1_di0>, <&ipu1_di1>, <&ipu2_di0>, <&ipu2_di1>;
204*4882a593Smuzhiyun	};
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun	gpu-subsystem {
207*4882a593Smuzhiyun		compatible = "fsl,imx-gpu-subsystem";
208*4882a593Smuzhiyun		cores = <&gpu_2d>, <&gpu_3d>, <&gpu_vg>;
209*4882a593Smuzhiyun	};
210*4882a593Smuzhiyun};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun&hdmi {
213*4882a593Smuzhiyun	compatible = "fsl,imx6q-hdmi";
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun	port@2 {
216*4882a593Smuzhiyun		reg = <2>;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun		hdmi_mux_2: endpoint {
219*4882a593Smuzhiyun			remote-endpoint = <&ipu2_di0_hdmi>;
220*4882a593Smuzhiyun		};
221*4882a593Smuzhiyun	};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun	port@3 {
224*4882a593Smuzhiyun		reg = <3>;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun		hdmi_mux_3: endpoint {
227*4882a593Smuzhiyun			remote-endpoint = <&ipu2_di1_hdmi>;
228*4882a593Smuzhiyun		};
229*4882a593Smuzhiyun	};
230*4882a593Smuzhiyun};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun&ldb {
233*4882a593Smuzhiyun	clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, <&clks IMX6QDL_CLK_LDB_DI1_SEL>,
234*4882a593Smuzhiyun		 <&clks IMX6QDL_CLK_IPU1_DI0_SEL>, <&clks IMX6QDL_CLK_IPU1_DI1_SEL>,
235*4882a593Smuzhiyun		 <&clks IMX6QDL_CLK_IPU2_DI0_SEL>, <&clks IMX6QDL_CLK_IPU2_DI1_SEL>,
236*4882a593Smuzhiyun		 <&clks IMX6QDL_CLK_LDB_DI0>, <&clks IMX6QDL_CLK_LDB_DI1>;
237*4882a593Smuzhiyun	clock-names = "di0_pll", "di1_pll",
238*4882a593Smuzhiyun		      "di0_sel", "di1_sel", "di2_sel", "di3_sel",
239*4882a593Smuzhiyun		      "di0", "di1";
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun	lvds-channel@0 {
242*4882a593Smuzhiyun		port@2 {
243*4882a593Smuzhiyun			reg = <2>;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun			lvds0_mux_2: endpoint {
246*4882a593Smuzhiyun				remote-endpoint = <&ipu2_di0_lvds0>;
247*4882a593Smuzhiyun			};
248*4882a593Smuzhiyun		};
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun		port@3 {
251*4882a593Smuzhiyun			reg = <3>;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun			lvds0_mux_3: endpoint {
254*4882a593Smuzhiyun				remote-endpoint = <&ipu2_di1_lvds0>;
255*4882a593Smuzhiyun			};
256*4882a593Smuzhiyun		};
257*4882a593Smuzhiyun	};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun	lvds-channel@1 {
260*4882a593Smuzhiyun		port@2 {
261*4882a593Smuzhiyun			reg = <2>;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun			lvds1_mux_2: endpoint {
264*4882a593Smuzhiyun				remote-endpoint = <&ipu2_di0_lvds1>;
265*4882a593Smuzhiyun			};
266*4882a593Smuzhiyun		};
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun		port@3 {
269*4882a593Smuzhiyun			reg = <3>;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun			lvds1_mux_3: endpoint {
272*4882a593Smuzhiyun				remote-endpoint = <&ipu2_di1_lvds1>;
273*4882a593Smuzhiyun			};
274*4882a593Smuzhiyun		};
275*4882a593Smuzhiyun	};
276*4882a593Smuzhiyun};
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun&mipi_dsi {
279*4882a593Smuzhiyun	ports {
280*4882a593Smuzhiyun		port@2 {
281*4882a593Smuzhiyun			reg = <2>;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun			mipi_mux_2: endpoint {
284*4882a593Smuzhiyun				remote-endpoint = <&ipu2_di0_mipi>;
285*4882a593Smuzhiyun			};
286*4882a593Smuzhiyun		};
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun		port@3 {
289*4882a593Smuzhiyun			reg = <3>;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun			mipi_mux_3: endpoint {
292*4882a593Smuzhiyun				remote-endpoint = <&ipu2_di1_mipi>;
293*4882a593Smuzhiyun			};
294*4882a593Smuzhiyun		};
295*4882a593Smuzhiyun	};
296*4882a593Smuzhiyun};
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun&vpu {
299*4882a593Smuzhiyun	compatible = "fsl,imx6q-vpu", "cnm,coda960";
300*4882a593Smuzhiyun};
301