1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2019 NXP 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/clock/imx8mn-clock.h> 7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 8*4882a593Smuzhiyun#include <dt-bindings/input/input.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun#include "imx8mn-pinfunc.h" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun interrupt-parent = <&gic>; 16*4882a593Smuzhiyun #address-cells = <2>; 17*4882a593Smuzhiyun #size-cells = <2>; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun aliases { 20*4882a593Smuzhiyun ethernet0 = &fec1; 21*4882a593Smuzhiyun gpio0 = &gpio1; 22*4882a593Smuzhiyun gpio1 = &gpio2; 23*4882a593Smuzhiyun gpio2 = &gpio3; 24*4882a593Smuzhiyun gpio3 = &gpio4; 25*4882a593Smuzhiyun gpio4 = &gpio5; 26*4882a593Smuzhiyun i2c0 = &i2c1; 27*4882a593Smuzhiyun i2c1 = &i2c2; 28*4882a593Smuzhiyun i2c2 = &i2c3; 29*4882a593Smuzhiyun i2c3 = &i2c4; 30*4882a593Smuzhiyun mmc0 = &usdhc1; 31*4882a593Smuzhiyun mmc1 = &usdhc2; 32*4882a593Smuzhiyun mmc2 = &usdhc3; 33*4882a593Smuzhiyun serial0 = &uart1; 34*4882a593Smuzhiyun serial1 = &uart2; 35*4882a593Smuzhiyun serial2 = &uart3; 36*4882a593Smuzhiyun serial3 = &uart4; 37*4882a593Smuzhiyun spi0 = &ecspi1; 38*4882a593Smuzhiyun spi1 = &ecspi2; 39*4882a593Smuzhiyun spi2 = &ecspi3; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun cpus { 43*4882a593Smuzhiyun #address-cells = <1>; 44*4882a593Smuzhiyun #size-cells = <0>; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun idle-states { 47*4882a593Smuzhiyun entry-method = "psci"; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun cpu_pd_wait: cpu-pd-wait { 50*4882a593Smuzhiyun compatible = "arm,idle-state"; 51*4882a593Smuzhiyun arm,psci-suspend-param = <0x0010033>; 52*4882a593Smuzhiyun local-timer-stop; 53*4882a593Smuzhiyun entry-latency-us = <1000>; 54*4882a593Smuzhiyun exit-latency-us = <700>; 55*4882a593Smuzhiyun min-residency-us = <2700>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun A53_0: cpu@0 { 60*4882a593Smuzhiyun device_type = "cpu"; 61*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 62*4882a593Smuzhiyun reg = <0x0>; 63*4882a593Smuzhiyun clock-latency = <61036>; 64*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_ARM>; 65*4882a593Smuzhiyun enable-method = "psci"; 66*4882a593Smuzhiyun next-level-cache = <&A53_L2>; 67*4882a593Smuzhiyun operating-points-v2 = <&a53_opp_table>; 68*4882a593Smuzhiyun nvmem-cells = <&cpu_speed_grade>; 69*4882a593Smuzhiyun nvmem-cell-names = "speed_grade"; 70*4882a593Smuzhiyun cpu-idle-states = <&cpu_pd_wait>; 71*4882a593Smuzhiyun #cooling-cells = <2>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun A53_1: cpu@1 { 75*4882a593Smuzhiyun device_type = "cpu"; 76*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 77*4882a593Smuzhiyun reg = <0x1>; 78*4882a593Smuzhiyun clock-latency = <61036>; 79*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_ARM>; 80*4882a593Smuzhiyun enable-method = "psci"; 81*4882a593Smuzhiyun next-level-cache = <&A53_L2>; 82*4882a593Smuzhiyun operating-points-v2 = <&a53_opp_table>; 83*4882a593Smuzhiyun cpu-idle-states = <&cpu_pd_wait>; 84*4882a593Smuzhiyun #cooling-cells = <2>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun A53_2: cpu@2 { 88*4882a593Smuzhiyun device_type = "cpu"; 89*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 90*4882a593Smuzhiyun reg = <0x2>; 91*4882a593Smuzhiyun clock-latency = <61036>; 92*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_ARM>; 93*4882a593Smuzhiyun enable-method = "psci"; 94*4882a593Smuzhiyun next-level-cache = <&A53_L2>; 95*4882a593Smuzhiyun operating-points-v2 = <&a53_opp_table>; 96*4882a593Smuzhiyun cpu-idle-states = <&cpu_pd_wait>; 97*4882a593Smuzhiyun #cooling-cells = <2>; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun A53_3: cpu@3 { 101*4882a593Smuzhiyun device_type = "cpu"; 102*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 103*4882a593Smuzhiyun reg = <0x3>; 104*4882a593Smuzhiyun clock-latency = <61036>; 105*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_ARM>; 106*4882a593Smuzhiyun enable-method = "psci"; 107*4882a593Smuzhiyun next-level-cache = <&A53_L2>; 108*4882a593Smuzhiyun operating-points-v2 = <&a53_opp_table>; 109*4882a593Smuzhiyun cpu-idle-states = <&cpu_pd_wait>; 110*4882a593Smuzhiyun #cooling-cells = <2>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun A53_L2: l2-cache0 { 114*4882a593Smuzhiyun compatible = "cache"; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun a53_opp_table: opp-table { 119*4882a593Smuzhiyun compatible = "operating-points-v2"; 120*4882a593Smuzhiyun opp-shared; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun opp-1200000000 { 123*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 124*4882a593Smuzhiyun opp-microvolt = <850000>; 125*4882a593Smuzhiyun opp-supported-hw = <0xb00>, <0x7>; 126*4882a593Smuzhiyun clock-latency-ns = <150000>; 127*4882a593Smuzhiyun opp-suspend; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun opp-1400000000 { 131*4882a593Smuzhiyun opp-hz = /bits/ 64 <1400000000>; 132*4882a593Smuzhiyun opp-microvolt = <950000>; 133*4882a593Smuzhiyun opp-supported-hw = <0x300>, <0x7>; 134*4882a593Smuzhiyun clock-latency-ns = <150000>; 135*4882a593Smuzhiyun opp-suspend; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun opp-1500000000 { 139*4882a593Smuzhiyun opp-hz = /bits/ 64 <1500000000>; 140*4882a593Smuzhiyun opp-microvolt = <1000000>; 141*4882a593Smuzhiyun opp-supported-hw = <0x100>, <0x3>; 142*4882a593Smuzhiyun clock-latency-ns = <150000>; 143*4882a593Smuzhiyun opp-suspend; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun osc_32k: clock-osc-32k { 148*4882a593Smuzhiyun compatible = "fixed-clock"; 149*4882a593Smuzhiyun #clock-cells = <0>; 150*4882a593Smuzhiyun clock-frequency = <32768>; 151*4882a593Smuzhiyun clock-output-names = "osc_32k"; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun osc_24m: clock-osc-24m { 155*4882a593Smuzhiyun compatible = "fixed-clock"; 156*4882a593Smuzhiyun #clock-cells = <0>; 157*4882a593Smuzhiyun clock-frequency = <24000000>; 158*4882a593Smuzhiyun clock-output-names = "osc_24m"; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun clk_ext1: clock-ext1 { 162*4882a593Smuzhiyun compatible = "fixed-clock"; 163*4882a593Smuzhiyun #clock-cells = <0>; 164*4882a593Smuzhiyun clock-frequency = <133000000>; 165*4882a593Smuzhiyun clock-output-names = "clk_ext1"; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun clk_ext2: clock-ext2 { 169*4882a593Smuzhiyun compatible = "fixed-clock"; 170*4882a593Smuzhiyun #clock-cells = <0>; 171*4882a593Smuzhiyun clock-frequency = <133000000>; 172*4882a593Smuzhiyun clock-output-names = "clk_ext2"; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun clk_ext3: clock-ext3 { 176*4882a593Smuzhiyun compatible = "fixed-clock"; 177*4882a593Smuzhiyun #clock-cells = <0>; 178*4882a593Smuzhiyun clock-frequency = <133000000>; 179*4882a593Smuzhiyun clock-output-names = "clk_ext3"; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun clk_ext4: clock-ext4 { 183*4882a593Smuzhiyun compatible = "fixed-clock"; 184*4882a593Smuzhiyun #clock-cells = <0>; 185*4882a593Smuzhiyun clock-frequency= <133000000>; 186*4882a593Smuzhiyun clock-output-names = "clk_ext4"; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun psci { 190*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 191*4882a593Smuzhiyun method = "smc"; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun thermal-zones { 195*4882a593Smuzhiyun cpu-thermal { 196*4882a593Smuzhiyun polling-delay-passive = <250>; 197*4882a593Smuzhiyun polling-delay = <2000>; 198*4882a593Smuzhiyun thermal-sensors = <&tmu>; 199*4882a593Smuzhiyun trips { 200*4882a593Smuzhiyun cpu_alert0: trip0 { 201*4882a593Smuzhiyun temperature = <85000>; 202*4882a593Smuzhiyun hysteresis = <2000>; 203*4882a593Smuzhiyun type = "passive"; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun cpu_crit0: trip1 { 207*4882a593Smuzhiyun temperature = <95000>; 208*4882a593Smuzhiyun hysteresis = <2000>; 209*4882a593Smuzhiyun type = "critical"; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun cooling-maps { 214*4882a593Smuzhiyun map0 { 215*4882a593Smuzhiyun trip = <&cpu_alert0>; 216*4882a593Smuzhiyun cooling-device = 217*4882a593Smuzhiyun <&A53_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 218*4882a593Smuzhiyun <&A53_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 219*4882a593Smuzhiyun <&A53_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 220*4882a593Smuzhiyun <&A53_3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun timer { 227*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 228*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 229*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 230*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 231*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>; 232*4882a593Smuzhiyun clock-frequency = <8000000>; 233*4882a593Smuzhiyun arm,no-tick-in-suspend; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun soc@0 { 237*4882a593Smuzhiyun compatible = "simple-bus"; 238*4882a593Smuzhiyun #address-cells = <1>; 239*4882a593Smuzhiyun #size-cells = <1>; 240*4882a593Smuzhiyun ranges = <0x0 0x0 0x0 0x3e000000>; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun aips1: bus@30000000 { 243*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 244*4882a593Smuzhiyun reg = <0x30000000 0x400000>; 245*4882a593Smuzhiyun #address-cells = <1>; 246*4882a593Smuzhiyun #size-cells = <1>; 247*4882a593Smuzhiyun ranges; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun gpio1: gpio@30200000 { 250*4882a593Smuzhiyun compatible = "fsl,imx8mn-gpio", "fsl,imx35-gpio"; 251*4882a593Smuzhiyun reg = <0x30200000 0x10000>; 252*4882a593Smuzhiyun interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, 253*4882a593Smuzhiyun <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 254*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_GPIO1_ROOT>; 255*4882a593Smuzhiyun gpio-controller; 256*4882a593Smuzhiyun #gpio-cells = <2>; 257*4882a593Smuzhiyun interrupt-controller; 258*4882a593Smuzhiyun #interrupt-cells = <2>; 259*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 10 30>; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun gpio2: gpio@30210000 { 263*4882a593Smuzhiyun compatible = "fsl,imx8mn-gpio", "fsl,imx35-gpio"; 264*4882a593Smuzhiyun reg = <0x30210000 0x10000>; 265*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 266*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 267*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_GPIO2_ROOT>; 268*4882a593Smuzhiyun gpio-controller; 269*4882a593Smuzhiyun #gpio-cells = <2>; 270*4882a593Smuzhiyun interrupt-controller; 271*4882a593Smuzhiyun #interrupt-cells = <2>; 272*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 40 21>; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun gpio3: gpio@30220000 { 276*4882a593Smuzhiyun compatible = "fsl,imx8mn-gpio", "fsl,imx35-gpio"; 277*4882a593Smuzhiyun reg = <0x30220000 0x10000>; 278*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 279*4882a593Smuzhiyun <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 280*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_GPIO3_ROOT>; 281*4882a593Smuzhiyun gpio-controller; 282*4882a593Smuzhiyun #gpio-cells = <2>; 283*4882a593Smuzhiyun interrupt-controller; 284*4882a593Smuzhiyun #interrupt-cells = <2>; 285*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 61 26>; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun gpio4: gpio@30230000 { 289*4882a593Smuzhiyun compatible = "fsl,imx8mn-gpio", "fsl,imx35-gpio"; 290*4882a593Smuzhiyun reg = <0x30230000 0x10000>; 291*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 292*4882a593Smuzhiyun <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 293*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_GPIO4_ROOT>; 294*4882a593Smuzhiyun gpio-controller; 295*4882a593Smuzhiyun #gpio-cells = <2>; 296*4882a593Smuzhiyun interrupt-controller; 297*4882a593Smuzhiyun #interrupt-cells = <2>; 298*4882a593Smuzhiyun gpio-ranges = <&iomuxc 21 108 11>; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun gpio5: gpio@30240000 { 302*4882a593Smuzhiyun compatible = "fsl,imx8mn-gpio", "fsl,imx35-gpio"; 303*4882a593Smuzhiyun reg = <0x30240000 0x10000>; 304*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 305*4882a593Smuzhiyun <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 306*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_GPIO5_ROOT>; 307*4882a593Smuzhiyun gpio-controller; 308*4882a593Smuzhiyun #gpio-cells = <2>; 309*4882a593Smuzhiyun interrupt-controller; 310*4882a593Smuzhiyun #interrupt-cells = <2>; 311*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 119 30>; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun tmu: tmu@30260000 { 315*4882a593Smuzhiyun compatible = "fsl,imx8mn-tmu", "fsl,imx8mm-tmu"; 316*4882a593Smuzhiyun reg = <0x30260000 0x10000>; 317*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_TMU_ROOT>; 318*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun wdog1: watchdog@30280000 { 322*4882a593Smuzhiyun compatible = "fsl,imx8mn-wdt", "fsl,imx21-wdt"; 323*4882a593Smuzhiyun reg = <0x30280000 0x10000>; 324*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 325*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_WDOG1_ROOT>; 326*4882a593Smuzhiyun status = "disabled"; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun wdog2: watchdog@30290000 { 330*4882a593Smuzhiyun compatible = "fsl,imx8mn-wdt", "fsl,imx21-wdt"; 331*4882a593Smuzhiyun reg = <0x30290000 0x10000>; 332*4882a593Smuzhiyun interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 333*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_WDOG2_ROOT>; 334*4882a593Smuzhiyun status = "disabled"; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun wdog3: watchdog@302a0000 { 338*4882a593Smuzhiyun compatible = "fsl,imx8mn-wdt", "fsl,imx21-wdt"; 339*4882a593Smuzhiyun reg = <0x302a0000 0x10000>; 340*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 341*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_WDOG3_ROOT>; 342*4882a593Smuzhiyun status = "disabled"; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun sdma3: dma-controller@302b0000 { 346*4882a593Smuzhiyun compatible = "fsl,imx8mn-sdma", "fsl,imx8mq-sdma"; 347*4882a593Smuzhiyun reg = <0x302b0000 0x10000>; 348*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 349*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_SDMA3_ROOT>, 350*4882a593Smuzhiyun <&clk IMX8MN_CLK_SDMA3_ROOT>; 351*4882a593Smuzhiyun clock-names = "ipg", "ahb"; 352*4882a593Smuzhiyun #dma-cells = <3>; 353*4882a593Smuzhiyun fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun sdma2: dma-controller@302c0000 { 357*4882a593Smuzhiyun compatible = "fsl,imx8mn-sdma", "fsl,imx8mq-sdma"; 358*4882a593Smuzhiyun reg = <0x302c0000 0x10000>; 359*4882a593Smuzhiyun interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 360*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_SDMA2_ROOT>, 361*4882a593Smuzhiyun <&clk IMX8MN_CLK_SDMA2_ROOT>; 362*4882a593Smuzhiyun clock-names = "ipg", "ahb"; 363*4882a593Smuzhiyun #dma-cells = <3>; 364*4882a593Smuzhiyun fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun iomuxc: pinctrl@30330000 { 368*4882a593Smuzhiyun compatible = "fsl,imx8mn-iomuxc"; 369*4882a593Smuzhiyun reg = <0x30330000 0x10000>; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun gpr: iomuxc-gpr@30340000 { 373*4882a593Smuzhiyun compatible = "fsl,imx8mn-iomuxc-gpr", "syscon"; 374*4882a593Smuzhiyun reg = <0x30340000 0x10000>; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun ocotp: efuse@30350000 { 378*4882a593Smuzhiyun compatible = "fsl,imx8mn-ocotp", "fsl,imx8mm-ocotp", "syscon"; 379*4882a593Smuzhiyun reg = <0x30350000 0x10000>; 380*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_OCOTP_ROOT>; 381*4882a593Smuzhiyun #address-cells = <1>; 382*4882a593Smuzhiyun #size-cells = <1>; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun cpu_speed_grade: speed-grade@10 { 385*4882a593Smuzhiyun reg = <0x10 4>; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun anatop: anatop@30360000 { 390*4882a593Smuzhiyun compatible = "fsl,imx8mn-anatop", "fsl,imx8mm-anatop", 391*4882a593Smuzhiyun "syscon"; 392*4882a593Smuzhiyun reg = <0x30360000 0x10000>; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun snvs: snvs@30370000 { 396*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-mon","syscon", "simple-mfd"; 397*4882a593Smuzhiyun reg = <0x30370000 0x10000>; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun snvs_rtc: snvs-rtc-lp { 400*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-mon-rtc-lp"; 401*4882a593Smuzhiyun regmap = <&snvs>; 402*4882a593Smuzhiyun offset = <0x34>; 403*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 404*4882a593Smuzhiyun <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 405*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_SNVS_ROOT>; 406*4882a593Smuzhiyun clock-names = "snvs-rtc"; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun snvs_pwrkey: snvs-powerkey { 410*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-pwrkey"; 411*4882a593Smuzhiyun regmap = <&snvs>; 412*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 413*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_SNVS_ROOT>; 414*4882a593Smuzhiyun clock-names = "snvs-pwrkey"; 415*4882a593Smuzhiyun linux,keycode = <KEY_POWER>; 416*4882a593Smuzhiyun wakeup-source; 417*4882a593Smuzhiyun status = "disabled"; 418*4882a593Smuzhiyun }; 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun clk: clock-controller@30380000 { 422*4882a593Smuzhiyun compatible = "fsl,imx8mn-ccm"; 423*4882a593Smuzhiyun reg = <0x30380000 0x10000>; 424*4882a593Smuzhiyun #clock-cells = <1>; 425*4882a593Smuzhiyun clocks = <&osc_32k>, <&osc_24m>, <&clk_ext1>, <&clk_ext2>, 426*4882a593Smuzhiyun <&clk_ext3>, <&clk_ext4>; 427*4882a593Smuzhiyun clock-names = "osc_32k", "osc_24m", "clk_ext1", "clk_ext2", 428*4882a593Smuzhiyun "clk_ext3", "clk_ext4"; 429*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MN_CLK_A53_SRC>, 430*4882a593Smuzhiyun <&clk IMX8MN_CLK_A53_CORE>, 431*4882a593Smuzhiyun <&clk IMX8MN_CLK_NOC>, 432*4882a593Smuzhiyun <&clk IMX8MN_CLK_AUDIO_AHB>, 433*4882a593Smuzhiyun <&clk IMX8MN_CLK_IPG_AUDIO_ROOT>, 434*4882a593Smuzhiyun <&clk IMX8MN_SYS_PLL3>; 435*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MN_SYS_PLL1_800M>, 436*4882a593Smuzhiyun <&clk IMX8MN_ARM_PLL_OUT>, 437*4882a593Smuzhiyun <&clk IMX8MN_SYS_PLL3_OUT>, 438*4882a593Smuzhiyun <&clk IMX8MN_SYS_PLL1_800M>; 439*4882a593Smuzhiyun assigned-clock-rates = <0>, <0>, <0>, 440*4882a593Smuzhiyun <400000000>, 441*4882a593Smuzhiyun <400000000>, 442*4882a593Smuzhiyun <600000000>; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun src: reset-controller@30390000 { 446*4882a593Smuzhiyun compatible = "fsl,imx8mn-src", "fsl,imx8mq-src", "syscon"; 447*4882a593Smuzhiyun reg = <0x30390000 0x10000>; 448*4882a593Smuzhiyun interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 449*4882a593Smuzhiyun #reset-cells = <1>; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun aips2: bus@30400000 { 454*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 455*4882a593Smuzhiyun reg = <0x30400000 0x400000>; 456*4882a593Smuzhiyun #address-cells = <1>; 457*4882a593Smuzhiyun #size-cells = <1>; 458*4882a593Smuzhiyun ranges; 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun pwm1: pwm@30660000 { 461*4882a593Smuzhiyun compatible = "fsl,imx8mn-pwm", "fsl,imx27-pwm"; 462*4882a593Smuzhiyun reg = <0x30660000 0x10000>; 463*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 464*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_PWM1_ROOT>, 465*4882a593Smuzhiyun <&clk IMX8MN_CLK_PWM1_ROOT>; 466*4882a593Smuzhiyun clock-names = "ipg", "per"; 467*4882a593Smuzhiyun #pwm-cells = <2>; 468*4882a593Smuzhiyun status = "disabled"; 469*4882a593Smuzhiyun }; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun pwm2: pwm@30670000 { 472*4882a593Smuzhiyun compatible = "fsl,imx8mn-pwm", "fsl,imx27-pwm"; 473*4882a593Smuzhiyun reg = <0x30670000 0x10000>; 474*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 475*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_PWM2_ROOT>, 476*4882a593Smuzhiyun <&clk IMX8MN_CLK_PWM2_ROOT>; 477*4882a593Smuzhiyun clock-names = "ipg", "per"; 478*4882a593Smuzhiyun #pwm-cells = <2>; 479*4882a593Smuzhiyun status = "disabled"; 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun pwm3: pwm@30680000 { 483*4882a593Smuzhiyun compatible = "fsl,imx8mn-pwm", "fsl,imx27-pwm"; 484*4882a593Smuzhiyun reg = <0x30680000 0x10000>; 485*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 486*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_PWM3_ROOT>, 487*4882a593Smuzhiyun <&clk IMX8MN_CLK_PWM3_ROOT>; 488*4882a593Smuzhiyun clock-names = "ipg", "per"; 489*4882a593Smuzhiyun #pwm-cells = <2>; 490*4882a593Smuzhiyun status = "disabled"; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun pwm4: pwm@30690000 { 494*4882a593Smuzhiyun compatible = "fsl,imx8mn-pwm", "fsl,imx27-pwm"; 495*4882a593Smuzhiyun reg = <0x30690000 0x10000>; 496*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 497*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_PWM4_ROOT>, 498*4882a593Smuzhiyun <&clk IMX8MN_CLK_PWM4_ROOT>; 499*4882a593Smuzhiyun clock-names = "ipg", "per"; 500*4882a593Smuzhiyun #pwm-cells = <2>; 501*4882a593Smuzhiyun status = "disabled"; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun system_counter: timer@306a0000 { 505*4882a593Smuzhiyun compatible = "nxp,sysctr-timer"; 506*4882a593Smuzhiyun reg = <0x306a0000 0x20000>; 507*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 508*4882a593Smuzhiyun clocks = <&osc_24m>; 509*4882a593Smuzhiyun clock-names = "per"; 510*4882a593Smuzhiyun }; 511*4882a593Smuzhiyun }; 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun aips3: bus@30800000 { 514*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 515*4882a593Smuzhiyun reg = <0x30800000 0x400000>; 516*4882a593Smuzhiyun #address-cells = <1>; 517*4882a593Smuzhiyun #size-cells = <1>; 518*4882a593Smuzhiyun ranges; 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun ecspi1: spi@30820000 { 521*4882a593Smuzhiyun compatible = "fsl,imx8mn-ecspi", "fsl,imx51-ecspi"; 522*4882a593Smuzhiyun #address-cells = <1>; 523*4882a593Smuzhiyun #size-cells = <0>; 524*4882a593Smuzhiyun reg = <0x30820000 0x10000>; 525*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 526*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_ECSPI1_ROOT>, 527*4882a593Smuzhiyun <&clk IMX8MN_CLK_ECSPI1_ROOT>; 528*4882a593Smuzhiyun clock-names = "ipg", "per"; 529*4882a593Smuzhiyun dmas = <&sdma1 0 7 1>, <&sdma1 1 7 2>; 530*4882a593Smuzhiyun dma-names = "rx", "tx"; 531*4882a593Smuzhiyun status = "disabled"; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun ecspi2: spi@30830000 { 535*4882a593Smuzhiyun compatible = "fsl,imx8mn-ecspi", "fsl,imx51-ecspi"; 536*4882a593Smuzhiyun #address-cells = <1>; 537*4882a593Smuzhiyun #size-cells = <0>; 538*4882a593Smuzhiyun reg = <0x30830000 0x10000>; 539*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 540*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_ECSPI2_ROOT>, 541*4882a593Smuzhiyun <&clk IMX8MN_CLK_ECSPI2_ROOT>; 542*4882a593Smuzhiyun clock-names = "ipg", "per"; 543*4882a593Smuzhiyun dmas = <&sdma1 2 7 1>, <&sdma1 3 7 2>; 544*4882a593Smuzhiyun dma-names = "rx", "tx"; 545*4882a593Smuzhiyun status = "disabled"; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun ecspi3: spi@30840000 { 549*4882a593Smuzhiyun compatible = "fsl,imx8mn-ecspi", "fsl,imx51-ecspi"; 550*4882a593Smuzhiyun #address-cells = <1>; 551*4882a593Smuzhiyun #size-cells = <0>; 552*4882a593Smuzhiyun reg = <0x30840000 0x10000>; 553*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 554*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_ECSPI3_ROOT>, 555*4882a593Smuzhiyun <&clk IMX8MN_CLK_ECSPI3_ROOT>; 556*4882a593Smuzhiyun clock-names = "ipg", "per"; 557*4882a593Smuzhiyun dmas = <&sdma1 4 7 1>, <&sdma1 5 7 2>; 558*4882a593Smuzhiyun dma-names = "rx", "tx"; 559*4882a593Smuzhiyun status = "disabled"; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun uart1: serial@30860000 { 563*4882a593Smuzhiyun compatible = "fsl,imx8mn-uart", "fsl,imx6q-uart"; 564*4882a593Smuzhiyun reg = <0x30860000 0x10000>; 565*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 566*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_UART1_ROOT>, 567*4882a593Smuzhiyun <&clk IMX8MN_CLK_UART1_ROOT>; 568*4882a593Smuzhiyun clock-names = "ipg", "per"; 569*4882a593Smuzhiyun dmas = <&sdma1 22 4 0>, <&sdma1 23 4 0>; 570*4882a593Smuzhiyun dma-names = "rx", "tx"; 571*4882a593Smuzhiyun status = "disabled"; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun uart3: serial@30880000 { 575*4882a593Smuzhiyun compatible = "fsl,imx8mn-uart", "fsl,imx6q-uart"; 576*4882a593Smuzhiyun reg = <0x30880000 0x10000>; 577*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 578*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_UART3_ROOT>, 579*4882a593Smuzhiyun <&clk IMX8MN_CLK_UART3_ROOT>; 580*4882a593Smuzhiyun clock-names = "ipg", "per"; 581*4882a593Smuzhiyun dmas = <&sdma1 26 4 0>, <&sdma1 27 4 0>; 582*4882a593Smuzhiyun dma-names = "rx", "tx"; 583*4882a593Smuzhiyun status = "disabled"; 584*4882a593Smuzhiyun }; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun uart2: serial@30890000 { 587*4882a593Smuzhiyun compatible = "fsl,imx8mn-uart", "fsl,imx6q-uart"; 588*4882a593Smuzhiyun reg = <0x30890000 0x10000>; 589*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 590*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_UART2_ROOT>, 591*4882a593Smuzhiyun <&clk IMX8MN_CLK_UART2_ROOT>; 592*4882a593Smuzhiyun clock-names = "ipg", "per"; 593*4882a593Smuzhiyun status = "disabled"; 594*4882a593Smuzhiyun }; 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun crypto: crypto@30900000 { 597*4882a593Smuzhiyun compatible = "fsl,sec-v4.0"; 598*4882a593Smuzhiyun #address-cells = <1>; 599*4882a593Smuzhiyun #size-cells = <1>; 600*4882a593Smuzhiyun reg = <0x30900000 0x40000>; 601*4882a593Smuzhiyun ranges = <0 0x30900000 0x40000>; 602*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 603*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_AHB>, 604*4882a593Smuzhiyun <&clk IMX8MN_CLK_IPG_ROOT>; 605*4882a593Smuzhiyun clock-names = "aclk", "ipg"; 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun sec_jr0: jr@1000 { 608*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 609*4882a593Smuzhiyun reg = <0x1000 0x1000>; 610*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 611*4882a593Smuzhiyun }; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun sec_jr1: jr@2000 { 614*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 615*4882a593Smuzhiyun reg = <0x2000 0x1000>; 616*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun sec_jr2: jr@3000 { 620*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 621*4882a593Smuzhiyun reg = <0x3000 0x1000>; 622*4882a593Smuzhiyun interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 623*4882a593Smuzhiyun }; 624*4882a593Smuzhiyun }; 625*4882a593Smuzhiyun 626*4882a593Smuzhiyun i2c1: i2c@30a20000 { 627*4882a593Smuzhiyun compatible = "fsl,imx8mn-i2c", "fsl,imx21-i2c"; 628*4882a593Smuzhiyun #address-cells = <1>; 629*4882a593Smuzhiyun #size-cells = <0>; 630*4882a593Smuzhiyun reg = <0x30a20000 0x10000>; 631*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 632*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_I2C1_ROOT>; 633*4882a593Smuzhiyun status = "disabled"; 634*4882a593Smuzhiyun }; 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun i2c2: i2c@30a30000 { 637*4882a593Smuzhiyun compatible = "fsl,imx8mn-i2c", "fsl,imx21-i2c"; 638*4882a593Smuzhiyun #address-cells = <1>; 639*4882a593Smuzhiyun #size-cells = <0>; 640*4882a593Smuzhiyun reg = <0x30a30000 0x10000>; 641*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 642*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_I2C2_ROOT>; 643*4882a593Smuzhiyun status = "disabled"; 644*4882a593Smuzhiyun }; 645*4882a593Smuzhiyun 646*4882a593Smuzhiyun i2c3: i2c@30a40000 { 647*4882a593Smuzhiyun #address-cells = <1>; 648*4882a593Smuzhiyun #size-cells = <0>; 649*4882a593Smuzhiyun compatible = "fsl,imx8mn-i2c", "fsl,imx21-i2c"; 650*4882a593Smuzhiyun reg = <0x30a40000 0x10000>; 651*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 652*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_I2C3_ROOT>; 653*4882a593Smuzhiyun status = "disabled"; 654*4882a593Smuzhiyun }; 655*4882a593Smuzhiyun 656*4882a593Smuzhiyun i2c4: i2c@30a50000 { 657*4882a593Smuzhiyun compatible = "fsl,imx8mn-i2c", "fsl,imx21-i2c"; 658*4882a593Smuzhiyun #address-cells = <1>; 659*4882a593Smuzhiyun #size-cells = <0>; 660*4882a593Smuzhiyun reg = <0x30a50000 0x10000>; 661*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 662*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_I2C4_ROOT>; 663*4882a593Smuzhiyun status = "disabled"; 664*4882a593Smuzhiyun }; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun uart4: serial@30a60000 { 667*4882a593Smuzhiyun compatible = "fsl,imx8mn-uart", "fsl,imx6q-uart"; 668*4882a593Smuzhiyun reg = <0x30a60000 0x10000>; 669*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 670*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_UART4_ROOT>, 671*4882a593Smuzhiyun <&clk IMX8MN_CLK_UART4_ROOT>; 672*4882a593Smuzhiyun clock-names = "ipg", "per"; 673*4882a593Smuzhiyun dmas = <&sdma1 28 4 0>, <&sdma1 29 4 0>; 674*4882a593Smuzhiyun dma-names = "rx", "tx"; 675*4882a593Smuzhiyun status = "disabled"; 676*4882a593Smuzhiyun }; 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun mu: mailbox@30aa0000 { 679*4882a593Smuzhiyun compatible = "fsl,imx8mn-mu", "fsl,imx6sx-mu"; 680*4882a593Smuzhiyun reg = <0x30aa0000 0x10000>; 681*4882a593Smuzhiyun interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 682*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_MU_ROOT>; 683*4882a593Smuzhiyun #mbox-cells = <2>; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun usdhc1: mmc@30b40000 { 687*4882a593Smuzhiyun compatible = "fsl,imx8mn-usdhc", "fsl,imx7d-usdhc"; 688*4882a593Smuzhiyun reg = <0x30b40000 0x10000>; 689*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 690*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_IPG_ROOT>, 691*4882a593Smuzhiyun <&clk IMX8MN_CLK_NAND_USDHC_BUS>, 692*4882a593Smuzhiyun <&clk IMX8MN_CLK_USDHC1_ROOT>; 693*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 694*4882a593Smuzhiyun fsl,tuning-start-tap = <20>; 695*4882a593Smuzhiyun fsl,tuning-step= <2>; 696*4882a593Smuzhiyun bus-width = <4>; 697*4882a593Smuzhiyun status = "disabled"; 698*4882a593Smuzhiyun }; 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun usdhc2: mmc@30b50000 { 701*4882a593Smuzhiyun compatible = "fsl,imx8mn-usdhc", "fsl,imx7d-usdhc"; 702*4882a593Smuzhiyun reg = <0x30b50000 0x10000>; 703*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 704*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_IPG_ROOT>, 705*4882a593Smuzhiyun <&clk IMX8MN_CLK_NAND_USDHC_BUS>, 706*4882a593Smuzhiyun <&clk IMX8MN_CLK_USDHC2_ROOT>; 707*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 708*4882a593Smuzhiyun fsl,tuning-start-tap = <20>; 709*4882a593Smuzhiyun fsl,tuning-step= <2>; 710*4882a593Smuzhiyun bus-width = <4>; 711*4882a593Smuzhiyun status = "disabled"; 712*4882a593Smuzhiyun }; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun usdhc3: mmc@30b60000 { 715*4882a593Smuzhiyun compatible = "fsl,imx8mn-usdhc", "fsl,imx7d-usdhc"; 716*4882a593Smuzhiyun reg = <0x30b60000 0x10000>; 717*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 718*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_IPG_ROOT>, 719*4882a593Smuzhiyun <&clk IMX8MN_CLK_NAND_USDHC_BUS>, 720*4882a593Smuzhiyun <&clk IMX8MN_CLK_USDHC3_ROOT>; 721*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 722*4882a593Smuzhiyun fsl,tuning-start-tap = <20>; 723*4882a593Smuzhiyun fsl,tuning-step= <2>; 724*4882a593Smuzhiyun bus-width = <4>; 725*4882a593Smuzhiyun status = "disabled"; 726*4882a593Smuzhiyun }; 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun sdma1: dma-controller@30bd0000 { 729*4882a593Smuzhiyun compatible = "fsl,imx8mn-sdma", "fsl,imx8mq-sdma"; 730*4882a593Smuzhiyun reg = <0x30bd0000 0x10000>; 731*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 732*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_SDMA1_ROOT>, 733*4882a593Smuzhiyun <&clk IMX8MN_CLK_AHB>; 734*4882a593Smuzhiyun clock-names = "ipg", "ahb"; 735*4882a593Smuzhiyun #dma-cells = <3>; 736*4882a593Smuzhiyun fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 737*4882a593Smuzhiyun }; 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun fec1: ethernet@30be0000 { 740*4882a593Smuzhiyun compatible = "fsl,imx8mn-fec", "fsl,imx6sx-fec"; 741*4882a593Smuzhiyun reg = <0x30be0000 0x10000>; 742*4882a593Smuzhiyun interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 743*4882a593Smuzhiyun <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 744*4882a593Smuzhiyun <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 745*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 746*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_ENET1_ROOT>, 747*4882a593Smuzhiyun <&clk IMX8MN_CLK_ENET1_ROOT>, 748*4882a593Smuzhiyun <&clk IMX8MN_CLK_ENET_TIMER>, 749*4882a593Smuzhiyun <&clk IMX8MN_CLK_ENET_REF>, 750*4882a593Smuzhiyun <&clk IMX8MN_CLK_ENET_PHY_REF>; 751*4882a593Smuzhiyun clock-names = "ipg", "ahb", "ptp", 752*4882a593Smuzhiyun "enet_clk_ref", "enet_out"; 753*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MN_CLK_ENET_AXI>, 754*4882a593Smuzhiyun <&clk IMX8MN_CLK_ENET_TIMER>, 755*4882a593Smuzhiyun <&clk IMX8MN_CLK_ENET_REF>, 756*4882a593Smuzhiyun <&clk IMX8MN_CLK_ENET_PHY_REF>; 757*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MN_SYS_PLL1_266M>, 758*4882a593Smuzhiyun <&clk IMX8MN_SYS_PLL2_100M>, 759*4882a593Smuzhiyun <&clk IMX8MN_SYS_PLL2_125M>, 760*4882a593Smuzhiyun <&clk IMX8MN_SYS_PLL2_50M>; 761*4882a593Smuzhiyun assigned-clock-rates = <0>, <100000000>, <125000000>, <0>; 762*4882a593Smuzhiyun fsl,num-tx-queues = <3>; 763*4882a593Smuzhiyun fsl,num-rx-queues = <3>; 764*4882a593Smuzhiyun status = "disabled"; 765*4882a593Smuzhiyun }; 766*4882a593Smuzhiyun 767*4882a593Smuzhiyun }; 768*4882a593Smuzhiyun 769*4882a593Smuzhiyun aips4: bus@32c00000 { 770*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 771*4882a593Smuzhiyun reg = <0x32c00000 0x400000>; 772*4882a593Smuzhiyun #address-cells = <1>; 773*4882a593Smuzhiyun #size-cells = <1>; 774*4882a593Smuzhiyun ranges; 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun usbotg1: usb@32e40000 { 777*4882a593Smuzhiyun compatible = "fsl,imx8mn-usb", "fsl,imx7d-usb"; 778*4882a593Smuzhiyun reg = <0x32e40000 0x200>; 779*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 780*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_USB1_CTRL_ROOT>; 781*4882a593Smuzhiyun clock-names = "usb1_ctrl_root_clk"; 782*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MN_CLK_USB_BUS>; 783*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MN_SYS_PLL2_500M>; 784*4882a593Smuzhiyun fsl,usbphy = <&usbphynop1>; 785*4882a593Smuzhiyun fsl,usbmisc = <&usbmisc1 0>; 786*4882a593Smuzhiyun status = "disabled"; 787*4882a593Smuzhiyun }; 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun usbmisc1: usbmisc@32e40200 { 790*4882a593Smuzhiyun compatible = "fsl,imx8mn-usbmisc", "fsl,imx7d-usbmisc"; 791*4882a593Smuzhiyun #index-cells = <1>; 792*4882a593Smuzhiyun reg = <0x32e40200 0x200>; 793*4882a593Smuzhiyun }; 794*4882a593Smuzhiyun }; 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun dma_apbh: dma-controller@33000000 { 797*4882a593Smuzhiyun compatible = "fsl,imx7d-dma-apbh", "fsl,imx28-dma-apbh"; 798*4882a593Smuzhiyun reg = <0x33000000 0x2000>; 799*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 800*4882a593Smuzhiyun <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 801*4882a593Smuzhiyun <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 802*4882a593Smuzhiyun <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 803*4882a593Smuzhiyun interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3"; 804*4882a593Smuzhiyun #dma-cells = <1>; 805*4882a593Smuzhiyun dma-channels = <4>; 806*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_NAND_USDHC_BUS_RAWNAND_CLK>; 807*4882a593Smuzhiyun }; 808*4882a593Smuzhiyun 809*4882a593Smuzhiyun gpmi: nand-controller@33002000 { 810*4882a593Smuzhiyun compatible = "fsl,imx8mn-gpmi-nand", "fsl,imx7d-gpmi-nand"; 811*4882a593Smuzhiyun #address-cells = <1>; 812*4882a593Smuzhiyun #size-cells = <0>; 813*4882a593Smuzhiyun reg = <0x33002000 0x2000>, <0x33004000 0x4000>; 814*4882a593Smuzhiyun reg-names = "gpmi-nand", "bch"; 815*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 816*4882a593Smuzhiyun interrupt-names = "bch"; 817*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_NAND_ROOT>, 818*4882a593Smuzhiyun <&clk IMX8MN_CLK_NAND_USDHC_BUS_RAWNAND_CLK>; 819*4882a593Smuzhiyun clock-names = "gpmi_io", "gpmi_bch_apb"; 820*4882a593Smuzhiyun dmas = <&dma_apbh 0>; 821*4882a593Smuzhiyun dma-names = "rx-tx"; 822*4882a593Smuzhiyun status = "disabled"; 823*4882a593Smuzhiyun }; 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun gic: interrupt-controller@38800000 { 826*4882a593Smuzhiyun compatible = "arm,gic-v3"; 827*4882a593Smuzhiyun reg = <0x38800000 0x10000>, 828*4882a593Smuzhiyun <0x38880000 0xc0000>; 829*4882a593Smuzhiyun #interrupt-cells = <3>; 830*4882a593Smuzhiyun interrupt-controller; 831*4882a593Smuzhiyun interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 832*4882a593Smuzhiyun }; 833*4882a593Smuzhiyun 834*4882a593Smuzhiyun ddrc: memory-controller@3d400000 { 835*4882a593Smuzhiyun compatible = "fsl,imx8mn-ddrc", "fsl,imx8m-ddrc"; 836*4882a593Smuzhiyun reg = <0x3d400000 0x400000>; 837*4882a593Smuzhiyun clock-names = "core", "pll", "alt", "apb"; 838*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_DRAM_CORE>, 839*4882a593Smuzhiyun <&clk IMX8MN_DRAM_PLL>, 840*4882a593Smuzhiyun <&clk IMX8MN_CLK_DRAM_ALT>, 841*4882a593Smuzhiyun <&clk IMX8MN_CLK_DRAM_APB>; 842*4882a593Smuzhiyun }; 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun ddr-pmu@3d800000 { 845*4882a593Smuzhiyun compatible = "fsl,imx8mn-ddr-pmu", "fsl,imx8m-ddr-pmu"; 846*4882a593Smuzhiyun reg = <0x3d800000 0x400000>; 847*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 848*4882a593Smuzhiyun }; 849*4882a593Smuzhiyun }; 850*4882a593Smuzhiyun 851*4882a593Smuzhiyun usbphynop1: usbphynop1 { 852*4882a593Smuzhiyun compatible = "usb-nop-xceiv"; 853*4882a593Smuzhiyun clocks = <&clk IMX8MN_CLK_USB_PHY_REF>; 854*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MN_CLK_USB_PHY_REF>; 855*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MN_SYS_PLL1_100M>; 856*4882a593Smuzhiyun clock-names = "main_clk"; 857*4882a593Smuzhiyun }; 858*4882a593Smuzhiyun}; 859