1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2019 NXP 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/clock/imx8mp-clock.h> 7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 8*4882a593Smuzhiyun#include <dt-bindings/input/input.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun#include "imx8mp-pinfunc.h" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun interrupt-parent = <&gic>; 16*4882a593Smuzhiyun #address-cells = <2>; 17*4882a593Smuzhiyun #size-cells = <2>; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun aliases { 20*4882a593Smuzhiyun ethernet0 = &fec; 21*4882a593Smuzhiyun gpio0 = &gpio1; 22*4882a593Smuzhiyun gpio1 = &gpio2; 23*4882a593Smuzhiyun gpio2 = &gpio3; 24*4882a593Smuzhiyun gpio3 = &gpio4; 25*4882a593Smuzhiyun gpio4 = &gpio5; 26*4882a593Smuzhiyun i2c0 = &i2c1; 27*4882a593Smuzhiyun i2c1 = &i2c2; 28*4882a593Smuzhiyun i2c2 = &i2c3; 29*4882a593Smuzhiyun i2c3 = &i2c4; 30*4882a593Smuzhiyun i2c4 = &i2c5; 31*4882a593Smuzhiyun i2c5 = &i2c6; 32*4882a593Smuzhiyun mmc0 = &usdhc1; 33*4882a593Smuzhiyun mmc1 = &usdhc2; 34*4882a593Smuzhiyun mmc2 = &usdhc3; 35*4882a593Smuzhiyun serial0 = &uart1; 36*4882a593Smuzhiyun serial1 = &uart2; 37*4882a593Smuzhiyun serial2 = &uart3; 38*4882a593Smuzhiyun serial3 = &uart4; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun cpus { 42*4882a593Smuzhiyun #address-cells = <1>; 43*4882a593Smuzhiyun #size-cells = <0>; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun A53_0: cpu@0 { 46*4882a593Smuzhiyun device_type = "cpu"; 47*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 48*4882a593Smuzhiyun reg = <0x0>; 49*4882a593Smuzhiyun clock-latency = <61036>; 50*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_ARM>; 51*4882a593Smuzhiyun enable-method = "psci"; 52*4882a593Smuzhiyun next-level-cache = <&A53_L2>; 53*4882a593Smuzhiyun #cooling-cells = <2>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun A53_1: cpu@1 { 57*4882a593Smuzhiyun device_type = "cpu"; 58*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 59*4882a593Smuzhiyun reg = <0x1>; 60*4882a593Smuzhiyun clock-latency = <61036>; 61*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_ARM>; 62*4882a593Smuzhiyun enable-method = "psci"; 63*4882a593Smuzhiyun next-level-cache = <&A53_L2>; 64*4882a593Smuzhiyun #cooling-cells = <2>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun A53_2: cpu@2 { 68*4882a593Smuzhiyun device_type = "cpu"; 69*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 70*4882a593Smuzhiyun reg = <0x2>; 71*4882a593Smuzhiyun clock-latency = <61036>; 72*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_ARM>; 73*4882a593Smuzhiyun enable-method = "psci"; 74*4882a593Smuzhiyun next-level-cache = <&A53_L2>; 75*4882a593Smuzhiyun #cooling-cells = <2>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun A53_3: cpu@3 { 79*4882a593Smuzhiyun device_type = "cpu"; 80*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 81*4882a593Smuzhiyun reg = <0x3>; 82*4882a593Smuzhiyun clock-latency = <61036>; 83*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_ARM>; 84*4882a593Smuzhiyun enable-method = "psci"; 85*4882a593Smuzhiyun next-level-cache = <&A53_L2>; 86*4882a593Smuzhiyun #cooling-cells = <2>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun A53_L2: l2-cache0 { 90*4882a593Smuzhiyun compatible = "cache"; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun osc_32k: clock-osc-32k { 95*4882a593Smuzhiyun compatible = "fixed-clock"; 96*4882a593Smuzhiyun #clock-cells = <0>; 97*4882a593Smuzhiyun clock-frequency = <32768>; 98*4882a593Smuzhiyun clock-output-names = "osc_32k"; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun osc_24m: clock-osc-24m { 102*4882a593Smuzhiyun compatible = "fixed-clock"; 103*4882a593Smuzhiyun #clock-cells = <0>; 104*4882a593Smuzhiyun clock-frequency = <24000000>; 105*4882a593Smuzhiyun clock-output-names = "osc_24m"; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun clk_ext1: clock-ext1 { 109*4882a593Smuzhiyun compatible = "fixed-clock"; 110*4882a593Smuzhiyun #clock-cells = <0>; 111*4882a593Smuzhiyun clock-frequency = <133000000>; 112*4882a593Smuzhiyun clock-output-names = "clk_ext1"; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun clk_ext2: clock-ext2 { 116*4882a593Smuzhiyun compatible = "fixed-clock"; 117*4882a593Smuzhiyun #clock-cells = <0>; 118*4882a593Smuzhiyun clock-frequency = <133000000>; 119*4882a593Smuzhiyun clock-output-names = "clk_ext2"; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun clk_ext3: clock-ext3 { 123*4882a593Smuzhiyun compatible = "fixed-clock"; 124*4882a593Smuzhiyun #clock-cells = <0>; 125*4882a593Smuzhiyun clock-frequency = <133000000>; 126*4882a593Smuzhiyun clock-output-names = "clk_ext3"; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun clk_ext4: clock-ext4 { 130*4882a593Smuzhiyun compatible = "fixed-clock"; 131*4882a593Smuzhiyun #clock-cells = <0>; 132*4882a593Smuzhiyun clock-frequency= <133000000>; 133*4882a593Smuzhiyun clock-output-names = "clk_ext4"; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun psci { 137*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 138*4882a593Smuzhiyun method = "smc"; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun thermal-zones { 142*4882a593Smuzhiyun cpu-thermal { 143*4882a593Smuzhiyun polling-delay-passive = <250>; 144*4882a593Smuzhiyun polling-delay = <2000>; 145*4882a593Smuzhiyun thermal-sensors = <&tmu 0>; 146*4882a593Smuzhiyun trips { 147*4882a593Smuzhiyun cpu_alert0: trip0 { 148*4882a593Smuzhiyun temperature = <85000>; 149*4882a593Smuzhiyun hysteresis = <2000>; 150*4882a593Smuzhiyun type = "passive"; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun cpu_crit0: trip1 { 154*4882a593Smuzhiyun temperature = <95000>; 155*4882a593Smuzhiyun hysteresis = <2000>; 156*4882a593Smuzhiyun type = "critical"; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun cooling-maps { 161*4882a593Smuzhiyun map0 { 162*4882a593Smuzhiyun trip = <&cpu_alert0>; 163*4882a593Smuzhiyun cooling-device = 164*4882a593Smuzhiyun <&A53_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 165*4882a593Smuzhiyun <&A53_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 166*4882a593Smuzhiyun <&A53_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 167*4882a593Smuzhiyun <&A53_3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun soc-thermal { 173*4882a593Smuzhiyun polling-delay-passive = <250>; 174*4882a593Smuzhiyun polling-delay = <2000>; 175*4882a593Smuzhiyun thermal-sensors = <&tmu 1>; 176*4882a593Smuzhiyun trips { 177*4882a593Smuzhiyun soc_alert0: trip0 { 178*4882a593Smuzhiyun temperature = <85000>; 179*4882a593Smuzhiyun hysteresis = <2000>; 180*4882a593Smuzhiyun type = "passive"; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun soc_crit0: trip1 { 184*4882a593Smuzhiyun temperature = <95000>; 185*4882a593Smuzhiyun hysteresis = <2000>; 186*4882a593Smuzhiyun type = "critical"; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun cooling-maps { 191*4882a593Smuzhiyun map0 { 192*4882a593Smuzhiyun trip = <&soc_alert0>; 193*4882a593Smuzhiyun cooling-device = 194*4882a593Smuzhiyun <&A53_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 195*4882a593Smuzhiyun <&A53_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 196*4882a593Smuzhiyun <&A53_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 197*4882a593Smuzhiyun <&A53_3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun timer { 204*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 205*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 206*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 207*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 208*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>; 209*4882a593Smuzhiyun clock-frequency = <8000000>; 210*4882a593Smuzhiyun arm,no-tick-in-suspend; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun soc@0 { 214*4882a593Smuzhiyun compatible = "simple-bus"; 215*4882a593Smuzhiyun #address-cells = <1>; 216*4882a593Smuzhiyun #size-cells = <1>; 217*4882a593Smuzhiyun ranges = <0x0 0x0 0x0 0x3e000000>; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun aips1: bus@30000000 { 220*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 221*4882a593Smuzhiyun reg = <0x30000000 0x400000>; 222*4882a593Smuzhiyun #address-cells = <1>; 223*4882a593Smuzhiyun #size-cells = <1>; 224*4882a593Smuzhiyun ranges; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun gpio1: gpio@30200000 { 227*4882a593Smuzhiyun compatible = "fsl,imx8mp-gpio", "fsl,imx35-gpio"; 228*4882a593Smuzhiyun reg = <0x30200000 0x10000>; 229*4882a593Smuzhiyun interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, 230*4882a593Smuzhiyun <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 231*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_GPIO1_ROOT>; 232*4882a593Smuzhiyun gpio-controller; 233*4882a593Smuzhiyun #gpio-cells = <2>; 234*4882a593Smuzhiyun interrupt-controller; 235*4882a593Smuzhiyun #interrupt-cells = <2>; 236*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 5 30>; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun gpio2: gpio@30210000 { 240*4882a593Smuzhiyun compatible = "fsl,imx8mp-gpio", "fsl,imx35-gpio"; 241*4882a593Smuzhiyun reg = <0x30210000 0x10000>; 242*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 243*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 244*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_GPIO2_ROOT>; 245*4882a593Smuzhiyun gpio-controller; 246*4882a593Smuzhiyun #gpio-cells = <2>; 247*4882a593Smuzhiyun interrupt-controller; 248*4882a593Smuzhiyun #interrupt-cells = <2>; 249*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 35 21>; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun gpio3: gpio@30220000 { 253*4882a593Smuzhiyun compatible = "fsl,imx8mp-gpio", "fsl,imx35-gpio"; 254*4882a593Smuzhiyun reg = <0x30220000 0x10000>; 255*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 256*4882a593Smuzhiyun <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 257*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_GPIO3_ROOT>; 258*4882a593Smuzhiyun gpio-controller; 259*4882a593Smuzhiyun #gpio-cells = <2>; 260*4882a593Smuzhiyun interrupt-controller; 261*4882a593Smuzhiyun #interrupt-cells = <2>; 262*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 56 26>, <&iomuxc 26 144 4>; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun gpio4: gpio@30230000 { 266*4882a593Smuzhiyun compatible = "fsl,imx8mp-gpio", "fsl,imx35-gpio"; 267*4882a593Smuzhiyun reg = <0x30230000 0x10000>; 268*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 269*4882a593Smuzhiyun <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 270*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_GPIO4_ROOT>; 271*4882a593Smuzhiyun gpio-controller; 272*4882a593Smuzhiyun #gpio-cells = <2>; 273*4882a593Smuzhiyun interrupt-controller; 274*4882a593Smuzhiyun #interrupt-cells = <2>; 275*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 82 32>; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun gpio5: gpio@30240000 { 279*4882a593Smuzhiyun compatible = "fsl,imx8mp-gpio", "fsl,imx35-gpio"; 280*4882a593Smuzhiyun reg = <0x30240000 0x10000>; 281*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 282*4882a593Smuzhiyun <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 283*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_GPIO5_ROOT>; 284*4882a593Smuzhiyun gpio-controller; 285*4882a593Smuzhiyun #gpio-cells = <2>; 286*4882a593Smuzhiyun interrupt-controller; 287*4882a593Smuzhiyun #interrupt-cells = <2>; 288*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 114 30>; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun tmu: tmu@30260000 { 292*4882a593Smuzhiyun compatible = "fsl,imx8mp-tmu"; 293*4882a593Smuzhiyun reg = <0x30260000 0x10000>; 294*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_TSENSOR_ROOT>; 295*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun wdog1: watchdog@30280000 { 299*4882a593Smuzhiyun compatible = "fsl,imx8mp-wdt", "fsl,imx21-wdt"; 300*4882a593Smuzhiyun reg = <0x30280000 0x10000>; 301*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 302*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_WDOG1_ROOT>; 303*4882a593Smuzhiyun status = "disabled"; 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun iomuxc: pinctrl@30330000 { 307*4882a593Smuzhiyun compatible = "fsl,imx8mp-iomuxc"; 308*4882a593Smuzhiyun reg = <0x30330000 0x10000>; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun gpr: iomuxc-gpr@30340000 { 312*4882a593Smuzhiyun compatible = "fsl,imx8mp-iomuxc-gpr", "syscon"; 313*4882a593Smuzhiyun reg = <0x30340000 0x10000>; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun ocotp: efuse@30350000 { 317*4882a593Smuzhiyun compatible = "fsl,imx8mp-ocotp", "fsl,imx8mm-ocotp", "syscon"; 318*4882a593Smuzhiyun reg = <0x30350000 0x10000>; 319*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_OCOTP_ROOT>; 320*4882a593Smuzhiyun /* For nvmem subnodes */ 321*4882a593Smuzhiyun #address-cells = <1>; 322*4882a593Smuzhiyun #size-cells = <1>; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun cpu_speed_grade: speed-grade@10 { 325*4882a593Smuzhiyun reg = <0x10 4>; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun anatop: anatop@30360000 { 330*4882a593Smuzhiyun compatible = "fsl,imx8mp-anatop", "fsl,imx8mm-anatop", 331*4882a593Smuzhiyun "syscon"; 332*4882a593Smuzhiyun reg = <0x30360000 0x10000>; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun snvs: snvs@30370000 { 336*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-mon","syscon", "simple-mfd"; 337*4882a593Smuzhiyun reg = <0x30370000 0x10000>; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun snvs_rtc: snvs-rtc-lp { 340*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-mon-rtc-lp"; 341*4882a593Smuzhiyun regmap =<&snvs>; 342*4882a593Smuzhiyun offset = <0x34>; 343*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 344*4882a593Smuzhiyun <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 345*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_SNVS_ROOT>; 346*4882a593Smuzhiyun clock-names = "snvs-rtc"; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun snvs_pwrkey: snvs-powerkey { 350*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-pwrkey"; 351*4882a593Smuzhiyun regmap = <&snvs>; 352*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 353*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_SNVS_ROOT>; 354*4882a593Smuzhiyun clock-names = "snvs-pwrkey"; 355*4882a593Smuzhiyun linux,keycode = <KEY_POWER>; 356*4882a593Smuzhiyun wakeup-source; 357*4882a593Smuzhiyun status = "disabled"; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun }; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun clk: clock-controller@30380000 { 362*4882a593Smuzhiyun compatible = "fsl,imx8mp-ccm"; 363*4882a593Smuzhiyun reg = <0x30380000 0x10000>; 364*4882a593Smuzhiyun #clock-cells = <1>; 365*4882a593Smuzhiyun clocks = <&osc_32k>, <&osc_24m>, <&clk_ext1>, <&clk_ext2>, 366*4882a593Smuzhiyun <&clk_ext3>, <&clk_ext4>; 367*4882a593Smuzhiyun clock-names = "osc_32k", "osc_24m", "clk_ext1", "clk_ext2", 368*4882a593Smuzhiyun "clk_ext3", "clk_ext4"; 369*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MP_CLK_A53_SRC>, 370*4882a593Smuzhiyun <&clk IMX8MP_CLK_A53_CORE>, 371*4882a593Smuzhiyun <&clk IMX8MP_CLK_NOC>, 372*4882a593Smuzhiyun <&clk IMX8MP_CLK_NOC_IO>, 373*4882a593Smuzhiyun <&clk IMX8MP_CLK_GIC>, 374*4882a593Smuzhiyun <&clk IMX8MP_CLK_AUDIO_AHB>, 375*4882a593Smuzhiyun <&clk IMX8MP_CLK_AUDIO_AXI_SRC>, 376*4882a593Smuzhiyun <&clk IMX8MP_CLK_IPG_AUDIO_ROOT>, 377*4882a593Smuzhiyun <&clk IMX8MP_AUDIO_PLL1>, 378*4882a593Smuzhiyun <&clk IMX8MP_AUDIO_PLL2>; 379*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_800M>, 380*4882a593Smuzhiyun <&clk IMX8MP_ARM_PLL_OUT>, 381*4882a593Smuzhiyun <&clk IMX8MP_SYS_PLL2_1000M>, 382*4882a593Smuzhiyun <&clk IMX8MP_SYS_PLL1_800M>, 383*4882a593Smuzhiyun <&clk IMX8MP_SYS_PLL2_500M>, 384*4882a593Smuzhiyun <&clk IMX8MP_SYS_PLL1_800M>, 385*4882a593Smuzhiyun <&clk IMX8MP_SYS_PLL1_800M>; 386*4882a593Smuzhiyun assigned-clock-rates = <0>, <0>, 387*4882a593Smuzhiyun <1000000000>, 388*4882a593Smuzhiyun <800000000>, 389*4882a593Smuzhiyun <500000000>, 390*4882a593Smuzhiyun <400000000>, 391*4882a593Smuzhiyun <800000000>, 392*4882a593Smuzhiyun <400000000>, 393*4882a593Smuzhiyun <393216000>, 394*4882a593Smuzhiyun <361267200>; 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun src: reset-controller@30390000 { 398*4882a593Smuzhiyun compatible = "fsl,imx8mp-src", "syscon"; 399*4882a593Smuzhiyun reg = <0x30390000 0x10000>; 400*4882a593Smuzhiyun interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 401*4882a593Smuzhiyun #reset-cells = <1>; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun }; 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun aips2: bus@30400000 { 406*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 407*4882a593Smuzhiyun reg = <0x30400000 0x400000>; 408*4882a593Smuzhiyun #address-cells = <1>; 409*4882a593Smuzhiyun #size-cells = <1>; 410*4882a593Smuzhiyun ranges; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun pwm1: pwm@30660000 { 413*4882a593Smuzhiyun compatible = "fsl,imx8mp-pwm", "fsl,imx27-pwm"; 414*4882a593Smuzhiyun reg = <0x30660000 0x10000>; 415*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 416*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_PWM1_ROOT>, 417*4882a593Smuzhiyun <&clk IMX8MP_CLK_PWM1_ROOT>; 418*4882a593Smuzhiyun clock-names = "ipg", "per"; 419*4882a593Smuzhiyun #pwm-cells = <2>; 420*4882a593Smuzhiyun status = "disabled"; 421*4882a593Smuzhiyun }; 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun pwm2: pwm@30670000 { 424*4882a593Smuzhiyun compatible = "fsl,imx8mp-pwm", "fsl,imx27-pwm"; 425*4882a593Smuzhiyun reg = <0x30670000 0x10000>; 426*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 427*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_PWM2_ROOT>, 428*4882a593Smuzhiyun <&clk IMX8MP_CLK_PWM2_ROOT>; 429*4882a593Smuzhiyun clock-names = "ipg", "per"; 430*4882a593Smuzhiyun #pwm-cells = <2>; 431*4882a593Smuzhiyun status = "disabled"; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun pwm3: pwm@30680000 { 435*4882a593Smuzhiyun compatible = "fsl,imx8mp-pwm", "fsl,imx27-pwm"; 436*4882a593Smuzhiyun reg = <0x30680000 0x10000>; 437*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 438*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_PWM3_ROOT>, 439*4882a593Smuzhiyun <&clk IMX8MP_CLK_PWM3_ROOT>; 440*4882a593Smuzhiyun clock-names = "ipg", "per"; 441*4882a593Smuzhiyun #pwm-cells = <2>; 442*4882a593Smuzhiyun status = "disabled"; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun pwm4: pwm@30690000 { 446*4882a593Smuzhiyun compatible = "fsl,imx8mp-pwm", "fsl,imx27-pwm"; 447*4882a593Smuzhiyun reg = <0x30690000 0x10000>; 448*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 449*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_PWM4_ROOT>, 450*4882a593Smuzhiyun <&clk IMX8MP_CLK_PWM4_ROOT>; 451*4882a593Smuzhiyun clock-names = "ipg", "per"; 452*4882a593Smuzhiyun #pwm-cells = <2>; 453*4882a593Smuzhiyun status = "disabled"; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun system_counter: timer@306a0000 { 457*4882a593Smuzhiyun compatible = "nxp,sysctr-timer"; 458*4882a593Smuzhiyun reg = <0x306a0000 0x20000>; 459*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 460*4882a593Smuzhiyun clocks = <&osc_24m>; 461*4882a593Smuzhiyun clock-names = "per"; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun aips3: bus@30800000 { 466*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 467*4882a593Smuzhiyun reg = <0x30800000 0x400000>; 468*4882a593Smuzhiyun #address-cells = <1>; 469*4882a593Smuzhiyun #size-cells = <1>; 470*4882a593Smuzhiyun ranges; 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun ecspi1: spi@30820000 { 473*4882a593Smuzhiyun #address-cells = <1>; 474*4882a593Smuzhiyun #size-cells = <0>; 475*4882a593Smuzhiyun compatible = "fsl,imx8mp-ecspi", "fsl,imx51-ecspi"; 476*4882a593Smuzhiyun reg = <0x30820000 0x10000>; 477*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 478*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_ECSPI1_ROOT>, 479*4882a593Smuzhiyun <&clk IMX8MP_CLK_ECSPI1_ROOT>; 480*4882a593Smuzhiyun clock-names = "ipg", "per"; 481*4882a593Smuzhiyun dmas = <&sdma1 0 7 1>, <&sdma1 1 7 2>; 482*4882a593Smuzhiyun dma-names = "rx", "tx"; 483*4882a593Smuzhiyun status = "disabled"; 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun ecspi2: spi@30830000 { 487*4882a593Smuzhiyun #address-cells = <1>; 488*4882a593Smuzhiyun #size-cells = <0>; 489*4882a593Smuzhiyun compatible = "fsl,imx8mp-ecspi", "fsl,imx51-ecspi"; 490*4882a593Smuzhiyun reg = <0x30830000 0x10000>; 491*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 492*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_ECSPI2_ROOT>, 493*4882a593Smuzhiyun <&clk IMX8MP_CLK_ECSPI2_ROOT>; 494*4882a593Smuzhiyun clock-names = "ipg", "per"; 495*4882a593Smuzhiyun dmas = <&sdma1 2 7 1>, <&sdma1 3 7 2>; 496*4882a593Smuzhiyun dma-names = "rx", "tx"; 497*4882a593Smuzhiyun status = "disabled"; 498*4882a593Smuzhiyun }; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun ecspi3: spi@30840000 { 501*4882a593Smuzhiyun #address-cells = <1>; 502*4882a593Smuzhiyun #size-cells = <0>; 503*4882a593Smuzhiyun compatible = "fsl,imx8mp-ecspi", "fsl,imx51-ecspi"; 504*4882a593Smuzhiyun reg = <0x30840000 0x10000>; 505*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 506*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_ECSPI3_ROOT>, 507*4882a593Smuzhiyun <&clk IMX8MP_CLK_ECSPI3_ROOT>; 508*4882a593Smuzhiyun clock-names = "ipg", "per"; 509*4882a593Smuzhiyun dmas = <&sdma1 4 7 1>, <&sdma1 5 7 2>; 510*4882a593Smuzhiyun dma-names = "rx", "tx"; 511*4882a593Smuzhiyun status = "disabled"; 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun uart1: serial@30860000 { 515*4882a593Smuzhiyun compatible = "fsl,imx8mp-uart", "fsl,imx6q-uart"; 516*4882a593Smuzhiyun reg = <0x30860000 0x10000>; 517*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 518*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_UART1_ROOT>, 519*4882a593Smuzhiyun <&clk IMX8MP_CLK_UART1_ROOT>; 520*4882a593Smuzhiyun clock-names = "ipg", "per"; 521*4882a593Smuzhiyun dmas = <&sdma1 22 4 0>, <&sdma1 23 4 0>; 522*4882a593Smuzhiyun dma-names = "rx", "tx"; 523*4882a593Smuzhiyun status = "disabled"; 524*4882a593Smuzhiyun }; 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun uart3: serial@30880000 { 527*4882a593Smuzhiyun compatible = "fsl,imx8mp-uart", "fsl,imx6q-uart"; 528*4882a593Smuzhiyun reg = <0x30880000 0x10000>; 529*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 530*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_UART3_ROOT>, 531*4882a593Smuzhiyun <&clk IMX8MP_CLK_UART3_ROOT>; 532*4882a593Smuzhiyun clock-names = "ipg", "per"; 533*4882a593Smuzhiyun dmas = <&sdma1 26 4 0>, <&sdma1 27 4 0>; 534*4882a593Smuzhiyun dma-names = "rx", "tx"; 535*4882a593Smuzhiyun status = "disabled"; 536*4882a593Smuzhiyun }; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun uart2: serial@30890000 { 539*4882a593Smuzhiyun compatible = "fsl,imx8mp-uart", "fsl,imx6q-uart"; 540*4882a593Smuzhiyun reg = <0x30890000 0x10000>; 541*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 542*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_UART2_ROOT>, 543*4882a593Smuzhiyun <&clk IMX8MP_CLK_UART2_ROOT>; 544*4882a593Smuzhiyun clock-names = "ipg", "per"; 545*4882a593Smuzhiyun status = "disabled"; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun crypto: crypto@30900000 { 549*4882a593Smuzhiyun compatible = "fsl,sec-v4.0"; 550*4882a593Smuzhiyun #address-cells = <1>; 551*4882a593Smuzhiyun #size-cells = <1>; 552*4882a593Smuzhiyun reg = <0x30900000 0x40000>; 553*4882a593Smuzhiyun ranges = <0 0x30900000 0x40000>; 554*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 555*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_AHB>, 556*4882a593Smuzhiyun <&clk IMX8MP_CLK_IPG_ROOT>; 557*4882a593Smuzhiyun clock-names = "aclk", "ipg"; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun sec_jr0: jr@1000 { 560*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 561*4882a593Smuzhiyun reg = <0x1000 0x1000>; 562*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 563*4882a593Smuzhiyun }; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun sec_jr1: jr@2000 { 566*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 567*4882a593Smuzhiyun reg = <0x2000 0x1000>; 568*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 569*4882a593Smuzhiyun }; 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun sec_jr2: jr@3000 { 572*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 573*4882a593Smuzhiyun reg = <0x3000 0x1000>; 574*4882a593Smuzhiyun interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun }; 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun i2c1: i2c@30a20000 { 579*4882a593Smuzhiyun compatible = "fsl,imx8mp-i2c", "fsl,imx21-i2c"; 580*4882a593Smuzhiyun #address-cells = <1>; 581*4882a593Smuzhiyun #size-cells = <0>; 582*4882a593Smuzhiyun reg = <0x30a20000 0x10000>; 583*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 584*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_I2C1_ROOT>; 585*4882a593Smuzhiyun status = "disabled"; 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun i2c2: i2c@30a30000 { 589*4882a593Smuzhiyun compatible = "fsl,imx8mp-i2c", "fsl,imx21-i2c"; 590*4882a593Smuzhiyun #address-cells = <1>; 591*4882a593Smuzhiyun #size-cells = <0>; 592*4882a593Smuzhiyun reg = <0x30a30000 0x10000>; 593*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 594*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_I2C2_ROOT>; 595*4882a593Smuzhiyun status = "disabled"; 596*4882a593Smuzhiyun }; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun i2c3: i2c@30a40000 { 599*4882a593Smuzhiyun compatible = "fsl,imx8mp-i2c", "fsl,imx21-i2c"; 600*4882a593Smuzhiyun #address-cells = <1>; 601*4882a593Smuzhiyun #size-cells = <0>; 602*4882a593Smuzhiyun reg = <0x30a40000 0x10000>; 603*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 604*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_I2C3_ROOT>; 605*4882a593Smuzhiyun status = "disabled"; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun i2c4: i2c@30a50000 { 609*4882a593Smuzhiyun compatible = "fsl,imx8mp-i2c", "fsl,imx21-i2c"; 610*4882a593Smuzhiyun #address-cells = <1>; 611*4882a593Smuzhiyun #size-cells = <0>; 612*4882a593Smuzhiyun reg = <0x30a50000 0x10000>; 613*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 614*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_I2C4_ROOT>; 615*4882a593Smuzhiyun status = "disabled"; 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun uart4: serial@30a60000 { 619*4882a593Smuzhiyun compatible = "fsl,imx8mp-uart", "fsl,imx6q-uart"; 620*4882a593Smuzhiyun reg = <0x30a60000 0x10000>; 621*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 622*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_UART4_ROOT>, 623*4882a593Smuzhiyun <&clk IMX8MP_CLK_UART4_ROOT>; 624*4882a593Smuzhiyun clock-names = "ipg", "per"; 625*4882a593Smuzhiyun dmas = <&sdma1 28 4 0>, <&sdma1 29 4 0>; 626*4882a593Smuzhiyun dma-names = "rx", "tx"; 627*4882a593Smuzhiyun status = "disabled"; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun mu: mailbox@30aa0000 { 631*4882a593Smuzhiyun compatible = "fsl,imx8mp-mu", "fsl,imx6sx-mu"; 632*4882a593Smuzhiyun reg = <0x30aa0000 0x10000>; 633*4882a593Smuzhiyun interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 634*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_MU_ROOT>; 635*4882a593Smuzhiyun #mbox-cells = <2>; 636*4882a593Smuzhiyun }; 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun i2c5: i2c@30ad0000 { 639*4882a593Smuzhiyun compatible = "fsl,imx8mp-i2c", "fsl,imx21-i2c"; 640*4882a593Smuzhiyun #address-cells = <1>; 641*4882a593Smuzhiyun #size-cells = <0>; 642*4882a593Smuzhiyun reg = <0x30ad0000 0x10000>; 643*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 644*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_I2C5_ROOT>; 645*4882a593Smuzhiyun status = "disabled"; 646*4882a593Smuzhiyun }; 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun i2c6: i2c@30ae0000 { 649*4882a593Smuzhiyun compatible = "fsl,imx8mp-i2c", "fsl,imx21-i2c"; 650*4882a593Smuzhiyun #address-cells = <1>; 651*4882a593Smuzhiyun #size-cells = <0>; 652*4882a593Smuzhiyun reg = <0x30ae0000 0x10000>; 653*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 654*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_I2C6_ROOT>; 655*4882a593Smuzhiyun status = "disabled"; 656*4882a593Smuzhiyun }; 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun usdhc1: mmc@30b40000 { 659*4882a593Smuzhiyun compatible = "fsl,imx8mp-usdhc", "fsl,imx7d-usdhc"; 660*4882a593Smuzhiyun reg = <0x30b40000 0x10000>; 661*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 662*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_DUMMY>, 663*4882a593Smuzhiyun <&clk IMX8MP_CLK_NAND_USDHC_BUS>, 664*4882a593Smuzhiyun <&clk IMX8MP_CLK_USDHC1_ROOT>; 665*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 666*4882a593Smuzhiyun fsl,tuning-start-tap = <20>; 667*4882a593Smuzhiyun fsl,tuning-step= <2>; 668*4882a593Smuzhiyun bus-width = <4>; 669*4882a593Smuzhiyun status = "disabled"; 670*4882a593Smuzhiyun }; 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun usdhc2: mmc@30b50000 { 673*4882a593Smuzhiyun compatible = "fsl,imx8mp-usdhc", "fsl,imx7d-usdhc"; 674*4882a593Smuzhiyun reg = <0x30b50000 0x10000>; 675*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 676*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_DUMMY>, 677*4882a593Smuzhiyun <&clk IMX8MP_CLK_NAND_USDHC_BUS>, 678*4882a593Smuzhiyun <&clk IMX8MP_CLK_USDHC2_ROOT>; 679*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 680*4882a593Smuzhiyun fsl,tuning-start-tap = <20>; 681*4882a593Smuzhiyun fsl,tuning-step= <2>; 682*4882a593Smuzhiyun bus-width = <4>; 683*4882a593Smuzhiyun status = "disabled"; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun usdhc3: mmc@30b60000 { 687*4882a593Smuzhiyun compatible = "fsl,imx8mp-usdhc", "fsl,imx7d-usdhc"; 688*4882a593Smuzhiyun reg = <0x30b60000 0x10000>; 689*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 690*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_DUMMY>, 691*4882a593Smuzhiyun <&clk IMX8MP_CLK_NAND_USDHC_BUS>, 692*4882a593Smuzhiyun <&clk IMX8MP_CLK_USDHC3_ROOT>; 693*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 694*4882a593Smuzhiyun fsl,tuning-start-tap = <20>; 695*4882a593Smuzhiyun fsl,tuning-step= <2>; 696*4882a593Smuzhiyun bus-width = <4>; 697*4882a593Smuzhiyun status = "disabled"; 698*4882a593Smuzhiyun }; 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun sdma1: dma-controller@30bd0000 { 701*4882a593Smuzhiyun compatible = "fsl,imx8mp-sdma", "fsl,imx8mq-sdma"; 702*4882a593Smuzhiyun reg = <0x30bd0000 0x10000>; 703*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 704*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_SDMA1_ROOT>, 705*4882a593Smuzhiyun <&clk IMX8MP_CLK_AHB>; 706*4882a593Smuzhiyun clock-names = "ipg", "ahb"; 707*4882a593Smuzhiyun #dma-cells = <3>; 708*4882a593Smuzhiyun fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 709*4882a593Smuzhiyun }; 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun fec: ethernet@30be0000 { 712*4882a593Smuzhiyun compatible = "fsl,imx8mp-fec", "fsl,imx8mq-fec", "fsl,imx6sx-fec"; 713*4882a593Smuzhiyun reg = <0x30be0000 0x10000>; 714*4882a593Smuzhiyun interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 715*4882a593Smuzhiyun <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 716*4882a593Smuzhiyun <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 717*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 718*4882a593Smuzhiyun clocks = <&clk IMX8MP_CLK_ENET1_ROOT>, 719*4882a593Smuzhiyun <&clk IMX8MP_CLK_SIM_ENET_ROOT>, 720*4882a593Smuzhiyun <&clk IMX8MP_CLK_ENET_TIMER>, 721*4882a593Smuzhiyun <&clk IMX8MP_CLK_ENET_REF>, 722*4882a593Smuzhiyun <&clk IMX8MP_CLK_ENET_PHY_REF>; 723*4882a593Smuzhiyun clock-names = "ipg", "ahb", "ptp", 724*4882a593Smuzhiyun "enet_clk_ref", "enet_out"; 725*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MP_CLK_ENET_AXI>, 726*4882a593Smuzhiyun <&clk IMX8MP_CLK_ENET_TIMER>, 727*4882a593Smuzhiyun <&clk IMX8MP_CLK_ENET_REF>, 728*4882a593Smuzhiyun <&clk IMX8MP_CLK_ENET_PHY_REF>; 729*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_266M>, 730*4882a593Smuzhiyun <&clk IMX8MP_SYS_PLL2_100M>, 731*4882a593Smuzhiyun <&clk IMX8MP_SYS_PLL2_125M>, 732*4882a593Smuzhiyun <&clk IMX8MP_SYS_PLL2_50M>; 733*4882a593Smuzhiyun assigned-clock-rates = <0>, <100000000>, <125000000>, <0>; 734*4882a593Smuzhiyun fsl,num-tx-queues = <3>; 735*4882a593Smuzhiyun fsl,num-rx-queues = <3>; 736*4882a593Smuzhiyun status = "disabled"; 737*4882a593Smuzhiyun }; 738*4882a593Smuzhiyun }; 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun gic: interrupt-controller@38800000 { 741*4882a593Smuzhiyun compatible = "arm,gic-v3"; 742*4882a593Smuzhiyun reg = <0x38800000 0x10000>, 743*4882a593Smuzhiyun <0x38880000 0xc0000>; 744*4882a593Smuzhiyun #interrupt-cells = <3>; 745*4882a593Smuzhiyun interrupt-controller; 746*4882a593Smuzhiyun interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 747*4882a593Smuzhiyun interrupt-parent = <&gic>; 748*4882a593Smuzhiyun }; 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun ddr-pmu@3d800000 { 751*4882a593Smuzhiyun compatible = "fsl,imx8mp-ddr-pmu", "fsl,imx8m-ddr-pmu"; 752*4882a593Smuzhiyun reg = <0x3d800000 0x400000>; 753*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 754*4882a593Smuzhiyun }; 755*4882a593Smuzhiyun }; 756*4882a593Smuzhiyun}; 757