xref: /OK3568_Linux_fs/u-boot/board/gateworks/gw_ventana/gw_ventana.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2013 Gateworks Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Tim Harvey <tharvey@gateworks.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/arch/clock.h>
11*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
12*4882a593Smuzhiyun #include <asm/arch/iomux.h>
13*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
14*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
15*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
16*4882a593Smuzhiyun #include <asm/gpio.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/sata.h>
19*4882a593Smuzhiyun #include <asm/mach-imx/spi.h>
20*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <asm/setup.h>
23*4882a593Smuzhiyun #include <dm.h>
24*4882a593Smuzhiyun #include <dm/platform_data/serial_mxc.h>
25*4882a593Smuzhiyun #include <hwconfig.h>
26*4882a593Smuzhiyun #include <i2c.h>
27*4882a593Smuzhiyun #include <fdt_support.h>
28*4882a593Smuzhiyun #include <fsl_esdhc.h>
29*4882a593Smuzhiyun #include <jffs2/load_kernel.h>
30*4882a593Smuzhiyun #include <linux/ctype.h>
31*4882a593Smuzhiyun #include <miiphy.h>
32*4882a593Smuzhiyun #include <mtd_node.h>
33*4882a593Smuzhiyun #include <netdev.h>
34*4882a593Smuzhiyun #include <pci.h>
35*4882a593Smuzhiyun #include <power/pmic.h>
36*4882a593Smuzhiyun #include <power/ltc3676_pmic.h>
37*4882a593Smuzhiyun #include <power/pfuze100_pmic.h>
38*4882a593Smuzhiyun #include <fdt_support.h>
39*4882a593Smuzhiyun #include <jffs2/load_kernel.h>
40*4882a593Smuzhiyun #include <spi_flash.h>
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include "gsc.h"
43*4882a593Smuzhiyun #include "common.h"
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * EEPROM board info struct populated by read_eeprom so that we only have to
50*4882a593Smuzhiyun  * read it once.
51*4882a593Smuzhiyun  */
52*4882a593Smuzhiyun struct ventana_board_info ventana_info;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static int board_type;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* ENET */
57*4882a593Smuzhiyun static iomux_v3_cfg_t const enet_pads[] = {
58*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
59*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_MDC__ENET_MDC    | MUX_PAD_CTRL(ENET_PAD_CTRL)),
60*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
61*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
62*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
63*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
64*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
65*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
66*4882a593Smuzhiyun 		   MUX_PAD_CTRL(ENET_PAD_CTRL)),
67*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
68*4882a593Smuzhiyun 		   MUX_PAD_CTRL(ENET_PAD_CTRL)),
69*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
70*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
71*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
72*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
73*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
74*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
75*4882a593Smuzhiyun 		   MUX_PAD_CTRL(ENET_PAD_CTRL)),
76*4882a593Smuzhiyun 	/* PHY nRST */
77*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30 | DIO_PAD_CFG),
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
81*4882a593Smuzhiyun static iomux_v3_cfg_t const nfc_pads[] = {
82*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE     | MUX_PAD_CTRL(NO_PAD_CTRL)),
83*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE     | MUX_PAD_CTRL(NO_PAD_CTRL)),
84*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_WP_B__NAND_WP_B   | MUX_PAD_CTRL(NO_PAD_CTRL)),
85*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
86*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B   | MUX_PAD_CTRL(NO_PAD_CTRL)),
87*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B      | MUX_PAD_CTRL(NO_PAD_CTRL)),
88*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B      | MUX_PAD_CTRL(NO_PAD_CTRL)),
89*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00   | MUX_PAD_CTRL(NO_PAD_CTRL)),
90*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01   | MUX_PAD_CTRL(NO_PAD_CTRL)),
91*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02   | MUX_PAD_CTRL(NO_PAD_CTRL)),
92*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03   | MUX_PAD_CTRL(NO_PAD_CTRL)),
93*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04   | MUX_PAD_CTRL(NO_PAD_CTRL)),
94*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05   | MUX_PAD_CTRL(NO_PAD_CTRL)),
95*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06   | MUX_PAD_CTRL(NO_PAD_CTRL)),
96*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07   | MUX_PAD_CTRL(NO_PAD_CTRL)),
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
setup_gpmi_nand(void)99*4882a593Smuzhiyun static void setup_gpmi_nand(void)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* config gpmi nand iomux */
104*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(nfc_pads);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* config gpmi and bch clock to 100 MHz */
107*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->cs2cdr,
108*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
109*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
110*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
111*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
112*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
113*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* enable gpmi and bch clock gating */
116*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR4,
117*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
118*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
119*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
120*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
121*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* enable apbh clock gating */
124*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun 
setup_iomux_enet(int gpio)128*4882a593Smuzhiyun static void setup_iomux_enet(int gpio)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(enet_pads);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* toggle PHY_RST# */
133*4882a593Smuzhiyun 	gpio_request(gpio, "phy_rst#");
134*4882a593Smuzhiyun 	gpio_direction_output(gpio, 0);
135*4882a593Smuzhiyun 	mdelay(10);
136*4882a593Smuzhiyun 	gpio_set_value(gpio, 1);
137*4882a593Smuzhiyun 	mdelay(100);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
141*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_pads[] = {
142*4882a593Smuzhiyun 	IOMUX_PADS(PAD_GPIO_1__USB_OTG_ID   | DIO_PAD_CFG),
143*4882a593Smuzhiyun 	IOMUX_PADS(PAD_KEY_COL4__USB_OTG_OC | DIO_PAD_CFG),
144*4882a593Smuzhiyun 	/* OTG PWR */
145*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D22__GPIO3_IO22  | DIO_PAD_CFG),
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
board_ehci_hcd_init(int port)148*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	int gpio;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(usb_pads);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* Reset USB HUB */
155*4882a593Smuzhiyun 	switch (board_type) {
156*4882a593Smuzhiyun 	case GW53xx:
157*4882a593Smuzhiyun 	case GW552x:
158*4882a593Smuzhiyun 		gpio = (IMX_GPIO_NR(1, 9));
159*4882a593Smuzhiyun 		break;
160*4882a593Smuzhiyun 	case GW54proto:
161*4882a593Smuzhiyun 	case GW54xx:
162*4882a593Smuzhiyun 		gpio = (IMX_GPIO_NR(1, 16));
163*4882a593Smuzhiyun 		break;
164*4882a593Smuzhiyun 	default:
165*4882a593Smuzhiyun 		return 0;
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* request and toggle hub rst */
169*4882a593Smuzhiyun 	gpio_request(gpio, "usb_hub_rst#");
170*4882a593Smuzhiyun 	gpio_direction_output(gpio, 0);
171*4882a593Smuzhiyun 	mdelay(2);
172*4882a593Smuzhiyun 	gpio_set_value(gpio, 1);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
board_ehci_power(int port,int on)177*4882a593Smuzhiyun int board_ehci_power(int port, int on)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	/* enable OTG VBUS */
180*4882a593Smuzhiyun 	if (!port && board_type < GW_UNKNOWN) {
181*4882a593Smuzhiyun 		if (gpio_cfg[board_type].otgpwr_en)
182*4882a593Smuzhiyun 			gpio_set_value(gpio_cfg[board_type].otgpwr_en, on);
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 	return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun #endif /* CONFIG_USB_EHCI_MX6 */
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
189*4882a593Smuzhiyun iomux_v3_cfg_t const ecspi1_pads[] = {
190*4882a593Smuzhiyun 	/* SS1 */
191*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D19__GPIO3_IO19  | MUX_PAD_CTRL(SPI_PAD_CTRL)),
192*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL)),
193*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL)),
194*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL)),
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
board_spi_cs_gpio(unsigned bus,unsigned cs)197*4882a593Smuzhiyun int board_spi_cs_gpio(unsigned bus, unsigned cs)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(3, 19)) : -1;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
setup_spi(void)202*4882a593Smuzhiyun static void setup_spi(void)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(3, 19), "spi_cs");
205*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(3, 19), 1);
206*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(ecspi1_pads);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun #endif
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /* configure eth0 PHY board-specific LED behavior */
board_phy_config(struct phy_device * phydev)211*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	unsigned short val;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* Marvel 88E1510 */
216*4882a593Smuzhiyun 	if (phydev->phy_id == 0x1410dd1) {
217*4882a593Smuzhiyun 		/*
218*4882a593Smuzhiyun 		 * Page 3, Register 16: LED[2:0] Function Control Register
219*4882a593Smuzhiyun 		 * LED[0] (SPD:Amber) R16_3.3:0 to 0111: on-GbE link
220*4882a593Smuzhiyun 		 * LED[1] (LNK:Green) R16_3.7:4 to 0001: on-link, blink-activity
221*4882a593Smuzhiyun 		 */
222*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE, 22, 3);
223*4882a593Smuzhiyun 		val = phy_read(phydev, MDIO_DEVAD_NONE, 16);
224*4882a593Smuzhiyun 		val &= 0xff00;
225*4882a593Smuzhiyun 		val |= 0x0017;
226*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE, 16, val);
227*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE, 22, 0);
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* TI DP83867 */
231*4882a593Smuzhiyun 	else if (phydev->phy_id == 0x2000a231) {
232*4882a593Smuzhiyun 		/* configure register 0x170 for ref CLKOUT */
233*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE, 13, 0x001f);
234*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE, 14, 0x0170);
235*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE, 13, 0x401f);
236*4882a593Smuzhiyun 		val = phy_read(phydev, MDIO_DEVAD_NONE, 14);
237*4882a593Smuzhiyun 		val &= ~0x1f00;
238*4882a593Smuzhiyun 		val |= 0x0b00; /* chD tx clock*/
239*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE, 14, val);
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (phydev->drv->config)
243*4882a593Smuzhiyun 		phydev->drv->config(phydev);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #ifdef CONFIG_MV88E61XX_SWITCH
mv88e61xx_hw_reset(struct phy_device * phydev)249*4882a593Smuzhiyun int mv88e61xx_hw_reset(struct phy_device *phydev)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	struct mii_dev *bus = phydev->bus;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* GPIO[0] output, CLK125 */
254*4882a593Smuzhiyun 	debug("enabling RGMII_REFCLK\n");
255*4882a593Smuzhiyun 	bus->write(bus, 0x1c /*MV_GLOBAL2*/, 0,
256*4882a593Smuzhiyun 		   0x1a /*MV_SCRATCH_MISC*/,
257*4882a593Smuzhiyun 		   (1 << 15) | (0x62 /*MV_GPIO_DIR*/ << 8) | 0xfe);
258*4882a593Smuzhiyun 	bus->write(bus, 0x1c /*MV_GLOBAL2*/, 0,
259*4882a593Smuzhiyun 		   0x1a /*MV_SCRATCH_MISC*/,
260*4882a593Smuzhiyun 		   (1 << 15) | (0x68 /*MV_GPIO01_CNTL*/ << 8) | 7);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* RGMII delay - Physical Control register bit[15:14] */
263*4882a593Smuzhiyun 	debug("setting port%d RGMII rx/tx delay\n", CONFIG_MV88E61XX_CPU_PORT);
264*4882a593Smuzhiyun 	/* forced 1000mbps full-duplex link */
265*4882a593Smuzhiyun 	bus->write(bus, 0x10 + CONFIG_MV88E61XX_CPU_PORT, 0, 1, 0xc0fe);
266*4882a593Smuzhiyun 	phydev->autoneg = AUTONEG_DISABLE;
267*4882a593Smuzhiyun 	phydev->speed = SPEED_1000;
268*4882a593Smuzhiyun 	phydev->duplex = DUPLEX_FULL;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* LED configuration: 7:4-green (8=Activity)  3:0 amber (9=10Link) */
271*4882a593Smuzhiyun 	bus->write(bus, 0x10, 0, 0x16, 0x8089);
272*4882a593Smuzhiyun 	bus->write(bus, 0x11, 0, 0x16, 0x8089);
273*4882a593Smuzhiyun 	bus->write(bus, 0x12, 0, 0x16, 0x8089);
274*4882a593Smuzhiyun 	bus->write(bus, 0x13, 0, 0x16, 0x8089);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun #endif // CONFIG_MV88E61XX_SWITCH
279*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)280*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
283*4882a593Smuzhiyun 	struct ventana_board_info *info = &ventana_info;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (test_bit(EECONFIG_ETH0, info->config)) {
286*4882a593Smuzhiyun 		setup_iomux_enet(GP_PHY_RST);
287*4882a593Smuzhiyun 		cpu_eth_init(bis);
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun #endif
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #ifdef CONFIG_E1000
292*4882a593Smuzhiyun 	e1000_initialize(bis);
293*4882a593Smuzhiyun #endif
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #ifdef CONFIG_CI_UDC
296*4882a593Smuzhiyun 	/* For otg ethernet*/
297*4882a593Smuzhiyun 	usb_eth_initialize(bis);
298*4882a593Smuzhiyun #endif
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* default to the first detected enet dev */
301*4882a593Smuzhiyun 	if (!env_get("ethprime")) {
302*4882a593Smuzhiyun 		struct eth_device *dev = eth_get_dev_by_index(0);
303*4882a593Smuzhiyun 		if (dev) {
304*4882a593Smuzhiyun 			env_set("ethprime", dev->name);
305*4882a593Smuzhiyun 			printf("set ethprime to %s\n", env_get("ethprime"));
306*4882a593Smuzhiyun 		}
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
313*4882a593Smuzhiyun 
enable_hdmi(struct display_info_t const * dev)314*4882a593Smuzhiyun static void enable_hdmi(struct display_info_t const *dev)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	imx_enable_hdmi_phy();
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
detect_i2c(struct display_info_t const * dev)319*4882a593Smuzhiyun static int detect_i2c(struct display_info_t const *dev)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	return i2c_set_bus_num(dev->bus) == 0 &&
322*4882a593Smuzhiyun 		i2c_probe(dev->addr) == 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
enable_lvds(struct display_info_t const * dev)325*4882a593Smuzhiyun static void enable_lvds(struct display_info_t const *dev)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct iomuxc *iomux = (struct iomuxc *)
328*4882a593Smuzhiyun 				IOMUXC_BASE_ADDR;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* set CH0 data width to 24bit (IOMUXC_GPR2:5 0=18bit, 1=24bit) */
331*4882a593Smuzhiyun 	u32 reg = readl(&iomux->gpr[2]);
332*4882a593Smuzhiyun 	reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT;
333*4882a593Smuzhiyun 	writel(reg, &iomux->gpr[2]);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* Enable Backlight */
336*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(1, 10), "bklt_gpio");
337*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(1, 10), 0);
338*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(1, 18), "bklt_en");
339*4882a593Smuzhiyun 	SETUP_IOMUX_PAD(PAD_SD1_CMD__GPIO1_IO18 | DIO_PAD_CFG);
340*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(1, 18), 1);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun struct display_info_t const displays[] = {{
344*4882a593Smuzhiyun 	/* HDMI Output */
345*4882a593Smuzhiyun 	.bus	= -1,
346*4882a593Smuzhiyun 	.addr	= 0,
347*4882a593Smuzhiyun 	.pixfmt	= IPU_PIX_FMT_RGB24,
348*4882a593Smuzhiyun 	.detect	= detect_hdmi,
349*4882a593Smuzhiyun 	.enable	= enable_hdmi,
350*4882a593Smuzhiyun 	.mode	= {
351*4882a593Smuzhiyun 		.name           = "HDMI",
352*4882a593Smuzhiyun 		.refresh        = 60,
353*4882a593Smuzhiyun 		.xres           = 1024,
354*4882a593Smuzhiyun 		.yres           = 768,
355*4882a593Smuzhiyun 		.pixclock       = 15385,
356*4882a593Smuzhiyun 		.left_margin    = 220,
357*4882a593Smuzhiyun 		.right_margin   = 40,
358*4882a593Smuzhiyun 		.upper_margin   = 21,
359*4882a593Smuzhiyun 		.lower_margin   = 7,
360*4882a593Smuzhiyun 		.hsync_len      = 60,
361*4882a593Smuzhiyun 		.vsync_len      = 10,
362*4882a593Smuzhiyun 		.sync           = FB_SYNC_EXT,
363*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED
364*4882a593Smuzhiyun } }, {
365*4882a593Smuzhiyun 	/* Freescale MXC-LVDS1: HannStar HSD100PXN1-A00 w/ egalx_ts cont */
366*4882a593Smuzhiyun 	.bus	= 2,
367*4882a593Smuzhiyun 	.addr	= 0x4,
368*4882a593Smuzhiyun 	.pixfmt	= IPU_PIX_FMT_LVDS666,
369*4882a593Smuzhiyun 	.detect	= detect_i2c,
370*4882a593Smuzhiyun 	.enable	= enable_lvds,
371*4882a593Smuzhiyun 	.mode	= {
372*4882a593Smuzhiyun 		.name           = "Hannstar-XGA",
373*4882a593Smuzhiyun 		.refresh        = 60,
374*4882a593Smuzhiyun 		.xres           = 1024,
375*4882a593Smuzhiyun 		.yres           = 768,
376*4882a593Smuzhiyun 		.pixclock       = 15385,
377*4882a593Smuzhiyun 		.left_margin    = 220,
378*4882a593Smuzhiyun 		.right_margin   = 40,
379*4882a593Smuzhiyun 		.upper_margin   = 21,
380*4882a593Smuzhiyun 		.lower_margin   = 7,
381*4882a593Smuzhiyun 		.hsync_len      = 60,
382*4882a593Smuzhiyun 		.vsync_len      = 10,
383*4882a593Smuzhiyun 		.sync           = FB_SYNC_EXT,
384*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED
385*4882a593Smuzhiyun } }, {
386*4882a593Smuzhiyun 	/* DLC700JMG-T-4 */
387*4882a593Smuzhiyun 	.bus	= 0,
388*4882a593Smuzhiyun 	.addr	= 0,
389*4882a593Smuzhiyun 	.detect	= NULL,
390*4882a593Smuzhiyun 	.enable	= enable_lvds,
391*4882a593Smuzhiyun 	.pixfmt	= IPU_PIX_FMT_LVDS666,
392*4882a593Smuzhiyun 	.mode	= {
393*4882a593Smuzhiyun 		.name           = "DLC700JMGT4",
394*4882a593Smuzhiyun 		.refresh        = 60,
395*4882a593Smuzhiyun 		.xres           = 1024,		/* 1024x600active pixels */
396*4882a593Smuzhiyun 		.yres           = 600,
397*4882a593Smuzhiyun 		.pixclock       = 15385,	/* 64MHz */
398*4882a593Smuzhiyun 		.left_margin    = 220,
399*4882a593Smuzhiyun 		.right_margin   = 40,
400*4882a593Smuzhiyun 		.upper_margin   = 21,
401*4882a593Smuzhiyun 		.lower_margin   = 7,
402*4882a593Smuzhiyun 		.hsync_len      = 60,
403*4882a593Smuzhiyun 		.vsync_len      = 10,
404*4882a593Smuzhiyun 		.sync           = FB_SYNC_EXT,
405*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED
406*4882a593Smuzhiyun } }, {
407*4882a593Smuzhiyun 	/* DLC800FIG-T-3 */
408*4882a593Smuzhiyun 	.bus	= 0,
409*4882a593Smuzhiyun 	.addr	= 0,
410*4882a593Smuzhiyun 	.detect	= NULL,
411*4882a593Smuzhiyun 	.enable	= enable_lvds,
412*4882a593Smuzhiyun 	.pixfmt	= IPU_PIX_FMT_LVDS666,
413*4882a593Smuzhiyun 	.mode	= {
414*4882a593Smuzhiyun 		.name           = "DLC800FIGT3",
415*4882a593Smuzhiyun 		.refresh        = 60,
416*4882a593Smuzhiyun 		.xres           = 1024,		/* 1024x768 active pixels */
417*4882a593Smuzhiyun 		.yres           = 768,
418*4882a593Smuzhiyun 		.pixclock       = 15385,	/* 64MHz */
419*4882a593Smuzhiyun 		.left_margin    = 220,
420*4882a593Smuzhiyun 		.right_margin   = 40,
421*4882a593Smuzhiyun 		.upper_margin   = 21,
422*4882a593Smuzhiyun 		.lower_margin   = 7,
423*4882a593Smuzhiyun 		.hsync_len      = 60,
424*4882a593Smuzhiyun 		.vsync_len      = 10,
425*4882a593Smuzhiyun 		.sync           = FB_SYNC_EXT,
426*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED
427*4882a593Smuzhiyun } } };
428*4882a593Smuzhiyun size_t display_count = ARRAY_SIZE(displays);
429*4882a593Smuzhiyun 
setup_display(void)430*4882a593Smuzhiyun static void setup_display(void)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
433*4882a593Smuzhiyun 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
434*4882a593Smuzhiyun 	int reg;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	enable_ipu_clock();
437*4882a593Smuzhiyun 	imx_setup_hdmi();
438*4882a593Smuzhiyun 	/* Turn on LDB0,IPU,IPU DI0 clocks */
439*4882a593Smuzhiyun 	reg = __raw_readl(&mxc_ccm->CCGR3);
440*4882a593Smuzhiyun 	reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
441*4882a593Smuzhiyun 	writel(reg, &mxc_ccm->CCGR3);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* set LDB0, LDB1 clk select to 011/011 */
444*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->cs2cdr);
445*4882a593Smuzhiyun 	reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
446*4882a593Smuzhiyun 		 |MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
447*4882a593Smuzhiyun 	reg |= (3<<MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
448*4882a593Smuzhiyun 	      |(3<<MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
449*4882a593Smuzhiyun 	writel(reg, &mxc_ccm->cs2cdr);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->cscmr2);
452*4882a593Smuzhiyun 	reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
453*4882a593Smuzhiyun 	writel(reg, &mxc_ccm->cscmr2);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->chsccdr);
456*4882a593Smuzhiyun 	reg |= (CHSCCDR_CLK_SEL_LDB_DI0
457*4882a593Smuzhiyun 		<<MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
458*4882a593Smuzhiyun 	writel(reg, &mxc_ccm->chsccdr);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
461*4882a593Smuzhiyun 	     |IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
462*4882a593Smuzhiyun 	     |IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
463*4882a593Smuzhiyun 	     |IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
464*4882a593Smuzhiyun 	     |IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
465*4882a593Smuzhiyun 	     |IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
466*4882a593Smuzhiyun 	     |IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
467*4882a593Smuzhiyun 	     |IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
468*4882a593Smuzhiyun 	     |IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
469*4882a593Smuzhiyun 	writel(reg, &iomux->gpr[2]);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	reg = readl(&iomux->gpr[3]);
472*4882a593Smuzhiyun 	reg = (reg & ~IOMUXC_GPR3_LVDS0_MUX_CTL_MASK)
473*4882a593Smuzhiyun 	    | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
474*4882a593Smuzhiyun 	       <<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
475*4882a593Smuzhiyun 	writel(reg, &iomux->gpr[3]);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	/* LVDS Backlight GPIO on LVDS connector - output low */
478*4882a593Smuzhiyun 	SETUP_IOMUX_PAD(PAD_SD2_CLK__GPIO1_IO10 | DIO_PAD_CFG);
479*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(1, 10), 0);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_IPUV3 */
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun /* setup board specific PMIC */
power_init_board(void)484*4882a593Smuzhiyun int power_init_board(void)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	setup_pmic();
487*4882a593Smuzhiyun 	return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun #if defined(CONFIG_CMD_PCI)
imx6_pcie_toggle_reset(void)491*4882a593Smuzhiyun int imx6_pcie_toggle_reset(void)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	if (board_type < GW_UNKNOWN) {
494*4882a593Smuzhiyun 		uint pin = gpio_cfg[board_type].pcie_rst;
495*4882a593Smuzhiyun 		gpio_request(pin, "pci_rst#");
496*4882a593Smuzhiyun 		gpio_direction_output(pin, 0);
497*4882a593Smuzhiyun 		mdelay(50);
498*4882a593Smuzhiyun 		gpio_direction_output(pin, 1);
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 	return 0;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun /*
504*4882a593Smuzhiyun  * Most Ventana boards have a PLX PEX860x PCIe switch onboard and use its
505*4882a593Smuzhiyun  * GPIO's as PERST# signals for its downstream ports - configure the GPIO's
506*4882a593Smuzhiyun  * properly and assert reset for 100ms.
507*4882a593Smuzhiyun  */
508*4882a593Smuzhiyun #define MAX_PCI_DEVS	32
509*4882a593Smuzhiyun struct pci_dev {
510*4882a593Smuzhiyun 	pci_dev_t devfn;
511*4882a593Smuzhiyun 	unsigned short vendor;
512*4882a593Smuzhiyun 	unsigned short device;
513*4882a593Smuzhiyun 	unsigned short class;
514*4882a593Smuzhiyun 	unsigned short busno; /* subbordinate busno */
515*4882a593Smuzhiyun 	struct pci_dev *ppar;
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun struct pci_dev pci_devs[MAX_PCI_DEVS];
518*4882a593Smuzhiyun int pci_devno;
519*4882a593Smuzhiyun int pci_bridgeno;
520*4882a593Smuzhiyun 
board_pci_fixup_dev(struct pci_controller * hose,pci_dev_t dev,unsigned short vendor,unsigned short device,unsigned short class)521*4882a593Smuzhiyun void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
522*4882a593Smuzhiyun 			 unsigned short vendor, unsigned short device,
523*4882a593Smuzhiyun 			 unsigned short class)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	int i;
526*4882a593Smuzhiyun 	u32 dw;
527*4882a593Smuzhiyun 	struct pci_dev *pdev = &pci_devs[pci_devno++];
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	debug("%s: %02d:%02d.%02d: %04x:%04x\n", __func__,
530*4882a593Smuzhiyun 	      PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev), vendor, device);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	/* store array of devs for later use in device-tree fixup */
533*4882a593Smuzhiyun 	pdev->devfn = dev;
534*4882a593Smuzhiyun 	pdev->vendor = vendor;
535*4882a593Smuzhiyun 	pdev->device = device;
536*4882a593Smuzhiyun 	pdev->class = class;
537*4882a593Smuzhiyun 	pdev->ppar = NULL;
538*4882a593Smuzhiyun 	if (class == PCI_CLASS_BRIDGE_PCI)
539*4882a593Smuzhiyun 		pdev->busno = ++pci_bridgeno;
540*4882a593Smuzhiyun 	else
541*4882a593Smuzhiyun 		pdev->busno = 0;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* fixup RC - it should be 00:00.0 not 00:01.0 */
544*4882a593Smuzhiyun 	if (PCI_BUS(dev) == 0)
545*4882a593Smuzhiyun 		pdev->devfn = 0;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/* find dev's parent */
548*4882a593Smuzhiyun 	for (i = 0; i < pci_devno; i++) {
549*4882a593Smuzhiyun 		if (pci_devs[i].busno == PCI_BUS(pdev->devfn)) {
550*4882a593Smuzhiyun 			pdev->ppar = &pci_devs[i];
551*4882a593Smuzhiyun 			break;
552*4882a593Smuzhiyun 		}
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	/* assert downstream PERST# */
556*4882a593Smuzhiyun 	if (vendor == PCI_VENDOR_ID_PLX &&
557*4882a593Smuzhiyun 	    (device & 0xfff0) == 0x8600 &&
558*4882a593Smuzhiyun 	    PCI_DEV(dev) == 0 && PCI_FUNC(dev) == 0) {
559*4882a593Smuzhiyun 		debug("configuring PLX 860X downstream PERST#\n");
560*4882a593Smuzhiyun 		pci_hose_read_config_dword(hose, dev, 0x62c, &dw);
561*4882a593Smuzhiyun 		dw |= 0xaaa8; /* GPIO1-7 outputs */
562*4882a593Smuzhiyun 		pci_hose_write_config_dword(hose, dev, 0x62c, dw);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 		pci_hose_read_config_dword(hose, dev, 0x644, &dw);
565*4882a593Smuzhiyun 		dw |= 0xfe;   /* GPIO1-7 output high */
566*4882a593Smuzhiyun 		pci_hose_write_config_dword(hose, dev, 0x644, dw);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 		mdelay(100);
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun #endif /* CONFIG_CMD_PCI */
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_TAG
574*4882a593Smuzhiyun /*
575*4882a593Smuzhiyun  * called when setting up ATAGS before booting kernel
576*4882a593Smuzhiyun  * populate serialnum from the following (in order of priority):
577*4882a593Smuzhiyun  *   serial# env var
578*4882a593Smuzhiyun  *   eeprom
579*4882a593Smuzhiyun  */
get_board_serial(struct tag_serialnr * serialnr)580*4882a593Smuzhiyun void get_board_serial(struct tag_serialnr *serialnr)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	char *serial = env_get("serial#");
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	if (serial) {
585*4882a593Smuzhiyun 		serialnr->high = 0;
586*4882a593Smuzhiyun 		serialnr->low = simple_strtoul(serial, NULL, 10);
587*4882a593Smuzhiyun 	} else if (ventana_info.model[0]) {
588*4882a593Smuzhiyun 		serialnr->high = 0;
589*4882a593Smuzhiyun 		serialnr->low = ventana_info.serial;
590*4882a593Smuzhiyun 	} else {
591*4882a593Smuzhiyun 		serialnr->high = 0;
592*4882a593Smuzhiyun 		serialnr->low = 0;
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun #endif
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /*
598*4882a593Smuzhiyun  * Board Support
599*4882a593Smuzhiyun  */
600*4882a593Smuzhiyun 
board_early_init_f(void)601*4882a593Smuzhiyun int board_early_init_f(void)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	setup_iomux_uart();
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
606*4882a593Smuzhiyun 	setup_display();
607*4882a593Smuzhiyun #endif
608*4882a593Smuzhiyun 	return 0;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
dram_init(void)611*4882a593Smuzhiyun int dram_init(void)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
614*4882a593Smuzhiyun 	return 0;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
board_init(void)617*4882a593Smuzhiyun int board_init(void)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	clrsetbits_le32(&iomuxc_regs->gpr[1],
622*4882a593Smuzhiyun 			IOMUXC_GPR1_OTG_ID_MASK,
623*4882a593Smuzhiyun 			IOMUXC_GPR1_OTG_ID_GPIO1);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	/* address of linux boot parameters */
626*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
629*4882a593Smuzhiyun 	setup_gpmi_nand();
630*4882a593Smuzhiyun #endif
631*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
632*4882a593Smuzhiyun 	setup_spi();
633*4882a593Smuzhiyun #endif
634*4882a593Smuzhiyun 	setup_ventana_i2c();
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun #ifdef CONFIG_SATA
637*4882a593Smuzhiyun 	setup_sata();
638*4882a593Smuzhiyun #endif
639*4882a593Smuzhiyun 	/* read Gateworks EEPROM into global struct (used later) */
640*4882a593Smuzhiyun 	board_type = read_eeprom(CONFIG_I2C_GSC, &ventana_info);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	setup_iomux_gpio(board_type, &ventana_info);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	return 0;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun #if defined(CONFIG_DISPLAY_BOARDINFO_LATE)
648*4882a593Smuzhiyun /*
649*4882a593Smuzhiyun  * called during late init (after relocation and after board_init())
650*4882a593Smuzhiyun  * by virtue of CONFIG_DISPLAY_BOARDINFO_LATE as we needed i2c initialized and
651*4882a593Smuzhiyun  * EEPROM read.
652*4882a593Smuzhiyun  */
checkboard(void)653*4882a593Smuzhiyun int checkboard(void)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	struct ventana_board_info *info = &ventana_info;
656*4882a593Smuzhiyun 	unsigned char buf[4];
657*4882a593Smuzhiyun 	const char *p;
658*4882a593Smuzhiyun 	int quiet; /* Quiet or minimal output mode */
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	quiet = 0;
661*4882a593Smuzhiyun 	p = env_get("quiet");
662*4882a593Smuzhiyun 	if (p)
663*4882a593Smuzhiyun 		quiet = simple_strtol(p, NULL, 10);
664*4882a593Smuzhiyun 	else
665*4882a593Smuzhiyun 		env_set("quiet", "0");
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	puts("\nGateworks Corporation Copyright 2014\n");
668*4882a593Smuzhiyun 	if (info->model[0]) {
669*4882a593Smuzhiyun 		printf("Model: %s\n", info->model);
670*4882a593Smuzhiyun 		printf("MFGDate: %02x-%02x-%02x%02x\n",
671*4882a593Smuzhiyun 		       info->mfgdate[0], info->mfgdate[1],
672*4882a593Smuzhiyun 		       info->mfgdate[2], info->mfgdate[3]);
673*4882a593Smuzhiyun 		printf("Serial:%d\n", info->serial);
674*4882a593Smuzhiyun 	} else {
675*4882a593Smuzhiyun 		puts("Invalid EEPROM - board will not function fully\n");
676*4882a593Smuzhiyun 	}
677*4882a593Smuzhiyun 	if (quiet)
678*4882a593Smuzhiyun 		return 0;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	/* Display GSC firmware revision/CRC/status */
681*4882a593Smuzhiyun 	gsc_info(0);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	/* Display RTC */
684*4882a593Smuzhiyun 	if (!gsc_i2c_read(GSC_RTC_ADDR, 0x00, 1, buf, 4)) {
685*4882a593Smuzhiyun 		printf("RTC:   %d\n",
686*4882a593Smuzhiyun 		       buf[0] | buf[1]<<8 | buf[2]<<16 | buf[3]<<24);
687*4882a593Smuzhiyun 	}
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	return 0;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun #endif
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
694*4882a593Smuzhiyun /*
695*4882a593Smuzhiyun  * BOOT_CFG1, BOOT_CFG2, BOOT_CFG3, BOOT_CFG4
696*4882a593Smuzhiyun  * see Table 8-11 and Table 5-9
697*4882a593Smuzhiyun  *  BOOT_CFG1[7] = 1 (boot from NAND)
698*4882a593Smuzhiyun  *  BOOT_CFG1[5] = 0 - raw NAND
699*4882a593Smuzhiyun  *  BOOT_CFG1[4] = 0 - default pad settings
700*4882a593Smuzhiyun  *  BOOT_CFG1[3:2] = 00 - devices = 1
701*4882a593Smuzhiyun  *  BOOT_CFG1[1:0] = 00 - Row Address Cycles = 3
702*4882a593Smuzhiyun  *  BOOT_CFG2[4:3] = 00 - Boot Search Count = 2
703*4882a593Smuzhiyun  *  BOOT_CFG2[2:1] = 01 - Pages In Block = 64
704*4882a593Smuzhiyun  *  BOOT_CFG2[0] = 0 - Reset time 12ms
705*4882a593Smuzhiyun  */
706*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
707*4882a593Smuzhiyun 	/* NAND: 64pages per block, 3 row addr cycles, 2 copies of FCB/DBBT */
708*4882a593Smuzhiyun 	{ "nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00) },
709*4882a593Smuzhiyun 	{ "emmc2", MAKE_CFGVAL(0x60, 0x48, 0x00, 0x00) }, /* GW5600 */
710*4882a593Smuzhiyun 	{ "emmc3", MAKE_CFGVAL(0x60, 0x50, 0x00, 0x00) }, /* GW5903/GW5904 */
711*4882a593Smuzhiyun 	{ NULL, 0 },
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun #endif
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun /* late init */
misc_init_r(void)716*4882a593Smuzhiyun int misc_init_r(void)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	struct ventana_board_info *info = &ventana_info;
719*4882a593Smuzhiyun 	char buf[256];
720*4882a593Smuzhiyun 	int i;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	/* set env vars based on EEPROM data */
723*4882a593Smuzhiyun 	if (ventana_info.model[0]) {
724*4882a593Smuzhiyun 		char str[16], fdt[36];
725*4882a593Smuzhiyun 		char *p;
726*4882a593Smuzhiyun 		const char *cputype = "";
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 		/*
729*4882a593Smuzhiyun 		 * FDT name will be prefixed with CPU type.  Three versions
730*4882a593Smuzhiyun 		 * will be created each increasingly generic and bootloader
731*4882a593Smuzhiyun 		 * env scripts will try loading each from most specific to
732*4882a593Smuzhiyun 		 * least.
733*4882a593Smuzhiyun 		 */
734*4882a593Smuzhiyun 		if (is_cpu_type(MXC_CPU_MX6Q) ||
735*4882a593Smuzhiyun 		    is_cpu_type(MXC_CPU_MX6D))
736*4882a593Smuzhiyun 			cputype = "imx6q";
737*4882a593Smuzhiyun 		else if (is_cpu_type(MXC_CPU_MX6DL) ||
738*4882a593Smuzhiyun 			 is_cpu_type(MXC_CPU_MX6SOLO))
739*4882a593Smuzhiyun 			cputype = "imx6dl";
740*4882a593Smuzhiyun 		env_set("soctype", cputype);
741*4882a593Smuzhiyun 		if (8 << (ventana_info.nand_flash_size-1) >= 2048)
742*4882a593Smuzhiyun 			env_set("flash_layout", "large");
743*4882a593Smuzhiyun 		else
744*4882a593Smuzhiyun 			env_set("flash_layout", "normal");
745*4882a593Smuzhiyun 		memset(str, 0, sizeof(str));
746*4882a593Smuzhiyun 		for (i = 0; i < (sizeof(str)-1) && info->model[i]; i++)
747*4882a593Smuzhiyun 			str[i] = tolower(info->model[i]);
748*4882a593Smuzhiyun 		env_set("model", str);
749*4882a593Smuzhiyun 		if (!env_get("fdt_file")) {
750*4882a593Smuzhiyun 			sprintf(fdt, "%s-%s.dtb", cputype, str);
751*4882a593Smuzhiyun 			env_set("fdt_file", fdt);
752*4882a593Smuzhiyun 		}
753*4882a593Smuzhiyun 		p = strchr(str, '-');
754*4882a593Smuzhiyun 		if (p) {
755*4882a593Smuzhiyun 			*p++ = 0;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 			env_set("model_base", str);
758*4882a593Smuzhiyun 			sprintf(fdt, "%s-%s.dtb", cputype, str);
759*4882a593Smuzhiyun 			env_set("fdt_file1", fdt);
760*4882a593Smuzhiyun 			if (board_type != GW551x &&
761*4882a593Smuzhiyun 			    board_type != GW552x &&
762*4882a593Smuzhiyun 			    board_type != GW553x &&
763*4882a593Smuzhiyun 			    board_type != GW560x)
764*4882a593Smuzhiyun 				str[4] = 'x';
765*4882a593Smuzhiyun 			str[5] = 'x';
766*4882a593Smuzhiyun 			str[6] = 0;
767*4882a593Smuzhiyun 			sprintf(fdt, "%s-%s.dtb", cputype, str);
768*4882a593Smuzhiyun 			env_set("fdt_file2", fdt);
769*4882a593Smuzhiyun 		}
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 		/* initialize env from EEPROM */
772*4882a593Smuzhiyun 		if (test_bit(EECONFIG_ETH0, info->config) &&
773*4882a593Smuzhiyun 		    !env_get("ethaddr")) {
774*4882a593Smuzhiyun 			eth_env_set_enetaddr("ethaddr", info->mac0);
775*4882a593Smuzhiyun 		}
776*4882a593Smuzhiyun 		if (test_bit(EECONFIG_ETH1, info->config) &&
777*4882a593Smuzhiyun 		    !env_get("eth1addr")) {
778*4882a593Smuzhiyun 			eth_env_set_enetaddr("eth1addr", info->mac1);
779*4882a593Smuzhiyun 		}
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 		/* board serial-number */
782*4882a593Smuzhiyun 		sprintf(str, "%6d", info->serial);
783*4882a593Smuzhiyun 		env_set("serial#", str);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 		/* memory MB */
786*4882a593Smuzhiyun 		sprintf(str, "%d", (int) (gd->ram_size >> 20));
787*4882a593Smuzhiyun 		env_set("mem_mb", str);
788*4882a593Smuzhiyun 	}
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	/* Set a non-initialized hwconfig based on board configuration */
791*4882a593Smuzhiyun 	if (!strcmp(env_get("hwconfig"), "_UNKNOWN_")) {
792*4882a593Smuzhiyun 		buf[0] = 0;
793*4882a593Smuzhiyun 		if (gpio_cfg[board_type].rs232_en)
794*4882a593Smuzhiyun 			strcat(buf, "rs232;");
795*4882a593Smuzhiyun 		for (i = 0; i < gpio_cfg[board_type].dio_num; i++) {
796*4882a593Smuzhiyun 			char buf1[32];
797*4882a593Smuzhiyun 			sprintf(buf1, "dio%d:mode=gpio;", i);
798*4882a593Smuzhiyun 			if (strlen(buf) + strlen(buf1) < sizeof(buf))
799*4882a593Smuzhiyun 				strcat(buf, buf1);
800*4882a593Smuzhiyun 		}
801*4882a593Smuzhiyun 		env_set("hwconfig", buf);
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	/* setup baseboard specific GPIO based on board and env */
805*4882a593Smuzhiyun 	setup_board_gpio(board_type, info);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
808*4882a593Smuzhiyun 	add_board_boot_modes(board_boot_modes);
809*4882a593Smuzhiyun #endif
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	/* disable boot watchdog */
812*4882a593Smuzhiyun 	gsc_boot_wd_disable();
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	return 0;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
818*4882a593Smuzhiyun 
ft_sethdmiinfmt(void * blob,char * mode)819*4882a593Smuzhiyun static int ft_sethdmiinfmt(void *blob, char *mode)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	int off;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	if (!mode)
824*4882a593Smuzhiyun 		return -EINVAL;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	off = fdt_node_offset_by_compatible(blob, -1, "nxp,tda1997x");
827*4882a593Smuzhiyun 	if (off < 0)
828*4882a593Smuzhiyun 		return off;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	if (0 == strcasecmp(mode, "yuv422bt656")) {
831*4882a593Smuzhiyun 		u8 cfg[] = { 0x00, 0x00, 0x00, 0x82, 0x81, 0x00,
832*4882a593Smuzhiyun 			     0x00, 0x00, 0x00 };
833*4882a593Smuzhiyun 		mode = "422_ccir";
834*4882a593Smuzhiyun 		fdt_setprop(blob, off, "vidout_fmt", mode, strlen(mode) + 1);
835*4882a593Smuzhiyun 		fdt_setprop_u32(blob, off, "vidout_trc", 1);
836*4882a593Smuzhiyun 		fdt_setprop_u32(blob, off, "vidout_blc", 1);
837*4882a593Smuzhiyun 		fdt_setprop(blob, off, "vidout_portcfg", cfg, sizeof(cfg));
838*4882a593Smuzhiyun 		printf("   set HDMI input mode to %s\n", mode);
839*4882a593Smuzhiyun 	} else if (0 == strcasecmp(mode, "yuv422smp")) {
840*4882a593Smuzhiyun 		u8 cfg[] = { 0x00, 0x00, 0x00, 0x88, 0x87, 0x00,
841*4882a593Smuzhiyun 			     0x82, 0x81, 0x00 };
842*4882a593Smuzhiyun 		mode = "422_smp";
843*4882a593Smuzhiyun 		fdt_setprop(blob, off, "vidout_fmt", mode, strlen(mode) + 1);
844*4882a593Smuzhiyun 		fdt_setprop_u32(blob, off, "vidout_trc", 0);
845*4882a593Smuzhiyun 		fdt_setprop_u32(blob, off, "vidout_blc", 0);
846*4882a593Smuzhiyun 		fdt_setprop(blob, off, "vidout_portcfg", cfg, sizeof(cfg));
847*4882a593Smuzhiyun 		printf("   set HDMI input mode to %s\n", mode);
848*4882a593Smuzhiyun 	} else {
849*4882a593Smuzhiyun 		return -EINVAL;
850*4882a593Smuzhiyun 	}
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	return 0;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun /* enable a property of a node if the node is found */
ft_enable_path(void * blob,const char * path)856*4882a593Smuzhiyun static inline void ft_enable_path(void *blob, const char *path)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	int i = fdt_path_offset(blob, path);
859*4882a593Smuzhiyun 	if (i >= 0) {
860*4882a593Smuzhiyun 		debug("enabling %s\n", path);
861*4882a593Smuzhiyun 		fdt_status_okay(blob, i);
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun /* remove a property of a node if the node is found */
ft_delprop_path(void * blob,const char * path,const char * name)866*4882a593Smuzhiyun static inline void ft_delprop_path(void *blob, const char *path,
867*4882a593Smuzhiyun 				   const char *name)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	int i = fdt_path_offset(blob, path);
870*4882a593Smuzhiyun 	if (i) {
871*4882a593Smuzhiyun 		debug("removing %s/%s\n", path, name);
872*4882a593Smuzhiyun 		fdt_delprop(blob, i, name);
873*4882a593Smuzhiyun 	}
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun #if defined(CONFIG_CMD_PCI)
877*4882a593Smuzhiyun #define PCI_ID(x) ( \
878*4882a593Smuzhiyun 	(PCI_BUS(x->devfn)<<16)| \
879*4882a593Smuzhiyun 	(PCI_DEV(x->devfn)<<11)| \
880*4882a593Smuzhiyun 	(PCI_FUNC(x->devfn)<<8) \
881*4882a593Smuzhiyun 	)
882*4882a593Smuzhiyun #define PCIE_PATH	"/soc/pcie@0x01000000"
fdt_add_pci_node(void * blob,int par,struct pci_dev * dev)883*4882a593Smuzhiyun int fdt_add_pci_node(void *blob, int par, struct pci_dev *dev)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	uint32_t reg[5];
886*4882a593Smuzhiyun 	char node[32];
887*4882a593Smuzhiyun 	int np;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	sprintf(node, "pcie@%d,%d,%d", PCI_BUS(dev->devfn),
890*4882a593Smuzhiyun 		PCI_DEV(dev->devfn), PCI_FUNC(dev->devfn));
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	np = fdt_subnode_offset(blob, par, node);
893*4882a593Smuzhiyun 	if (np >= 0)
894*4882a593Smuzhiyun 		return np;
895*4882a593Smuzhiyun 	np = fdt_add_subnode(blob, par, node);
896*4882a593Smuzhiyun 	if (np < 0) {
897*4882a593Smuzhiyun 		printf("   %s failed: no space\n", __func__);
898*4882a593Smuzhiyun 		return np;
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	memset(reg, 0, sizeof(reg));
902*4882a593Smuzhiyun 	reg[0] = cpu_to_fdt32(PCI_ID(dev));
903*4882a593Smuzhiyun 	fdt_setprop(blob, np, "reg", reg, sizeof(reg));
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	return np;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun /* build a path of nested PCI devs for all bridges passed through */
fdt_add_pci_path(void * blob,struct pci_dev * dev)909*4882a593Smuzhiyun int fdt_add_pci_path(void *blob, struct pci_dev *dev)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun 	struct pci_dev *bridges[MAX_PCI_DEVS];
912*4882a593Smuzhiyun 	int k, np;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	/* build list of parents */
915*4882a593Smuzhiyun 	np = fdt_path_offset(blob, PCIE_PATH);
916*4882a593Smuzhiyun 	if (np < 0)
917*4882a593Smuzhiyun 		return np;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	k = 0;
920*4882a593Smuzhiyun 	while (dev) {
921*4882a593Smuzhiyun 		bridges[k++] = dev;
922*4882a593Smuzhiyun 		dev = dev->ppar;
923*4882a593Smuzhiyun 	};
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	/* now add them the to DT in reverse order */
926*4882a593Smuzhiyun 	while (k--) {
927*4882a593Smuzhiyun 		np = fdt_add_pci_node(blob, np, bridges[k]);
928*4882a593Smuzhiyun 		if (np < 0)
929*4882a593Smuzhiyun 			break;
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	return np;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun /*
936*4882a593Smuzhiyun  * The GW16082 has a hardware errata errata such that it's
937*4882a593Smuzhiyun  * INTA/B/C/D are mis-mapped to its four slots (slot12-15). Because
938*4882a593Smuzhiyun  * of this normal PCI interrupt swizzling will not work so we will
939*4882a593Smuzhiyun  * provide an irq-map via device-tree.
940*4882a593Smuzhiyun  */
fdt_fixup_gw16082(void * blob,int np,struct pci_dev * dev)941*4882a593Smuzhiyun int fdt_fixup_gw16082(void *blob, int np, struct pci_dev *dev)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun 	int len;
944*4882a593Smuzhiyun 	int host;
945*4882a593Smuzhiyun 	uint32_t imap_new[8*4*4];
946*4882a593Smuzhiyun 	const uint32_t *imap;
947*4882a593Smuzhiyun 	uint32_t irq[4];
948*4882a593Smuzhiyun 	uint32_t reg[4];
949*4882a593Smuzhiyun 	int i;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	/* build irq-map based on host controllers map */
952*4882a593Smuzhiyun 	host = fdt_path_offset(blob, PCIE_PATH);
953*4882a593Smuzhiyun 	if (host < 0) {
954*4882a593Smuzhiyun 		printf("   %s failed: missing host\n", __func__);
955*4882a593Smuzhiyun 		return host;
956*4882a593Smuzhiyun 	}
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	/* use interrupt data from root complex's node */
959*4882a593Smuzhiyun 	imap = fdt_getprop(blob, host, "interrupt-map", &len);
960*4882a593Smuzhiyun 	if (!imap || len != 128) {
961*4882a593Smuzhiyun 		printf("   %s failed: invalid interrupt-map\n",
962*4882a593Smuzhiyun 		       __func__);
963*4882a593Smuzhiyun 		return -FDT_ERR_NOTFOUND;
964*4882a593Smuzhiyun 	}
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	/* obtain irq's of host controller in pin order */
967*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
968*4882a593Smuzhiyun 		irq[(fdt32_to_cpu(imap[(i*8)+3])-1)%4] = imap[(i*8)+6];
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	/*
971*4882a593Smuzhiyun 	 * determine number of swizzles necessary:
972*4882a593Smuzhiyun 	 *   For each bridge we pass through we need to swizzle
973*4882a593Smuzhiyun 	 *   the number of the slot we are on.
974*4882a593Smuzhiyun 	 */
975*4882a593Smuzhiyun 	struct pci_dev *d;
976*4882a593Smuzhiyun 	int b;
977*4882a593Smuzhiyun 	b = 0;
978*4882a593Smuzhiyun 	d = dev->ppar;
979*4882a593Smuzhiyun 	while(d && d->ppar) {
980*4882a593Smuzhiyun 		b += PCI_DEV(d->devfn);
981*4882a593Smuzhiyun 		d = d->ppar;
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	/* create new irq mappings for slots12-15
985*4882a593Smuzhiyun 	 * <skt> <idsel> <slot> <skt-inta> <skt-intb>
986*4882a593Smuzhiyun 	 * J3    AD28    12     INTD      INTA
987*4882a593Smuzhiyun 	 * J4    AD29    13     INTC      INTD
988*4882a593Smuzhiyun 	 * J5    AD30    14     INTB      INTC
989*4882a593Smuzhiyun 	 * J2    AD31    15     INTA      INTB
990*4882a593Smuzhiyun 	 */
991*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
992*4882a593Smuzhiyun 		/* addr matches bus:dev:func */
993*4882a593Smuzhiyun 		u32 addr = dev->busno << 16 | (12+i) << 11;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 		/* default cells from root complex */
996*4882a593Smuzhiyun 		memcpy(&imap_new[i*32], imap, 128);
997*4882a593Smuzhiyun 		/* first cell is PCI device address (BDF) */
998*4882a593Smuzhiyun 		imap_new[(i*32)+(0*8)+0] = cpu_to_fdt32(addr);
999*4882a593Smuzhiyun 		imap_new[(i*32)+(1*8)+0] = cpu_to_fdt32(addr);
1000*4882a593Smuzhiyun 		imap_new[(i*32)+(2*8)+0] = cpu_to_fdt32(addr);
1001*4882a593Smuzhiyun 		imap_new[(i*32)+(3*8)+0] = cpu_to_fdt32(addr);
1002*4882a593Smuzhiyun 		/* third cell is pin */
1003*4882a593Smuzhiyun 		imap_new[(i*32)+(0*8)+3] = cpu_to_fdt32(1);
1004*4882a593Smuzhiyun 		imap_new[(i*32)+(1*8)+3] = cpu_to_fdt32(2);
1005*4882a593Smuzhiyun 		imap_new[(i*32)+(2*8)+3] = cpu_to_fdt32(3);
1006*4882a593Smuzhiyun 		imap_new[(i*32)+(3*8)+3] = cpu_to_fdt32(4);
1007*4882a593Smuzhiyun 		/* sixth cell is relative interrupt */
1008*4882a593Smuzhiyun 		imap_new[(i*32)+(0*8)+6] = irq[(15-(12+i)+b+0)%4];
1009*4882a593Smuzhiyun 		imap_new[(i*32)+(1*8)+6] = irq[(15-(12+i)+b+1)%4];
1010*4882a593Smuzhiyun 		imap_new[(i*32)+(2*8)+6] = irq[(15-(12+i)+b+2)%4];
1011*4882a593Smuzhiyun 		imap_new[(i*32)+(3*8)+6] = irq[(15-(12+i)+b+3)%4];
1012*4882a593Smuzhiyun 	}
1013*4882a593Smuzhiyun 	fdt_setprop(blob, np, "interrupt-map", imap_new,
1014*4882a593Smuzhiyun 		    sizeof(imap_new));
1015*4882a593Smuzhiyun 	reg[0] = cpu_to_fdt32(0xfff00);
1016*4882a593Smuzhiyun 	reg[1] = 0;
1017*4882a593Smuzhiyun 	reg[2] = 0;
1018*4882a593Smuzhiyun 	reg[3] = cpu_to_fdt32(0x7);
1019*4882a593Smuzhiyun 	fdt_setprop(blob, np, "interrupt-map-mask", reg, sizeof(reg));
1020*4882a593Smuzhiyun 	fdt_setprop_cell(blob, np, "#interrupt-cells", 1);
1021*4882a593Smuzhiyun 	fdt_setprop_string(blob, np, "device_type", "pci");
1022*4882a593Smuzhiyun 	fdt_setprop_cell(blob, np, "#address-cells", 3);
1023*4882a593Smuzhiyun 	fdt_setprop_cell(blob, np, "#size-cells", 2);
1024*4882a593Smuzhiyun 	printf("   Added custom interrupt-map for GW16082\n");
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	return 0;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun /* The sky2 GigE MAC obtains it's MAC addr from device-tree by default */
fdt_fixup_sky2(void * blob,int np,struct pci_dev * dev)1030*4882a593Smuzhiyun int fdt_fixup_sky2(void *blob, int np, struct pci_dev *dev)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun 	char *tmp, *end;
1033*4882a593Smuzhiyun 	char mac[16];
1034*4882a593Smuzhiyun 	unsigned char mac_addr[6];
1035*4882a593Smuzhiyun 	int j;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	sprintf(mac, "eth1addr");
1038*4882a593Smuzhiyun 	tmp = env_get(mac);
1039*4882a593Smuzhiyun 	if (tmp) {
1040*4882a593Smuzhiyun 		for (j = 0; j < 6; j++) {
1041*4882a593Smuzhiyun 			mac_addr[j] = tmp ?
1042*4882a593Smuzhiyun 				      simple_strtoul(tmp, &end,16) : 0;
1043*4882a593Smuzhiyun 			if (tmp)
1044*4882a593Smuzhiyun 				tmp = (*end) ? end+1 : end;
1045*4882a593Smuzhiyun 		}
1046*4882a593Smuzhiyun 		fdt_setprop(blob, np, "local-mac-address", mac_addr,
1047*4882a593Smuzhiyun 			    sizeof(mac_addr));
1048*4882a593Smuzhiyun 		printf("   Added mac addr for eth1\n");
1049*4882a593Smuzhiyun 		return 0;
1050*4882a593Smuzhiyun 	}
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	return -1;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun /*
1056*4882a593Smuzhiyun  * PCI DT nodes must be nested therefore if we need to apply a DT fixup
1057*4882a593Smuzhiyun  * we will walk the PCI bus and add bridge nodes up to the device receiving
1058*4882a593Smuzhiyun  * the fixup.
1059*4882a593Smuzhiyun  */
ft_board_pci_fixup(void * blob,bd_t * bd)1060*4882a593Smuzhiyun void ft_board_pci_fixup(void *blob, bd_t *bd)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun 	int i, np;
1063*4882a593Smuzhiyun 	struct pci_dev *dev;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	for (i = 0; i < pci_devno; i++) {
1066*4882a593Smuzhiyun 		dev = &pci_devs[i];
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 		/*
1069*4882a593Smuzhiyun 		 * The GW16082 consists of a TI XIO2001 PCIe-to-PCI bridge and
1070*4882a593Smuzhiyun 		 * an EEPROM at i2c1-0x50.
1071*4882a593Smuzhiyun 		 */
1072*4882a593Smuzhiyun 		if ((dev->vendor == PCI_VENDOR_ID_TI) &&
1073*4882a593Smuzhiyun 		    (dev->device == 0x8240) &&
1074*4882a593Smuzhiyun 		    (i2c_set_bus_num(1) == 0) &&
1075*4882a593Smuzhiyun 		    (i2c_probe(0x50) == 0))
1076*4882a593Smuzhiyun 		{
1077*4882a593Smuzhiyun 			np = fdt_add_pci_path(blob, dev);
1078*4882a593Smuzhiyun 			if (np > 0)
1079*4882a593Smuzhiyun 				fdt_fixup_gw16082(blob, np, dev);
1080*4882a593Smuzhiyun 		}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 		/* ethernet1 mac address */
1083*4882a593Smuzhiyun 		else if ((dev->vendor == PCI_VENDOR_ID_MARVELL) &&
1084*4882a593Smuzhiyun 		         (dev->device == 0x4380))
1085*4882a593Smuzhiyun 		{
1086*4882a593Smuzhiyun 			np = fdt_add_pci_path(blob, dev);
1087*4882a593Smuzhiyun 			if (np > 0)
1088*4882a593Smuzhiyun 				fdt_fixup_sky2(blob, np, dev);
1089*4882a593Smuzhiyun 		}
1090*4882a593Smuzhiyun 	}
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun #endif /* if defined(CONFIG_CMD_PCI) */
1093*4882a593Smuzhiyun 
ft_board_wdog_fixup(void * blob,const char * path)1094*4882a593Smuzhiyun void ft_board_wdog_fixup(void *blob, const char *path)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun 	ft_delprop_path(blob, path, "ext-reset-output");
1097*4882a593Smuzhiyun 	ft_delprop_path(blob, path, "fsl,ext-reset-output");
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun /*
1101*4882a593Smuzhiyun  * called prior to booting kernel or by 'fdt boardsetup' command
1102*4882a593Smuzhiyun  *
1103*4882a593Smuzhiyun  * unless 'fdt_noauto' env var is set we will update the following in the DTB:
1104*4882a593Smuzhiyun  *  - mtd partitions based on mtdparts/mtdids env
1105*4882a593Smuzhiyun  *  - system-serial (board serial num from EEPROM)
1106*4882a593Smuzhiyun  *  - board (full model from EEPROM)
1107*4882a593Smuzhiyun  *  - peripherals removed from DTB if not loaded on board (per EEPROM config)
1108*4882a593Smuzhiyun  */
1109*4882a593Smuzhiyun #define UART1_PATH	"/soc/aips-bus@02100000/serial@021ec000"
1110*4882a593Smuzhiyun #define WDOG1_PATH	"/soc/aips-bus@02000000/wdog@020bc000"
1111*4882a593Smuzhiyun #define WDOG2_PATH	"/soc/aips-bus@02000000/wdog@020c0000"
1112*4882a593Smuzhiyun #define GPIO3_PATH	"/soc/aips-bus@02000000/gpio@020a4000"
ft_board_setup(void * blob,bd_t * bd)1113*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun 	struct ventana_board_info *info = &ventana_info;
1116*4882a593Smuzhiyun 	struct ventana_eeprom_config *cfg;
1117*4882a593Smuzhiyun 	struct node_info nodes[] = {
1118*4882a593Smuzhiyun 		{ "sst,w25q256",          MTD_DEV_TYPE_NOR, },  /* SPI flash */
1119*4882a593Smuzhiyun 		{ "fsl,imx6q-gpmi-nand",  MTD_DEV_TYPE_NAND, }, /* NAND flash */
1120*4882a593Smuzhiyun 	};
1121*4882a593Smuzhiyun 	const char *model = env_get("model");
1122*4882a593Smuzhiyun 	const char *display = env_get("display");
1123*4882a593Smuzhiyun 	int i;
1124*4882a593Smuzhiyun 	char rev = 0;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	/* determine board revision */
1127*4882a593Smuzhiyun 	for (i = sizeof(ventana_info.model) - 1; i > 0; i--) {
1128*4882a593Smuzhiyun 		if (ventana_info.model[i] >= 'A') {
1129*4882a593Smuzhiyun 			rev = ventana_info.model[i];
1130*4882a593Smuzhiyun 			break;
1131*4882a593Smuzhiyun 		}
1132*4882a593Smuzhiyun 	}
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	if (env_get("fdt_noauto")) {
1135*4882a593Smuzhiyun 		puts("   Skiping ft_board_setup (fdt_noauto defined)\n");
1136*4882a593Smuzhiyun 		return 0;
1137*4882a593Smuzhiyun 	}
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	if (test_bit(EECONFIG_NAND, info->config)) {
1140*4882a593Smuzhiyun 		/* Update partition nodes using info from mtdparts env var */
1141*4882a593Smuzhiyun 		puts("   Updating MTD partitions...\n");
1142*4882a593Smuzhiyun 		fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
1143*4882a593Smuzhiyun 	}
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	/* Update display timings from display env var */
1146*4882a593Smuzhiyun 	if (display) {
1147*4882a593Smuzhiyun 		if (fdt_fixup_display(blob, fdt_get_alias(blob, "lvds0"),
1148*4882a593Smuzhiyun 				      display) >= 0)
1149*4882a593Smuzhiyun 			printf("   Set display timings for %s...\n", display);
1150*4882a593Smuzhiyun 	}
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	printf("   Adjusting FDT per EEPROM for %s...\n", model);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	/* board serial number */
1155*4882a593Smuzhiyun 	fdt_setprop(blob, 0, "system-serial", env_get("serial#"),
1156*4882a593Smuzhiyun 		    strlen(env_get("serial#")) + 1);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	/* board (model contains model from device-tree) */
1159*4882a593Smuzhiyun 	fdt_setprop(blob, 0, "board", info->model,
1160*4882a593Smuzhiyun 		    strlen((const char *)info->model) + 1);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	/* set desired digital video capture format */
1163*4882a593Smuzhiyun 	ft_sethdmiinfmt(blob, env_get("hdmiinfmt"));
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	/*
1166*4882a593Smuzhiyun 	 * Board model specific fixups
1167*4882a593Smuzhiyun 	 */
1168*4882a593Smuzhiyun 	switch (board_type) {
1169*4882a593Smuzhiyun 	case GW51xx:
1170*4882a593Smuzhiyun 		/*
1171*4882a593Smuzhiyun 		 * disable wdog node for GW51xx-A/B to work around
1172*4882a593Smuzhiyun 		 * errata causing wdog timer to be unreliable.
1173*4882a593Smuzhiyun 		 */
1174*4882a593Smuzhiyun 		if (rev >= 'A' && rev < 'C') {
1175*4882a593Smuzhiyun 			i = fdt_path_offset(blob, WDOG1_PATH);
1176*4882a593Smuzhiyun 			if (i)
1177*4882a593Smuzhiyun 				fdt_status_disabled(blob, i);
1178*4882a593Smuzhiyun 		}
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 		/* GW51xx-E adds WDOG1_B external reset */
1181*4882a593Smuzhiyun 		if (rev < 'E')
1182*4882a593Smuzhiyun 			ft_board_wdog_fixup(blob, WDOG1_PATH);
1183*4882a593Smuzhiyun 		break;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	case GW52xx:
1186*4882a593Smuzhiyun 		/* GW522x Uses GPIO3_IO23 instead of GPIO1_IO29 */
1187*4882a593Smuzhiyun 		if (info->model[4] == '2') {
1188*4882a593Smuzhiyun 			u32 handle = 0;
1189*4882a593Smuzhiyun 			u32 *range = NULL;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 			i = fdt_node_offset_by_compatible(blob, -1,
1192*4882a593Smuzhiyun 							  "fsl,imx6q-pcie");
1193*4882a593Smuzhiyun 			if (i)
1194*4882a593Smuzhiyun 				range = (u32 *)fdt_getprop(blob, i,
1195*4882a593Smuzhiyun 							   "reset-gpio", NULL);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 			if (range) {
1198*4882a593Smuzhiyun 				i = fdt_path_offset(blob, GPIO3_PATH);
1199*4882a593Smuzhiyun 				if (i)
1200*4882a593Smuzhiyun 					handle = fdt_get_phandle(blob, i);
1201*4882a593Smuzhiyun 				if (handle) {
1202*4882a593Smuzhiyun 					range[0] = cpu_to_fdt32(handle);
1203*4882a593Smuzhiyun 					range[1] = cpu_to_fdt32(23);
1204*4882a593Smuzhiyun 				}
1205*4882a593Smuzhiyun 			}
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 			/* these have broken usd_vsel */
1208*4882a593Smuzhiyun 			if (strstr((const char *)info->model, "SP318-B") ||
1209*4882a593Smuzhiyun 			    strstr((const char *)info->model, "SP331-B"))
1210*4882a593Smuzhiyun 				gpio_cfg[board_type].usd_vsel = 0;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 			/* GW522x-B adds WDOG1_B external reset */
1213*4882a593Smuzhiyun 			ft_board_wdog_fixup(blob, WDOG1_PATH);
1214*4882a593Smuzhiyun 		}
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 		/* GW520x-E adds WDOG1_B external reset */
1217*4882a593Smuzhiyun 		else if (info->model[4] == '0' && rev < 'E')
1218*4882a593Smuzhiyun 			ft_board_wdog_fixup(blob, WDOG1_PATH);
1219*4882a593Smuzhiyun 		break;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	case GW53xx:
1222*4882a593Smuzhiyun 		/* GW53xx-E adds WDOG1_B external reset */
1223*4882a593Smuzhiyun 		if (rev < 'E')
1224*4882a593Smuzhiyun 			ft_board_wdog_fixup(blob, WDOG1_PATH);
1225*4882a593Smuzhiyun 		break;
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	case GW54xx:
1228*4882a593Smuzhiyun 		/*
1229*4882a593Smuzhiyun 		 * disable serial2 node for GW54xx for compatibility with older
1230*4882a593Smuzhiyun 		 * 3.10.x kernel that improperly had this node enabled in the DT
1231*4882a593Smuzhiyun 		 */
1232*4882a593Smuzhiyun 		i = fdt_path_offset(blob, UART1_PATH);
1233*4882a593Smuzhiyun 		if (i)
1234*4882a593Smuzhiyun 			fdt_del_node(blob, i);
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 		/* GW54xx-E adds WDOG2_B external reset */
1237*4882a593Smuzhiyun 		if (rev < 'E')
1238*4882a593Smuzhiyun 			ft_board_wdog_fixup(blob, WDOG2_PATH);
1239*4882a593Smuzhiyun 		break;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	case GW551x:
1242*4882a593Smuzhiyun 		/*
1243*4882a593Smuzhiyun 		 * isolate CSI0_DATA_EN for GW551x-A to work around errata
1244*4882a593Smuzhiyun 		 * causing non functional digital video in (it is not hooked up)
1245*4882a593Smuzhiyun 		 */
1246*4882a593Smuzhiyun 		if (rev == 'A') {
1247*4882a593Smuzhiyun 			u32 *range = NULL;
1248*4882a593Smuzhiyun 			int len;
1249*4882a593Smuzhiyun 			const u32 *handle = NULL;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 			i = fdt_node_offset_by_compatible(blob, -1,
1252*4882a593Smuzhiyun 						"fsl,imx-tda1997x-video");
1253*4882a593Smuzhiyun 			if (i)
1254*4882a593Smuzhiyun 				handle = fdt_getprop(blob, i, "pinctrl-0",
1255*4882a593Smuzhiyun 						     NULL);
1256*4882a593Smuzhiyun 			if (handle)
1257*4882a593Smuzhiyun 				i = fdt_node_offset_by_phandle(blob,
1258*4882a593Smuzhiyun 							fdt32_to_cpu(*handle));
1259*4882a593Smuzhiyun 			if (i)
1260*4882a593Smuzhiyun 				range = (u32 *)fdt_getprop(blob, i, "fsl,pins",
1261*4882a593Smuzhiyun 							   &len);
1262*4882a593Smuzhiyun 			if (range) {
1263*4882a593Smuzhiyun 				len /= sizeof(u32);
1264*4882a593Smuzhiyun 				for (i = 0; i < len; i += 6) {
1265*4882a593Smuzhiyun 					u32 mux_reg = fdt32_to_cpu(range[i+0]);
1266*4882a593Smuzhiyun 					u32 conf_reg = fdt32_to_cpu(range[i+1]);
1267*4882a593Smuzhiyun 					/* mux PAD_CSI0_DATA_EN to GPIO */
1268*4882a593Smuzhiyun 					if (is_cpu_type(MXC_CPU_MX6Q) &&
1269*4882a593Smuzhiyun 					    mux_reg == 0x260 &&
1270*4882a593Smuzhiyun 					    conf_reg == 0x630)
1271*4882a593Smuzhiyun 						range[i+3] = cpu_to_fdt32(0x5);
1272*4882a593Smuzhiyun 					else if (!is_cpu_type(MXC_CPU_MX6Q) &&
1273*4882a593Smuzhiyun 						 mux_reg == 0x08c &&
1274*4882a593Smuzhiyun 						 conf_reg == 0x3a0)
1275*4882a593Smuzhiyun 						range[i+3] = cpu_to_fdt32(0x5);
1276*4882a593Smuzhiyun 				}
1277*4882a593Smuzhiyun 				fdt_setprop_inplace(blob, i, "fsl,pins", range,
1278*4882a593Smuzhiyun 						    len);
1279*4882a593Smuzhiyun 			}
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 			/* set BT656 video format */
1282*4882a593Smuzhiyun 			ft_sethdmiinfmt(blob, "yuv422bt656");
1283*4882a593Smuzhiyun 		}
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 		/* GW551x-C adds WDOG1_B external reset */
1286*4882a593Smuzhiyun 		if (rev < 'C')
1287*4882a593Smuzhiyun 			ft_board_wdog_fixup(blob, WDOG1_PATH);
1288*4882a593Smuzhiyun 		break;
1289*4882a593Smuzhiyun 	}
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	/* Configure DIO */
1292*4882a593Smuzhiyun 	for (i = 0; i < gpio_cfg[board_type].dio_num; i++) {
1293*4882a593Smuzhiyun 		struct dio_cfg *cfg = &gpio_cfg[board_type].dio_cfg[i];
1294*4882a593Smuzhiyun 		char arg[10];
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 		sprintf(arg, "dio%d", i);
1297*4882a593Smuzhiyun 		if (!hwconfig(arg))
1298*4882a593Smuzhiyun 			continue;
1299*4882a593Smuzhiyun 		if (hwconfig_subarg_cmp(arg, "mode", "pwm") && cfg->pwm_param)
1300*4882a593Smuzhiyun 		{
1301*4882a593Smuzhiyun 			char path[48];
1302*4882a593Smuzhiyun 			sprintf(path, "/soc/aips-bus@02000000/pwm@%08x",
1303*4882a593Smuzhiyun 				0x02080000 + (0x4000 * (cfg->pwm_param - 1)));
1304*4882a593Smuzhiyun 			printf("   Enabling pwm%d for DIO%d\n",
1305*4882a593Smuzhiyun 			       cfg->pwm_param, i);
1306*4882a593Smuzhiyun 			ft_enable_path(blob, path);
1307*4882a593Smuzhiyun 		}
1308*4882a593Smuzhiyun 	}
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	/* remove no-1-8-v if UHS-I support is present */
1311*4882a593Smuzhiyun 	if (gpio_cfg[board_type].usd_vsel) {
1312*4882a593Smuzhiyun 		debug("Enabling UHS-I support\n");
1313*4882a593Smuzhiyun 		ft_delprop_path(blob, "/soc/aips-bus@02100000/usdhc@02198000",
1314*4882a593Smuzhiyun 				"no-1-8-v");
1315*4882a593Smuzhiyun 	}
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun #if defined(CONFIG_CMD_PCI)
1318*4882a593Smuzhiyun 	if (!env_get("nopcifixup"))
1319*4882a593Smuzhiyun 		ft_board_pci_fixup(blob, bd);
1320*4882a593Smuzhiyun #endif
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	/*
1323*4882a593Smuzhiyun 	 * Peripheral Config:
1324*4882a593Smuzhiyun 	 *  remove nodes by alias path if EEPROM config tells us the
1325*4882a593Smuzhiyun 	 *  peripheral is not loaded on the board.
1326*4882a593Smuzhiyun 	 */
1327*4882a593Smuzhiyun 	if (env_get("fdt_noconfig")) {
1328*4882a593Smuzhiyun 		puts("   Skiping periperhal config (fdt_noconfig defined)\n");
1329*4882a593Smuzhiyun 		return 0;
1330*4882a593Smuzhiyun 	}
1331*4882a593Smuzhiyun 	cfg = econfig;
1332*4882a593Smuzhiyun 	while (cfg->name) {
1333*4882a593Smuzhiyun 		if (!test_bit(cfg->bit, info->config)) {
1334*4882a593Smuzhiyun 			fdt_del_node_and_alias(blob, cfg->dtalias ?
1335*4882a593Smuzhiyun 					       cfg->dtalias : cfg->name);
1336*4882a593Smuzhiyun 		}
1337*4882a593Smuzhiyun 		cfg++;
1338*4882a593Smuzhiyun 	}
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	return 0;
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun #endif /* CONFIG_OF_BOARD_SETUP */
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun static struct mxc_serial_platdata ventana_mxc_serial_plat = {
1345*4882a593Smuzhiyun 	.reg = (struct mxc_uart *)UART2_BASE,
1346*4882a593Smuzhiyun };
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun U_BOOT_DEVICE(ventana_serial) = {
1349*4882a593Smuzhiyun 	.name   = "serial_mxc",
1350*4882a593Smuzhiyun 	.platdata = &ventana_mxc_serial_plat,
1351*4882a593Smuzhiyun };
1352