xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx50.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun//
3*4882a593Smuzhiyun// Copyright 2013 Greg Ungerer <gerg@uclinux.org>
4*4882a593Smuzhiyun// Copyright 2011 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun// Copyright 2011 Linaro Ltd.
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include "imx50-pinfunc.h"
8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
9*4882a593Smuzhiyun#include <dt-bindings/clock/imx5-clock.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	#address-cells = <1>;
13*4882a593Smuzhiyun	#size-cells = <1>;
14*4882a593Smuzhiyun	/*
15*4882a593Smuzhiyun	 * The decompressor and also some bootloaders rely on a
16*4882a593Smuzhiyun	 * pre-existing /chosen node to be available to insert the
17*4882a593Smuzhiyun	 * command line and merge other ATAGS info.
18*4882a593Smuzhiyun	 */
19*4882a593Smuzhiyun	chosen {};
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun	aliases {
22*4882a593Smuzhiyun		ethernet0 = &fec;
23*4882a593Smuzhiyun		gpio0 = &gpio1;
24*4882a593Smuzhiyun		gpio1 = &gpio2;
25*4882a593Smuzhiyun		gpio2 = &gpio3;
26*4882a593Smuzhiyun		gpio3 = &gpio4;
27*4882a593Smuzhiyun		gpio4 = &gpio5;
28*4882a593Smuzhiyun		gpio5 = &gpio6;
29*4882a593Smuzhiyun		i2c0 = &i2c1;
30*4882a593Smuzhiyun		i2c1 = &i2c2;
31*4882a593Smuzhiyun		i2c2 = &i2c3;
32*4882a593Smuzhiyun		mmc0 = &esdhc1;
33*4882a593Smuzhiyun		mmc1 = &esdhc2;
34*4882a593Smuzhiyun		mmc2 = &esdhc3;
35*4882a593Smuzhiyun		mmc3 = &esdhc4;
36*4882a593Smuzhiyun		serial0 = &uart1;
37*4882a593Smuzhiyun		serial1 = &uart2;
38*4882a593Smuzhiyun		serial2 = &uart3;
39*4882a593Smuzhiyun		serial3 = &uart4;
40*4882a593Smuzhiyun		serial4 = &uart5;
41*4882a593Smuzhiyun		spi0 = &ecspi1;
42*4882a593Smuzhiyun		spi1 = &ecspi2;
43*4882a593Smuzhiyun		spi2 = &cspi;
44*4882a593Smuzhiyun	};
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun	cpus {
47*4882a593Smuzhiyun		#address-cells = <1>;
48*4882a593Smuzhiyun		#size-cells = <0>;
49*4882a593Smuzhiyun		cpu@0 {
50*4882a593Smuzhiyun			device_type = "cpu";
51*4882a593Smuzhiyun			compatible = "arm,cortex-a8";
52*4882a593Smuzhiyun			reg = <0x0>;
53*4882a593Smuzhiyun		};
54*4882a593Smuzhiyun	};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun	tzic: tz-interrupt-controller@fffc000 {
57*4882a593Smuzhiyun		compatible = "fsl,imx50-tzic", "fsl,imx53-tzic", "fsl,tzic";
58*4882a593Smuzhiyun		interrupt-controller;
59*4882a593Smuzhiyun		#interrupt-cells = <1>;
60*4882a593Smuzhiyun		reg = <0x0fffc000 0x4000>;
61*4882a593Smuzhiyun	};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun	clocks {
64*4882a593Smuzhiyun		ckil {
65*4882a593Smuzhiyun			compatible = "fsl,imx-ckil", "fixed-clock";
66*4882a593Smuzhiyun			#clock-cells = <0>;
67*4882a593Smuzhiyun			clock-frequency = <32768>;
68*4882a593Smuzhiyun		};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun		ckih1 {
71*4882a593Smuzhiyun			compatible = "fsl,imx-ckih1", "fixed-clock";
72*4882a593Smuzhiyun			#clock-cells = <0>;
73*4882a593Smuzhiyun			clock-frequency = <22579200>;
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		ckih2 {
77*4882a593Smuzhiyun			compatible = "fsl,imx-ckih2", "fixed-clock";
78*4882a593Smuzhiyun			#clock-cells = <0>;
79*4882a593Smuzhiyun			clock-frequency = <0>;
80*4882a593Smuzhiyun		};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun		osc {
83*4882a593Smuzhiyun			compatible = "fsl,imx-osc", "fixed-clock";
84*4882a593Smuzhiyun			#clock-cells = <0>;
85*4882a593Smuzhiyun			clock-frequency = <24000000>;
86*4882a593Smuzhiyun		};
87*4882a593Smuzhiyun	};
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun	usbphy0: usbphy-0 {
90*4882a593Smuzhiyun		compatible = "usb-nop-xceiv";
91*4882a593Smuzhiyun		clocks = <&clks IMX5_CLK_USB_PHY1_GATE>;
92*4882a593Smuzhiyun		clock-names = "main_clk";
93*4882a593Smuzhiyun		#phy-cells = <0>;
94*4882a593Smuzhiyun		status = "okay";
95*4882a593Smuzhiyun	};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun	soc {
98*4882a593Smuzhiyun		#address-cells = <1>;
99*4882a593Smuzhiyun		#size-cells = <1>;
100*4882a593Smuzhiyun		compatible = "simple-bus";
101*4882a593Smuzhiyun		interrupt-parent = <&tzic>;
102*4882a593Smuzhiyun		ranges;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun		bus@50000000 { /* AIPS1 */
105*4882a593Smuzhiyun			compatible = "fsl,aips-bus", "simple-bus";
106*4882a593Smuzhiyun			#address-cells = <1>;
107*4882a593Smuzhiyun			#size-cells = <1>;
108*4882a593Smuzhiyun			reg = <0x50000000 0x10000000>;
109*4882a593Smuzhiyun			ranges;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun			spba@50000000 {
112*4882a593Smuzhiyun				compatible = "fsl,spba-bus", "simple-bus";
113*4882a593Smuzhiyun				#address-cells = <1>;
114*4882a593Smuzhiyun				#size-cells = <1>;
115*4882a593Smuzhiyun				reg = <0x50000000 0x40000>;
116*4882a593Smuzhiyun				ranges;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun				esdhc1: mmc@50004000 {
119*4882a593Smuzhiyun					compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
120*4882a593Smuzhiyun					reg = <0x50004000 0x4000>;
121*4882a593Smuzhiyun					interrupts = <1>;
122*4882a593Smuzhiyun					clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
123*4882a593Smuzhiyun						 <&clks IMX5_CLK_DUMMY>,
124*4882a593Smuzhiyun						 <&clks IMX5_CLK_ESDHC1_PER_GATE>;
125*4882a593Smuzhiyun					clock-names = "ipg", "ahb", "per";
126*4882a593Smuzhiyun					bus-width = <4>;
127*4882a593Smuzhiyun					status = "disabled";
128*4882a593Smuzhiyun				};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun				esdhc2: mmc@50008000 {
131*4882a593Smuzhiyun					compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
132*4882a593Smuzhiyun					reg = <0x50008000 0x4000>;
133*4882a593Smuzhiyun					interrupts = <2>;
134*4882a593Smuzhiyun					clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
135*4882a593Smuzhiyun						 <&clks IMX5_CLK_DUMMY>,
136*4882a593Smuzhiyun						 <&clks IMX5_CLK_ESDHC2_PER_GATE>;
137*4882a593Smuzhiyun					clock-names = "ipg", "ahb", "per";
138*4882a593Smuzhiyun					bus-width = <4>;
139*4882a593Smuzhiyun					status = "disabled";
140*4882a593Smuzhiyun				};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun				uart3: serial@5000c000 {
143*4882a593Smuzhiyun					compatible = "fsl,imx50-uart", "fsl,imx21-uart";
144*4882a593Smuzhiyun					reg = <0x5000c000 0x4000>;
145*4882a593Smuzhiyun					interrupts = <33>;
146*4882a593Smuzhiyun					clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
147*4882a593Smuzhiyun						 <&clks IMX5_CLK_UART3_PER_GATE>;
148*4882a593Smuzhiyun					clock-names = "ipg", "per";
149*4882a593Smuzhiyun					status = "disabled";
150*4882a593Smuzhiyun				};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun				ecspi1: spi@50010000 {
153*4882a593Smuzhiyun					#address-cells = <1>;
154*4882a593Smuzhiyun					#size-cells = <0>;
155*4882a593Smuzhiyun					compatible = "fsl,imx50-ecspi", "fsl,imx51-ecspi";
156*4882a593Smuzhiyun					reg = <0x50010000 0x4000>;
157*4882a593Smuzhiyun					interrupts = <36>;
158*4882a593Smuzhiyun					clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
159*4882a593Smuzhiyun						 <&clks IMX5_CLK_ECSPI1_PER_GATE>;
160*4882a593Smuzhiyun					clock-names = "ipg", "per";
161*4882a593Smuzhiyun					status = "disabled";
162*4882a593Smuzhiyun				};
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun				ssi2: ssi@50014000 {
165*4882a593Smuzhiyun					#sound-dai-cells = <0>;
166*4882a593Smuzhiyun					compatible = "fsl,imx50-ssi",
167*4882a593Smuzhiyun							"fsl,imx51-ssi",
168*4882a593Smuzhiyun							"fsl,imx21-ssi";
169*4882a593Smuzhiyun					reg = <0x50014000 0x4000>;
170*4882a593Smuzhiyun					interrupts = <30>;
171*4882a593Smuzhiyun					clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>;
172*4882a593Smuzhiyun					dmas = <&sdma 24 1 0>,
173*4882a593Smuzhiyun					       <&sdma 25 1 0>;
174*4882a593Smuzhiyun					dma-names = "rx", "tx";
175*4882a593Smuzhiyun					fsl,fifo-depth = <15>;
176*4882a593Smuzhiyun					status = "disabled";
177*4882a593Smuzhiyun				};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun				esdhc3: mmc@50020000 {
180*4882a593Smuzhiyun					compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
181*4882a593Smuzhiyun					reg = <0x50020000 0x4000>;
182*4882a593Smuzhiyun					interrupts = <3>;
183*4882a593Smuzhiyun					clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
184*4882a593Smuzhiyun						 <&clks IMX5_CLK_DUMMY>,
185*4882a593Smuzhiyun						 <&clks IMX5_CLK_ESDHC3_PER_GATE>;
186*4882a593Smuzhiyun					clock-names = "ipg", "ahb", "per";
187*4882a593Smuzhiyun					bus-width = <4>;
188*4882a593Smuzhiyun					status = "disabled";
189*4882a593Smuzhiyun				};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun				esdhc4: mmc@50024000 {
192*4882a593Smuzhiyun					compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
193*4882a593Smuzhiyun					reg = <0x50024000 0x4000>;
194*4882a593Smuzhiyun					interrupts = <4>;
195*4882a593Smuzhiyun					clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
196*4882a593Smuzhiyun						 <&clks IMX5_CLK_DUMMY>,
197*4882a593Smuzhiyun						 <&clks IMX5_CLK_ESDHC4_PER_GATE>;
198*4882a593Smuzhiyun					clock-names = "ipg", "ahb", "per";
199*4882a593Smuzhiyun					bus-width = <4>;
200*4882a593Smuzhiyun					status = "disabled";
201*4882a593Smuzhiyun				};
202*4882a593Smuzhiyun			};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun			usbotg: usb@53f80000 {
205*4882a593Smuzhiyun				compatible = "fsl,imx50-usb", "fsl,imx27-usb";
206*4882a593Smuzhiyun				reg = <0x53f80000 0x0200>;
207*4882a593Smuzhiyun				interrupts = <18>;
208*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_USBOH3_GATE>;
209*4882a593Smuzhiyun				fsl,usbphy = <&usbphy0>;
210*4882a593Smuzhiyun				status = "disabled";
211*4882a593Smuzhiyun			};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun			usbh1: usb@53f80200 {
214*4882a593Smuzhiyun				compatible = "fsl,imx50-usb", "fsl,imx27-usb";
215*4882a593Smuzhiyun				reg = <0x53f80200 0x0200>;
216*4882a593Smuzhiyun				interrupts = <14>;
217*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_USB_PHY2_GATE>;
218*4882a593Smuzhiyun				dr_mode = "host";
219*4882a593Smuzhiyun				status = "disabled";
220*4882a593Smuzhiyun			};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun			gpio1: gpio@53f84000 {
223*4882a593Smuzhiyun				compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
224*4882a593Smuzhiyun				reg = <0x53f84000 0x4000>;
225*4882a593Smuzhiyun				interrupts = <50 51>;
226*4882a593Smuzhiyun				gpio-controller;
227*4882a593Smuzhiyun				#gpio-cells = <2>;
228*4882a593Smuzhiyun				interrupt-controller;
229*4882a593Smuzhiyun				#interrupt-cells = <2>;
230*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 151 28>;
231*4882a593Smuzhiyun			};
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun			gpio2: gpio@53f88000 {
234*4882a593Smuzhiyun				compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
235*4882a593Smuzhiyun				reg = <0x53f88000 0x4000>;
236*4882a593Smuzhiyun				interrupts = <52 53>;
237*4882a593Smuzhiyun				gpio-controller;
238*4882a593Smuzhiyun				#gpio-cells = <2>;
239*4882a593Smuzhiyun				interrupt-controller;
240*4882a593Smuzhiyun				#interrupt-cells = <2>;
241*4882a593Smuzhiyun				gpio-ranges = <&iomuxc  0 75 8>, <&iomuxc 8 100 8>,
242*4882a593Smuzhiyun					      <&iomuxc 16 83 1>, <&iomuxc 17 85 1>,
243*4882a593Smuzhiyun					      <&iomuxc 18 87 1>, <&iomuxc 19 84 1>,
244*4882a593Smuzhiyun					      <&iomuxc 20 88 1>, <&iomuxc 21 86 1>;
245*4882a593Smuzhiyun			};
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun			gpio3: gpio@53f8c000 {
248*4882a593Smuzhiyun				compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
249*4882a593Smuzhiyun				reg = <0x53f8c000 0x4000>;
250*4882a593Smuzhiyun				interrupts = <54 55>;
251*4882a593Smuzhiyun				gpio-controller;
252*4882a593Smuzhiyun				#gpio-cells = <2>;
253*4882a593Smuzhiyun				interrupt-controller;
254*4882a593Smuzhiyun				#interrupt-cells = <2>;
255*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 108 32>;
256*4882a593Smuzhiyun			};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun			gpio4: gpio@53f90000 {
259*4882a593Smuzhiyun				compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
260*4882a593Smuzhiyun				reg = <0x53f90000 0x4000>;
261*4882a593Smuzhiyun				interrupts = <56 57>;
262*4882a593Smuzhiyun				gpio-controller;
263*4882a593Smuzhiyun				#gpio-cells = <2>;
264*4882a593Smuzhiyun				interrupt-controller;
265*4882a593Smuzhiyun				#interrupt-cells = <2>;
266*4882a593Smuzhiyun				gpio-ranges = <&iomuxc  0   8  8>, <&iomuxc 8 45 12>,
267*4882a593Smuzhiyun					      <&iomuxc 20 140 11>;
268*4882a593Smuzhiyun			};
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun			wdog1: wdog@53f98000 {
271*4882a593Smuzhiyun				compatible = "fsl,imx50-wdt", "fsl,imx21-wdt";
272*4882a593Smuzhiyun				reg = <0x53f98000 0x4000>;
273*4882a593Smuzhiyun				interrupts = <58>;
274*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_DUMMY>;
275*4882a593Smuzhiyun			};
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun			gpt: timer@53fa0000 {
278*4882a593Smuzhiyun				compatible = "fsl,imx50-gpt", "fsl,imx31-gpt";
279*4882a593Smuzhiyun				reg = <0x53fa0000 0x4000>;
280*4882a593Smuzhiyun				interrupts = <39>;
281*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
282*4882a593Smuzhiyun					 <&clks IMX5_CLK_GPT_HF_GATE>;
283*4882a593Smuzhiyun				clock-names = "ipg", "per";
284*4882a593Smuzhiyun			};
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun			iomuxc: iomuxc@53fa8000 {
287*4882a593Smuzhiyun				compatible = "fsl,imx50-iomuxc", "fsl,imx53-iomuxc";
288*4882a593Smuzhiyun				reg = <0x53fa8000 0x4000>;
289*4882a593Smuzhiyun			};
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun			pwm1: pwm@53fb4000 {
292*4882a593Smuzhiyun				#pwm-cells = <3>;
293*4882a593Smuzhiyun				compatible = "fsl,imx50-pwm", "fsl,imx27-pwm";
294*4882a593Smuzhiyun				reg = <0x53fb4000 0x4000>;
295*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
296*4882a593Smuzhiyun					 <&clks IMX5_CLK_PWM1_HF_GATE>;
297*4882a593Smuzhiyun				clock-names = "ipg", "per";
298*4882a593Smuzhiyun				interrupts = <61>;
299*4882a593Smuzhiyun			};
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun			pwm2: pwm@53fb8000 {
302*4882a593Smuzhiyun				#pwm-cells = <3>;
303*4882a593Smuzhiyun				compatible = "fsl,imx50-pwm", "fsl,imx27-pwm";
304*4882a593Smuzhiyun				reg = <0x53fb8000 0x4000>;
305*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
306*4882a593Smuzhiyun					 <&clks IMX5_CLK_PWM2_HF_GATE>;
307*4882a593Smuzhiyun				clock-names = "ipg", "per";
308*4882a593Smuzhiyun				interrupts = <94>;
309*4882a593Smuzhiyun			};
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun			uart1: serial@53fbc000 {
312*4882a593Smuzhiyun				compatible = "fsl,imx50-uart", "fsl,imx21-uart";
313*4882a593Smuzhiyun				reg = <0x53fbc000 0x4000>;
314*4882a593Smuzhiyun				interrupts = <31>;
315*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
316*4882a593Smuzhiyun					 <&clks IMX5_CLK_UART1_PER_GATE>;
317*4882a593Smuzhiyun				clock-names = "ipg", "per";
318*4882a593Smuzhiyun				status = "disabled";
319*4882a593Smuzhiyun			};
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun			uart2: serial@53fc0000 {
322*4882a593Smuzhiyun				compatible = "fsl,imx50-uart", "fsl,imx21-uart";
323*4882a593Smuzhiyun				reg = <0x53fc0000 0x4000>;
324*4882a593Smuzhiyun				interrupts = <32>;
325*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
326*4882a593Smuzhiyun					 <&clks IMX5_CLK_UART2_PER_GATE>;
327*4882a593Smuzhiyun				clock-names = "ipg", "per";
328*4882a593Smuzhiyun				status = "disabled";
329*4882a593Smuzhiyun			};
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun			src: reset-controller@53fd0000 {
332*4882a593Smuzhiyun				compatible = "fsl,imx50-src", "fsl,imx51-src";
333*4882a593Smuzhiyun				reg = <0x53fd0000 0x4000>;
334*4882a593Smuzhiyun				interrupts = <75>;
335*4882a593Smuzhiyun				#reset-cells = <1>;
336*4882a593Smuzhiyun			};
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun			clks: ccm@53fd4000{
339*4882a593Smuzhiyun				compatible = "fsl,imx50-ccm";
340*4882a593Smuzhiyun				reg = <0x53fd4000 0x4000>;
341*4882a593Smuzhiyun				interrupts = <0 71 0x04 0 72 0x04>;
342*4882a593Smuzhiyun				#clock-cells = <1>;
343*4882a593Smuzhiyun			};
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun			gpio5: gpio@53fdc000 {
346*4882a593Smuzhiyun				compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
347*4882a593Smuzhiyun				reg = <0x53fdc000 0x4000>;
348*4882a593Smuzhiyun				interrupts = <103 104>;
349*4882a593Smuzhiyun				gpio-controller;
350*4882a593Smuzhiyun				#gpio-cells = <2>;
351*4882a593Smuzhiyun				interrupt-controller;
352*4882a593Smuzhiyun				#interrupt-cells = <2>;
353*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 57 18>, <&iomuxc 18 89 11>;
354*4882a593Smuzhiyun			};
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun			gpio6: gpio@53fe0000 {
357*4882a593Smuzhiyun				compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
358*4882a593Smuzhiyun				reg = <0x53fe0000 0x4000>;
359*4882a593Smuzhiyun				interrupts = <105 106>;
360*4882a593Smuzhiyun				gpio-controller;
361*4882a593Smuzhiyun				#gpio-cells = <2>;
362*4882a593Smuzhiyun				interrupt-controller;
363*4882a593Smuzhiyun				#interrupt-cells = <2>;
364*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 27 18>, <&iomuxc 18 16 11>;
365*4882a593Smuzhiyun			};
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun			i2c3: i2c@53fec000 {
368*4882a593Smuzhiyun				#address-cells = <1>;
369*4882a593Smuzhiyun				#size-cells = <0>;
370*4882a593Smuzhiyun				compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
371*4882a593Smuzhiyun				reg = <0x53fec000 0x4000>;
372*4882a593Smuzhiyun				interrupts = <64>;
373*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_I2C3_GATE>;
374*4882a593Smuzhiyun				status = "disabled";
375*4882a593Smuzhiyun			};
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun			uart4: serial@53ff0000 {
378*4882a593Smuzhiyun				compatible = "fsl,imx50-uart", "fsl,imx21-uart";
379*4882a593Smuzhiyun				reg = <0x53ff0000 0x4000>;
380*4882a593Smuzhiyun				interrupts = <13>;
381*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_UART4_IPG_GATE>,
382*4882a593Smuzhiyun					 <&clks IMX5_CLK_UART4_PER_GATE>;
383*4882a593Smuzhiyun				clock-names = "ipg", "per";
384*4882a593Smuzhiyun				status = "disabled";
385*4882a593Smuzhiyun			};
386*4882a593Smuzhiyun		};
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun		bus@60000000 {	/* AIPS2 */
389*4882a593Smuzhiyun			compatible = "fsl,aips-bus", "simple-bus";
390*4882a593Smuzhiyun			#address-cells = <1>;
391*4882a593Smuzhiyun			#size-cells = <1>;
392*4882a593Smuzhiyun			reg = <0x60000000 0x10000000>;
393*4882a593Smuzhiyun			ranges;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun			uart5: serial@63f90000 {
396*4882a593Smuzhiyun				compatible = "fsl,imx50-uart", "fsl,imx21-uart";
397*4882a593Smuzhiyun				reg = <0x63f90000 0x4000>;
398*4882a593Smuzhiyun				interrupts = <86>;
399*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_UART5_IPG_GATE>,
400*4882a593Smuzhiyun					 <&clks IMX5_CLK_UART5_PER_GATE>;
401*4882a593Smuzhiyun				clock-names = "ipg", "per";
402*4882a593Smuzhiyun				status = "disabled";
403*4882a593Smuzhiyun			};
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun			owire: owire@63fa4000 {
406*4882a593Smuzhiyun				compatible = "fsl,imx50-owire", "fsl,imx21-owire";
407*4882a593Smuzhiyun				reg = <0x63fa4000 0x4000>;
408*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_OWIRE_GATE>;
409*4882a593Smuzhiyun				status = "disabled";
410*4882a593Smuzhiyun			};
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun			ecspi2: spi@63fac000 {
413*4882a593Smuzhiyun				#address-cells = <1>;
414*4882a593Smuzhiyun				#size-cells = <0>;
415*4882a593Smuzhiyun				compatible = "fsl,imx50-ecspi", "fsl,imx51-ecspi";
416*4882a593Smuzhiyun				reg = <0x63fac000 0x4000>;
417*4882a593Smuzhiyun				interrupts = <37>;
418*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
419*4882a593Smuzhiyun					 <&clks IMX5_CLK_ECSPI2_PER_GATE>;
420*4882a593Smuzhiyun				clock-names = "ipg", "per";
421*4882a593Smuzhiyun				status = "disabled";
422*4882a593Smuzhiyun			};
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun			sdma: sdma@63fb0000 {
425*4882a593Smuzhiyun				compatible = "fsl,imx50-sdma", "fsl,imx35-sdma";
426*4882a593Smuzhiyun				reg = <0x63fb0000 0x4000>;
427*4882a593Smuzhiyun				interrupts = <6>;
428*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_SDMA_GATE>,
429*4882a593Smuzhiyun					 <&clks IMX5_CLK_AHB>;
430*4882a593Smuzhiyun				clock-names = "ipg", "ahb";
431*4882a593Smuzhiyun				#dma-cells = <3>;
432*4882a593Smuzhiyun				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx50.bin";
433*4882a593Smuzhiyun			};
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun			cspi: spi@63fc0000 {
436*4882a593Smuzhiyun				#address-cells = <1>;
437*4882a593Smuzhiyun				#size-cells = <0>;
438*4882a593Smuzhiyun				compatible = "fsl,imx50-cspi", "fsl,imx35-cspi";
439*4882a593Smuzhiyun				reg = <0x63fc0000 0x4000>;
440*4882a593Smuzhiyun				interrupts = <38>;
441*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
442*4882a593Smuzhiyun					 <&clks IMX5_CLK_CSPI_IPG_GATE>;
443*4882a593Smuzhiyun				clock-names = "ipg", "per";
444*4882a593Smuzhiyun				status = "disabled";
445*4882a593Smuzhiyun			};
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun			i2c2: i2c@63fc4000 {
448*4882a593Smuzhiyun				#address-cells = <1>;
449*4882a593Smuzhiyun				#size-cells = <0>;
450*4882a593Smuzhiyun				compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
451*4882a593Smuzhiyun				reg = <0x63fc4000 0x4000>;
452*4882a593Smuzhiyun				interrupts = <63>;
453*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_I2C2_GATE>;
454*4882a593Smuzhiyun				status = "disabled";
455*4882a593Smuzhiyun			};
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun			i2c1: i2c@63fc8000 {
458*4882a593Smuzhiyun				#address-cells = <1>;
459*4882a593Smuzhiyun				#size-cells = <0>;
460*4882a593Smuzhiyun				compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
461*4882a593Smuzhiyun				reg = <0x63fc8000 0x4000>;
462*4882a593Smuzhiyun				interrupts = <62>;
463*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_I2C1_GATE>;
464*4882a593Smuzhiyun				status = "disabled";
465*4882a593Smuzhiyun			};
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun			ssi1: ssi@63fcc000 {
468*4882a593Smuzhiyun				#sound-dai-cells = <0>;
469*4882a593Smuzhiyun				compatible = "fsl,imx50-ssi", "fsl,imx51-ssi",
470*4882a593Smuzhiyun							"fsl,imx21-ssi";
471*4882a593Smuzhiyun				reg = <0x63fcc000 0x4000>;
472*4882a593Smuzhiyun				interrupts = <29>;
473*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>;
474*4882a593Smuzhiyun				dmas = <&sdma 28 0 0>,
475*4882a593Smuzhiyun				       <&sdma 29 0 0>;
476*4882a593Smuzhiyun				dma-names = "rx", "tx";
477*4882a593Smuzhiyun				fsl,fifo-depth = <15>;
478*4882a593Smuzhiyun				status = "disabled";
479*4882a593Smuzhiyun			};
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun			audmux: audmux@63fd0000 {
482*4882a593Smuzhiyun				compatible = "fsl,imx50-audmux", "fsl,imx31-audmux";
483*4882a593Smuzhiyun				reg = <0x63fd0000 0x4000>;
484*4882a593Smuzhiyun				status = "disabled";
485*4882a593Smuzhiyun			};
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun			fec: ethernet@63fec000 {
488*4882a593Smuzhiyun				compatible = "fsl,imx53-fec", "fsl,imx25-fec";
489*4882a593Smuzhiyun				reg = <0x63fec000 0x4000>;
490*4882a593Smuzhiyun				interrupts = <87>;
491*4882a593Smuzhiyun				clocks = <&clks IMX5_CLK_FEC_GATE>,
492*4882a593Smuzhiyun					 <&clks IMX5_CLK_FEC_GATE>,
493*4882a593Smuzhiyun					 <&clks IMX5_CLK_FEC_GATE>;
494*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "ptp";
495*4882a593Smuzhiyun				status = "disabled";
496*4882a593Smuzhiyun			};
497*4882a593Smuzhiyun		};
498*4882a593Smuzhiyun	};
499*4882a593Smuzhiyun};
500