1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2017 NXP 4*4882a593Smuzhiyun * Copyright (C) 2017-2018 Pengutronix, Lucas Stach <kernel@pengutronix.de> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun#include <dt-bindings/clock/imx8mq-clock.h> 8*4882a593Smuzhiyun#include <dt-bindings/power/imx8mq-power.h> 9*4882a593Smuzhiyun#include <dt-bindings/reset/imx8mq-reset.h> 10*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 11*4882a593Smuzhiyun#include "dt-bindings/input/input.h" 12*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 13*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 14*4882a593Smuzhiyun#include "imx8mq-pinfunc.h" 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun/ { 17*4882a593Smuzhiyun interrupt-parent = <&gpc>; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #address-cells = <2>; 20*4882a593Smuzhiyun #size-cells = <2>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun aliases { 23*4882a593Smuzhiyun ethernet0 = &fec1; 24*4882a593Smuzhiyun gpio0 = &gpio1; 25*4882a593Smuzhiyun gpio1 = &gpio2; 26*4882a593Smuzhiyun gpio2 = &gpio3; 27*4882a593Smuzhiyun gpio3 = &gpio4; 28*4882a593Smuzhiyun gpio4 = &gpio5; 29*4882a593Smuzhiyun i2c0 = &i2c1; 30*4882a593Smuzhiyun i2c1 = &i2c2; 31*4882a593Smuzhiyun i2c2 = &i2c3; 32*4882a593Smuzhiyun i2c3 = &i2c4; 33*4882a593Smuzhiyun mmc0 = &usdhc1; 34*4882a593Smuzhiyun mmc1 = &usdhc2; 35*4882a593Smuzhiyun serial0 = &uart1; 36*4882a593Smuzhiyun serial1 = &uart2; 37*4882a593Smuzhiyun serial2 = &uart3; 38*4882a593Smuzhiyun serial3 = &uart4; 39*4882a593Smuzhiyun spi0 = &ecspi1; 40*4882a593Smuzhiyun spi1 = &ecspi2; 41*4882a593Smuzhiyun spi2 = &ecspi3; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun ckil: clock-ckil { 45*4882a593Smuzhiyun compatible = "fixed-clock"; 46*4882a593Smuzhiyun #clock-cells = <0>; 47*4882a593Smuzhiyun clock-frequency = <32768>; 48*4882a593Smuzhiyun clock-output-names = "ckil"; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun osc_25m: clock-osc-25m { 52*4882a593Smuzhiyun compatible = "fixed-clock"; 53*4882a593Smuzhiyun #clock-cells = <0>; 54*4882a593Smuzhiyun clock-frequency = <25000000>; 55*4882a593Smuzhiyun clock-output-names = "osc_25m"; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun osc_27m: clock-osc-27m { 59*4882a593Smuzhiyun compatible = "fixed-clock"; 60*4882a593Smuzhiyun #clock-cells = <0>; 61*4882a593Smuzhiyun clock-frequency = <27000000>; 62*4882a593Smuzhiyun clock-output-names = "osc_27m"; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun clk_ext1: clock-ext1 { 66*4882a593Smuzhiyun compatible = "fixed-clock"; 67*4882a593Smuzhiyun #clock-cells = <0>; 68*4882a593Smuzhiyun clock-frequency = <133000000>; 69*4882a593Smuzhiyun clock-output-names = "clk_ext1"; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun clk_ext2: clock-ext2 { 73*4882a593Smuzhiyun compatible = "fixed-clock"; 74*4882a593Smuzhiyun #clock-cells = <0>; 75*4882a593Smuzhiyun clock-frequency = <133000000>; 76*4882a593Smuzhiyun clock-output-names = "clk_ext2"; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun clk_ext3: clock-ext3 { 80*4882a593Smuzhiyun compatible = "fixed-clock"; 81*4882a593Smuzhiyun #clock-cells = <0>; 82*4882a593Smuzhiyun clock-frequency = <133000000>; 83*4882a593Smuzhiyun clock-output-names = "clk_ext3"; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun clk_ext4: clock-ext4 { 87*4882a593Smuzhiyun compatible = "fixed-clock"; 88*4882a593Smuzhiyun #clock-cells = <0>; 89*4882a593Smuzhiyun clock-frequency= <133000000>; 90*4882a593Smuzhiyun clock-output-names = "clk_ext4"; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun cpus { 94*4882a593Smuzhiyun #address-cells = <1>; 95*4882a593Smuzhiyun #size-cells = <0>; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun A53_0: cpu@0 { 98*4882a593Smuzhiyun device_type = "cpu"; 99*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 100*4882a593Smuzhiyun reg = <0x0>; 101*4882a593Smuzhiyun clock-latency = <61036>; /* two CLK32 periods */ 102*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_ARM>; 103*4882a593Smuzhiyun enable-method = "psci"; 104*4882a593Smuzhiyun next-level-cache = <&A53_L2>; 105*4882a593Smuzhiyun operating-points-v2 = <&a53_opp_table>; 106*4882a593Smuzhiyun #cooling-cells = <2>; 107*4882a593Smuzhiyun nvmem-cells = <&cpu_speed_grade>; 108*4882a593Smuzhiyun nvmem-cell-names = "speed_grade"; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun A53_1: cpu@1 { 112*4882a593Smuzhiyun device_type = "cpu"; 113*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 114*4882a593Smuzhiyun reg = <0x1>; 115*4882a593Smuzhiyun clock-latency = <61036>; /* two CLK32 periods */ 116*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_ARM>; 117*4882a593Smuzhiyun enable-method = "psci"; 118*4882a593Smuzhiyun next-level-cache = <&A53_L2>; 119*4882a593Smuzhiyun operating-points-v2 = <&a53_opp_table>; 120*4882a593Smuzhiyun #cooling-cells = <2>; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun A53_2: cpu@2 { 124*4882a593Smuzhiyun device_type = "cpu"; 125*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 126*4882a593Smuzhiyun reg = <0x2>; 127*4882a593Smuzhiyun clock-latency = <61036>; /* two CLK32 periods */ 128*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_ARM>; 129*4882a593Smuzhiyun enable-method = "psci"; 130*4882a593Smuzhiyun next-level-cache = <&A53_L2>; 131*4882a593Smuzhiyun operating-points-v2 = <&a53_opp_table>; 132*4882a593Smuzhiyun #cooling-cells = <2>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun A53_3: cpu@3 { 136*4882a593Smuzhiyun device_type = "cpu"; 137*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 138*4882a593Smuzhiyun reg = <0x3>; 139*4882a593Smuzhiyun clock-latency = <61036>; /* two CLK32 periods */ 140*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_ARM>; 141*4882a593Smuzhiyun enable-method = "psci"; 142*4882a593Smuzhiyun next-level-cache = <&A53_L2>; 143*4882a593Smuzhiyun operating-points-v2 = <&a53_opp_table>; 144*4882a593Smuzhiyun #cooling-cells = <2>; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun A53_L2: l2-cache0 { 148*4882a593Smuzhiyun compatible = "cache"; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun a53_opp_table: opp-table { 153*4882a593Smuzhiyun compatible = "operating-points-v2"; 154*4882a593Smuzhiyun opp-shared; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun opp-800000000 { 157*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 158*4882a593Smuzhiyun opp-microvolt = <900000>; 159*4882a593Smuzhiyun /* Industrial only */ 160*4882a593Smuzhiyun opp-supported-hw = <0xf>, <0x4>; 161*4882a593Smuzhiyun clock-latency-ns = <150000>; 162*4882a593Smuzhiyun opp-suspend; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun opp-1000000000 { 166*4882a593Smuzhiyun opp-hz = /bits/ 64 <1000000000>; 167*4882a593Smuzhiyun opp-microvolt = <900000>; 168*4882a593Smuzhiyun /* Consumer only */ 169*4882a593Smuzhiyun opp-supported-hw = <0xe>, <0x3>; 170*4882a593Smuzhiyun clock-latency-ns = <150000>; 171*4882a593Smuzhiyun opp-suspend; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun opp-1300000000 { 175*4882a593Smuzhiyun opp-hz = /bits/ 64 <1300000000>; 176*4882a593Smuzhiyun opp-microvolt = <1000000>; 177*4882a593Smuzhiyun opp-supported-hw = <0xc>, <0x4>; 178*4882a593Smuzhiyun clock-latency-ns = <150000>; 179*4882a593Smuzhiyun opp-suspend; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun opp-1500000000 { 183*4882a593Smuzhiyun opp-hz = /bits/ 64 <1500000000>; 184*4882a593Smuzhiyun opp-microvolt = <1000000>; 185*4882a593Smuzhiyun opp-supported-hw = <0x8>, <0x3>; 186*4882a593Smuzhiyun clock-latency-ns = <150000>; 187*4882a593Smuzhiyun opp-suspend; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun pmu { 192*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 193*4882a593Smuzhiyun interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>; 194*4882a593Smuzhiyun interrupt-parent = <&gic>; 195*4882a593Smuzhiyun interrupt-affinity = <&A53_0>, <&A53_1>, <&A53_2>, <&A53_3>; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun psci { 199*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 200*4882a593Smuzhiyun method = "smc"; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun thermal-zones { 204*4882a593Smuzhiyun cpu_thermal: cpu-thermal { 205*4882a593Smuzhiyun polling-delay-passive = <250>; 206*4882a593Smuzhiyun polling-delay = <2000>; 207*4882a593Smuzhiyun thermal-sensors = <&tmu 0>; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun trips { 210*4882a593Smuzhiyun cpu_alert: cpu-alert { 211*4882a593Smuzhiyun temperature = <80000>; 212*4882a593Smuzhiyun hysteresis = <2000>; 213*4882a593Smuzhiyun type = "passive"; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun cpu-crit { 217*4882a593Smuzhiyun temperature = <90000>; 218*4882a593Smuzhiyun hysteresis = <2000>; 219*4882a593Smuzhiyun type = "critical"; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun cooling-maps { 224*4882a593Smuzhiyun map0 { 225*4882a593Smuzhiyun trip = <&cpu_alert>; 226*4882a593Smuzhiyun cooling-device = 227*4882a593Smuzhiyun <&A53_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 228*4882a593Smuzhiyun <&A53_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 229*4882a593Smuzhiyun <&A53_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 230*4882a593Smuzhiyun <&A53_3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun gpu-thermal { 236*4882a593Smuzhiyun polling-delay-passive = <250>; 237*4882a593Smuzhiyun polling-delay = <2000>; 238*4882a593Smuzhiyun thermal-sensors = <&tmu 1>; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun trips { 241*4882a593Smuzhiyun gpu_alert: gpu-alert { 242*4882a593Smuzhiyun temperature = <80000>; 243*4882a593Smuzhiyun hysteresis = <2000>; 244*4882a593Smuzhiyun type = "passive"; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun gpu-crit { 248*4882a593Smuzhiyun temperature = <90000>; 249*4882a593Smuzhiyun hysteresis = <2000>; 250*4882a593Smuzhiyun type = "critical"; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun cooling-maps { 255*4882a593Smuzhiyun map0 { 256*4882a593Smuzhiyun trip = <&gpu_alert>; 257*4882a593Smuzhiyun cooling-device = 258*4882a593Smuzhiyun <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun vpu-thermal { 264*4882a593Smuzhiyun polling-delay-passive = <250>; 265*4882a593Smuzhiyun polling-delay = <2000>; 266*4882a593Smuzhiyun thermal-sensors = <&tmu 2>; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun trips { 269*4882a593Smuzhiyun vpu-crit { 270*4882a593Smuzhiyun temperature = <90000>; 271*4882a593Smuzhiyun hysteresis = <2000>; 272*4882a593Smuzhiyun type = "critical"; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun timer { 279*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 280*4882a593Smuzhiyun interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, /* Physical Secure */ 281*4882a593Smuzhiyun <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, /* Physical Non-Secure */ 282*4882a593Smuzhiyun <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, /* Virtual */ 283*4882a593Smuzhiyun <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; /* Hypervisor */ 284*4882a593Smuzhiyun interrupt-parent = <&gic>; 285*4882a593Smuzhiyun arm,no-tick-in-suspend; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun soc@0 { 289*4882a593Smuzhiyun compatible = "simple-bus"; 290*4882a593Smuzhiyun #address-cells = <1>; 291*4882a593Smuzhiyun #size-cells = <1>; 292*4882a593Smuzhiyun ranges = <0x0 0x0 0x0 0x3e000000>; 293*4882a593Smuzhiyun dma-ranges = <0x40000000 0x0 0x40000000 0xc0000000>; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun bus@30000000 { /* AIPS1 */ 296*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 297*4882a593Smuzhiyun reg = <0x30000000 0x400000>; 298*4882a593Smuzhiyun #address-cells = <1>; 299*4882a593Smuzhiyun #size-cells = <1>; 300*4882a593Smuzhiyun ranges = <0x30000000 0x30000000 0x400000>; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun sai1: sai@30010000 { 303*4882a593Smuzhiyun #sound-dai-cells = <0>; 304*4882a593Smuzhiyun compatible = "fsl,imx8mq-sai"; 305*4882a593Smuzhiyun reg = <0x30010000 0x10000>; 306*4882a593Smuzhiyun interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 307*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_SAI1_IPG>, 308*4882a593Smuzhiyun <&clk IMX8MQ_CLK_SAI1_ROOT>, 309*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DUMMY>, <&clk IMX8MQ_CLK_DUMMY>; 310*4882a593Smuzhiyun clock-names = "bus", "mclk1", "mclk2", "mclk3"; 311*4882a593Smuzhiyun dmas = <&sdma2 8 24 0>, <&sdma1 9 24 0>; 312*4882a593Smuzhiyun dma-names = "rx", "tx"; 313*4882a593Smuzhiyun status = "disabled"; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun sai6: sai@30030000 { 317*4882a593Smuzhiyun #sound-dai-cells = <0>; 318*4882a593Smuzhiyun compatible = "fsl,imx8mq-sai"; 319*4882a593Smuzhiyun reg = <0x30030000 0x10000>; 320*4882a593Smuzhiyun interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 321*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_SAI6_IPG>, 322*4882a593Smuzhiyun <&clk IMX8MQ_CLK_SAI6_ROOT>, 323*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DUMMY>, <&clk IMX8MQ_CLK_DUMMY>; 324*4882a593Smuzhiyun clock-names = "bus", "mclk1", "mclk2", "mclk3"; 325*4882a593Smuzhiyun dmas = <&sdma2 4 24 0>, <&sdma2 5 24 0>; 326*4882a593Smuzhiyun dma-names = "rx", "tx"; 327*4882a593Smuzhiyun status = "disabled"; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun sai5: sai@30040000 { 331*4882a593Smuzhiyun #sound-dai-cells = <0>; 332*4882a593Smuzhiyun compatible = "fsl,imx8mq-sai"; 333*4882a593Smuzhiyun reg = <0x30040000 0x10000>; 334*4882a593Smuzhiyun interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 335*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_SAI5_IPG>, 336*4882a593Smuzhiyun <&clk IMX8MQ_CLK_SAI5_ROOT>, 337*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DUMMY>, <&clk IMX8MQ_CLK_DUMMY>; 338*4882a593Smuzhiyun clock-names = "bus", "mclk1", "mclk2", "mclk3"; 339*4882a593Smuzhiyun dmas = <&sdma2 2 24 0>, <&sdma2 3 24 0>; 340*4882a593Smuzhiyun dma-names = "rx", "tx"; 341*4882a593Smuzhiyun status = "disabled"; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun sai4: sai@30050000 { 345*4882a593Smuzhiyun #sound-dai-cells = <0>; 346*4882a593Smuzhiyun compatible = "fsl,imx8mq-sai"; 347*4882a593Smuzhiyun reg = <0x30050000 0x10000>; 348*4882a593Smuzhiyun interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 349*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_SAI4_IPG>, 350*4882a593Smuzhiyun <&clk IMX8MQ_CLK_SAI4_ROOT>, 351*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DUMMY>, <&clk IMX8MQ_CLK_DUMMY>; 352*4882a593Smuzhiyun clock-names = "bus", "mclk1", "mclk2", "mclk3"; 353*4882a593Smuzhiyun dmas = <&sdma2 0 24 0>, <&sdma2 1 24 0>; 354*4882a593Smuzhiyun dma-names = "rx", "tx"; 355*4882a593Smuzhiyun status = "disabled"; 356*4882a593Smuzhiyun }; 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun gpio1: gpio@30200000 { 359*4882a593Smuzhiyun compatible = "fsl,imx8mq-gpio", "fsl,imx35-gpio"; 360*4882a593Smuzhiyun reg = <0x30200000 0x10000>; 361*4882a593Smuzhiyun interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, 362*4882a593Smuzhiyun <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 363*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_GPIO1_ROOT>; 364*4882a593Smuzhiyun gpio-controller; 365*4882a593Smuzhiyun #gpio-cells = <2>; 366*4882a593Smuzhiyun interrupt-controller; 367*4882a593Smuzhiyun #interrupt-cells = <2>; 368*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 10 30>; 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun gpio2: gpio@30210000 { 372*4882a593Smuzhiyun compatible = "fsl,imx8mq-gpio", "fsl,imx35-gpio"; 373*4882a593Smuzhiyun reg = <0x30210000 0x10000>; 374*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 375*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 376*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_GPIO2_ROOT>; 377*4882a593Smuzhiyun gpio-controller; 378*4882a593Smuzhiyun #gpio-cells = <2>; 379*4882a593Smuzhiyun interrupt-controller; 380*4882a593Smuzhiyun #interrupt-cells = <2>; 381*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 40 21>; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun gpio3: gpio@30220000 { 385*4882a593Smuzhiyun compatible = "fsl,imx8mq-gpio", "fsl,imx35-gpio"; 386*4882a593Smuzhiyun reg = <0x30220000 0x10000>; 387*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 388*4882a593Smuzhiyun <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 389*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_GPIO3_ROOT>; 390*4882a593Smuzhiyun gpio-controller; 391*4882a593Smuzhiyun #gpio-cells = <2>; 392*4882a593Smuzhiyun interrupt-controller; 393*4882a593Smuzhiyun #interrupt-cells = <2>; 394*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 61 26>; 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun gpio4: gpio@30230000 { 398*4882a593Smuzhiyun compatible = "fsl,imx8mq-gpio", "fsl,imx35-gpio"; 399*4882a593Smuzhiyun reg = <0x30230000 0x10000>; 400*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 401*4882a593Smuzhiyun <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 402*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_GPIO4_ROOT>; 403*4882a593Smuzhiyun gpio-controller; 404*4882a593Smuzhiyun #gpio-cells = <2>; 405*4882a593Smuzhiyun interrupt-controller; 406*4882a593Smuzhiyun #interrupt-cells = <2>; 407*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 87 32>; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun gpio5: gpio@30240000 { 411*4882a593Smuzhiyun compatible = "fsl,imx8mq-gpio", "fsl,imx35-gpio"; 412*4882a593Smuzhiyun reg = <0x30240000 0x10000>; 413*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 414*4882a593Smuzhiyun <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 415*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_GPIO5_ROOT>; 416*4882a593Smuzhiyun gpio-controller; 417*4882a593Smuzhiyun #gpio-cells = <2>; 418*4882a593Smuzhiyun interrupt-controller; 419*4882a593Smuzhiyun #interrupt-cells = <2>; 420*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 119 30>; 421*4882a593Smuzhiyun }; 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun tmu: tmu@30260000 { 424*4882a593Smuzhiyun compatible = "fsl,imx8mq-tmu"; 425*4882a593Smuzhiyun reg = <0x30260000 0x10000>; 426*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 427*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_TMU_ROOT>; 428*4882a593Smuzhiyun little-endian; 429*4882a593Smuzhiyun fsl,tmu-range = <0xb0000 0xa0026 0x80048 0x70061>; 430*4882a593Smuzhiyun fsl,tmu-calibration = <0x00000000 0x00000023 431*4882a593Smuzhiyun 0x00000001 0x00000029 432*4882a593Smuzhiyun 0x00000002 0x0000002f 433*4882a593Smuzhiyun 0x00000003 0x00000035 434*4882a593Smuzhiyun 0x00000004 0x0000003d 435*4882a593Smuzhiyun 0x00000005 0x00000043 436*4882a593Smuzhiyun 0x00000006 0x0000004b 437*4882a593Smuzhiyun 0x00000007 0x00000051 438*4882a593Smuzhiyun 0x00000008 0x00000057 439*4882a593Smuzhiyun 0x00000009 0x0000005f 440*4882a593Smuzhiyun 0x0000000a 0x00000067 441*4882a593Smuzhiyun 0x0000000b 0x0000006f 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun 0x00010000 0x0000001b 444*4882a593Smuzhiyun 0x00010001 0x00000023 445*4882a593Smuzhiyun 0x00010002 0x0000002b 446*4882a593Smuzhiyun 0x00010003 0x00000033 447*4882a593Smuzhiyun 0x00010004 0x0000003b 448*4882a593Smuzhiyun 0x00010005 0x00000043 449*4882a593Smuzhiyun 0x00010006 0x0000004b 450*4882a593Smuzhiyun 0x00010007 0x00000055 451*4882a593Smuzhiyun 0x00010008 0x0000005d 452*4882a593Smuzhiyun 0x00010009 0x00000067 453*4882a593Smuzhiyun 0x0001000a 0x00000070 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun 0x00020000 0x00000017 456*4882a593Smuzhiyun 0x00020001 0x00000023 457*4882a593Smuzhiyun 0x00020002 0x0000002d 458*4882a593Smuzhiyun 0x00020003 0x00000037 459*4882a593Smuzhiyun 0x00020004 0x00000041 460*4882a593Smuzhiyun 0x00020005 0x0000004b 461*4882a593Smuzhiyun 0x00020006 0x00000057 462*4882a593Smuzhiyun 0x00020007 0x00000063 463*4882a593Smuzhiyun 0x00020008 0x0000006f 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun 0x00030000 0x00000015 466*4882a593Smuzhiyun 0x00030001 0x00000021 467*4882a593Smuzhiyun 0x00030002 0x0000002d 468*4882a593Smuzhiyun 0x00030003 0x00000039 469*4882a593Smuzhiyun 0x00030004 0x00000045 470*4882a593Smuzhiyun 0x00030005 0x00000053 471*4882a593Smuzhiyun 0x00030006 0x0000005f 472*4882a593Smuzhiyun 0x00030007 0x00000071>; 473*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun wdog1: watchdog@30280000 { 477*4882a593Smuzhiyun compatible = "fsl,imx8mq-wdt", "fsl,imx21-wdt"; 478*4882a593Smuzhiyun reg = <0x30280000 0x10000>; 479*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 480*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_WDOG1_ROOT>; 481*4882a593Smuzhiyun status = "disabled"; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun wdog2: watchdog@30290000 { 485*4882a593Smuzhiyun compatible = "fsl,imx8mq-wdt", "fsl,imx21-wdt"; 486*4882a593Smuzhiyun reg = <0x30290000 0x10000>; 487*4882a593Smuzhiyun interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 488*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_WDOG2_ROOT>; 489*4882a593Smuzhiyun status = "disabled"; 490*4882a593Smuzhiyun }; 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun wdog3: watchdog@302a0000 { 493*4882a593Smuzhiyun compatible = "fsl,imx8mq-wdt", "fsl,imx21-wdt"; 494*4882a593Smuzhiyun reg = <0x302a0000 0x10000>; 495*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 496*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_WDOG3_ROOT>; 497*4882a593Smuzhiyun status = "disabled"; 498*4882a593Smuzhiyun }; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun sdma2: sdma@302c0000 { 501*4882a593Smuzhiyun compatible = "fsl,imx8mq-sdma","fsl,imx7d-sdma"; 502*4882a593Smuzhiyun reg = <0x302c0000 0x10000>; 503*4882a593Smuzhiyun interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 504*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_SDMA2_ROOT>, 505*4882a593Smuzhiyun <&clk IMX8MQ_CLK_SDMA2_ROOT>; 506*4882a593Smuzhiyun clock-names = "ipg", "ahb"; 507*4882a593Smuzhiyun #dma-cells = <3>; 508*4882a593Smuzhiyun fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun lcdif: lcd-controller@30320000 { 512*4882a593Smuzhiyun compatible = "fsl,imx8mq-lcdif", "fsl,imx28-lcdif"; 513*4882a593Smuzhiyun reg = <0x30320000 0x10000>; 514*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 515*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_LCDIF_PIXEL>; 516*4882a593Smuzhiyun clock-names = "pix"; 517*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_VIDEO_PLL1_REF_SEL>, 518*4882a593Smuzhiyun <&clk IMX8MQ_VIDEO_PLL1_BYPASS>, 519*4882a593Smuzhiyun <&clk IMX8MQ_CLK_LCDIF_PIXEL>, 520*4882a593Smuzhiyun <&clk IMX8MQ_VIDEO_PLL1>; 521*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_CLK_25M>, 522*4882a593Smuzhiyun <&clk IMX8MQ_VIDEO_PLL1>, 523*4882a593Smuzhiyun <&clk IMX8MQ_VIDEO_PLL1_OUT>; 524*4882a593Smuzhiyun assigned-clock-rates = <0>, <0>, <0>, <594000000>; 525*4882a593Smuzhiyun status = "disabled"; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun port { 528*4882a593Smuzhiyun lcdif_mipi_dsi: endpoint { 529*4882a593Smuzhiyun remote-endpoint = <&mipi_dsi_lcdif_in>; 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun iomuxc: pinctrl@30330000 { 535*4882a593Smuzhiyun compatible = "fsl,imx8mq-iomuxc"; 536*4882a593Smuzhiyun reg = <0x30330000 0x10000>; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun iomuxc_gpr: syscon@30340000 { 540*4882a593Smuzhiyun compatible = "fsl,imx8mq-iomuxc-gpr", "fsl,imx6q-iomuxc-gpr", 541*4882a593Smuzhiyun "syscon", "simple-mfd"; 542*4882a593Smuzhiyun reg = <0x30340000 0x10000>; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun mux: mux-controller { 545*4882a593Smuzhiyun compatible = "mmio-mux"; 546*4882a593Smuzhiyun #mux-control-cells = <1>; 547*4882a593Smuzhiyun mux-reg-masks = <0x34 0x00000004>; /* MIPI_MUX_SEL */ 548*4882a593Smuzhiyun }; 549*4882a593Smuzhiyun }; 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun ocotp: efuse@30350000 { 552*4882a593Smuzhiyun compatible = "fsl,imx8mq-ocotp", "syscon"; 553*4882a593Smuzhiyun reg = <0x30350000 0x10000>; 554*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_OCOTP_ROOT>; 555*4882a593Smuzhiyun #address-cells = <1>; 556*4882a593Smuzhiyun #size-cells = <1>; 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun cpu_speed_grade: speed-grade@10 { 559*4882a593Smuzhiyun reg = <0x10 4>; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun anatop: syscon@30360000 { 564*4882a593Smuzhiyun compatible = "fsl,imx8mq-anatop", "syscon"; 565*4882a593Smuzhiyun reg = <0x30360000 0x10000>; 566*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun snvs: snvs@30370000 { 570*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd"; 571*4882a593Smuzhiyun reg = <0x30370000 0x10000>; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun snvs_rtc: snvs-rtc-lp{ 574*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-mon-rtc-lp"; 575*4882a593Smuzhiyun regmap =<&snvs>; 576*4882a593Smuzhiyun offset = <0x34>; 577*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 578*4882a593Smuzhiyun <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 579*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_SNVS_ROOT>; 580*4882a593Smuzhiyun clock-names = "snvs-rtc"; 581*4882a593Smuzhiyun }; 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun snvs_pwrkey: snvs-powerkey { 584*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-pwrkey"; 585*4882a593Smuzhiyun regmap = <&snvs>; 586*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 587*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_SNVS_ROOT>; 588*4882a593Smuzhiyun clock-names = "snvs-pwrkey"; 589*4882a593Smuzhiyun linux,keycode = <KEY_POWER>; 590*4882a593Smuzhiyun wakeup-source; 591*4882a593Smuzhiyun status = "disabled"; 592*4882a593Smuzhiyun }; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun clk: clock-controller@30380000 { 596*4882a593Smuzhiyun compatible = "fsl,imx8mq-ccm"; 597*4882a593Smuzhiyun reg = <0x30380000 0x10000>; 598*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>, 599*4882a593Smuzhiyun <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 600*4882a593Smuzhiyun #clock-cells = <1>; 601*4882a593Smuzhiyun clocks = <&ckil>, <&osc_25m>, <&osc_27m>, 602*4882a593Smuzhiyun <&clk_ext1>, <&clk_ext2>, 603*4882a593Smuzhiyun <&clk_ext3>, <&clk_ext4>; 604*4882a593Smuzhiyun clock-names = "ckil", "osc_25m", "osc_27m", 605*4882a593Smuzhiyun "clk_ext1", "clk_ext2", 606*4882a593Smuzhiyun "clk_ext3", "clk_ext4"; 607*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_A53_SRC>, 608*4882a593Smuzhiyun <&clk IMX8MQ_CLK_A53_CORE>, 609*4882a593Smuzhiyun <&clk IMX8MQ_CLK_NOC>; 610*4882a593Smuzhiyun assigned-clock-rates = <0>, <0>, 611*4882a593Smuzhiyun <800000000>; 612*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_800M>, 613*4882a593Smuzhiyun <&clk IMX8MQ_ARM_PLL_OUT>; 614*4882a593Smuzhiyun }; 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun src: reset-controller@30390000 { 617*4882a593Smuzhiyun compatible = "fsl,imx8mq-src", "syscon"; 618*4882a593Smuzhiyun reg = <0x30390000 0x10000>; 619*4882a593Smuzhiyun interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 620*4882a593Smuzhiyun #reset-cells = <1>; 621*4882a593Smuzhiyun }; 622*4882a593Smuzhiyun 623*4882a593Smuzhiyun gpc: gpc@303a0000 { 624*4882a593Smuzhiyun compatible = "fsl,imx8mq-gpc"; 625*4882a593Smuzhiyun reg = <0x303a0000 0x10000>; 626*4882a593Smuzhiyun interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 627*4882a593Smuzhiyun interrupt-parent = <&gic>; 628*4882a593Smuzhiyun interrupt-controller; 629*4882a593Smuzhiyun #interrupt-cells = <3>; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun pgc { 632*4882a593Smuzhiyun #address-cells = <1>; 633*4882a593Smuzhiyun #size-cells = <0>; 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun pgc_mipi: power-domain@0 { 636*4882a593Smuzhiyun #power-domain-cells = <0>; 637*4882a593Smuzhiyun reg = <IMX8M_POWER_DOMAIN_MIPI>; 638*4882a593Smuzhiyun }; 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun /* 641*4882a593Smuzhiyun * As per comment in ATF source code: 642*4882a593Smuzhiyun * 643*4882a593Smuzhiyun * PCIE1 and PCIE2 share the 644*4882a593Smuzhiyun * same reset signal, if we 645*4882a593Smuzhiyun * power down PCIE2, PCIE1 646*4882a593Smuzhiyun * will be held in reset too. 647*4882a593Smuzhiyun * 648*4882a593Smuzhiyun * So instead of creating two 649*4882a593Smuzhiyun * separate power domains for 650*4882a593Smuzhiyun * PCIE1 and PCIE2 we create a 651*4882a593Smuzhiyun * link between both and use 652*4882a593Smuzhiyun * it as a shared PCIE power 653*4882a593Smuzhiyun * domain. 654*4882a593Smuzhiyun */ 655*4882a593Smuzhiyun pgc_pcie: power-domain@1 { 656*4882a593Smuzhiyun #power-domain-cells = <0>; 657*4882a593Smuzhiyun reg = <IMX8M_POWER_DOMAIN_PCIE1>; 658*4882a593Smuzhiyun power-domains = <&pgc_pcie2>; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun pgc_otg1: power-domain@2 { 662*4882a593Smuzhiyun #power-domain-cells = <0>; 663*4882a593Smuzhiyun reg = <IMX8M_POWER_DOMAIN_USB_OTG1>; 664*4882a593Smuzhiyun }; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun pgc_otg2: power-domain@3 { 667*4882a593Smuzhiyun #power-domain-cells = <0>; 668*4882a593Smuzhiyun reg = <IMX8M_POWER_DOMAIN_USB_OTG2>; 669*4882a593Smuzhiyun }; 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun pgc_ddr1: power-domain@4 { 672*4882a593Smuzhiyun #power-domain-cells = <0>; 673*4882a593Smuzhiyun reg = <IMX8M_POWER_DOMAIN_DDR1>; 674*4882a593Smuzhiyun }; 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun pgc_gpu: power-domain@5 { 677*4882a593Smuzhiyun #power-domain-cells = <0>; 678*4882a593Smuzhiyun reg = <IMX8M_POWER_DOMAIN_GPU>; 679*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_GPU_ROOT>, 680*4882a593Smuzhiyun <&clk IMX8MQ_CLK_GPU_SHADER_DIV>, 681*4882a593Smuzhiyun <&clk IMX8MQ_CLK_GPU_AXI>, 682*4882a593Smuzhiyun <&clk IMX8MQ_CLK_GPU_AHB>; 683*4882a593Smuzhiyun }; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun pgc_vpu: power-domain@6 { 686*4882a593Smuzhiyun #power-domain-cells = <0>; 687*4882a593Smuzhiyun reg = <IMX8M_POWER_DOMAIN_VPU>; 688*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_VPU_DEC_ROOT>; 689*4882a593Smuzhiyun }; 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun pgc_disp: power-domain@7 { 692*4882a593Smuzhiyun #power-domain-cells = <0>; 693*4882a593Smuzhiyun reg = <IMX8M_POWER_DOMAIN_DISP>; 694*4882a593Smuzhiyun }; 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun pgc_mipi_csi1: power-domain@8 { 697*4882a593Smuzhiyun #power-domain-cells = <0>; 698*4882a593Smuzhiyun reg = <IMX8M_POWER_DOMAIN_MIPI_CSI1>; 699*4882a593Smuzhiyun }; 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun pgc_mipi_csi2: power-domain@9 { 702*4882a593Smuzhiyun #power-domain-cells = <0>; 703*4882a593Smuzhiyun reg = <IMX8M_POWER_DOMAIN_MIPI_CSI2>; 704*4882a593Smuzhiyun }; 705*4882a593Smuzhiyun 706*4882a593Smuzhiyun pgc_pcie2: power-domain@a { 707*4882a593Smuzhiyun #power-domain-cells = <0>; 708*4882a593Smuzhiyun reg = <IMX8M_POWER_DOMAIN_PCIE2>; 709*4882a593Smuzhiyun }; 710*4882a593Smuzhiyun }; 711*4882a593Smuzhiyun }; 712*4882a593Smuzhiyun }; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun bus@30400000 { /* AIPS2 */ 715*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 716*4882a593Smuzhiyun reg = <0x30400000 0x400000>; 717*4882a593Smuzhiyun #address-cells = <1>; 718*4882a593Smuzhiyun #size-cells = <1>; 719*4882a593Smuzhiyun ranges = <0x30400000 0x30400000 0x400000>; 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun pwm1: pwm@30660000 { 722*4882a593Smuzhiyun compatible = "fsl,imx8mq-pwm", "fsl,imx27-pwm"; 723*4882a593Smuzhiyun reg = <0x30660000 0x10000>; 724*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 725*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_PWM1_ROOT>, 726*4882a593Smuzhiyun <&clk IMX8MQ_CLK_PWM1_ROOT>; 727*4882a593Smuzhiyun clock-names = "ipg", "per"; 728*4882a593Smuzhiyun #pwm-cells = <2>; 729*4882a593Smuzhiyun status = "disabled"; 730*4882a593Smuzhiyun }; 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun pwm2: pwm@30670000 { 733*4882a593Smuzhiyun compatible = "fsl,imx8mq-pwm", "fsl,imx27-pwm"; 734*4882a593Smuzhiyun reg = <0x30670000 0x10000>; 735*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 736*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_PWM2_ROOT>, 737*4882a593Smuzhiyun <&clk IMX8MQ_CLK_PWM2_ROOT>; 738*4882a593Smuzhiyun clock-names = "ipg", "per"; 739*4882a593Smuzhiyun #pwm-cells = <2>; 740*4882a593Smuzhiyun status = "disabled"; 741*4882a593Smuzhiyun }; 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun pwm3: pwm@30680000 { 744*4882a593Smuzhiyun compatible = "fsl,imx8mq-pwm", "fsl,imx27-pwm"; 745*4882a593Smuzhiyun reg = <0x30680000 0x10000>; 746*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 747*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_PWM3_ROOT>, 748*4882a593Smuzhiyun <&clk IMX8MQ_CLK_PWM3_ROOT>; 749*4882a593Smuzhiyun clock-names = "ipg", "per"; 750*4882a593Smuzhiyun #pwm-cells = <2>; 751*4882a593Smuzhiyun status = "disabled"; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun pwm4: pwm@30690000 { 755*4882a593Smuzhiyun compatible = "fsl,imx8mq-pwm", "fsl,imx27-pwm"; 756*4882a593Smuzhiyun reg = <0x30690000 0x10000>; 757*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 758*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_PWM4_ROOT>, 759*4882a593Smuzhiyun <&clk IMX8MQ_CLK_PWM4_ROOT>; 760*4882a593Smuzhiyun clock-names = "ipg", "per"; 761*4882a593Smuzhiyun #pwm-cells = <2>; 762*4882a593Smuzhiyun status = "disabled"; 763*4882a593Smuzhiyun }; 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun system_counter: timer@306a0000 { 766*4882a593Smuzhiyun compatible = "nxp,sysctr-timer"; 767*4882a593Smuzhiyun reg = <0x306a0000 0x20000>; 768*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 769*4882a593Smuzhiyun clocks = <&osc_25m>; 770*4882a593Smuzhiyun clock-names = "per"; 771*4882a593Smuzhiyun }; 772*4882a593Smuzhiyun }; 773*4882a593Smuzhiyun 774*4882a593Smuzhiyun bus@30800000 { /* AIPS3 */ 775*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 776*4882a593Smuzhiyun reg = <0x30800000 0x400000>; 777*4882a593Smuzhiyun #address-cells = <1>; 778*4882a593Smuzhiyun #size-cells = <1>; 779*4882a593Smuzhiyun ranges = <0x30800000 0x30800000 0x400000>, 780*4882a593Smuzhiyun <0x08000000 0x08000000 0x10000000>; 781*4882a593Smuzhiyun 782*4882a593Smuzhiyun ecspi1: spi@30820000 { 783*4882a593Smuzhiyun #address-cells = <1>; 784*4882a593Smuzhiyun #size-cells = <0>; 785*4882a593Smuzhiyun compatible = "fsl,imx8mq-ecspi", "fsl,imx51-ecspi"; 786*4882a593Smuzhiyun reg = <0x30820000 0x10000>; 787*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 788*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_ECSPI1_ROOT>, 789*4882a593Smuzhiyun <&clk IMX8MQ_CLK_ECSPI1_ROOT>; 790*4882a593Smuzhiyun clock-names = "ipg", "per"; 791*4882a593Smuzhiyun status = "disabled"; 792*4882a593Smuzhiyun }; 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun ecspi2: spi@30830000 { 795*4882a593Smuzhiyun #address-cells = <1>; 796*4882a593Smuzhiyun #size-cells = <0>; 797*4882a593Smuzhiyun compatible = "fsl,imx8mq-ecspi", "fsl,imx51-ecspi"; 798*4882a593Smuzhiyun reg = <0x30830000 0x10000>; 799*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 800*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_ECSPI2_ROOT>, 801*4882a593Smuzhiyun <&clk IMX8MQ_CLK_ECSPI2_ROOT>; 802*4882a593Smuzhiyun clock-names = "ipg", "per"; 803*4882a593Smuzhiyun status = "disabled"; 804*4882a593Smuzhiyun }; 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun ecspi3: spi@30840000 { 807*4882a593Smuzhiyun #address-cells = <1>; 808*4882a593Smuzhiyun #size-cells = <0>; 809*4882a593Smuzhiyun compatible = "fsl,imx8mq-ecspi", "fsl,imx51-ecspi"; 810*4882a593Smuzhiyun reg = <0x30840000 0x10000>; 811*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 812*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_ECSPI3_ROOT>, 813*4882a593Smuzhiyun <&clk IMX8MQ_CLK_ECSPI3_ROOT>; 814*4882a593Smuzhiyun clock-names = "ipg", "per"; 815*4882a593Smuzhiyun status = "disabled"; 816*4882a593Smuzhiyun }; 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun uart1: serial@30860000 { 819*4882a593Smuzhiyun compatible = "fsl,imx8mq-uart", 820*4882a593Smuzhiyun "fsl,imx6q-uart"; 821*4882a593Smuzhiyun reg = <0x30860000 0x10000>; 822*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 823*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_UART1_ROOT>, 824*4882a593Smuzhiyun <&clk IMX8MQ_CLK_UART1_ROOT>; 825*4882a593Smuzhiyun clock-names = "ipg", "per"; 826*4882a593Smuzhiyun status = "disabled"; 827*4882a593Smuzhiyun }; 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun uart3: serial@30880000 { 830*4882a593Smuzhiyun compatible = "fsl,imx8mq-uart", 831*4882a593Smuzhiyun "fsl,imx6q-uart"; 832*4882a593Smuzhiyun reg = <0x30880000 0x10000>; 833*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 834*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_UART3_ROOT>, 835*4882a593Smuzhiyun <&clk IMX8MQ_CLK_UART3_ROOT>; 836*4882a593Smuzhiyun clock-names = "ipg", "per"; 837*4882a593Smuzhiyun status = "disabled"; 838*4882a593Smuzhiyun }; 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun uart2: serial@30890000 { 841*4882a593Smuzhiyun compatible = "fsl,imx8mq-uart", 842*4882a593Smuzhiyun "fsl,imx6q-uart"; 843*4882a593Smuzhiyun reg = <0x30890000 0x10000>; 844*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 845*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_UART2_ROOT>, 846*4882a593Smuzhiyun <&clk IMX8MQ_CLK_UART2_ROOT>; 847*4882a593Smuzhiyun clock-names = "ipg", "per"; 848*4882a593Smuzhiyun status = "disabled"; 849*4882a593Smuzhiyun }; 850*4882a593Smuzhiyun 851*4882a593Smuzhiyun sai2: sai@308b0000 { 852*4882a593Smuzhiyun #sound-dai-cells = <0>; 853*4882a593Smuzhiyun compatible = "fsl,imx8mq-sai"; 854*4882a593Smuzhiyun reg = <0x308b0000 0x10000>; 855*4882a593Smuzhiyun interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 856*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_SAI2_IPG>, 857*4882a593Smuzhiyun <&clk IMX8MQ_CLK_SAI2_ROOT>, 858*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DUMMY>, <&clk IMX8MQ_CLK_DUMMY>; 859*4882a593Smuzhiyun clock-names = "bus", "mclk1", "mclk2", "mclk3"; 860*4882a593Smuzhiyun dmas = <&sdma1 10 24 0>, <&sdma1 11 24 0>; 861*4882a593Smuzhiyun dma-names = "rx", "tx"; 862*4882a593Smuzhiyun status = "disabled"; 863*4882a593Smuzhiyun }; 864*4882a593Smuzhiyun 865*4882a593Smuzhiyun sai3: sai@308c0000 { 866*4882a593Smuzhiyun #sound-dai-cells = <0>; 867*4882a593Smuzhiyun compatible = "fsl,imx8mq-sai"; 868*4882a593Smuzhiyun reg = <0x308c0000 0x10000>; 869*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 870*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_SAI3_IPG>, 871*4882a593Smuzhiyun <&clk IMX8MQ_CLK_SAI3_ROOT>, 872*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DUMMY>, <&clk IMX8MQ_CLK_DUMMY>; 873*4882a593Smuzhiyun clock-names = "bus", "mclk1", "mclk2", "mclk3"; 874*4882a593Smuzhiyun dmas = <&sdma1 12 24 0>, <&sdma1 13 24 0>; 875*4882a593Smuzhiyun dma-names = "rx", "tx"; 876*4882a593Smuzhiyun status = "disabled"; 877*4882a593Smuzhiyun }; 878*4882a593Smuzhiyun 879*4882a593Smuzhiyun crypto: crypto@30900000 { 880*4882a593Smuzhiyun compatible = "fsl,sec-v4.0"; 881*4882a593Smuzhiyun #address-cells = <1>; 882*4882a593Smuzhiyun #size-cells = <1>; 883*4882a593Smuzhiyun reg = <0x30900000 0x40000>; 884*4882a593Smuzhiyun ranges = <0 0x30900000 0x40000>; 885*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 886*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_AHB>, 887*4882a593Smuzhiyun <&clk IMX8MQ_CLK_IPG_ROOT>; 888*4882a593Smuzhiyun clock-names = "aclk", "ipg"; 889*4882a593Smuzhiyun 890*4882a593Smuzhiyun sec_jr0: jr@1000 { 891*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 892*4882a593Smuzhiyun reg = <0x1000 0x1000>; 893*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 894*4882a593Smuzhiyun }; 895*4882a593Smuzhiyun 896*4882a593Smuzhiyun sec_jr1: jr@2000 { 897*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 898*4882a593Smuzhiyun reg = <0x2000 0x1000>; 899*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 900*4882a593Smuzhiyun }; 901*4882a593Smuzhiyun 902*4882a593Smuzhiyun sec_jr2: jr@3000 { 903*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 904*4882a593Smuzhiyun reg = <0x3000 0x1000>; 905*4882a593Smuzhiyun interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 906*4882a593Smuzhiyun }; 907*4882a593Smuzhiyun }; 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun mipi_dsi: mipi-dsi@30a00000 { 910*4882a593Smuzhiyun compatible = "fsl,imx8mq-nwl-dsi"; 911*4882a593Smuzhiyun reg = <0x30a00000 0x300>; 912*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_DSI_CORE>, 913*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DSI_AHB>, 914*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DSI_IPG_DIV>, 915*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DSI_PHY_REF>, 916*4882a593Smuzhiyun <&clk IMX8MQ_CLK_LCDIF_PIXEL>; 917*4882a593Smuzhiyun clock-names = "core", "rx_esc", "tx_esc", "phy_ref", "lcdif"; 918*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_DSI_AHB>, 919*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DSI_CORE>, 920*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DSI_IPG_DIV>; 921*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_80M>, 922*4882a593Smuzhiyun <&clk IMX8MQ_SYS1_PLL_266M>; 923*4882a593Smuzhiyun assigned-clock-rates = <80000000>, <266000000>, <20000000>; 924*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 925*4882a593Smuzhiyun mux-controls = <&mux 0>; 926*4882a593Smuzhiyun power-domains = <&pgc_mipi>; 927*4882a593Smuzhiyun phys = <&dphy>; 928*4882a593Smuzhiyun phy-names = "dphy"; 929*4882a593Smuzhiyun resets = <&src IMX8MQ_RESET_MIPI_DSI_RESET_BYTE_N>, 930*4882a593Smuzhiyun <&src IMX8MQ_RESET_MIPI_DSI_DPI_RESET_N>, 931*4882a593Smuzhiyun <&src IMX8MQ_RESET_MIPI_DSI_ESC_RESET_N>, 932*4882a593Smuzhiyun <&src IMX8MQ_RESET_MIPI_DSI_PCLK_RESET_N>; 933*4882a593Smuzhiyun reset-names = "byte", "dpi", "esc", "pclk"; 934*4882a593Smuzhiyun status = "disabled"; 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun ports { 937*4882a593Smuzhiyun #address-cells = <1>; 938*4882a593Smuzhiyun #size-cells = <0>; 939*4882a593Smuzhiyun 940*4882a593Smuzhiyun port@0 { 941*4882a593Smuzhiyun reg = <0>; 942*4882a593Smuzhiyun #address-cells = <1>; 943*4882a593Smuzhiyun #size-cells = <0>; 944*4882a593Smuzhiyun mipi_dsi_lcdif_in: endpoint@0 { 945*4882a593Smuzhiyun reg = <0>; 946*4882a593Smuzhiyun remote-endpoint = <&lcdif_mipi_dsi>; 947*4882a593Smuzhiyun }; 948*4882a593Smuzhiyun }; 949*4882a593Smuzhiyun }; 950*4882a593Smuzhiyun }; 951*4882a593Smuzhiyun 952*4882a593Smuzhiyun dphy: dphy@30a00300 { 953*4882a593Smuzhiyun compatible = "fsl,imx8mq-mipi-dphy"; 954*4882a593Smuzhiyun reg = <0x30a00300 0x100>; 955*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_DSI_PHY_REF>; 956*4882a593Smuzhiyun clock-names = "phy_ref"; 957*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_DSI_PHY_REF>; 958*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_VIDEO_PLL1_OUT>; 959*4882a593Smuzhiyun assigned-clock-rates = <24000000>; 960*4882a593Smuzhiyun #phy-cells = <0>; 961*4882a593Smuzhiyun power-domains = <&pgc_mipi>; 962*4882a593Smuzhiyun status = "disabled"; 963*4882a593Smuzhiyun }; 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun i2c1: i2c@30a20000 { 966*4882a593Smuzhiyun compatible = "fsl,imx8mq-i2c", "fsl,imx21-i2c"; 967*4882a593Smuzhiyun reg = <0x30a20000 0x10000>; 968*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 969*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_I2C1_ROOT>; 970*4882a593Smuzhiyun #address-cells = <1>; 971*4882a593Smuzhiyun #size-cells = <0>; 972*4882a593Smuzhiyun status = "disabled"; 973*4882a593Smuzhiyun }; 974*4882a593Smuzhiyun 975*4882a593Smuzhiyun i2c2: i2c@30a30000 { 976*4882a593Smuzhiyun compatible = "fsl,imx8mq-i2c", "fsl,imx21-i2c"; 977*4882a593Smuzhiyun reg = <0x30a30000 0x10000>; 978*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 979*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_I2C2_ROOT>; 980*4882a593Smuzhiyun #address-cells = <1>; 981*4882a593Smuzhiyun #size-cells = <0>; 982*4882a593Smuzhiyun status = "disabled"; 983*4882a593Smuzhiyun }; 984*4882a593Smuzhiyun 985*4882a593Smuzhiyun i2c3: i2c@30a40000 { 986*4882a593Smuzhiyun compatible = "fsl,imx8mq-i2c", "fsl,imx21-i2c"; 987*4882a593Smuzhiyun reg = <0x30a40000 0x10000>; 988*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 989*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_I2C3_ROOT>; 990*4882a593Smuzhiyun #address-cells = <1>; 991*4882a593Smuzhiyun #size-cells = <0>; 992*4882a593Smuzhiyun status = "disabled"; 993*4882a593Smuzhiyun }; 994*4882a593Smuzhiyun 995*4882a593Smuzhiyun i2c4: i2c@30a50000 { 996*4882a593Smuzhiyun compatible = "fsl,imx8mq-i2c", "fsl,imx21-i2c"; 997*4882a593Smuzhiyun reg = <0x30a50000 0x10000>; 998*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 999*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_I2C4_ROOT>; 1000*4882a593Smuzhiyun #address-cells = <1>; 1001*4882a593Smuzhiyun #size-cells = <0>; 1002*4882a593Smuzhiyun status = "disabled"; 1003*4882a593Smuzhiyun }; 1004*4882a593Smuzhiyun 1005*4882a593Smuzhiyun uart4: serial@30a60000 { 1006*4882a593Smuzhiyun compatible = "fsl,imx8mq-uart", 1007*4882a593Smuzhiyun "fsl,imx6q-uart"; 1008*4882a593Smuzhiyun reg = <0x30a60000 0x10000>; 1009*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 1010*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_UART4_ROOT>, 1011*4882a593Smuzhiyun <&clk IMX8MQ_CLK_UART4_ROOT>; 1012*4882a593Smuzhiyun clock-names = "ipg", "per"; 1013*4882a593Smuzhiyun status = "disabled"; 1014*4882a593Smuzhiyun }; 1015*4882a593Smuzhiyun 1016*4882a593Smuzhiyun mu: mailbox@30aa0000 { 1017*4882a593Smuzhiyun compatible = "fsl,imx8mq-mu", "fsl,imx6sx-mu"; 1018*4882a593Smuzhiyun reg = <0x30aa0000 0x10000>; 1019*4882a593Smuzhiyun interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 1020*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_MU_ROOT>; 1021*4882a593Smuzhiyun #mbox-cells = <2>; 1022*4882a593Smuzhiyun }; 1023*4882a593Smuzhiyun 1024*4882a593Smuzhiyun usdhc1: mmc@30b40000 { 1025*4882a593Smuzhiyun compatible = "fsl,imx8mq-usdhc", 1026*4882a593Smuzhiyun "fsl,imx7d-usdhc"; 1027*4882a593Smuzhiyun reg = <0x30b40000 0x10000>; 1028*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 1029*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_IPG_ROOT>, 1030*4882a593Smuzhiyun <&clk IMX8MQ_CLK_NAND_USDHC_BUS>, 1031*4882a593Smuzhiyun <&clk IMX8MQ_CLK_USDHC1_ROOT>; 1032*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 1033*4882a593Smuzhiyun fsl,tuning-start-tap = <20>; 1034*4882a593Smuzhiyun fsl,tuning-step = <2>; 1035*4882a593Smuzhiyun bus-width = <4>; 1036*4882a593Smuzhiyun status = "disabled"; 1037*4882a593Smuzhiyun }; 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun usdhc2: mmc@30b50000 { 1040*4882a593Smuzhiyun compatible = "fsl,imx8mq-usdhc", 1041*4882a593Smuzhiyun "fsl,imx7d-usdhc"; 1042*4882a593Smuzhiyun reg = <0x30b50000 0x10000>; 1043*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1044*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_IPG_ROOT>, 1045*4882a593Smuzhiyun <&clk IMX8MQ_CLK_NAND_USDHC_BUS>, 1046*4882a593Smuzhiyun <&clk IMX8MQ_CLK_USDHC2_ROOT>; 1047*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 1048*4882a593Smuzhiyun fsl,tuning-start-tap = <20>; 1049*4882a593Smuzhiyun fsl,tuning-step = <2>; 1050*4882a593Smuzhiyun bus-width = <4>; 1051*4882a593Smuzhiyun status = "disabled"; 1052*4882a593Smuzhiyun }; 1053*4882a593Smuzhiyun 1054*4882a593Smuzhiyun qspi0: spi@30bb0000 { 1055*4882a593Smuzhiyun #address-cells = <1>; 1056*4882a593Smuzhiyun #size-cells = <0>; 1057*4882a593Smuzhiyun compatible = "fsl,imx8mq-qspi", "fsl,imx7d-qspi"; 1058*4882a593Smuzhiyun reg = <0x30bb0000 0x10000>, 1059*4882a593Smuzhiyun <0x08000000 0x10000000>; 1060*4882a593Smuzhiyun reg-names = "QuadSPI", "QuadSPI-memory"; 1061*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 1062*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_QSPI_ROOT>, 1063*4882a593Smuzhiyun <&clk IMX8MQ_CLK_QSPI_ROOT>; 1064*4882a593Smuzhiyun clock-names = "qspi_en", "qspi"; 1065*4882a593Smuzhiyun status = "disabled"; 1066*4882a593Smuzhiyun }; 1067*4882a593Smuzhiyun 1068*4882a593Smuzhiyun sdma1: sdma@30bd0000 { 1069*4882a593Smuzhiyun compatible = "fsl,imx8mq-sdma","fsl,imx7d-sdma"; 1070*4882a593Smuzhiyun reg = <0x30bd0000 0x10000>; 1071*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 1072*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_SDMA1_ROOT>, 1073*4882a593Smuzhiyun <&clk IMX8MQ_CLK_AHB>; 1074*4882a593Smuzhiyun clock-names = "ipg", "ahb"; 1075*4882a593Smuzhiyun #dma-cells = <3>; 1076*4882a593Smuzhiyun fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 1077*4882a593Smuzhiyun }; 1078*4882a593Smuzhiyun 1079*4882a593Smuzhiyun fec1: ethernet@30be0000 { 1080*4882a593Smuzhiyun compatible = "fsl,imx8mq-fec", "fsl,imx6sx-fec"; 1081*4882a593Smuzhiyun reg = <0x30be0000 0x10000>; 1082*4882a593Smuzhiyun interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 1083*4882a593Smuzhiyun <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 1084*4882a593Smuzhiyun <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 1085*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 1086*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_ENET1_ROOT>, 1087*4882a593Smuzhiyun <&clk IMX8MQ_CLK_ENET1_ROOT>, 1088*4882a593Smuzhiyun <&clk IMX8MQ_CLK_ENET_TIMER>, 1089*4882a593Smuzhiyun <&clk IMX8MQ_CLK_ENET_REF>, 1090*4882a593Smuzhiyun <&clk IMX8MQ_CLK_ENET_PHY_REF>; 1091*4882a593Smuzhiyun clock-names = "ipg", "ahb", "ptp", 1092*4882a593Smuzhiyun "enet_clk_ref", "enet_out"; 1093*4882a593Smuzhiyun fsl,num-tx-queues = <3>; 1094*4882a593Smuzhiyun fsl,num-rx-queues = <3>; 1095*4882a593Smuzhiyun status = "disabled"; 1096*4882a593Smuzhiyun }; 1097*4882a593Smuzhiyun }; 1098*4882a593Smuzhiyun 1099*4882a593Smuzhiyun bus@32c00000 { /* AIPS4 */ 1100*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 1101*4882a593Smuzhiyun reg = <0x32c00000 0x400000>; 1102*4882a593Smuzhiyun #address-cells = <1>; 1103*4882a593Smuzhiyun #size-cells = <1>; 1104*4882a593Smuzhiyun ranges = <0x32c00000 0x32c00000 0x400000>; 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun irqsteer: interrupt-controller@32e2d000 { 1107*4882a593Smuzhiyun compatible = "fsl,imx8m-irqsteer", "fsl,imx-irqsteer"; 1108*4882a593Smuzhiyun reg = <0x32e2d000 0x1000>; 1109*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 1110*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_DISP_APB_ROOT>; 1111*4882a593Smuzhiyun clock-names = "ipg"; 1112*4882a593Smuzhiyun fsl,channel = <0>; 1113*4882a593Smuzhiyun fsl,num-irqs = <64>; 1114*4882a593Smuzhiyun interrupt-controller; 1115*4882a593Smuzhiyun #interrupt-cells = <1>; 1116*4882a593Smuzhiyun }; 1117*4882a593Smuzhiyun }; 1118*4882a593Smuzhiyun 1119*4882a593Smuzhiyun gpu: gpu@38000000 { 1120*4882a593Smuzhiyun compatible = "vivante,gc"; 1121*4882a593Smuzhiyun reg = <0x38000000 0x40000>; 1122*4882a593Smuzhiyun interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 1123*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_GPU_ROOT>, 1124*4882a593Smuzhiyun <&clk IMX8MQ_CLK_GPU_SHADER_DIV>, 1125*4882a593Smuzhiyun <&clk IMX8MQ_CLK_GPU_AXI>, 1126*4882a593Smuzhiyun <&clk IMX8MQ_CLK_GPU_AHB>; 1127*4882a593Smuzhiyun clock-names = "core", "shader", "bus", "reg"; 1128*4882a593Smuzhiyun #cooling-cells = <2>; 1129*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_GPU_CORE_SRC>, 1130*4882a593Smuzhiyun <&clk IMX8MQ_CLK_GPU_SHADER_SRC>, 1131*4882a593Smuzhiyun <&clk IMX8MQ_CLK_GPU_AXI>, 1132*4882a593Smuzhiyun <&clk IMX8MQ_CLK_GPU_AHB>, 1133*4882a593Smuzhiyun <&clk IMX8MQ_GPU_PLL_BYPASS>; 1134*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_GPU_PLL_OUT>, 1135*4882a593Smuzhiyun <&clk IMX8MQ_GPU_PLL_OUT>, 1136*4882a593Smuzhiyun <&clk IMX8MQ_GPU_PLL_OUT>, 1137*4882a593Smuzhiyun <&clk IMX8MQ_GPU_PLL_OUT>, 1138*4882a593Smuzhiyun <&clk IMX8MQ_GPU_PLL>; 1139*4882a593Smuzhiyun assigned-clock-rates = <800000000>, <800000000>, 1140*4882a593Smuzhiyun <800000000>, <800000000>, <0>; 1141*4882a593Smuzhiyun power-domains = <&pgc_gpu>; 1142*4882a593Smuzhiyun }; 1143*4882a593Smuzhiyun 1144*4882a593Smuzhiyun usb_dwc3_0: usb@38100000 { 1145*4882a593Smuzhiyun compatible = "fsl,imx8mq-dwc3", "snps,dwc3"; 1146*4882a593Smuzhiyun reg = <0x38100000 0x10000>; 1147*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_USB1_CTRL_ROOT>, 1148*4882a593Smuzhiyun <&clk IMX8MQ_CLK_USB_CORE_REF>, 1149*4882a593Smuzhiyun <&clk IMX8MQ_CLK_32K>; 1150*4882a593Smuzhiyun clock-names = "bus_early", "ref", "suspend"; 1151*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_USB_BUS>, 1152*4882a593Smuzhiyun <&clk IMX8MQ_CLK_USB_CORE_REF>; 1153*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_SYS2_PLL_500M>, 1154*4882a593Smuzhiyun <&clk IMX8MQ_SYS1_PLL_100M>; 1155*4882a593Smuzhiyun assigned-clock-rates = <500000000>, <100000000>; 1156*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 1157*4882a593Smuzhiyun phys = <&usb3_phy0>, <&usb3_phy0>; 1158*4882a593Smuzhiyun phy-names = "usb2-phy", "usb3-phy"; 1159*4882a593Smuzhiyun power-domains = <&pgc_otg1>; 1160*4882a593Smuzhiyun usb3-resume-missing-cas; 1161*4882a593Smuzhiyun status = "disabled"; 1162*4882a593Smuzhiyun }; 1163*4882a593Smuzhiyun 1164*4882a593Smuzhiyun usb3_phy0: usb-phy@381f0040 { 1165*4882a593Smuzhiyun compatible = "fsl,imx8mq-usb-phy"; 1166*4882a593Smuzhiyun reg = <0x381f0040 0x40>; 1167*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_USB1_PHY_ROOT>; 1168*4882a593Smuzhiyun clock-names = "phy"; 1169*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_USB_PHY_REF>; 1170*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_100M>; 1171*4882a593Smuzhiyun assigned-clock-rates = <100000000>; 1172*4882a593Smuzhiyun #phy-cells = <0>; 1173*4882a593Smuzhiyun status = "disabled"; 1174*4882a593Smuzhiyun }; 1175*4882a593Smuzhiyun 1176*4882a593Smuzhiyun usb_dwc3_1: usb@38200000 { 1177*4882a593Smuzhiyun compatible = "fsl,imx8mq-dwc3", "snps,dwc3"; 1178*4882a593Smuzhiyun reg = <0x38200000 0x10000>; 1179*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_USB2_CTRL_ROOT>, 1180*4882a593Smuzhiyun <&clk IMX8MQ_CLK_USB_CORE_REF>, 1181*4882a593Smuzhiyun <&clk IMX8MQ_CLK_32K>; 1182*4882a593Smuzhiyun clock-names = "bus_early", "ref", "suspend"; 1183*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_USB_BUS>, 1184*4882a593Smuzhiyun <&clk IMX8MQ_CLK_USB_CORE_REF>; 1185*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_SYS2_PLL_500M>, 1186*4882a593Smuzhiyun <&clk IMX8MQ_SYS1_PLL_100M>; 1187*4882a593Smuzhiyun assigned-clock-rates = <500000000>, <100000000>; 1188*4882a593Smuzhiyun interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 1189*4882a593Smuzhiyun phys = <&usb3_phy1>, <&usb3_phy1>; 1190*4882a593Smuzhiyun phy-names = "usb2-phy", "usb3-phy"; 1191*4882a593Smuzhiyun power-domains = <&pgc_otg2>; 1192*4882a593Smuzhiyun usb3-resume-missing-cas; 1193*4882a593Smuzhiyun status = "disabled"; 1194*4882a593Smuzhiyun }; 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun usb3_phy1: usb-phy@382f0040 { 1197*4882a593Smuzhiyun compatible = "fsl,imx8mq-usb-phy"; 1198*4882a593Smuzhiyun reg = <0x382f0040 0x40>; 1199*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_USB2_PHY_ROOT>; 1200*4882a593Smuzhiyun clock-names = "phy"; 1201*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_USB_PHY_REF>; 1202*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_100M>; 1203*4882a593Smuzhiyun assigned-clock-rates = <100000000>; 1204*4882a593Smuzhiyun #phy-cells = <0>; 1205*4882a593Smuzhiyun status = "disabled"; 1206*4882a593Smuzhiyun }; 1207*4882a593Smuzhiyun 1208*4882a593Smuzhiyun vpu: video-codec@38300000 { 1209*4882a593Smuzhiyun compatible = "nxp,imx8mq-vpu"; 1210*4882a593Smuzhiyun reg = <0x38300000 0x10000>, 1211*4882a593Smuzhiyun <0x38310000 0x10000>, 1212*4882a593Smuzhiyun <0x38320000 0x10000>; 1213*4882a593Smuzhiyun reg-names = "g1", "g2", "ctrl"; 1214*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 1215*4882a593Smuzhiyun <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 1216*4882a593Smuzhiyun interrupt-names = "g1", "g2"; 1217*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_VPU_G1_ROOT>, 1218*4882a593Smuzhiyun <&clk IMX8MQ_CLK_VPU_G2_ROOT>, 1219*4882a593Smuzhiyun <&clk IMX8MQ_CLK_VPU_DEC_ROOT>; 1220*4882a593Smuzhiyun clock-names = "g1", "g2", "bus"; 1221*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_VPU_G1>, 1222*4882a593Smuzhiyun <&clk IMX8MQ_CLK_VPU_G2>, 1223*4882a593Smuzhiyun <&clk IMX8MQ_CLK_VPU_BUS>, 1224*4882a593Smuzhiyun <&clk IMX8MQ_VPU_PLL_BYPASS>; 1225*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_VPU_PLL_OUT>, 1226*4882a593Smuzhiyun <&clk IMX8MQ_VPU_PLL_OUT>, 1227*4882a593Smuzhiyun <&clk IMX8MQ_SYS1_PLL_800M>, 1228*4882a593Smuzhiyun <&clk IMX8MQ_VPU_PLL>; 1229*4882a593Smuzhiyun assigned-clock-rates = <600000000>, <600000000>, 1230*4882a593Smuzhiyun <800000000>, <0>; 1231*4882a593Smuzhiyun power-domains = <&pgc_vpu>; 1232*4882a593Smuzhiyun }; 1233*4882a593Smuzhiyun 1234*4882a593Smuzhiyun pcie0: pcie@33800000 { 1235*4882a593Smuzhiyun compatible = "fsl,imx8mq-pcie"; 1236*4882a593Smuzhiyun reg = <0x33800000 0x400000>, 1237*4882a593Smuzhiyun <0x1ff00000 0x80000>; 1238*4882a593Smuzhiyun reg-names = "dbi", "config"; 1239*4882a593Smuzhiyun #address-cells = <3>; 1240*4882a593Smuzhiyun #size-cells = <2>; 1241*4882a593Smuzhiyun device_type = "pci"; 1242*4882a593Smuzhiyun bus-range = <0x00 0xff>; 1243*4882a593Smuzhiyun ranges = <0x81000000 0 0x00000000 0x1ff80000 0 0x00010000 /* downstream I/O 64KB */ 1244*4882a593Smuzhiyun 0x82000000 0 0x18000000 0x18000000 0 0x07f00000>; /* non-prefetchable memory */ 1245*4882a593Smuzhiyun num-lanes = <1>; 1246*4882a593Smuzhiyun num-viewport = <4>; 1247*4882a593Smuzhiyun interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; 1248*4882a593Smuzhiyun interrupt-names = "msi"; 1249*4882a593Smuzhiyun #interrupt-cells = <1>; 1250*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0x7>; 1251*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &gic GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 1252*4882a593Smuzhiyun <0 0 0 2 &gic GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 1253*4882a593Smuzhiyun <0 0 0 3 &gic GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 1254*4882a593Smuzhiyun <0 0 0 4 &gic GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; 1255*4882a593Smuzhiyun fsl,max-link-speed = <2>; 1256*4882a593Smuzhiyun power-domains = <&pgc_pcie>; 1257*4882a593Smuzhiyun resets = <&src IMX8MQ_RESET_PCIEPHY>, 1258*4882a593Smuzhiyun <&src IMX8MQ_RESET_PCIE_CTRL_APPS_EN>, 1259*4882a593Smuzhiyun <&src IMX8MQ_RESET_PCIE_CTRL_APPS_TURNOFF>; 1260*4882a593Smuzhiyun reset-names = "pciephy", "apps", "turnoff"; 1261*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_PCIE1_CTRL>, 1262*4882a593Smuzhiyun <&clk IMX8MQ_CLK_PCIE1_PHY>, 1263*4882a593Smuzhiyun <&clk IMX8MQ_CLK_PCIE1_AUX>; 1264*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_SYS2_PLL_250M>, 1265*4882a593Smuzhiyun <&clk IMX8MQ_SYS2_PLL_100M>, 1266*4882a593Smuzhiyun <&clk IMX8MQ_SYS1_PLL_80M>; 1267*4882a593Smuzhiyun assigned-clock-rates = <250000000>, <100000000>, 1268*4882a593Smuzhiyun <10000000>; 1269*4882a593Smuzhiyun status = "disabled"; 1270*4882a593Smuzhiyun }; 1271*4882a593Smuzhiyun 1272*4882a593Smuzhiyun pcie1: pcie@33c00000 { 1273*4882a593Smuzhiyun compatible = "fsl,imx8mq-pcie"; 1274*4882a593Smuzhiyun reg = <0x33c00000 0x400000>, 1275*4882a593Smuzhiyun <0x27f00000 0x80000>; 1276*4882a593Smuzhiyun reg-names = "dbi", "config"; 1277*4882a593Smuzhiyun #address-cells = <3>; 1278*4882a593Smuzhiyun #size-cells = <2>; 1279*4882a593Smuzhiyun device_type = "pci"; 1280*4882a593Smuzhiyun ranges = <0x81000000 0 0x00000000 0x27f80000 0 0x00010000 /* downstream I/O 64KB */ 1281*4882a593Smuzhiyun 0x82000000 0 0x20000000 0x20000000 0 0x07f00000>; /* non-prefetchable memory */ 1282*4882a593Smuzhiyun num-lanes = <1>; 1283*4882a593Smuzhiyun num-viewport = <4>; 1284*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 1285*4882a593Smuzhiyun interrupt-names = "msi"; 1286*4882a593Smuzhiyun #interrupt-cells = <1>; 1287*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0x7>; 1288*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &gic GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>, 1289*4882a593Smuzhiyun <0 0 0 2 &gic GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>, 1290*4882a593Smuzhiyun <0 0 0 3 &gic GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>, 1291*4882a593Smuzhiyun <0 0 0 4 &gic GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 1292*4882a593Smuzhiyun fsl,max-link-speed = <2>; 1293*4882a593Smuzhiyun power-domains = <&pgc_pcie>; 1294*4882a593Smuzhiyun resets = <&src IMX8MQ_RESET_PCIEPHY2>, 1295*4882a593Smuzhiyun <&src IMX8MQ_RESET_PCIE2_CTRL_APPS_EN>, 1296*4882a593Smuzhiyun <&src IMX8MQ_RESET_PCIE2_CTRL_APPS_TURNOFF>; 1297*4882a593Smuzhiyun reset-names = "pciephy", "apps", "turnoff"; 1298*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_PCIE2_CTRL>, 1299*4882a593Smuzhiyun <&clk IMX8MQ_CLK_PCIE2_PHY>, 1300*4882a593Smuzhiyun <&clk IMX8MQ_CLK_PCIE2_AUX>; 1301*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_SYS2_PLL_250M>, 1302*4882a593Smuzhiyun <&clk IMX8MQ_SYS2_PLL_100M>, 1303*4882a593Smuzhiyun <&clk IMX8MQ_SYS1_PLL_80M>; 1304*4882a593Smuzhiyun assigned-clock-rates = <250000000>, <100000000>, 1305*4882a593Smuzhiyun <10000000>; 1306*4882a593Smuzhiyun status = "disabled"; 1307*4882a593Smuzhiyun }; 1308*4882a593Smuzhiyun 1309*4882a593Smuzhiyun gic: interrupt-controller@38800000 { 1310*4882a593Smuzhiyun compatible = "arm,gic-v3"; 1311*4882a593Smuzhiyun reg = <0x38800000 0x10000>, /* GIC Dist */ 1312*4882a593Smuzhiyun <0x38880000 0xc0000>, /* GICR */ 1313*4882a593Smuzhiyun <0x31000000 0x2000>, /* GICC */ 1314*4882a593Smuzhiyun <0x31010000 0x2000>, /* GICV */ 1315*4882a593Smuzhiyun <0x31020000 0x2000>; /* GICH */ 1316*4882a593Smuzhiyun #interrupt-cells = <3>; 1317*4882a593Smuzhiyun interrupt-controller; 1318*4882a593Smuzhiyun interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 1319*4882a593Smuzhiyun interrupt-parent = <&gic>; 1320*4882a593Smuzhiyun }; 1321*4882a593Smuzhiyun 1322*4882a593Smuzhiyun ddrc: memory-controller@3d400000 { 1323*4882a593Smuzhiyun compatible = "fsl,imx8mq-ddrc", "fsl,imx8m-ddrc"; 1324*4882a593Smuzhiyun reg = <0x3d400000 0x400000>; 1325*4882a593Smuzhiyun clock-names = "core", "pll", "alt", "apb"; 1326*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_DRAM_CORE>, 1327*4882a593Smuzhiyun <&clk IMX8MQ_DRAM_PLL_OUT>, 1328*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DRAM_ALT>, 1329*4882a593Smuzhiyun <&clk IMX8MQ_CLK_DRAM_APB>; 1330*4882a593Smuzhiyun }; 1331*4882a593Smuzhiyun 1332*4882a593Smuzhiyun ddr-pmu@3d800000 { 1333*4882a593Smuzhiyun compatible = "fsl,imx8mq-ddr-pmu", "fsl,imx8m-ddr-pmu"; 1334*4882a593Smuzhiyun reg = <0x3d800000 0x400000>; 1335*4882a593Smuzhiyun interrupt-parent = <&gic>; 1336*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 1337*4882a593Smuzhiyun }; 1338*4882a593Smuzhiyun }; 1339*4882a593Smuzhiyun}; 1340