xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/imx7s.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2015 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Copyright 2016 Toradex AG
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
6*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
7*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
8*4882a593Smuzhiyun * whole.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
11*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License as
12*4882a593Smuzhiyun *     published by the Free Software Foundation; either version 2 of the
13*4882a593Smuzhiyun *     License, or (at your option) any later version.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful,
16*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
17*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18*4882a593Smuzhiyun *     GNU General Public License for more details.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * Or, alternatively,
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
23*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
24*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
25*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
26*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
27*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
28*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
29*4882a593Smuzhiyun *     conditions:
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
32*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
36*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
37*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
38*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
39*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
40*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
41*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun#include <dt-bindings/clock/imx7d-clock.h>
45*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
46*4882a593Smuzhiyun#include <dt-bindings/input/input.h>
47*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
48*4882a593Smuzhiyun#include "imx7d-pinfunc.h"
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun/ {
51*4882a593Smuzhiyun	#address-cells = <1>;
52*4882a593Smuzhiyun	#size-cells = <1>;
53*4882a593Smuzhiyun	/*
54*4882a593Smuzhiyun	 * The decompressor and also some bootloaders rely on a
55*4882a593Smuzhiyun	 * pre-existing /chosen node to be available to insert the
56*4882a593Smuzhiyun	 * command line and merge other ATAGS info.
57*4882a593Smuzhiyun	 * Also for U-Boot there must be a pre-existing /memory node.
58*4882a593Smuzhiyun	 */
59*4882a593Smuzhiyun	chosen {};
60*4882a593Smuzhiyun	memory { device_type = "memory"; reg = <0 0>; };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun	aliases {
63*4882a593Smuzhiyun		gpio0 = &gpio1;
64*4882a593Smuzhiyun		gpio1 = &gpio2;
65*4882a593Smuzhiyun		gpio2 = &gpio3;
66*4882a593Smuzhiyun		gpio3 = &gpio4;
67*4882a593Smuzhiyun		gpio4 = &gpio5;
68*4882a593Smuzhiyun		gpio5 = &gpio6;
69*4882a593Smuzhiyun		gpio6 = &gpio7;
70*4882a593Smuzhiyun		i2c0 = &i2c1;
71*4882a593Smuzhiyun		i2c1 = &i2c2;
72*4882a593Smuzhiyun		i2c2 = &i2c3;
73*4882a593Smuzhiyun		i2c3 = &i2c4;
74*4882a593Smuzhiyun		mmc0 = &usdhc1;
75*4882a593Smuzhiyun		mmc1 = &usdhc2;
76*4882a593Smuzhiyun		mmc2 = &usdhc3;
77*4882a593Smuzhiyun		serial0 = &uart1;
78*4882a593Smuzhiyun		serial1 = &uart2;
79*4882a593Smuzhiyun		serial2 = &uart3;
80*4882a593Smuzhiyun		serial3 = &uart4;
81*4882a593Smuzhiyun		serial4 = &uart5;
82*4882a593Smuzhiyun		serial5 = &uart6;
83*4882a593Smuzhiyun		serial6 = &uart7;
84*4882a593Smuzhiyun		spi0 = &ecspi1;
85*4882a593Smuzhiyun		spi1 = &ecspi2;
86*4882a593Smuzhiyun		spi2 = &ecspi3;
87*4882a593Smuzhiyun		spi3 = &ecspi4;
88*4882a593Smuzhiyun	};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun	cpus {
91*4882a593Smuzhiyun		#address-cells = <1>;
92*4882a593Smuzhiyun		#size-cells = <0>;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun		cpu0: cpu@0 {
95*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
96*4882a593Smuzhiyun			device_type = "cpu";
97*4882a593Smuzhiyun			reg = <0>;
98*4882a593Smuzhiyun			clock-frequency = <792000000>;
99*4882a593Smuzhiyun			clock-latency = <61036>; /* two CLK32 periods */
100*4882a593Smuzhiyun			clocks = <&clks IMX7D_CLK_ARM>;
101*4882a593Smuzhiyun		};
102*4882a593Smuzhiyun	};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun	ckil: clock-cki {
105*4882a593Smuzhiyun		compatible = "fixed-clock";
106*4882a593Smuzhiyun		#clock-cells = <0>;
107*4882a593Smuzhiyun		clock-frequency = <32768>;
108*4882a593Smuzhiyun		clock-output-names = "ckil";
109*4882a593Smuzhiyun	};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun	osc: clock-osc {
112*4882a593Smuzhiyun		compatible = "fixed-clock";
113*4882a593Smuzhiyun		#clock-cells = <0>;
114*4882a593Smuzhiyun		clock-frequency = <24000000>;
115*4882a593Smuzhiyun		clock-output-names = "osc";
116*4882a593Smuzhiyun	};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun	soc {
119*4882a593Smuzhiyun		#address-cells = <1>;
120*4882a593Smuzhiyun		#size-cells = <1>;
121*4882a593Smuzhiyun		compatible = "simple-bus";
122*4882a593Smuzhiyun		interrupt-parent = <&intc>;
123*4882a593Smuzhiyun		ranges;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun		funnel@30041000 {
126*4882a593Smuzhiyun			compatible = "arm,coresight-funnel", "arm,primecell";
127*4882a593Smuzhiyun			reg = <0x30041000 0x1000>;
128*4882a593Smuzhiyun			clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
129*4882a593Smuzhiyun			clock-names = "apb_pclk";
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun			ca_funnel_ports: ports {
132*4882a593Smuzhiyun				#address-cells = <1>;
133*4882a593Smuzhiyun				#size-cells = <0>;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun				/* funnel input ports */
136*4882a593Smuzhiyun				port@0 {
137*4882a593Smuzhiyun					reg = <0>;
138*4882a593Smuzhiyun					ca_funnel_in_port0: endpoint {
139*4882a593Smuzhiyun						slave-mode;
140*4882a593Smuzhiyun						remote-endpoint = <&etm0_out_port>;
141*4882a593Smuzhiyun					};
142*4882a593Smuzhiyun				};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun				/* funnel output port */
145*4882a593Smuzhiyun				port@2 {
146*4882a593Smuzhiyun					reg = <0>;
147*4882a593Smuzhiyun					ca_funnel_out_port0: endpoint {
148*4882a593Smuzhiyun						remote-endpoint = <&hugo_funnel_in_port0>;
149*4882a593Smuzhiyun					};
150*4882a593Smuzhiyun				};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun				/* the other input ports are not connect to anything */
153*4882a593Smuzhiyun			};
154*4882a593Smuzhiyun		};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun		etm@3007c000 {
157*4882a593Smuzhiyun			compatible = "arm,coresight-etm3x", "arm,primecell";
158*4882a593Smuzhiyun			reg = <0x3007c000 0x1000>;
159*4882a593Smuzhiyun			cpu = <&cpu0>;
160*4882a593Smuzhiyun			clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
161*4882a593Smuzhiyun			clock-names = "apb_pclk";
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun			port {
164*4882a593Smuzhiyun				etm0_out_port: endpoint {
165*4882a593Smuzhiyun					remote-endpoint = <&ca_funnel_in_port0>;
166*4882a593Smuzhiyun				};
167*4882a593Smuzhiyun			};
168*4882a593Smuzhiyun		};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun		funnel@30083000 {
171*4882a593Smuzhiyun			compatible = "arm,coresight-funnel", "arm,primecell";
172*4882a593Smuzhiyun			reg = <0x30083000 0x1000>;
173*4882a593Smuzhiyun			clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
174*4882a593Smuzhiyun			clock-names = "apb_pclk";
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun			ports {
177*4882a593Smuzhiyun				#address-cells = <1>;
178*4882a593Smuzhiyun				#size-cells = <0>;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun				/* funnel input ports */
181*4882a593Smuzhiyun				port@0 {
182*4882a593Smuzhiyun					reg = <0>;
183*4882a593Smuzhiyun					hugo_funnel_in_port0: endpoint {
184*4882a593Smuzhiyun						slave-mode;
185*4882a593Smuzhiyun						remote-endpoint = <&ca_funnel_out_port0>;
186*4882a593Smuzhiyun					};
187*4882a593Smuzhiyun				};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun				port@1 {
190*4882a593Smuzhiyun					reg = <1>;
191*4882a593Smuzhiyun					hugo_funnel_in_port1: endpoint {
192*4882a593Smuzhiyun						slave-mode; /* M4 input */
193*4882a593Smuzhiyun					};
194*4882a593Smuzhiyun				};
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun				port@2 {
197*4882a593Smuzhiyun					reg = <0>;
198*4882a593Smuzhiyun					hugo_funnel_out_port0: endpoint {
199*4882a593Smuzhiyun						remote-endpoint = <&etf_in_port>;
200*4882a593Smuzhiyun					};
201*4882a593Smuzhiyun				};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun				/* the other input ports are not connect to anything */
204*4882a593Smuzhiyun			};
205*4882a593Smuzhiyun		};
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun		etf@30084000 {
208*4882a593Smuzhiyun			compatible = "arm,coresight-tmc", "arm,primecell";
209*4882a593Smuzhiyun			reg = <0x30084000 0x1000>;
210*4882a593Smuzhiyun			clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
211*4882a593Smuzhiyun			clock-names = "apb_pclk";
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun			ports {
214*4882a593Smuzhiyun				#address-cells = <1>;
215*4882a593Smuzhiyun				#size-cells = <0>;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun				port@0 {
218*4882a593Smuzhiyun					reg = <0>;
219*4882a593Smuzhiyun					etf_in_port: endpoint {
220*4882a593Smuzhiyun						slave-mode;
221*4882a593Smuzhiyun						remote-endpoint = <&hugo_funnel_out_port0>;
222*4882a593Smuzhiyun					};
223*4882a593Smuzhiyun				};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun				port@1 {
226*4882a593Smuzhiyun					reg = <0>;
227*4882a593Smuzhiyun					etf_out_port: endpoint {
228*4882a593Smuzhiyun						remote-endpoint = <&replicator_in_port0>;
229*4882a593Smuzhiyun					};
230*4882a593Smuzhiyun				};
231*4882a593Smuzhiyun			};
232*4882a593Smuzhiyun		};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun		etr@30086000 {
235*4882a593Smuzhiyun			compatible = "arm,coresight-tmc", "arm,primecell";
236*4882a593Smuzhiyun			reg = <0x30086000 0x1000>;
237*4882a593Smuzhiyun			clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
238*4882a593Smuzhiyun			clock-names = "apb_pclk";
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun			port {
241*4882a593Smuzhiyun				etr_in_port: endpoint {
242*4882a593Smuzhiyun					slave-mode;
243*4882a593Smuzhiyun					remote-endpoint = <&replicator_out_port1>;
244*4882a593Smuzhiyun				};
245*4882a593Smuzhiyun			};
246*4882a593Smuzhiyun		};
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun		tpiu@30087000 {
249*4882a593Smuzhiyun			compatible = "arm,coresight-tpiu", "arm,primecell";
250*4882a593Smuzhiyun			reg = <0x30087000 0x1000>;
251*4882a593Smuzhiyun			clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
252*4882a593Smuzhiyun			clock-names = "apb_pclk";
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun			port {
255*4882a593Smuzhiyun				tpiu_in_port: endpoint {
256*4882a593Smuzhiyun					slave-mode;
257*4882a593Smuzhiyun					remote-endpoint = <&replicator_out_port1>;
258*4882a593Smuzhiyun				};
259*4882a593Smuzhiyun			};
260*4882a593Smuzhiyun		};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun		replicator {
263*4882a593Smuzhiyun			/*
264*4882a593Smuzhiyun			 * non-configurable replicators don't show up on the
265*4882a593Smuzhiyun			 * AMBA bus.  As such no need to add "arm,primecell"
266*4882a593Smuzhiyun			 */
267*4882a593Smuzhiyun			compatible = "arm,coresight-replicator";
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun			ports {
270*4882a593Smuzhiyun				#address-cells = <1>;
271*4882a593Smuzhiyun				#size-cells = <0>;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun				/* replicator output ports */
274*4882a593Smuzhiyun				port@0 {
275*4882a593Smuzhiyun					reg = <0>;
276*4882a593Smuzhiyun					replicator_out_port0: endpoint {
277*4882a593Smuzhiyun						remote-endpoint = <&tpiu_in_port>;
278*4882a593Smuzhiyun					};
279*4882a593Smuzhiyun				};
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun				port@1 {
282*4882a593Smuzhiyun					reg = <1>;
283*4882a593Smuzhiyun					replicator_out_port1: endpoint {
284*4882a593Smuzhiyun						remote-endpoint = <&etr_in_port>;
285*4882a593Smuzhiyun					};
286*4882a593Smuzhiyun				};
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun				/* replicator input port */
289*4882a593Smuzhiyun				port@2 {
290*4882a593Smuzhiyun					reg = <0>;
291*4882a593Smuzhiyun					replicator_in_port0: endpoint {
292*4882a593Smuzhiyun						slave-mode;
293*4882a593Smuzhiyun						remote-endpoint = <&etf_out_port>;
294*4882a593Smuzhiyun					};
295*4882a593Smuzhiyun				};
296*4882a593Smuzhiyun			};
297*4882a593Smuzhiyun		};
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun		intc: interrupt-controller@31001000 {
300*4882a593Smuzhiyun			compatible = "arm,cortex-a7-gic";
301*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
302*4882a593Smuzhiyun			#interrupt-cells = <3>;
303*4882a593Smuzhiyun			interrupt-controller;
304*4882a593Smuzhiyun			reg = <0x31001000 0x1000>,
305*4882a593Smuzhiyun			      <0x31002000 0x2000>,
306*4882a593Smuzhiyun			      <0x31004000 0x2000>,
307*4882a593Smuzhiyun			      <0x31006000 0x2000>;
308*4882a593Smuzhiyun		};
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun		timer {
311*4882a593Smuzhiyun			compatible = "arm,armv7-timer";
312*4882a593Smuzhiyun			interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
313*4882a593Smuzhiyun				     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
314*4882a593Smuzhiyun				     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
315*4882a593Smuzhiyun				     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
316*4882a593Smuzhiyun		};
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun		aips1: aips-bus@30000000 {
319*4882a593Smuzhiyun			compatible = "fsl,aips-bus", "simple-bus";
320*4882a593Smuzhiyun			#address-cells = <1>;
321*4882a593Smuzhiyun			#size-cells = <1>;
322*4882a593Smuzhiyun			reg = <0x30000000 0x400000>;
323*4882a593Smuzhiyun			ranges;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun			gpio1: gpio@30200000 {
326*4882a593Smuzhiyun				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
327*4882a593Smuzhiyun				reg = <0x30200000 0x10000>;
328*4882a593Smuzhiyun				interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, /* GPIO1_INT15_0 */
329*4882a593Smuzhiyun					     <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; /* GPIO1_INT31_16 */
330*4882a593Smuzhiyun				gpio-controller;
331*4882a593Smuzhiyun				#gpio-cells = <2>;
332*4882a593Smuzhiyun				interrupt-controller;
333*4882a593Smuzhiyun				#interrupt-cells = <2>;
334*4882a593Smuzhiyun				gpio-ranges = <&iomuxc_lpsr 0 0 8>, <&iomuxc 8 5 8>;
335*4882a593Smuzhiyun			};
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun			gpio2: gpio@30210000 {
338*4882a593Smuzhiyun				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
339*4882a593Smuzhiyun				reg = <0x30210000 0x10000>;
340*4882a593Smuzhiyun				interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
341*4882a593Smuzhiyun					     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
342*4882a593Smuzhiyun				gpio-controller;
343*4882a593Smuzhiyun				#gpio-cells = <2>;
344*4882a593Smuzhiyun				interrupt-controller;
345*4882a593Smuzhiyun				#interrupt-cells = <2>;
346*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 13 32>;
347*4882a593Smuzhiyun			};
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun			gpio3: gpio@30220000 {
350*4882a593Smuzhiyun				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
351*4882a593Smuzhiyun				reg = <0x30220000 0x10000>;
352*4882a593Smuzhiyun				interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
353*4882a593Smuzhiyun					     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
354*4882a593Smuzhiyun				gpio-controller;
355*4882a593Smuzhiyun				#gpio-cells = <2>;
356*4882a593Smuzhiyun				interrupt-controller;
357*4882a593Smuzhiyun				#interrupt-cells = <2>;
358*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 45 29>;
359*4882a593Smuzhiyun			};
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun			gpio4: gpio@30230000 {
362*4882a593Smuzhiyun				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
363*4882a593Smuzhiyun				reg = <0x30230000 0x10000>;
364*4882a593Smuzhiyun				interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
365*4882a593Smuzhiyun					     <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
366*4882a593Smuzhiyun				gpio-controller;
367*4882a593Smuzhiyun				#gpio-cells = <2>;
368*4882a593Smuzhiyun				interrupt-controller;
369*4882a593Smuzhiyun				#interrupt-cells = <2>;
370*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 74 24>;
371*4882a593Smuzhiyun			};
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun			gpio5: gpio@30240000 {
374*4882a593Smuzhiyun				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
375*4882a593Smuzhiyun				reg = <0x30240000 0x10000>;
376*4882a593Smuzhiyun				interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
377*4882a593Smuzhiyun					     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
378*4882a593Smuzhiyun				gpio-controller;
379*4882a593Smuzhiyun				#gpio-cells = <2>;
380*4882a593Smuzhiyun				interrupt-controller;
381*4882a593Smuzhiyun				#interrupt-cells = <2>;
382*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 98 18>;
383*4882a593Smuzhiyun			};
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun			gpio6: gpio@30250000 {
386*4882a593Smuzhiyun				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
387*4882a593Smuzhiyun				reg = <0x30250000 0x10000>;
388*4882a593Smuzhiyun				interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
389*4882a593Smuzhiyun					     <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
390*4882a593Smuzhiyun				gpio-controller;
391*4882a593Smuzhiyun				#gpio-cells = <2>;
392*4882a593Smuzhiyun				interrupt-controller;
393*4882a593Smuzhiyun				#interrupt-cells = <2>;
394*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 116 23>;
395*4882a593Smuzhiyun			};
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun			gpio7: gpio@30260000 {
398*4882a593Smuzhiyun				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
399*4882a593Smuzhiyun				reg = <0x30260000 0x10000>;
400*4882a593Smuzhiyun				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
401*4882a593Smuzhiyun					     <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
402*4882a593Smuzhiyun				gpio-controller;
403*4882a593Smuzhiyun				#gpio-cells = <2>;
404*4882a593Smuzhiyun				interrupt-controller;
405*4882a593Smuzhiyun				#interrupt-cells = <2>;
406*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 139 16>;
407*4882a593Smuzhiyun			};
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun			wdog1: wdog@30280000 {
410*4882a593Smuzhiyun				compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt";
411*4882a593Smuzhiyun				reg = <0x30280000 0x10000>;
412*4882a593Smuzhiyun				interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
413*4882a593Smuzhiyun				clocks = <&clks IMX7D_WDOG1_ROOT_CLK>;
414*4882a593Smuzhiyun			};
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun			wdog2: wdog@30290000 {
417*4882a593Smuzhiyun				compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt";
418*4882a593Smuzhiyun				reg = <0x30290000 0x10000>;
419*4882a593Smuzhiyun				interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
420*4882a593Smuzhiyun				clocks = <&clks IMX7D_WDOG2_ROOT_CLK>;
421*4882a593Smuzhiyun				status = "disabled";
422*4882a593Smuzhiyun			};
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun			wdog3: wdog@302a0000 {
425*4882a593Smuzhiyun				compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt";
426*4882a593Smuzhiyun				reg = <0x302a0000 0x10000>;
427*4882a593Smuzhiyun				interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
428*4882a593Smuzhiyun				clocks = <&clks IMX7D_WDOG3_ROOT_CLK>;
429*4882a593Smuzhiyun				status = "disabled";
430*4882a593Smuzhiyun			};
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun			wdog4: wdog@302b0000 {
433*4882a593Smuzhiyun				compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt";
434*4882a593Smuzhiyun				reg = <0x302b0000 0x10000>;
435*4882a593Smuzhiyun				interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
436*4882a593Smuzhiyun				clocks = <&clks IMX7D_WDOG4_ROOT_CLK>;
437*4882a593Smuzhiyun				status = "disabled";
438*4882a593Smuzhiyun			};
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun			iomuxc_lpsr: iomuxc-lpsr@302c0000 {
441*4882a593Smuzhiyun				compatible = "fsl,imx7d-iomuxc-lpsr";
442*4882a593Smuzhiyun				reg = <0x302c0000 0x10000>;
443*4882a593Smuzhiyun				fsl,input-sel = <&iomuxc>;
444*4882a593Smuzhiyun			};
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun			gpt1: gpt@302d0000 {
447*4882a593Smuzhiyun				compatible = "fsl,imx7d-gpt", "fsl,imx6sx-gpt";
448*4882a593Smuzhiyun				reg = <0x302d0000 0x10000>;
449*4882a593Smuzhiyun				interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
450*4882a593Smuzhiyun				clocks = <&clks IMX7D_CLK_DUMMY>,
451*4882a593Smuzhiyun					 <&clks IMX7D_GPT1_ROOT_CLK>;
452*4882a593Smuzhiyun				clock-names = "ipg", "per";
453*4882a593Smuzhiyun			};
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun			gpt2: gpt@302e0000 {
456*4882a593Smuzhiyun				compatible = "fsl,imx7d-gpt", "fsl,imx6sx-gpt";
457*4882a593Smuzhiyun				reg = <0x302e0000 0x10000>;
458*4882a593Smuzhiyun				interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
459*4882a593Smuzhiyun				clocks = <&clks IMX7D_CLK_DUMMY>,
460*4882a593Smuzhiyun					 <&clks IMX7D_GPT2_ROOT_CLK>;
461*4882a593Smuzhiyun				clock-names = "ipg", "per";
462*4882a593Smuzhiyun				status = "disabled";
463*4882a593Smuzhiyun			};
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun			gpt3: gpt@302f0000 {
466*4882a593Smuzhiyun				compatible = "fsl,imx7d-gpt", "fsl,imx6sx-gpt";
467*4882a593Smuzhiyun				reg = <0x302f0000 0x10000>;
468*4882a593Smuzhiyun				interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
469*4882a593Smuzhiyun				clocks = <&clks IMX7D_CLK_DUMMY>,
470*4882a593Smuzhiyun					 <&clks IMX7D_GPT3_ROOT_CLK>;
471*4882a593Smuzhiyun				clock-names = "ipg", "per";
472*4882a593Smuzhiyun				status = "disabled";
473*4882a593Smuzhiyun			};
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun			gpt4: gpt@30300000 {
476*4882a593Smuzhiyun				compatible = "fsl,imx7d-gpt", "fsl,imx6sx-gpt";
477*4882a593Smuzhiyun				reg = <0x30300000 0x10000>;
478*4882a593Smuzhiyun				interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
479*4882a593Smuzhiyun				clocks = <&clks IMX7D_CLK_DUMMY>,
480*4882a593Smuzhiyun					 <&clks IMX7D_GPT4_ROOT_CLK>;
481*4882a593Smuzhiyun				clock-names = "ipg", "per";
482*4882a593Smuzhiyun				status = "disabled";
483*4882a593Smuzhiyun			};
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun			iomuxc: iomuxc@30330000 {
486*4882a593Smuzhiyun				compatible = "fsl,imx7d-iomuxc";
487*4882a593Smuzhiyun				reg = <0x30330000 0x10000>;
488*4882a593Smuzhiyun			};
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun			gpr: iomuxc-gpr@30340000 {
491*4882a593Smuzhiyun				compatible = "fsl,imx7d-iomuxc-gpr", "syscon";
492*4882a593Smuzhiyun				reg = <0x30340000 0x10000>;
493*4882a593Smuzhiyun			};
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun			ocotp: ocotp-ctrl@30350000 {
496*4882a593Smuzhiyun				compatible = "fsl,imx7d-ocotp", "syscon";
497*4882a593Smuzhiyun				reg = <0x30350000 0x10000>;
498*4882a593Smuzhiyun				clocks = <&clks IMX7D_OCOTP_CLK>;
499*4882a593Smuzhiyun			};
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun			anatop: anatop@30360000 {
502*4882a593Smuzhiyun				compatible = "fsl,imx7d-anatop", "fsl,imx6q-anatop",
503*4882a593Smuzhiyun					"syscon", "simple-bus";
504*4882a593Smuzhiyun				reg = <0x30360000 0x10000>;
505*4882a593Smuzhiyun				interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
506*4882a593Smuzhiyun					<GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun				reg_1p0d: regulator-vdd1p0d {
509*4882a593Smuzhiyun					compatible = "fsl,anatop-regulator";
510*4882a593Smuzhiyun					regulator-name = "vdd1p0d";
511*4882a593Smuzhiyun					regulator-min-microvolt = <800000>;
512*4882a593Smuzhiyun					regulator-max-microvolt = <1200000>;
513*4882a593Smuzhiyun					anatop-reg-offset = <0x210>;
514*4882a593Smuzhiyun					anatop-vol-bit-shift = <8>;
515*4882a593Smuzhiyun					anatop-vol-bit-width = <5>;
516*4882a593Smuzhiyun					anatop-min-bit-val = <8>;
517*4882a593Smuzhiyun					anatop-min-voltage = <800000>;
518*4882a593Smuzhiyun					anatop-max-voltage = <1200000>;
519*4882a593Smuzhiyun				};
520*4882a593Smuzhiyun			};
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun			snvs: snvs@30370000 {
523*4882a593Smuzhiyun				compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
524*4882a593Smuzhiyun				reg = <0x30370000 0x10000>;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun				snvs_rtc: snvs-rtc-lp {
527*4882a593Smuzhiyun					compatible = "fsl,sec-v4.0-mon-rtc-lp";
528*4882a593Smuzhiyun					regmap = <&snvs>;
529*4882a593Smuzhiyun					offset = <0x34>;
530*4882a593Smuzhiyun					interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
531*4882a593Smuzhiyun						     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
532*4882a593Smuzhiyun				};
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun				snvs_poweroff: snvs-poweroff {
535*4882a593Smuzhiyun					compatible = "syscon-poweroff";
536*4882a593Smuzhiyun					regmap = <&snvs>;
537*4882a593Smuzhiyun					offset = <0x38>;
538*4882a593Smuzhiyun					mask = <0x60>;
539*4882a593Smuzhiyun				};
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun				snvs_pwrkey: snvs-powerkey {
542*4882a593Smuzhiyun					compatible = "fsl,sec-v4.0-pwrkey";
543*4882a593Smuzhiyun					regmap = <&snvs>;
544*4882a593Smuzhiyun					interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
545*4882a593Smuzhiyun					linux,keycode = <KEY_POWER>;
546*4882a593Smuzhiyun					wakeup-source;
547*4882a593Smuzhiyun				};
548*4882a593Smuzhiyun			};
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun			clks: ccm@30380000 {
551*4882a593Smuzhiyun				compatible = "fsl,imx7d-ccm";
552*4882a593Smuzhiyun				reg = <0x30380000 0x10000>;
553*4882a593Smuzhiyun				interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
554*4882a593Smuzhiyun					     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
555*4882a593Smuzhiyun				#clock-cells = <1>;
556*4882a593Smuzhiyun				clocks = <&ckil>, <&osc>;
557*4882a593Smuzhiyun				clock-names = "ckil", "osc";
558*4882a593Smuzhiyun			};
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun			src: src@30390000 {
561*4882a593Smuzhiyun				compatible = "fsl,imx7d-src", "fsl,imx51-src", "syscon";
562*4882a593Smuzhiyun				reg = <0x30390000 0x10000>;
563*4882a593Smuzhiyun				interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
564*4882a593Smuzhiyun				#reset-cells = <1>;
565*4882a593Smuzhiyun			};
566*4882a593Smuzhiyun		};
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun		aips2: aips-bus@30400000 {
569*4882a593Smuzhiyun			compatible = "fsl,aips-bus", "simple-bus";
570*4882a593Smuzhiyun			#address-cells = <1>;
571*4882a593Smuzhiyun			#size-cells = <1>;
572*4882a593Smuzhiyun			reg = <0x30400000 0x400000>;
573*4882a593Smuzhiyun			ranges;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun			adc1: adc@30610000 {
576*4882a593Smuzhiyun				compatible = "fsl,imx7d-adc";
577*4882a593Smuzhiyun				reg = <0x30610000 0x10000>;
578*4882a593Smuzhiyun				interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
579*4882a593Smuzhiyun				clocks = <&clks IMX7D_ADC_ROOT_CLK>;
580*4882a593Smuzhiyun				clock-names = "adc";
581*4882a593Smuzhiyun				status = "disabled";
582*4882a593Smuzhiyun			};
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun			adc2: adc@30620000 {
585*4882a593Smuzhiyun				compatible = "fsl,imx7d-adc";
586*4882a593Smuzhiyun				reg = <0x30620000 0x10000>;
587*4882a593Smuzhiyun				interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
588*4882a593Smuzhiyun				clocks = <&clks IMX7D_ADC_ROOT_CLK>;
589*4882a593Smuzhiyun				clock-names = "adc";
590*4882a593Smuzhiyun				status = "disabled";
591*4882a593Smuzhiyun			};
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun			ecspi4: ecspi@30630000 {
594*4882a593Smuzhiyun				#address-cells = <1>;
595*4882a593Smuzhiyun				#size-cells = <0>;
596*4882a593Smuzhiyun				compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi";
597*4882a593Smuzhiyun				reg = <0x30630000 0x10000>;
598*4882a593Smuzhiyun				interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
599*4882a593Smuzhiyun				clocks = <&clks IMX7D_ECSPI4_ROOT_CLK>,
600*4882a593Smuzhiyun					<&clks IMX7D_ECSPI4_ROOT_CLK>;
601*4882a593Smuzhiyun				clock-names = "ipg", "per";
602*4882a593Smuzhiyun				status = "disabled";
603*4882a593Smuzhiyun			};
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun			pwm1: pwm@30660000 {
606*4882a593Smuzhiyun				compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm";
607*4882a593Smuzhiyun				reg = <0x30660000 0x10000>;
608*4882a593Smuzhiyun				interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
609*4882a593Smuzhiyun				clocks = <&clks IMX7D_PWM1_ROOT_CLK>,
610*4882a593Smuzhiyun					 <&clks IMX7D_PWM1_ROOT_CLK>;
611*4882a593Smuzhiyun				clock-names = "ipg", "per";
612*4882a593Smuzhiyun				#pwm-cells = <2>;
613*4882a593Smuzhiyun				status = "disabled";
614*4882a593Smuzhiyun			};
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun			pwm2: pwm@30670000 {
617*4882a593Smuzhiyun				compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm";
618*4882a593Smuzhiyun				reg = <0x30670000 0x10000>;
619*4882a593Smuzhiyun				interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
620*4882a593Smuzhiyun				clocks = <&clks IMX7D_PWM2_ROOT_CLK>,
621*4882a593Smuzhiyun					 <&clks IMX7D_PWM2_ROOT_CLK>;
622*4882a593Smuzhiyun				clock-names = "ipg", "per";
623*4882a593Smuzhiyun				#pwm-cells = <2>;
624*4882a593Smuzhiyun				status = "disabled";
625*4882a593Smuzhiyun			};
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun			pwm3: pwm@30680000 {
628*4882a593Smuzhiyun				compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm";
629*4882a593Smuzhiyun				reg = <0x30680000 0x10000>;
630*4882a593Smuzhiyun				interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
631*4882a593Smuzhiyun				clocks = <&clks IMX7D_PWM3_ROOT_CLK>,
632*4882a593Smuzhiyun					 <&clks IMX7D_PWM3_ROOT_CLK>;
633*4882a593Smuzhiyun				clock-names = "ipg", "per";
634*4882a593Smuzhiyun				#pwm-cells = <2>;
635*4882a593Smuzhiyun				status = "disabled";
636*4882a593Smuzhiyun			};
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun			pwm4: pwm@30690000 {
639*4882a593Smuzhiyun				compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm";
640*4882a593Smuzhiyun				reg = <0x30690000 0x10000>;
641*4882a593Smuzhiyun				interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
642*4882a593Smuzhiyun				clocks = <&clks IMX7D_PWM4_ROOT_CLK>,
643*4882a593Smuzhiyun					 <&clks IMX7D_PWM4_ROOT_CLK>;
644*4882a593Smuzhiyun				clock-names = "ipg", "per";
645*4882a593Smuzhiyun				#pwm-cells = <2>;
646*4882a593Smuzhiyun				status = "disabled";
647*4882a593Smuzhiyun			};
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun			lcdif: lcdif@30730000 {
650*4882a593Smuzhiyun				compatible = "fsl,imx7d-lcdif", "fsl,imx28-lcdif";
651*4882a593Smuzhiyun				reg = <0x30730000 0x10000>;
652*4882a593Smuzhiyun				interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
653*4882a593Smuzhiyun				clocks = <&clks IMX7D_LCDIF_PIXEL_ROOT_CLK>,
654*4882a593Smuzhiyun					<&clks IMX7D_LCDIF_PIXEL_ROOT_CLK>;
655*4882a593Smuzhiyun				clock-names = "pix", "axi";
656*4882a593Smuzhiyun				status = "disabled";
657*4882a593Smuzhiyun			};
658*4882a593Smuzhiyun		};
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun		aips3: aips-bus@30800000 {
661*4882a593Smuzhiyun			compatible = "fsl,aips-bus", "simple-bus";
662*4882a593Smuzhiyun			#address-cells = <1>;
663*4882a593Smuzhiyun			#size-cells = <1>;
664*4882a593Smuzhiyun			reg = <0x30800000 0x400000>;
665*4882a593Smuzhiyun			ranges;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun			ecspi1: ecspi@30820000 {
668*4882a593Smuzhiyun				#address-cells = <1>;
669*4882a593Smuzhiyun				#size-cells = <0>;
670*4882a593Smuzhiyun				compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi";
671*4882a593Smuzhiyun				reg = <0x30820000 0x10000>;
672*4882a593Smuzhiyun				interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
673*4882a593Smuzhiyun				clocks = <&clks IMX7D_ECSPI1_ROOT_CLK>,
674*4882a593Smuzhiyun					<&clks IMX7D_ECSPI1_ROOT_CLK>;
675*4882a593Smuzhiyun				clock-names = "ipg", "per";
676*4882a593Smuzhiyun				status = "disabled";
677*4882a593Smuzhiyun			};
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun			ecspi2: ecspi@30830000 {
680*4882a593Smuzhiyun				#address-cells = <1>;
681*4882a593Smuzhiyun				#size-cells = <0>;
682*4882a593Smuzhiyun				compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi";
683*4882a593Smuzhiyun				reg = <0x30830000 0x10000>;
684*4882a593Smuzhiyun				interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
685*4882a593Smuzhiyun				clocks = <&clks IMX7D_ECSPI2_ROOT_CLK>,
686*4882a593Smuzhiyun					<&clks IMX7D_ECSPI2_ROOT_CLK>;
687*4882a593Smuzhiyun				clock-names = "ipg", "per";
688*4882a593Smuzhiyun				status = "disabled";
689*4882a593Smuzhiyun			};
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun			ecspi3: ecspi@30840000 {
692*4882a593Smuzhiyun				#address-cells = <1>;
693*4882a593Smuzhiyun				#size-cells = <0>;
694*4882a593Smuzhiyun				compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi";
695*4882a593Smuzhiyun				reg = <0x30840000 0x10000>;
696*4882a593Smuzhiyun				interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
697*4882a593Smuzhiyun				clocks = <&clks IMX7D_ECSPI3_ROOT_CLK>,
698*4882a593Smuzhiyun					<&clks IMX7D_ECSPI3_ROOT_CLK>;
699*4882a593Smuzhiyun				clock-names = "ipg", "per";
700*4882a593Smuzhiyun				status = "disabled";
701*4882a593Smuzhiyun			};
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun			uart1: serial@30860000 {
704*4882a593Smuzhiyun				compatible = "fsl,imx7d-uart",
705*4882a593Smuzhiyun					     "fsl,imx6q-uart";
706*4882a593Smuzhiyun				reg = <0x30860000 0x10000>;
707*4882a593Smuzhiyun				interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
708*4882a593Smuzhiyun				clocks = <&clks IMX7D_UART1_ROOT_CLK>,
709*4882a593Smuzhiyun					<&clks IMX7D_UART1_ROOT_CLK>;
710*4882a593Smuzhiyun				clock-names = "ipg", "per";
711*4882a593Smuzhiyun				status = "disabled";
712*4882a593Smuzhiyun			};
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun			uart2: serial@30890000 {
715*4882a593Smuzhiyun				compatible = "fsl,imx7d-uart",
716*4882a593Smuzhiyun					     "fsl,imx6q-uart";
717*4882a593Smuzhiyun				reg = <0x30890000 0x10000>;
718*4882a593Smuzhiyun				interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
719*4882a593Smuzhiyun				clocks = <&clks IMX7D_UART2_ROOT_CLK>,
720*4882a593Smuzhiyun					<&clks IMX7D_UART2_ROOT_CLK>;
721*4882a593Smuzhiyun				clock-names = "ipg", "per";
722*4882a593Smuzhiyun				status = "disabled";
723*4882a593Smuzhiyun			};
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun			uart3: serial@30880000 {
726*4882a593Smuzhiyun				compatible = "fsl,imx7d-uart",
727*4882a593Smuzhiyun					     "fsl,imx6q-uart";
728*4882a593Smuzhiyun				reg = <0x30880000 0x10000>;
729*4882a593Smuzhiyun				interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
730*4882a593Smuzhiyun				clocks = <&clks IMX7D_UART3_ROOT_CLK>,
731*4882a593Smuzhiyun					<&clks IMX7D_UART3_ROOT_CLK>;
732*4882a593Smuzhiyun				clock-names = "ipg", "per";
733*4882a593Smuzhiyun				status = "disabled";
734*4882a593Smuzhiyun			};
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun			sai1: sai@308a0000 {
737*4882a593Smuzhiyun				#sound-dai-cells = <0>;
738*4882a593Smuzhiyun				compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai";
739*4882a593Smuzhiyun				reg = <0x308a0000 0x10000>;
740*4882a593Smuzhiyun				interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
741*4882a593Smuzhiyun				clocks = <&clks IMX7D_SAI1_IPG_CLK>,
742*4882a593Smuzhiyun					 <&clks IMX7D_SAI1_ROOT_CLK>,
743*4882a593Smuzhiyun					 <&clks IMX7D_CLK_DUMMY>,
744*4882a593Smuzhiyun					 <&clks IMX7D_CLK_DUMMY>;
745*4882a593Smuzhiyun				clock-names = "bus", "mclk1", "mclk2", "mclk3";
746*4882a593Smuzhiyun				dma-names = "rx", "tx";
747*4882a593Smuzhiyun				dmas = <&sdma 8 24 0>, <&sdma 9 24 0>;
748*4882a593Smuzhiyun				status = "disabled";
749*4882a593Smuzhiyun			};
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun			sai2: sai@308b0000 {
752*4882a593Smuzhiyun				#sound-dai-cells = <0>;
753*4882a593Smuzhiyun				compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai";
754*4882a593Smuzhiyun				reg = <0x308b0000 0x10000>;
755*4882a593Smuzhiyun				interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
756*4882a593Smuzhiyun				clocks = <&clks IMX7D_SAI2_IPG_CLK>,
757*4882a593Smuzhiyun					 <&clks IMX7D_SAI2_ROOT_CLK>,
758*4882a593Smuzhiyun					 <&clks IMX7D_CLK_DUMMY>,
759*4882a593Smuzhiyun					 <&clks IMX7D_CLK_DUMMY>;
760*4882a593Smuzhiyun				clock-names = "bus", "mclk1", "mclk2", "mclk3";
761*4882a593Smuzhiyun				dma-names = "rx", "tx";
762*4882a593Smuzhiyun				dmas = <&sdma 10 24 0>, <&sdma 11 24 0>;
763*4882a593Smuzhiyun				status = "disabled";
764*4882a593Smuzhiyun			};
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun			sai3: sai@308c0000 {
767*4882a593Smuzhiyun				#sound-dai-cells = <0>;
768*4882a593Smuzhiyun				compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai";
769*4882a593Smuzhiyun				reg = <0x308c0000 0x10000>;
770*4882a593Smuzhiyun				interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
771*4882a593Smuzhiyun				clocks = <&clks IMX7D_SAI3_IPG_CLK>,
772*4882a593Smuzhiyun					 <&clks IMX7D_SAI3_ROOT_CLK>,
773*4882a593Smuzhiyun					 <&clks IMX7D_CLK_DUMMY>,
774*4882a593Smuzhiyun					 <&clks IMX7D_CLK_DUMMY>;
775*4882a593Smuzhiyun				clock-names = "bus", "mclk1", "mclk2", "mclk3";
776*4882a593Smuzhiyun				dma-names = "rx", "tx";
777*4882a593Smuzhiyun				dmas = <&sdma 12 24 0>, <&sdma 13 24 0>;
778*4882a593Smuzhiyun				status = "disabled";
779*4882a593Smuzhiyun			};
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun			flexcan1: can@30a00000 {
782*4882a593Smuzhiyun				compatible = "fsl,imx7d-flexcan", "fsl,imx6q-flexcan";
783*4882a593Smuzhiyun				reg = <0x30a00000 0x10000>;
784*4882a593Smuzhiyun				interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
785*4882a593Smuzhiyun				clocks = <&clks IMX7D_CLK_DUMMY>,
786*4882a593Smuzhiyun					<&clks IMX7D_CAN1_ROOT_CLK>;
787*4882a593Smuzhiyun				clock-names = "ipg", "per";
788*4882a593Smuzhiyun				status = "disabled";
789*4882a593Smuzhiyun			};
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun			flexcan2: can@30a10000 {
792*4882a593Smuzhiyun				compatible = "fsl,imx7d-flexcan", "fsl,imx6q-flexcan";
793*4882a593Smuzhiyun				reg = <0x30a10000 0x10000>;
794*4882a593Smuzhiyun				interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
795*4882a593Smuzhiyun				clocks = <&clks IMX7D_CLK_DUMMY>,
796*4882a593Smuzhiyun					<&clks IMX7D_CAN2_ROOT_CLK>;
797*4882a593Smuzhiyun				clock-names = "ipg", "per";
798*4882a593Smuzhiyun				status = "disabled";
799*4882a593Smuzhiyun			};
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun			i2c1: i2c@30a20000 {
802*4882a593Smuzhiyun				#address-cells = <1>;
803*4882a593Smuzhiyun				#size-cells = <0>;
804*4882a593Smuzhiyun				compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c";
805*4882a593Smuzhiyun				reg = <0x30a20000 0x10000>;
806*4882a593Smuzhiyun				interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
807*4882a593Smuzhiyun				clocks = <&clks IMX7D_I2C1_ROOT_CLK>;
808*4882a593Smuzhiyun				status = "disabled";
809*4882a593Smuzhiyun			};
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun			i2c2: i2c@30a30000 {
812*4882a593Smuzhiyun				#address-cells = <1>;
813*4882a593Smuzhiyun				#size-cells = <0>;
814*4882a593Smuzhiyun				compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c";
815*4882a593Smuzhiyun				reg = <0x30a30000 0x10000>;
816*4882a593Smuzhiyun				interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
817*4882a593Smuzhiyun				clocks = <&clks IMX7D_I2C2_ROOT_CLK>;
818*4882a593Smuzhiyun				status = "disabled";
819*4882a593Smuzhiyun			};
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun			i2c3: i2c@30a40000 {
822*4882a593Smuzhiyun				#address-cells = <1>;
823*4882a593Smuzhiyun				#size-cells = <0>;
824*4882a593Smuzhiyun				compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c";
825*4882a593Smuzhiyun				reg = <0x30a40000 0x10000>;
826*4882a593Smuzhiyun				interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
827*4882a593Smuzhiyun				clocks = <&clks IMX7D_I2C3_ROOT_CLK>;
828*4882a593Smuzhiyun				status = "disabled";
829*4882a593Smuzhiyun			};
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun			i2c4: i2c@30a50000 {
832*4882a593Smuzhiyun				#address-cells = <1>;
833*4882a593Smuzhiyun				#size-cells = <0>;
834*4882a593Smuzhiyun				compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c";
835*4882a593Smuzhiyun				reg = <0x30a50000 0x10000>;
836*4882a593Smuzhiyun				interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
837*4882a593Smuzhiyun				clocks = <&clks IMX7D_I2C4_ROOT_CLK>;
838*4882a593Smuzhiyun				status = "disabled";
839*4882a593Smuzhiyun			};
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun			uart4: serial@30a60000 {
842*4882a593Smuzhiyun				compatible = "fsl,imx7d-uart",
843*4882a593Smuzhiyun					     "fsl,imx6q-uart";
844*4882a593Smuzhiyun				reg = <0x30a60000 0x10000>;
845*4882a593Smuzhiyun				interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
846*4882a593Smuzhiyun				clocks = <&clks IMX7D_UART4_ROOT_CLK>,
847*4882a593Smuzhiyun					<&clks IMX7D_UART4_ROOT_CLK>;
848*4882a593Smuzhiyun				clock-names = "ipg", "per";
849*4882a593Smuzhiyun				status = "disabled";
850*4882a593Smuzhiyun			};
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun			uart5: serial@30a70000 {
853*4882a593Smuzhiyun				compatible = "fsl,imx7d-uart",
854*4882a593Smuzhiyun					     "fsl,imx6q-uart";
855*4882a593Smuzhiyun				reg = <0x30a70000 0x10000>;
856*4882a593Smuzhiyun				interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
857*4882a593Smuzhiyun				clocks = <&clks IMX7D_UART5_ROOT_CLK>,
858*4882a593Smuzhiyun					<&clks IMX7D_UART5_ROOT_CLK>;
859*4882a593Smuzhiyun				clock-names = "ipg", "per";
860*4882a593Smuzhiyun				status = "disabled";
861*4882a593Smuzhiyun			};
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun			uart6: serial@30a80000 {
864*4882a593Smuzhiyun				compatible = "fsl,imx7d-uart",
865*4882a593Smuzhiyun					     "fsl,imx6q-uart";
866*4882a593Smuzhiyun				reg = <0x30a80000 0x10000>;
867*4882a593Smuzhiyun				interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
868*4882a593Smuzhiyun				clocks = <&clks IMX7D_UART6_ROOT_CLK>,
869*4882a593Smuzhiyun					<&clks IMX7D_UART6_ROOT_CLK>;
870*4882a593Smuzhiyun				clock-names = "ipg", "per";
871*4882a593Smuzhiyun				status = "disabled";
872*4882a593Smuzhiyun			};
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun			uart7: serial@30a90000 {
875*4882a593Smuzhiyun				compatible = "fsl,imx7d-uart",
876*4882a593Smuzhiyun					     "fsl,imx6q-uart";
877*4882a593Smuzhiyun				reg = <0x30a90000 0x10000>;
878*4882a593Smuzhiyun				interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
879*4882a593Smuzhiyun				clocks = <&clks IMX7D_UART7_ROOT_CLK>,
880*4882a593Smuzhiyun					<&clks IMX7D_UART7_ROOT_CLK>;
881*4882a593Smuzhiyun				clock-names = "ipg", "per";
882*4882a593Smuzhiyun				status = "disabled";
883*4882a593Smuzhiyun			};
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun			usbotg1: usb@30b10000 {
886*4882a593Smuzhiyun				compatible = "fsl,imx7d-usb", "fsl,imx27-usb";
887*4882a593Smuzhiyun				reg = <0x30b10000 0x200>;
888*4882a593Smuzhiyun				interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
889*4882a593Smuzhiyun				clocks = <&clks IMX7D_USB_CTRL_CLK>;
890*4882a593Smuzhiyun				fsl,usbphy = <&usbphynop1>;
891*4882a593Smuzhiyun				fsl,usbmisc = <&usbmisc1 0>;
892*4882a593Smuzhiyun				phy-clkgate-delay-us = <400>;
893*4882a593Smuzhiyun				status = "disabled";
894*4882a593Smuzhiyun			};
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun			usbh: usb@30b30000 {
897*4882a593Smuzhiyun				compatible = "fsl,imx7d-usb", "fsl,imx27-usb";
898*4882a593Smuzhiyun				reg = <0x30b30000 0x200>;
899*4882a593Smuzhiyun				interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
900*4882a593Smuzhiyun				clocks = <&clks IMX7D_USB_CTRL_CLK>;
901*4882a593Smuzhiyun				fsl,usbphy = <&usbphynop3>;
902*4882a593Smuzhiyun				fsl,usbmisc = <&usbmisc3 0>;
903*4882a593Smuzhiyun				phy_type = "hsic";
904*4882a593Smuzhiyun				dr_mode = "host";
905*4882a593Smuzhiyun				phy-clkgate-delay-us = <400>;
906*4882a593Smuzhiyun				status = "disabled";
907*4882a593Smuzhiyun			};
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun			usbmisc1: usbmisc@30b10200 {
910*4882a593Smuzhiyun				#index-cells = <1>;
911*4882a593Smuzhiyun				compatible = "fsl,imx7d-usbmisc", "fsl,imx6q-usbmisc";
912*4882a593Smuzhiyun				reg = <0x30b10200 0x200>;
913*4882a593Smuzhiyun			};
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun			usbmisc3: usbmisc@30b30200 {
916*4882a593Smuzhiyun				#index-cells = <1>;
917*4882a593Smuzhiyun				compatible = "fsl,imx7d-usbmisc", "fsl,imx6q-usbmisc";
918*4882a593Smuzhiyun				reg = <0x30b30200 0x200>;
919*4882a593Smuzhiyun			};
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun			usbphynop1: usbphynop1 {
922*4882a593Smuzhiyun				compatible = "usb-nop-xceiv";
923*4882a593Smuzhiyun				clocks = <&clks IMX7D_USB_PHY1_CLK>;
924*4882a593Smuzhiyun				clock-names = "main_clk";
925*4882a593Smuzhiyun			};
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun			usbphynop3: usbphynop3 {
928*4882a593Smuzhiyun				compatible = "usb-nop-xceiv";
929*4882a593Smuzhiyun				clocks = <&clks IMX7D_USB_HSIC_ROOT_CLK>;
930*4882a593Smuzhiyun				clock-names = "main_clk";
931*4882a593Smuzhiyun			};
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun			usdhc1: usdhc@30b40000 {
934*4882a593Smuzhiyun				compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc";
935*4882a593Smuzhiyun				reg = <0x30b40000 0x10000>;
936*4882a593Smuzhiyun				interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
937*4882a593Smuzhiyun				clocks = <&clks IMX7D_CLK_DUMMY>,
938*4882a593Smuzhiyun					<&clks IMX7D_CLK_DUMMY>,
939*4882a593Smuzhiyun					<&clks IMX7D_USDHC1_ROOT_CLK>;
940*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "per";
941*4882a593Smuzhiyun				bus-width = <4>;
942*4882a593Smuzhiyun				status = "disabled";
943*4882a593Smuzhiyun			};
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun			usdhc2: usdhc@30b50000 {
946*4882a593Smuzhiyun				compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc";
947*4882a593Smuzhiyun				reg = <0x30b50000 0x10000>;
948*4882a593Smuzhiyun				interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
949*4882a593Smuzhiyun				clocks = <&clks IMX7D_CLK_DUMMY>,
950*4882a593Smuzhiyun					<&clks IMX7D_CLK_DUMMY>,
951*4882a593Smuzhiyun					<&clks IMX7D_USDHC2_ROOT_CLK>;
952*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "per";
953*4882a593Smuzhiyun				bus-width = <4>;
954*4882a593Smuzhiyun				status = "disabled";
955*4882a593Smuzhiyun			};
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun			usdhc3: usdhc@30b60000 {
958*4882a593Smuzhiyun				compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc";
959*4882a593Smuzhiyun				reg = <0x30b60000 0x10000>;
960*4882a593Smuzhiyun				interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
961*4882a593Smuzhiyun				clocks = <&clks IMX7D_CLK_DUMMY>,
962*4882a593Smuzhiyun					<&clks IMX7D_CLK_DUMMY>,
963*4882a593Smuzhiyun					<&clks IMX7D_USDHC3_ROOT_CLK>;
964*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "per";
965*4882a593Smuzhiyun				bus-width = <4>;
966*4882a593Smuzhiyun				status = "disabled";
967*4882a593Smuzhiyun			};
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun			sdma: sdma@30bd0000 {
970*4882a593Smuzhiyun				compatible = "fsl,imx7d-sdma", "fsl,imx35-sdma";
971*4882a593Smuzhiyun				reg = <0x30bd0000 0x10000>;
972*4882a593Smuzhiyun				interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
973*4882a593Smuzhiyun				clocks = <&clks IMX7D_SDMA_CORE_CLK>,
974*4882a593Smuzhiyun					 <&clks IMX7D_AHB_CHANNEL_ROOT_CLK>;
975*4882a593Smuzhiyun				clock-names = "ipg", "ahb";
976*4882a593Smuzhiyun				#dma-cells = <3>;
977*4882a593Smuzhiyun				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin";
978*4882a593Smuzhiyun			};
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun			fec1: ethernet@30be0000 {
981*4882a593Smuzhiyun				compatible = "fsl,imx7d-fec", "fsl,imx6sx-fec";
982*4882a593Smuzhiyun				reg = <0x30be0000 0x10000>;
983*4882a593Smuzhiyun				interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
984*4882a593Smuzhiyun					<GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
985*4882a593Smuzhiyun					<GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
986*4882a593Smuzhiyun				clocks = <&clks IMX7D_ENET_AXI_ROOT_CLK>,
987*4882a593Smuzhiyun					<&clks IMX7D_ENET_AXI_ROOT_CLK>,
988*4882a593Smuzhiyun					<&clks IMX7D_ENET1_TIME_ROOT_CLK>,
989*4882a593Smuzhiyun					<&clks IMX7D_PLL_ENET_MAIN_125M_CLK>,
990*4882a593Smuzhiyun					<&clks IMX7D_ENET_PHY_REF_ROOT_CLK>;
991*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "ptp",
992*4882a593Smuzhiyun					"enet_clk_ref", "enet_out";
993*4882a593Smuzhiyun				fsl,num-tx-queues=<3>;
994*4882a593Smuzhiyun				fsl,num-rx-queues=<3>;
995*4882a593Smuzhiyun				status = "disabled";
996*4882a593Smuzhiyun			};
997*4882a593Smuzhiyun		};
998*4882a593Smuzhiyun	};
999*4882a593Smuzhiyun};
1000