1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+ 2*4882a593Smuzhiyun// 3*4882a593Smuzhiyun// Copyright 2011 Freescale Semiconductor, Inc. 4*4882a593Smuzhiyun// Copyright 2011 Linaro Ltd. 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include "imx51-pinfunc.h" 7*4882a593Smuzhiyun#include <dt-bindings/clock/imx5-clock.h> 8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 9*4882a593Smuzhiyun#include <dt-bindings/input/input.h> 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun #address-cells = <1>; 14*4882a593Smuzhiyun #size-cells = <1>; 15*4882a593Smuzhiyun /* 16*4882a593Smuzhiyun * The decompressor and also some bootloaders rely on a 17*4882a593Smuzhiyun * pre-existing /chosen node to be available to insert the 18*4882a593Smuzhiyun * command line and merge other ATAGS info. 19*4882a593Smuzhiyun */ 20*4882a593Smuzhiyun chosen {}; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun aliases { 23*4882a593Smuzhiyun ethernet0 = &fec; 24*4882a593Smuzhiyun gpio0 = &gpio1; 25*4882a593Smuzhiyun gpio1 = &gpio2; 26*4882a593Smuzhiyun gpio2 = &gpio3; 27*4882a593Smuzhiyun gpio3 = &gpio4; 28*4882a593Smuzhiyun i2c0 = &i2c1; 29*4882a593Smuzhiyun i2c1 = &i2c2; 30*4882a593Smuzhiyun mmc0 = &esdhc1; 31*4882a593Smuzhiyun mmc1 = &esdhc2; 32*4882a593Smuzhiyun mmc2 = &esdhc3; 33*4882a593Smuzhiyun mmc3 = &esdhc4; 34*4882a593Smuzhiyun serial0 = &uart1; 35*4882a593Smuzhiyun serial1 = &uart2; 36*4882a593Smuzhiyun serial2 = &uart3; 37*4882a593Smuzhiyun spi0 = &ecspi1; 38*4882a593Smuzhiyun spi1 = &ecspi2; 39*4882a593Smuzhiyun spi2 = &cspi; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun tzic: tz-interrupt-controller@e0000000 { 43*4882a593Smuzhiyun compatible = "fsl,imx51-tzic", "fsl,tzic"; 44*4882a593Smuzhiyun interrupt-controller; 45*4882a593Smuzhiyun #interrupt-cells = <1>; 46*4882a593Smuzhiyun reg = <0xe0000000 0x4000>; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun clocks { 50*4882a593Smuzhiyun ckil { 51*4882a593Smuzhiyun compatible = "fsl,imx-ckil", "fixed-clock"; 52*4882a593Smuzhiyun #clock-cells = <0>; 53*4882a593Smuzhiyun clock-frequency = <32768>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun ckih1 { 57*4882a593Smuzhiyun compatible = "fsl,imx-ckih1", "fixed-clock"; 58*4882a593Smuzhiyun #clock-cells = <0>; 59*4882a593Smuzhiyun clock-frequency = <0>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun ckih2 { 63*4882a593Smuzhiyun compatible = "fsl,imx-ckih2", "fixed-clock"; 64*4882a593Smuzhiyun #clock-cells = <0>; 65*4882a593Smuzhiyun clock-frequency = <0>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun osc { 69*4882a593Smuzhiyun compatible = "fsl,imx-osc", "fixed-clock"; 70*4882a593Smuzhiyun #clock-cells = <0>; 71*4882a593Smuzhiyun clock-frequency = <24000000>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun cpus { 76*4882a593Smuzhiyun #address-cells = <1>; 77*4882a593Smuzhiyun #size-cells = <0>; 78*4882a593Smuzhiyun cpu: cpu@0 { 79*4882a593Smuzhiyun device_type = "cpu"; 80*4882a593Smuzhiyun compatible = "arm,cortex-a8"; 81*4882a593Smuzhiyun reg = <0>; 82*4882a593Smuzhiyun clock-latency = <62500>; 83*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_CPU_PODF>; 84*4882a593Smuzhiyun clock-names = "cpu"; 85*4882a593Smuzhiyun operating-points = < 86*4882a593Smuzhiyun 166000 1000000 87*4882a593Smuzhiyun 600000 1050000 88*4882a593Smuzhiyun 800000 1100000 89*4882a593Smuzhiyun >; 90*4882a593Smuzhiyun voltage-tolerance = <5>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun pmu: pmu { 95*4882a593Smuzhiyun compatible = "arm,cortex-a8-pmu"; 96*4882a593Smuzhiyun interrupt-parent = <&tzic>; 97*4882a593Smuzhiyun interrupts = <77>; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun usbphy0: usbphy0 { 101*4882a593Smuzhiyun compatible = "usb-nop-xceiv"; 102*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_USB_PHY_GATE>; 103*4882a593Smuzhiyun clock-names = "main_clk"; 104*4882a593Smuzhiyun #phy-cells = <0>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun capture-subsystem { 108*4882a593Smuzhiyun compatible = "fsl,imx-capture-subsystem"; 109*4882a593Smuzhiyun ports = <&ipu_csi0>, <&ipu_csi1>; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun display-subsystem { 113*4882a593Smuzhiyun compatible = "fsl,imx-display-subsystem"; 114*4882a593Smuzhiyun ports = <&ipu_di0>, <&ipu_di1>; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun soc { 118*4882a593Smuzhiyun #address-cells = <1>; 119*4882a593Smuzhiyun #size-cells = <1>; 120*4882a593Smuzhiyun compatible = "simple-bus"; 121*4882a593Smuzhiyun interrupt-parent = <&tzic>; 122*4882a593Smuzhiyun ranges; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun iram: sram@1ffe0000 { 125*4882a593Smuzhiyun compatible = "mmio-sram"; 126*4882a593Smuzhiyun reg = <0x1ffe0000 0x20000>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun gpu: gpu@30000000 { 130*4882a593Smuzhiyun compatible = "amd,imageon-200.1", "amd,imageon"; 131*4882a593Smuzhiyun reg = <0x30000000 0x20000>; 132*4882a593Smuzhiyun reg-names = "kgsl_3d0_reg_memory"; 133*4882a593Smuzhiyun interrupts = <12>; 134*4882a593Smuzhiyun interrupt-names = "kgsl_3d0_irq"; 135*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_GPU3D_GATE>, <&clks IMX5_CLK_GARB_GATE>; 136*4882a593Smuzhiyun clock-names = "core_clk", "mem_iface_clk"; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun ipu: ipu@40000000 { 140*4882a593Smuzhiyun #address-cells = <1>; 141*4882a593Smuzhiyun #size-cells = <0>; 142*4882a593Smuzhiyun compatible = "fsl,imx51-ipu"; 143*4882a593Smuzhiyun reg = <0x40000000 0x20000000>; 144*4882a593Smuzhiyun interrupts = <11 10>; 145*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_IPU_GATE>, 146*4882a593Smuzhiyun <&clks IMX5_CLK_IPU_DI0_GATE>, 147*4882a593Smuzhiyun <&clks IMX5_CLK_IPU_DI1_GATE>; 148*4882a593Smuzhiyun clock-names = "bus", "di0", "di1"; 149*4882a593Smuzhiyun resets = <&src 2>; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun ipu_csi0: port@0 { 152*4882a593Smuzhiyun reg = <0>; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun ipu_csi1: port@1 { 156*4882a593Smuzhiyun reg = <1>; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun ipu_di0: port@2 { 160*4882a593Smuzhiyun reg = <2>; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun ipu_di0_disp1: endpoint { 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun ipu_di1: port@3 { 167*4882a593Smuzhiyun reg = <3>; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun ipu_di1_disp2: endpoint { 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun bus@70000000 { /* AIPS1 */ 175*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 176*4882a593Smuzhiyun #address-cells = <1>; 177*4882a593Smuzhiyun #size-cells = <1>; 178*4882a593Smuzhiyun reg = <0x70000000 0x10000000>; 179*4882a593Smuzhiyun ranges; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun spba@70000000 { 182*4882a593Smuzhiyun compatible = "fsl,spba-bus", "simple-bus"; 183*4882a593Smuzhiyun #address-cells = <1>; 184*4882a593Smuzhiyun #size-cells = <1>; 185*4882a593Smuzhiyun reg = <0x70000000 0x40000>; 186*4882a593Smuzhiyun ranges; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun esdhc1: mmc@70004000 { 189*4882a593Smuzhiyun compatible = "fsl,imx51-esdhc"; 190*4882a593Smuzhiyun reg = <0x70004000 0x4000>; 191*4882a593Smuzhiyun interrupts = <1>; 192*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>, 193*4882a593Smuzhiyun <&clks IMX5_CLK_DUMMY>, 194*4882a593Smuzhiyun <&clks IMX5_CLK_ESDHC1_PER_GATE>; 195*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 196*4882a593Smuzhiyun status = "disabled"; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun esdhc2: mmc@70008000 { 200*4882a593Smuzhiyun compatible = "fsl,imx51-esdhc"; 201*4882a593Smuzhiyun reg = <0x70008000 0x4000>; 202*4882a593Smuzhiyun interrupts = <2>; 203*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>, 204*4882a593Smuzhiyun <&clks IMX5_CLK_DUMMY>, 205*4882a593Smuzhiyun <&clks IMX5_CLK_ESDHC2_PER_GATE>; 206*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 207*4882a593Smuzhiyun bus-width = <4>; 208*4882a593Smuzhiyun status = "disabled"; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun uart3: serial@7000c000 { 212*4882a593Smuzhiyun compatible = "fsl,imx51-uart", "fsl,imx21-uart"; 213*4882a593Smuzhiyun reg = <0x7000c000 0x4000>; 214*4882a593Smuzhiyun interrupts = <33>; 215*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_UART3_IPG_GATE>, 216*4882a593Smuzhiyun <&clks IMX5_CLK_UART3_PER_GATE>; 217*4882a593Smuzhiyun clock-names = "ipg", "per"; 218*4882a593Smuzhiyun status = "disabled"; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun ecspi1: spi@70010000 { 222*4882a593Smuzhiyun #address-cells = <1>; 223*4882a593Smuzhiyun #size-cells = <0>; 224*4882a593Smuzhiyun compatible = "fsl,imx51-ecspi"; 225*4882a593Smuzhiyun reg = <0x70010000 0x4000>; 226*4882a593Smuzhiyun interrupts = <36>; 227*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>, 228*4882a593Smuzhiyun <&clks IMX5_CLK_ECSPI1_PER_GATE>; 229*4882a593Smuzhiyun clock-names = "ipg", "per"; 230*4882a593Smuzhiyun status = "disabled"; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun ssi2: ssi@70014000 { 234*4882a593Smuzhiyun #sound-dai-cells = <0>; 235*4882a593Smuzhiyun compatible = "fsl,imx51-ssi", "fsl,imx21-ssi"; 236*4882a593Smuzhiyun reg = <0x70014000 0x4000>; 237*4882a593Smuzhiyun interrupts = <30>; 238*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>, 239*4882a593Smuzhiyun <&clks IMX5_CLK_SSI2_ROOT_GATE>; 240*4882a593Smuzhiyun clock-names = "ipg", "baud"; 241*4882a593Smuzhiyun dmas = <&sdma 24 1 0>, 242*4882a593Smuzhiyun <&sdma 25 1 0>; 243*4882a593Smuzhiyun dma-names = "rx", "tx"; 244*4882a593Smuzhiyun fsl,fifo-depth = <15>; 245*4882a593Smuzhiyun status = "disabled"; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun esdhc3: mmc@70020000 { 249*4882a593Smuzhiyun compatible = "fsl,imx51-esdhc"; 250*4882a593Smuzhiyun reg = <0x70020000 0x4000>; 251*4882a593Smuzhiyun interrupts = <3>; 252*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>, 253*4882a593Smuzhiyun <&clks IMX5_CLK_DUMMY>, 254*4882a593Smuzhiyun <&clks IMX5_CLK_ESDHC3_PER_GATE>; 255*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 256*4882a593Smuzhiyun bus-width = <4>; 257*4882a593Smuzhiyun status = "disabled"; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun esdhc4: mmc@70024000 { 261*4882a593Smuzhiyun compatible = "fsl,imx51-esdhc"; 262*4882a593Smuzhiyun reg = <0x70024000 0x4000>; 263*4882a593Smuzhiyun interrupts = <4>; 264*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>, 265*4882a593Smuzhiyun <&clks IMX5_CLK_DUMMY>, 266*4882a593Smuzhiyun <&clks IMX5_CLK_ESDHC4_PER_GATE>; 267*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 268*4882a593Smuzhiyun bus-width = <4>; 269*4882a593Smuzhiyun status = "disabled"; 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun aipstz1: bridge@73f00000 { 274*4882a593Smuzhiyun compatible = "fsl,imx51-aipstz"; 275*4882a593Smuzhiyun reg = <0x73f00000 0x60>; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun usbotg: usb@73f80000 { 279*4882a593Smuzhiyun compatible = "fsl,imx51-usb", "fsl,imx27-usb"; 280*4882a593Smuzhiyun reg = <0x73f80000 0x0200>; 281*4882a593Smuzhiyun interrupts = <18>; 282*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_USBOH3_GATE>; 283*4882a593Smuzhiyun fsl,usbmisc = <&usbmisc 0>; 284*4882a593Smuzhiyun fsl,usbphy = <&usbphy0>; 285*4882a593Smuzhiyun status = "disabled"; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun usbh1: usb@73f80200 { 289*4882a593Smuzhiyun compatible = "fsl,imx51-usb", "fsl,imx27-usb"; 290*4882a593Smuzhiyun reg = <0x73f80200 0x0200>; 291*4882a593Smuzhiyun interrupts = <14>; 292*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_USBOH3_GATE>; 293*4882a593Smuzhiyun fsl,usbmisc = <&usbmisc 1>; 294*4882a593Smuzhiyun dr_mode = "host"; 295*4882a593Smuzhiyun status = "disabled"; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun usbh2: usb@73f80400 { 299*4882a593Smuzhiyun compatible = "fsl,imx51-usb", "fsl,imx27-usb"; 300*4882a593Smuzhiyun reg = <0x73f80400 0x0200>; 301*4882a593Smuzhiyun interrupts = <16>; 302*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_USBOH3_GATE>; 303*4882a593Smuzhiyun fsl,usbmisc = <&usbmisc 2>; 304*4882a593Smuzhiyun dr_mode = "host"; 305*4882a593Smuzhiyun status = "disabled"; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun usbh3: usb@73f80600 { 309*4882a593Smuzhiyun compatible = "fsl,imx51-usb", "fsl,imx27-usb"; 310*4882a593Smuzhiyun reg = <0x73f80600 0x0200>; 311*4882a593Smuzhiyun interrupts = <17>; 312*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_USBOH3_GATE>; 313*4882a593Smuzhiyun fsl,usbmisc = <&usbmisc 3>; 314*4882a593Smuzhiyun dr_mode = "host"; 315*4882a593Smuzhiyun status = "disabled"; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun usbmisc: usbmisc@73f80800 { 319*4882a593Smuzhiyun #index-cells = <1>; 320*4882a593Smuzhiyun compatible = "fsl,imx51-usbmisc"; 321*4882a593Smuzhiyun reg = <0x73f80800 0x200>; 322*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_USBOH3_GATE>; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun gpio1: gpio@73f84000 { 326*4882a593Smuzhiyun compatible = "fsl,imx51-gpio", "fsl,imx35-gpio"; 327*4882a593Smuzhiyun reg = <0x73f84000 0x4000>; 328*4882a593Smuzhiyun interrupts = <50 51>; 329*4882a593Smuzhiyun gpio-controller; 330*4882a593Smuzhiyun #gpio-cells = <2>; 331*4882a593Smuzhiyun interrupt-controller; 332*4882a593Smuzhiyun #interrupt-cells = <2>; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun gpio2: gpio@73f88000 { 336*4882a593Smuzhiyun compatible = "fsl,imx51-gpio", "fsl,imx35-gpio"; 337*4882a593Smuzhiyun reg = <0x73f88000 0x4000>; 338*4882a593Smuzhiyun interrupts = <52 53>; 339*4882a593Smuzhiyun gpio-controller; 340*4882a593Smuzhiyun #gpio-cells = <2>; 341*4882a593Smuzhiyun interrupt-controller; 342*4882a593Smuzhiyun #interrupt-cells = <2>; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun gpio3: gpio@73f8c000 { 346*4882a593Smuzhiyun compatible = "fsl,imx51-gpio", "fsl,imx35-gpio"; 347*4882a593Smuzhiyun reg = <0x73f8c000 0x4000>; 348*4882a593Smuzhiyun interrupts = <54 55>; 349*4882a593Smuzhiyun gpio-controller; 350*4882a593Smuzhiyun #gpio-cells = <2>; 351*4882a593Smuzhiyun interrupt-controller; 352*4882a593Smuzhiyun #interrupt-cells = <2>; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun gpio4: gpio@73f90000 { 356*4882a593Smuzhiyun compatible = "fsl,imx51-gpio", "fsl,imx35-gpio"; 357*4882a593Smuzhiyun reg = <0x73f90000 0x4000>; 358*4882a593Smuzhiyun interrupts = <56 57>; 359*4882a593Smuzhiyun gpio-controller; 360*4882a593Smuzhiyun #gpio-cells = <2>; 361*4882a593Smuzhiyun interrupt-controller; 362*4882a593Smuzhiyun #interrupt-cells = <2>; 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun kpp: kpp@73f94000 { 366*4882a593Smuzhiyun compatible = "fsl,imx51-kpp", "fsl,imx21-kpp"; 367*4882a593Smuzhiyun reg = <0x73f94000 0x4000>; 368*4882a593Smuzhiyun interrupts = <60>; 369*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_DUMMY>; 370*4882a593Smuzhiyun status = "disabled"; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun wdog1: wdog@73f98000 { 374*4882a593Smuzhiyun compatible = "fsl,imx51-wdt", "fsl,imx21-wdt"; 375*4882a593Smuzhiyun reg = <0x73f98000 0x4000>; 376*4882a593Smuzhiyun interrupts = <58>; 377*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_DUMMY>; 378*4882a593Smuzhiyun }; 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun wdog2: wdog@73f9c000 { 381*4882a593Smuzhiyun compatible = "fsl,imx51-wdt", "fsl,imx21-wdt"; 382*4882a593Smuzhiyun reg = <0x73f9c000 0x4000>; 383*4882a593Smuzhiyun interrupts = <59>; 384*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_DUMMY>; 385*4882a593Smuzhiyun status = "disabled"; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun gpt: timer@73fa0000 { 389*4882a593Smuzhiyun compatible = "fsl,imx51-gpt", "fsl,imx31-gpt"; 390*4882a593Smuzhiyun reg = <0x73fa0000 0x4000>; 391*4882a593Smuzhiyun interrupts = <39>; 392*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_GPT_IPG_GATE>, 393*4882a593Smuzhiyun <&clks IMX5_CLK_GPT_HF_GATE>; 394*4882a593Smuzhiyun clock-names = "ipg", "per"; 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun iomuxc: iomuxc@73fa8000 { 398*4882a593Smuzhiyun compatible = "fsl,imx51-iomuxc"; 399*4882a593Smuzhiyun reg = <0x73fa8000 0x4000>; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun pwm1: pwm@73fb4000 { 403*4882a593Smuzhiyun #pwm-cells = <3>; 404*4882a593Smuzhiyun compatible = "fsl,imx51-pwm", "fsl,imx27-pwm"; 405*4882a593Smuzhiyun reg = <0x73fb4000 0x4000>; 406*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>, 407*4882a593Smuzhiyun <&clks IMX5_CLK_PWM1_HF_GATE>; 408*4882a593Smuzhiyun clock-names = "ipg", "per"; 409*4882a593Smuzhiyun interrupts = <61>; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun pwm2: pwm@73fb8000 { 413*4882a593Smuzhiyun #pwm-cells = <3>; 414*4882a593Smuzhiyun compatible = "fsl,imx51-pwm", "fsl,imx27-pwm"; 415*4882a593Smuzhiyun reg = <0x73fb8000 0x4000>; 416*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>, 417*4882a593Smuzhiyun <&clks IMX5_CLK_PWM2_HF_GATE>; 418*4882a593Smuzhiyun clock-names = "ipg", "per"; 419*4882a593Smuzhiyun interrupts = <94>; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun uart1: serial@73fbc000 { 423*4882a593Smuzhiyun compatible = "fsl,imx51-uart", "fsl,imx21-uart"; 424*4882a593Smuzhiyun reg = <0x73fbc000 0x4000>; 425*4882a593Smuzhiyun interrupts = <31>; 426*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_UART1_IPG_GATE>, 427*4882a593Smuzhiyun <&clks IMX5_CLK_UART1_PER_GATE>; 428*4882a593Smuzhiyun clock-names = "ipg", "per"; 429*4882a593Smuzhiyun status = "disabled"; 430*4882a593Smuzhiyun }; 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun uart2: serial@73fc0000 { 433*4882a593Smuzhiyun compatible = "fsl,imx51-uart", "fsl,imx21-uart"; 434*4882a593Smuzhiyun reg = <0x73fc0000 0x4000>; 435*4882a593Smuzhiyun interrupts = <32>; 436*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_UART2_IPG_GATE>, 437*4882a593Smuzhiyun <&clks IMX5_CLK_UART2_PER_GATE>; 438*4882a593Smuzhiyun clock-names = "ipg", "per"; 439*4882a593Smuzhiyun status = "disabled"; 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun src: reset-controller@73fd0000 { 443*4882a593Smuzhiyun compatible = "fsl,imx51-src"; 444*4882a593Smuzhiyun reg = <0x73fd0000 0x4000>; 445*4882a593Smuzhiyun interrupts = <75>; 446*4882a593Smuzhiyun #reset-cells = <1>; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun clks: ccm@73fd4000{ 450*4882a593Smuzhiyun compatible = "fsl,imx51-ccm"; 451*4882a593Smuzhiyun reg = <0x73fd4000 0x4000>; 452*4882a593Smuzhiyun interrupts = <0 71 0x04 0 72 0x04>; 453*4882a593Smuzhiyun #clock-cells = <1>; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun }; 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun bus@80000000 { /* AIPS2 */ 458*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 459*4882a593Smuzhiyun #address-cells = <1>; 460*4882a593Smuzhiyun #size-cells = <1>; 461*4882a593Smuzhiyun reg = <0x80000000 0x10000000>; 462*4882a593Smuzhiyun ranges; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun aipstz2: bridge@83f00000 { 465*4882a593Smuzhiyun compatible = "fsl,imx51-aipstz"; 466*4882a593Smuzhiyun reg = <0x83f00000 0x60>; 467*4882a593Smuzhiyun }; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun iim: efuse@83f98000 { 470*4882a593Smuzhiyun compatible = "fsl,imx51-iim", "fsl,imx27-iim"; 471*4882a593Smuzhiyun reg = <0x83f98000 0x4000>; 472*4882a593Smuzhiyun interrupts = <69>; 473*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_IIM_GATE>; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun tigerp: tigerp@83fa0000 { 477*4882a593Smuzhiyun compatible = "fsl,imx51-tigerp"; 478*4882a593Smuzhiyun reg = <0x83fa0000 0x28>; 479*4882a593Smuzhiyun }; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun owire: owire@83fa4000 { 482*4882a593Smuzhiyun compatible = "fsl,imx51-owire", "fsl,imx21-owire"; 483*4882a593Smuzhiyun reg = <0x83fa4000 0x4000>; 484*4882a593Smuzhiyun interrupts = <88>; 485*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_OWIRE_GATE>; 486*4882a593Smuzhiyun status = "disabled"; 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun ecspi2: spi@83fac000 { 490*4882a593Smuzhiyun #address-cells = <1>; 491*4882a593Smuzhiyun #size-cells = <0>; 492*4882a593Smuzhiyun compatible = "fsl,imx51-ecspi"; 493*4882a593Smuzhiyun reg = <0x83fac000 0x4000>; 494*4882a593Smuzhiyun interrupts = <37>; 495*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>, 496*4882a593Smuzhiyun <&clks IMX5_CLK_ECSPI2_PER_GATE>; 497*4882a593Smuzhiyun clock-names = "ipg", "per"; 498*4882a593Smuzhiyun status = "disabled"; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun sdma: sdma@83fb0000 { 502*4882a593Smuzhiyun compatible = "fsl,imx51-sdma", "fsl,imx35-sdma"; 503*4882a593Smuzhiyun reg = <0x83fb0000 0x4000>; 504*4882a593Smuzhiyun interrupts = <6>; 505*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_SDMA_GATE>, 506*4882a593Smuzhiyun <&clks IMX5_CLK_AHB>; 507*4882a593Smuzhiyun clock-names = "ipg", "ahb"; 508*4882a593Smuzhiyun #dma-cells = <3>; 509*4882a593Smuzhiyun fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin"; 510*4882a593Smuzhiyun }; 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun cspi: spi@83fc0000 { 513*4882a593Smuzhiyun #address-cells = <1>; 514*4882a593Smuzhiyun #size-cells = <0>; 515*4882a593Smuzhiyun compatible = "fsl,imx51-cspi", "fsl,imx35-cspi"; 516*4882a593Smuzhiyun reg = <0x83fc0000 0x4000>; 517*4882a593Smuzhiyun interrupts = <38>; 518*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>, 519*4882a593Smuzhiyun <&clks IMX5_CLK_CSPI_IPG_GATE>; 520*4882a593Smuzhiyun clock-names = "ipg", "per"; 521*4882a593Smuzhiyun status = "disabled"; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun i2c2: i2c@83fc4000 { 525*4882a593Smuzhiyun #address-cells = <1>; 526*4882a593Smuzhiyun #size-cells = <0>; 527*4882a593Smuzhiyun compatible = "fsl,imx51-i2c", "fsl,imx21-i2c"; 528*4882a593Smuzhiyun reg = <0x83fc4000 0x4000>; 529*4882a593Smuzhiyun interrupts = <63>; 530*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_I2C2_GATE>; 531*4882a593Smuzhiyun status = "disabled"; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun i2c1: i2c@83fc8000 { 535*4882a593Smuzhiyun #address-cells = <1>; 536*4882a593Smuzhiyun #size-cells = <0>; 537*4882a593Smuzhiyun compatible = "fsl,imx51-i2c", "fsl,imx21-i2c"; 538*4882a593Smuzhiyun reg = <0x83fc8000 0x4000>; 539*4882a593Smuzhiyun interrupts = <62>; 540*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_I2C1_GATE>; 541*4882a593Smuzhiyun status = "disabled"; 542*4882a593Smuzhiyun }; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun ssi1: ssi@83fcc000 { 545*4882a593Smuzhiyun #sound-dai-cells = <0>; 546*4882a593Smuzhiyun compatible = "fsl,imx51-ssi", "fsl,imx21-ssi"; 547*4882a593Smuzhiyun reg = <0x83fcc000 0x4000>; 548*4882a593Smuzhiyun interrupts = <29>; 549*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>, 550*4882a593Smuzhiyun <&clks IMX5_CLK_SSI1_ROOT_GATE>; 551*4882a593Smuzhiyun clock-names = "ipg", "baud"; 552*4882a593Smuzhiyun dmas = <&sdma 28 0 0>, 553*4882a593Smuzhiyun <&sdma 29 0 0>; 554*4882a593Smuzhiyun dma-names = "rx", "tx"; 555*4882a593Smuzhiyun fsl,fifo-depth = <15>; 556*4882a593Smuzhiyun status = "disabled"; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun audmux: audmux@83fd0000 { 560*4882a593Smuzhiyun compatible = "fsl,imx51-audmux", "fsl,imx31-audmux"; 561*4882a593Smuzhiyun reg = <0x83fd0000 0x4000>; 562*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_DUMMY>; 563*4882a593Smuzhiyun clock-names = "audmux"; 564*4882a593Smuzhiyun status = "disabled"; 565*4882a593Smuzhiyun }; 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun m4if: m4if@83fd8000 { 568*4882a593Smuzhiyun compatible = "fsl,imx51-m4if"; 569*4882a593Smuzhiyun reg = <0x83fd8000 0x1000>; 570*4882a593Smuzhiyun }; 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun weim: weim@83fda000 { 573*4882a593Smuzhiyun #address-cells = <2>; 574*4882a593Smuzhiyun #size-cells = <1>; 575*4882a593Smuzhiyun compatible = "fsl,imx51-weim"; 576*4882a593Smuzhiyun reg = <0x83fda000 0x1000>; 577*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_EMI_SLOW_GATE>; 578*4882a593Smuzhiyun ranges = < 579*4882a593Smuzhiyun 0 0 0xb0000000 0x08000000 580*4882a593Smuzhiyun 1 0 0xb8000000 0x08000000 581*4882a593Smuzhiyun 2 0 0xc0000000 0x08000000 582*4882a593Smuzhiyun 3 0 0xc8000000 0x04000000 583*4882a593Smuzhiyun 4 0 0xcc000000 0x02000000 584*4882a593Smuzhiyun 5 0 0xce000000 0x02000000 585*4882a593Smuzhiyun >; 586*4882a593Smuzhiyun status = "disabled"; 587*4882a593Smuzhiyun }; 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun nfc: nand@83fdb000 { 590*4882a593Smuzhiyun #address-cells = <1>; 591*4882a593Smuzhiyun #size-cells = <1>; 592*4882a593Smuzhiyun compatible = "fsl,imx51-nand"; 593*4882a593Smuzhiyun reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>; 594*4882a593Smuzhiyun interrupts = <8>; 595*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_NFC_GATE>; 596*4882a593Smuzhiyun status = "disabled"; 597*4882a593Smuzhiyun }; 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun pata: pata@83fe0000 { 600*4882a593Smuzhiyun compatible = "fsl,imx51-pata", "fsl,imx27-pata"; 601*4882a593Smuzhiyun reg = <0x83fe0000 0x4000>; 602*4882a593Smuzhiyun interrupts = <70>; 603*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_PATA_GATE>; 604*4882a593Smuzhiyun status = "disabled"; 605*4882a593Smuzhiyun }; 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun ssi3: ssi@83fe8000 { 608*4882a593Smuzhiyun #sound-dai-cells = <0>; 609*4882a593Smuzhiyun compatible = "fsl,imx51-ssi", "fsl,imx21-ssi"; 610*4882a593Smuzhiyun reg = <0x83fe8000 0x4000>; 611*4882a593Smuzhiyun interrupts = <96>; 612*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>, 613*4882a593Smuzhiyun <&clks IMX5_CLK_SSI3_ROOT_GATE>; 614*4882a593Smuzhiyun clock-names = "ipg", "baud"; 615*4882a593Smuzhiyun dmas = <&sdma 46 0 0>, 616*4882a593Smuzhiyun <&sdma 47 0 0>; 617*4882a593Smuzhiyun dma-names = "rx", "tx"; 618*4882a593Smuzhiyun fsl,fifo-depth = <15>; 619*4882a593Smuzhiyun status = "disabled"; 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun fec: ethernet@83fec000 { 623*4882a593Smuzhiyun compatible = "fsl,imx51-fec", "fsl,imx27-fec"; 624*4882a593Smuzhiyun reg = <0x83fec000 0x4000>; 625*4882a593Smuzhiyun interrupts = <87>; 626*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_FEC_GATE>, 627*4882a593Smuzhiyun <&clks IMX5_CLK_FEC_GATE>, 628*4882a593Smuzhiyun <&clks IMX5_CLK_FEC_GATE>; 629*4882a593Smuzhiyun clock-names = "ipg", "ahb", "ptp"; 630*4882a593Smuzhiyun status = "disabled"; 631*4882a593Smuzhiyun }; 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun vpu: vpu@83ff4000 { 634*4882a593Smuzhiyun compatible = "fsl,imx51-vpu", "cnm,codahx4"; 635*4882a593Smuzhiyun reg = <0x83ff4000 0x1000>; 636*4882a593Smuzhiyun interrupts = <9>; 637*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_VPU_REFERENCE_GATE>, 638*4882a593Smuzhiyun <&clks IMX5_CLK_VPU_GATE>; 639*4882a593Smuzhiyun clock-names = "per", "ahb"; 640*4882a593Smuzhiyun resets = <&src 1>; 641*4882a593Smuzhiyun iram = <&iram>; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun sahara: crypto@83ff8000 { 645*4882a593Smuzhiyun compatible = "fsl,imx53-sahara", "fsl,imx51-sahara"; 646*4882a593Smuzhiyun reg = <0x83ff8000 0x4000>; 647*4882a593Smuzhiyun interrupts = <19 20>; 648*4882a593Smuzhiyun clocks = <&clks IMX5_CLK_SAHARA_IPG_GATE>, 649*4882a593Smuzhiyun <&clks IMX5_CLK_SAHARA_IPG_GATE>; 650*4882a593Smuzhiyun clock-names = "ipg", "ahb"; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun }; 653*4882a593Smuzhiyun }; 654*4882a593Smuzhiyun}; 655