Searched refs:ID_AA64PFR0_ELX_MASK (Results 1 – 18 of 18) sorted by relevance
17 el_status &= ID_AA64PFR0_ELX_MASK; in plat_get_spsr_for_bl33_entry()
42 el_status &= ID_AA64PFR0_ELX_MASK; in socfpga_get_spsr_for_bl33_entry()
116 el_status &= ID_AA64PFR0_ELX_MASK; in marvell_get_spsr_for_bl33_entry()
69 el_status &= ID_AA64PFR0_ELX_MASK; in poplar_get_spsr_for_bl33_entry()
51 el_status &= ID_AA64PFR0_ELX_MASK; in get_spsr_for_bl33_entry()
40 el_status &= ID_AA64PFR0_ELX_MASK; in k3_get_spsr_for_bl33_entry()
150 el_status &= ID_AA64PFR0_ELX_MASK; in get_spsr_for_bl33_entry()
163 el_status &= ID_AA64PFR0_ELX_MASK; in get_spsr_for_bl33_entry()
225 el_status &= ID_AA64PFR0_ELX_MASK; in get_spsr_for_bl33_entry()
99 el_status &= ID_AA64PFR0_ELX_MASK; in sq_get_spsr_for_bl33_entry()
98 el_status &= ID_AA64PFR0_ELX_MASK; in get_spsr_for_bl33_entry()
123 el_status &= ID_AA64PFR0_ELX_MASK; in get_spsr_for_bl33_entry()
127 el_status &= ID_AA64PFR0_ELX_MASK; in get_spsr_for_bl33_entry()
224 #define ID_AA64PFR0_ELX_MASK ULL(0xf) macro225 #define ID_AA64PFR0_EL0_MASK ID_AA64PFR0_ELX_MASK226 #define ID_AA64PFR0_EL1_MASK ID_AA64PFR0_ELX_MASK227 #define ID_AA64PFR0_EL2_MASK ID_AA64PFR0_ELX_MASK228 #define ID_AA64PFR0_EL3_MASK ID_AA64PFR0_ELX_MASK
851 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK; in el_implemented()
129 el_status &= ID_AA64PFR0_ELX_MASK; in get_spsr_for_bl33_entry()
104 el_status &= ID_AA64PFR0_ELX_MASK; in get_spsr_for_bl33_entry()
83 el_status &= ID_AA64PFR0_ELX_MASK; in get_spsr_for_bl33_entry()