10bc18309SAnson Huang /*
2*d3c643c2SSalman Nabi * Copyright (c) 2015-2024, ARM Limited and Contributors. All rights reserved.
30bc18309SAnson Huang *
40bc18309SAnson Huang * SPDX-License-Identifier: BSD-3-Clause
50bc18309SAnson Huang */
60bc18309SAnson Huang
70bc18309SAnson Huang #include <assert.h>
84ce3e99aSScott Branden #include <inttypes.h>
909d40e0eSAntonio Nino Diaz #include <stdbool.h>
104ce3e99aSScott Branden #include <stdint.h>
1109d40e0eSAntonio Nino Diaz
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz
1409d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1509d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1609d40e0eSAntonio Nino Diaz #include <common/debug.h>
170bc18309SAnson Huang #include <context.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/arm/cci.h>
1909d40e0eSAntonio Nino Diaz #include <drivers/console.h>
2009d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2109d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
224f8d5b01SJi Luo #include <lib/xlat_tables/xlat_tables_v2.h>
2309d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2409d40e0eSAntonio Nino Diaz
250bc18309SAnson Huang #include <imx8qx_pads.h>
260bc18309SAnson Huang #include <imx8_iomux.h>
270bc18309SAnson Huang #include <imx8_lpuart.h>
280bc18309SAnson Huang #include <plat_imx8.h>
290bc18309SAnson Huang #include <sci/sci.h>
300bc18309SAnson Huang #include <sec_rsrc.h>
310bc18309SAnson Huang
32ca661a00SMadhukar Pappireddy static const unsigned long BL31_COHERENT_RAM_START = BL_COHERENT_RAM_BASE;
33ca661a00SMadhukar Pappireddy static const unsigned long BL31_COHERENT_RAM_END = BL_COHERENT_RAM_END;
34ca661a00SMadhukar Pappireddy static const unsigned long BL31_RO_START = BL_CODE_BASE;
35ca661a00SMadhukar Pappireddy static const unsigned long BL31_RO_END = BL_CODE_END;
36ca661a00SMadhukar Pappireddy static const unsigned long BL31_RW_END = BL_END;
37ca661a00SMadhukar Pappireddy
380bc18309SAnson Huang IMPORT_SYM(unsigned long, __RW_START__, BL31_RW_START);
390bc18309SAnson Huang
400bc18309SAnson Huang static entry_point_info_t bl32_image_ep_info;
410bc18309SAnson Huang static entry_point_info_t bl33_image_ep_info;
420bc18309SAnson Huang
4330617ccaSIgor Opaniuk /* Default configuration for i.MX8QM/QXP MEK */
4430617ccaSIgor Opaniuk #if defined(IMX_USE_UART0)
450bc18309SAnson Huang #define UART_PAD_CTRL (PADRING_IFMUX_EN_MASK | PADRING_GP_EN_MASK | \
460bc18309SAnson Huang (SC_PAD_CONFIG_OUT_IN << PADRING_CONFIG_SHIFT) | \
470bc18309SAnson Huang (SC_PAD_ISO_OFF << PADRING_LPCONFIG_SHIFT) | \
480bc18309SAnson Huang (SC_PAD_28FDSOI_DSE_DV_LOW << PADRING_DSE_SHIFT) | \
490bc18309SAnson Huang (SC_PAD_28FDSOI_PS_PD << PADRING_PULL_SHIFT))
5030617ccaSIgor Opaniuk #define IMX_RES_UART SC_R_UART_0
5130617ccaSIgor Opaniuk #define IMX_PAD_UART_RX SC_P_UART0_RX
5230617ccaSIgor Opaniuk #define IMX_PAD_UART_TX SC_P_UART0_TX
5330617ccaSIgor Opaniuk
548406447fSMarkus Niebel #elif defined(IMX_USE_UART1)
558406447fSMarkus Niebel #define UART_PAD_CTRL (PADRING_IFMUX_EN_MASK | PADRING_GP_EN_MASK | \
568406447fSMarkus Niebel (SC_PAD_CONFIG_OUT_IN << PADRING_CONFIG_SHIFT) | \
578406447fSMarkus Niebel (SC_PAD_ISO_OFF << PADRING_LPCONFIG_SHIFT) | \
588406447fSMarkus Niebel (SC_PAD_28FDSOI_DSE_DV_LOW << PADRING_DSE_SHIFT) | \
598406447fSMarkus Niebel (SC_PAD_28FDSOI_PS_PD << PADRING_PULL_SHIFT))
608406447fSMarkus Niebel #define IMX_RES_UART SC_R_UART_1
618406447fSMarkus Niebel #define IMX_PAD_UART_RX SC_P_UART1_RX
628406447fSMarkus Niebel #define IMX_PAD_UART_TX SC_P_UART1_TX
638406447fSMarkus Niebel
6430617ccaSIgor Opaniuk /*
6530617ccaSIgor Opaniuk * On Toradex Colibri i.MX8QXP UART3 on the FLEXCAN2.
6630617ccaSIgor Opaniuk * Use custom pad control for this
6730617ccaSIgor Opaniuk */
6830617ccaSIgor Opaniuk #elif defined(IMX_USE_UART3)
6930617ccaSIgor Opaniuk /*
7030617ccaSIgor Opaniuk * FLEXCAN2_RX/TX pads are muxed to ADMA_UART3_RX/TX,
7130617ccaSIgor Opaniuk * For ref:
7230617ccaSIgor Opaniuk * 000b - ADMA_FLEXCAN2_RX
7330617ccaSIgor Opaniuk * 001b - ADMA_SAI3_RXD
7430617ccaSIgor Opaniuk * 010b - ADMA_UART3_RX
7530617ccaSIgor Opaniuk * 011b - ADMA_SAI1_RXFS
7630617ccaSIgor Opaniuk * 100b - LSIO_GPIO1_IO19
7730617ccaSIgor Opaniuk */
7830617ccaSIgor Opaniuk #define UART_PAD_CTRL (PADRING_IFMUX_EN_MASK | PADRING_GP_EN_MASK | \
7930617ccaSIgor Opaniuk (SC_PAD_CONFIG_OUT_IN << PADRING_CONFIG_SHIFT) | \
8030617ccaSIgor Opaniuk (2U << PADRING_IFMUX_SHIFT) | \
8130617ccaSIgor Opaniuk (SC_PAD_ISO_OFF << PADRING_LPCONFIG_SHIFT) | \
8230617ccaSIgor Opaniuk (SC_PAD_28FDSOI_DSE_DV_LOW << PADRING_DSE_SHIFT) | \
8330617ccaSIgor Opaniuk (SC_PAD_28FDSOI_PS_PD << PADRING_PULL_SHIFT))
8430617ccaSIgor Opaniuk #define IMX_RES_UART SC_R_UART_3
8530617ccaSIgor Opaniuk #define IMX_PAD_UART_RX SC_P_FLEXCAN2_RX
8630617ccaSIgor Opaniuk #define IMX_PAD_UART_TX SC_P_FLEXCAN2_TX
8730617ccaSIgor Opaniuk #else
8830617ccaSIgor Opaniuk #error "Provide proper UART configuration in IMX_DEBUG_UART"
8930617ccaSIgor Opaniuk #endif
900bc18309SAnson Huang
910bc18309SAnson Huang static const mmap_region_t imx_mmap[] = {
92e6cf7a46SAnson Huang MAP_REGION_FLAT(IMX_REG_BASE, IMX_REG_SIZE, MT_DEVICE | MT_RW),
930bc18309SAnson Huang {0}
940bc18309SAnson Huang };
950bc18309SAnson Huang
get_spsr_for_bl33_entry(void)960bc18309SAnson Huang static uint32_t get_spsr_for_bl33_entry(void)
970bc18309SAnson Huang {
980bc18309SAnson Huang unsigned long el_status;
990bc18309SAnson Huang unsigned long mode;
1000bc18309SAnson Huang uint32_t spsr;
1010bc18309SAnson Huang
1020bc18309SAnson Huang /* figure out what mode we enter the non-secure world */
1030bc18309SAnson Huang el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
1040bc18309SAnson Huang el_status &= ID_AA64PFR0_ELX_MASK;
1050bc18309SAnson Huang
1060bc18309SAnson Huang mode = (el_status) ? MODE_EL2 : MODE_EL1;
1070bc18309SAnson Huang
1080bc18309SAnson Huang spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
1090bc18309SAnson Huang return spsr;
1100bc18309SAnson Huang }
1110bc18309SAnson Huang
1120bc18309SAnson Huang #if DEBUG_CONSOLE_A35
lpuart32_serial_setbrg(unsigned int base,int baudrate)1130bc18309SAnson Huang static void lpuart32_serial_setbrg(unsigned int base, int baudrate)
1140bc18309SAnson Huang {
1150bc18309SAnson Huang unsigned int sbr, osr, baud_diff, tmp_osr, tmp_sbr;
1160bc18309SAnson Huang unsigned int diff1, diff2, tmp, rate;
1170bc18309SAnson Huang
1180bc18309SAnson Huang if (baudrate == 0)
1190bc18309SAnson Huang panic();
1200bc18309SAnson Huang
12130617ccaSIgor Opaniuk sc_pm_get_clock_rate(ipc_handle, IMX_RES_UART, 2, &rate);
1220bc18309SAnson Huang
1230bc18309SAnson Huang baud_diff = baudrate;
1240bc18309SAnson Huang osr = 0;
1250bc18309SAnson Huang sbr = 0;
1260bc18309SAnson Huang for (tmp_osr = 4; tmp_osr <= 32; tmp_osr++) {
1270bc18309SAnson Huang tmp_sbr = (rate / (baudrate * tmp_osr));
1280bc18309SAnson Huang if (tmp_sbr == 0)
1290bc18309SAnson Huang tmp_sbr = 1;
1300bc18309SAnson Huang
1310bc18309SAnson Huang /* calculate difference in actual baud w/ current values */
1320bc18309SAnson Huang diff1 = rate / (tmp_osr * tmp_sbr) - baudrate;
1330bc18309SAnson Huang diff2 = rate / (tmp_osr * (tmp_sbr + 1));
1340bc18309SAnson Huang
1350bc18309SAnson Huang /* select best values between sbr and sbr+1 */
1360bc18309SAnson Huang if (diff1 > (baudrate - diff2)) {
1370bc18309SAnson Huang diff1 = baudrate - diff2;
1380bc18309SAnson Huang tmp_sbr++;
1390bc18309SAnson Huang }
1400bc18309SAnson Huang
1410bc18309SAnson Huang if (diff1 <= baud_diff) {
1420bc18309SAnson Huang baud_diff = diff1;
1430bc18309SAnson Huang osr = tmp_osr;
1440bc18309SAnson Huang sbr = tmp_sbr;
1450bc18309SAnson Huang }
1460bc18309SAnson Huang }
1470bc18309SAnson Huang
1480bc18309SAnson Huang tmp = mmio_read_32(IMX_BOOT_UART_BASE + BAUD);
1490bc18309SAnson Huang
1500bc18309SAnson Huang if ((osr > 3) && (osr < 8))
1510bc18309SAnson Huang tmp |= LPUART_BAUD_BOTHEDGE_MASK;
1520bc18309SAnson Huang
1530bc18309SAnson Huang tmp &= ~LPUART_BAUD_OSR_MASK;
1540bc18309SAnson Huang tmp |= LPUART_BAUD_OSR(osr - 1);
1550bc18309SAnson Huang tmp &= ~LPUART_BAUD_SBR_MASK;
1560bc18309SAnson Huang tmp |= LPUART_BAUD_SBR(sbr);
1570bc18309SAnson Huang
1580bc18309SAnson Huang /* explicitly disable 10 bit mode & set 1 stop bit */
1590bc18309SAnson Huang tmp &= ~(LPUART_BAUD_M10_MASK | LPUART_BAUD_SBNS_MASK);
1600bc18309SAnson Huang
1610bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + BAUD, tmp);
1620bc18309SAnson Huang }
1630bc18309SAnson Huang
lpuart32_serial_init(unsigned int base)1640bc18309SAnson Huang static int lpuart32_serial_init(unsigned int base)
1650bc18309SAnson Huang {
1660bc18309SAnson Huang unsigned int tmp;
1670bc18309SAnson Huang
1680bc18309SAnson Huang /* disable TX & RX before enabling clocks */
1690bc18309SAnson Huang tmp = mmio_read_32(IMX_BOOT_UART_BASE + CTRL);
1700bc18309SAnson Huang tmp &= ~(CTRL_TE | CTRL_RE);
1710bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + CTRL, tmp);
1720bc18309SAnson Huang
1730bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + MODIR, 0);
1740bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + FIFO, ~(FIFO_TXFE | FIFO_RXFE));
1750bc18309SAnson Huang
1760bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + MATCH, 0);
1770bc18309SAnson Huang
1780bc18309SAnson Huang /* provide data bits, parity, stop bit, etc */
1790bc18309SAnson Huang lpuart32_serial_setbrg(base, IMX_BOOT_UART_BAUDRATE);
1800bc18309SAnson Huang
1810bc18309SAnson Huang /* eight data bits no parity bit */
1820bc18309SAnson Huang tmp = mmio_read_32(IMX_BOOT_UART_BASE + CTRL);
1830bc18309SAnson Huang tmp &= ~(LPUART_CTRL_PE_MASK | LPUART_CTRL_PT_MASK | LPUART_CTRL_M_MASK);
1840bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + CTRL, tmp);
1850bc18309SAnson Huang
1860bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + CTRL, CTRL_RE | CTRL_TE);
1870bc18309SAnson Huang
1880bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + DATA, 0x55);
1890bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + DATA, 0x55);
1900bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + DATA, 0x0A);
1910bc18309SAnson Huang
1920bc18309SAnson Huang return 0;
1930bc18309SAnson Huang }
1940bc18309SAnson Huang #endif
1950bc18309SAnson Huang
imx8_partition_resources(void)1960bc18309SAnson Huang void imx8_partition_resources(void)
1970bc18309SAnson Huang {
1980bc18309SAnson Huang sc_rm_pt_t secure_part, os_part;
1990bc18309SAnson Huang sc_rm_mr_t mr, mr_record = 64;
2000bc18309SAnson Huang sc_faddr_t start, end;
2010bc18309SAnson Huang sc_err_t err;
2020bc18309SAnson Huang bool owned;
2030bc18309SAnson Huang int i;
2040bc18309SAnson Huang
2050bc18309SAnson Huang err = sc_rm_get_partition(ipc_handle, &secure_part);
2060bc18309SAnson Huang if (err)
2070bc18309SAnson Huang ERROR("sc_rm_get_partition failed: %u\n", err);
2080bc18309SAnson Huang
2090bc18309SAnson Huang err = sc_rm_partition_alloc(ipc_handle, &os_part, false, false,
2100bc18309SAnson Huang false, false, false);
2110bc18309SAnson Huang if (err)
2120bc18309SAnson Huang ERROR("sc_rm_partition_alloc failed: %u\n", err);
2130bc18309SAnson Huang
2140bc18309SAnson Huang err = sc_rm_set_parent(ipc_handle, os_part, secure_part);
2150bc18309SAnson Huang if (err)
2160bc18309SAnson Huang ERROR("sc_rm_set_parent: %u\n", err);
2170bc18309SAnson Huang
2180bc18309SAnson Huang /* set secure resources to NOT-movable */
2190bc18309SAnson Huang for (i = 0; i < (ARRAY_SIZE(secure_rsrcs)); i++) {
2200bc18309SAnson Huang err = sc_rm_set_resource_movable(ipc_handle,
2210bc18309SAnson Huang secure_rsrcs[i], secure_rsrcs[i], false);
2220bc18309SAnson Huang if (err)
2230bc18309SAnson Huang ERROR("sc_rm_set_resource_movable: rsrc %u, ret %u\n",
2240bc18309SAnson Huang secure_rsrcs[i], err);
2250bc18309SAnson Huang }
2260bc18309SAnson Huang
2270bc18309SAnson Huang /* move all movable resources and pins to non-secure partition */
2280bc18309SAnson Huang err = sc_rm_move_all(ipc_handle, secure_part, os_part, true, true);
2290bc18309SAnson Huang if (err)
2300bc18309SAnson Huang ERROR("sc_rm_move_all: %u\n", err);
2310bc18309SAnson Huang
2320bc18309SAnson Huang /* iterate through peripherals to give NS OS part access */
2330bc18309SAnson Huang for (i = 0; i < ARRAY_SIZE(ns_access_allowed); i++) {
2340bc18309SAnson Huang err = sc_rm_set_peripheral_permissions(ipc_handle,
2350bc18309SAnson Huang ns_access_allowed[i], os_part, SC_RM_PERM_FULL);
2360bc18309SAnson Huang if (err)
2370bc18309SAnson Huang ERROR("sc_rm_set_peripheral_permissions: rsrc %u, \
2380bc18309SAnson Huang ret %u\n", ns_access_allowed[i], err);
2390bc18309SAnson Huang }
2400bc18309SAnson Huang
2410bc18309SAnson Huang /*
2420bc18309SAnson Huang * sc_rm_set_peripheral_permissions
2430bc18309SAnson Huang * sc_rm_set_memreg_permissions
2440bc18309SAnson Huang * sc_rm_set_pin_movable
2450bc18309SAnson Huang */
2460bc18309SAnson Huang for (mr = 0; mr < 64; mr++) {
2470bc18309SAnson Huang owned = sc_rm_is_memreg_owned(ipc_handle, mr);
2480bc18309SAnson Huang if (owned) {
2490bc18309SAnson Huang err = sc_rm_get_memreg_info(ipc_handle, mr, &start, &end);
2500bc18309SAnson Huang if (err)
2510bc18309SAnson Huang ERROR("Memreg get info failed, %u\n", mr);
2520bc18309SAnson Huang
2534ce3e99aSScott Branden NOTICE("Memreg %u 0x%" PRIx64 " -- 0x%" PRIx64 "\n", mr, start, end);
2540bc18309SAnson Huang if (BL31_BASE >= start && (BL31_LIMIT - 1) <= end) {
2550bc18309SAnson Huang mr_record = mr; /* Record the mr for ATF running */
2560bc18309SAnson Huang } else {
2570bc18309SAnson Huang err = sc_rm_assign_memreg(ipc_handle, os_part, mr);
2580bc18309SAnson Huang if (err)
2594ce3e99aSScott Branden ERROR("Memreg assign failed, 0x%" PRIx64 " -- 0x%" PRIx64 ", \
2600bc18309SAnson Huang err %d\n", start, end, err);
2610bc18309SAnson Huang }
2620bc18309SAnson Huang }
2630bc18309SAnson Huang }
2640bc18309SAnson Huang
2650bc18309SAnson Huang if (mr_record != 64) {
2660bc18309SAnson Huang err = sc_rm_get_memreg_info(ipc_handle, mr_record, &start, &end);
2670bc18309SAnson Huang if (err)
2680bc18309SAnson Huang ERROR("Memreg get info failed, %u\n", mr_record);
2690bc18309SAnson Huang if ((BL31_LIMIT - 1) < end) {
2700bc18309SAnson Huang err = sc_rm_memreg_alloc(ipc_handle, &mr, BL31_LIMIT, end);
2710bc18309SAnson Huang if (err)
2724ce3e99aSScott Branden ERROR("sc_rm_memreg_alloc failed, 0x%" PRIx64 " -- 0x%" PRIx64 "\n",
2730bc18309SAnson Huang (sc_faddr_t)BL31_LIMIT, end);
2740bc18309SAnson Huang err = sc_rm_assign_memreg(ipc_handle, os_part, mr);
2750bc18309SAnson Huang if (err)
2764ce3e99aSScott Branden ERROR("Memreg assign failed, 0x%" PRIx64 " -- 0x%" PRIx64 "\n",
2770bc18309SAnson Huang (sc_faddr_t)BL31_LIMIT, end);
2780bc18309SAnson Huang }
2790bc18309SAnson Huang
2800bc18309SAnson Huang if (start < (BL31_BASE - 1)) {
2810bc18309SAnson Huang err = sc_rm_memreg_alloc(ipc_handle, &mr, start, BL31_BASE - 1);
2820bc18309SAnson Huang if (err)
2834ce3e99aSScott Branden ERROR("sc_rm_memreg_alloc failed, 0x%" PRIx64 " -- 0x%" PRIx64 "\n",
2840bc18309SAnson Huang start, (sc_faddr_t)BL31_BASE - 1);
2850bc18309SAnson Huang err = sc_rm_assign_memreg(ipc_handle, os_part, mr);
2860bc18309SAnson Huang if (err)
2874ce3e99aSScott Branden ERROR("Memreg assign failed, 0x%" PRIx64 " -- 0x%" PRIx64 "\n",
2880bc18309SAnson Huang start, (sc_faddr_t)BL31_BASE - 1);
2890bc18309SAnson Huang }
2900bc18309SAnson Huang }
2910bc18309SAnson Huang
2920bc18309SAnson Huang if (err)
2930bc18309SAnson Huang NOTICE("Partitioning Failed\n");
2940bc18309SAnson Huang else
2950bc18309SAnson Huang NOTICE("Non-secure Partitioning Succeeded\n");
2960bc18309SAnson Huang }
2970bc18309SAnson Huang
bl31_early_platform_setup2(u_register_t arg0,u_register_t arg1,u_register_t arg2,u_register_t arg3)298601d2f3cSAntonio Nino Diaz void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
299601d2f3cSAntonio Nino Diaz u_register_t arg2, u_register_t arg3)
3000bc18309SAnson Huang {
3010bc18309SAnson Huang #if DEBUG_CONSOLE
302d7873bcdSAndre Przywara static console_t console;
3030bc18309SAnson Huang #endif
3040bc18309SAnson Huang if (sc_ipc_open(&ipc_handle, SC_IPC_BASE) != SC_ERR_NONE)
3050bc18309SAnson Huang panic();
3060bc18309SAnson Huang
3070bc18309SAnson Huang #if DEBUG_CONSOLE_A35
30830617ccaSIgor Opaniuk sc_pm_set_resource_power_mode(ipc_handle, IMX_RES_UART,
30930617ccaSIgor Opaniuk SC_PM_PW_MODE_ON);
3100bc18309SAnson Huang sc_pm_clock_rate_t rate = 80000000;
31130617ccaSIgor Opaniuk sc_pm_set_clock_rate(ipc_handle, IMX_RES_UART, 2, &rate);
31230617ccaSIgor Opaniuk sc_pm_clock_enable(ipc_handle, IMX_RES_UART, 2, true, false);
3130bc18309SAnson Huang
3140bc18309SAnson Huang /* Configure UART pads */
31530617ccaSIgor Opaniuk sc_pad_set(ipc_handle, IMX_PAD_UART_RX, UART_PAD_CTRL);
31630617ccaSIgor Opaniuk sc_pad_set(ipc_handle, IMX_PAD_UART_TX, UART_PAD_CTRL);
3170bc18309SAnson Huang lpuart32_serial_init(IMX_BOOT_UART_BASE);
3180bc18309SAnson Huang #endif
3190bc18309SAnson Huang
3200bc18309SAnson Huang #if DEBUG_CONSOLE
3210bc18309SAnson Huang console_lpuart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
3220bc18309SAnson Huang IMX_CONSOLE_BAUDRATE, &console);
3230bc18309SAnson Huang #endif
3240bc18309SAnson Huang /* Turn on MU1 for non-secure OS/Hypervisor */
3250bc18309SAnson Huang sc_pm_set_resource_power_mode(ipc_handle, SC_R_MU_1A, SC_PM_PW_MODE_ON);
3260bc18309SAnson Huang
327e6cf7a46SAnson Huang /* Turn on GPT_0's power & clock for non-secure OS/Hypervisor */
328e6cf7a46SAnson Huang sc_pm_set_resource_power_mode(ipc_handle, SC_R_GPT_0, SC_PM_PW_MODE_ON);
329e6cf7a46SAnson Huang sc_pm_clock_enable(ipc_handle, SC_R_GPT_0, SC_PM_CLK_PER, true, 0);
330e6cf7a46SAnson Huang mmio_write_32(IMX_GPT0_LPCG_BASE, mmio_read_32(IMX_GPT0_LPCG_BASE) | (1 << 25));
331e6cf7a46SAnson Huang
3320bc18309SAnson Huang /*
3330bc18309SAnson Huang * create new partition for non-secure OS/Hypervisor
3340bc18309SAnson Huang * uses global structs defined in sec_rsrc.h
3350bc18309SAnson Huang */
3360bc18309SAnson Huang imx8_partition_resources();
3370bc18309SAnson Huang
3380bc18309SAnson Huang bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
3390bc18309SAnson Huang bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
3400bc18309SAnson Huang SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
3410bc18309SAnson Huang }
3420bc18309SAnson Huang
bl31_plat_arch_setup(void)3430bc18309SAnson Huang void bl31_plat_arch_setup(void)
3440bc18309SAnson Huang {
3450bc18309SAnson Huang unsigned long ro_start = BL31_RO_START;
3460bc18309SAnson Huang unsigned long ro_size = BL31_RO_END - BL31_RO_START;
3470bc18309SAnson Huang unsigned long rw_start = BL31_RW_START;
3480bc18309SAnson Huang unsigned long rw_size = BL31_RW_END - BL31_RW_START;
3490bc18309SAnson Huang #if USE_COHERENT_MEM
3500bc18309SAnson Huang unsigned long coh_start = BL31_COHERENT_RAM_START;
3510bc18309SAnson Huang unsigned long coh_size = BL31_COHERENT_RAM_END - BL31_COHERENT_RAM_START;
3520bc18309SAnson Huang #endif
3530bc18309SAnson Huang
3540bc18309SAnson Huang mmap_add_region(ro_start, ro_start, ro_size,
3550bc18309SAnson Huang MT_RO | MT_MEMORY | MT_SECURE);
3560bc18309SAnson Huang mmap_add_region(rw_start, rw_start, rw_size,
3570bc18309SAnson Huang MT_RW | MT_MEMORY | MT_SECURE);
3580bc18309SAnson Huang mmap_add(imx_mmap);
3590bc18309SAnson Huang
3600bc18309SAnson Huang #if USE_COHERENT_MEM
3610bc18309SAnson Huang mmap_add_region(coh_start, coh_start, coh_size,
3620bc18309SAnson Huang MT_DEVICE | MT_RW | MT_SECURE);
3630bc18309SAnson Huang #endif
3640bc18309SAnson Huang
3650bc18309SAnson Huang init_xlat_tables();
3660bc18309SAnson Huang enable_mmu_el3(0);
3670bc18309SAnson Huang }
3680bc18309SAnson Huang
bl31_platform_setup(void)3690bc18309SAnson Huang void bl31_platform_setup(void)
3700bc18309SAnson Huang {
3710bc18309SAnson Huang plat_gic_driver_init();
3720bc18309SAnson Huang plat_gic_init();
3730bc18309SAnson Huang }
3740bc18309SAnson Huang
bl31_plat_get_next_image_ep_info(unsigned int type)3750bc18309SAnson Huang entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
3760bc18309SAnson Huang {
3770bc18309SAnson Huang if (type == NON_SECURE)
3780bc18309SAnson Huang return &bl33_image_ep_info;
3790bc18309SAnson Huang if (type == SECURE)
3800bc18309SAnson Huang return &bl32_image_ep_info;
3810bc18309SAnson Huang
3820bc18309SAnson Huang return NULL;
3830bc18309SAnson Huang }
3840bc18309SAnson Huang
plat_get_syscnt_freq2(void)3850bc18309SAnson Huang unsigned int plat_get_syscnt_freq2(void)
3860bc18309SAnson Huang {
3870bc18309SAnson Huang return COUNTER_FREQUENCY;
3880bc18309SAnson Huang }
389