1e35d0edbSJorge Ramirez-Ortiz /*
2*9171ced3SYann Gautier * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved.
3e35d0edbSJorge Ramirez-Ortiz *
4e35d0edbSJorge Ramirez-Ortiz * SPDX-License-Identifier: BSD-3-Clause
5e35d0edbSJorge Ramirez-Ortiz */
6e35d0edbSJorge Ramirez-Ortiz
7e35d0edbSJorge Ramirez-Ortiz #include <assert.h>
8e35d0edbSJorge Ramirez-Ortiz #include <errno.h>
9e35d0edbSJorge Ramirez-Ortiz #include <string.h>
1009d40e0eSAntonio Nino Diaz
1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/partition/partition.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/synopsys/dw_mmc.h>
1909d40e0eSAntonio Nino Diaz #include <drivers/mmc.h>
2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
2109d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h>
2209d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2309d40e0eSAntonio Nino Diaz
24e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h"
25e35d0edbSJorge Ramirez-Ortiz #include "plat_private.h"
26e35d0edbSJorge Ramirez-Ortiz
270d8052a4SVictor Chong static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
28f695e1e0SAndre Przywara static console_t console;
29*9171ced3SYann Gautier #if !POPLAR_RECOVERY
30*9171ced3SYann Gautier static struct mmc_device_info mmc_info;
31*9171ced3SYann Gautier #endif
320d8052a4SVictor Chong
330d8052a4SVictor Chong /*******************************************************************************
340d8052a4SVictor Chong * Transfer SCP_BL2 from Trusted RAM using the SCP Download protocol.
350d8052a4SVictor Chong * Return 0 on success, -1 otherwise.
360d8052a4SVictor Chong ******************************************************************************/
plat_poplar_bl2_handle_scp_bl2(image_info_t * scp_bl2_image_info)370d8052a4SVictor Chong int plat_poplar_bl2_handle_scp_bl2(image_info_t *scp_bl2_image_info)
380d8052a4SVictor Chong {
390d8052a4SVictor Chong /*
400d8052a4SVictor Chong * This platform has no SCP_BL2 yet
410d8052a4SVictor Chong */
420d8052a4SVictor Chong return 0;
430d8052a4SVictor Chong }
440d8052a4SVictor Chong
450d8052a4SVictor Chong /*******************************************************************************
460d8052a4SVictor Chong * Gets SPSR for BL32 entry
470d8052a4SVictor Chong ******************************************************************************/
poplar_get_spsr_for_bl32_entry(void)480d8052a4SVictor Chong uint32_t poplar_get_spsr_for_bl32_entry(void)
490d8052a4SVictor Chong {
500d8052a4SVictor Chong /*
510d8052a4SVictor Chong * The Secure Payload Dispatcher service is responsible for
520d8052a4SVictor Chong * setting the SPSR prior to entry into the BL3-2 image.
530d8052a4SVictor Chong */
540d8052a4SVictor Chong return 0;
550d8052a4SVictor Chong }
560d8052a4SVictor Chong
570d8052a4SVictor Chong /*******************************************************************************
580d8052a4SVictor Chong * Gets SPSR for BL33 entry
590d8052a4SVictor Chong ******************************************************************************/
60402b3cf8SJulius Werner #ifdef __aarch64__
poplar_get_spsr_for_bl33_entry(void)610d8052a4SVictor Chong uint32_t poplar_get_spsr_for_bl33_entry(void)
620d8052a4SVictor Chong {
630d8052a4SVictor Chong unsigned long el_status;
640d8052a4SVictor Chong unsigned int mode;
650d8052a4SVictor Chong uint32_t spsr;
660d8052a4SVictor Chong
670d8052a4SVictor Chong /* Figure out what mode we enter the non-secure world in */
680d8052a4SVictor Chong el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
690d8052a4SVictor Chong el_status &= ID_AA64PFR0_ELX_MASK;
700d8052a4SVictor Chong
710d8052a4SVictor Chong mode = (el_status) ? MODE_EL2 : MODE_EL1;
720d8052a4SVictor Chong
730d8052a4SVictor Chong /*
740d8052a4SVictor Chong * TODO: Consider the possibility of specifying the SPSR in
750d8052a4SVictor Chong * the FIP ToC and allowing the platform to have a say as
760d8052a4SVictor Chong * well.
770d8052a4SVictor Chong */
780d8052a4SVictor Chong spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
790d8052a4SVictor Chong return spsr;
800d8052a4SVictor Chong }
810d8052a4SVictor Chong #else
poplar_get_spsr_for_bl33_entry(void)820d8052a4SVictor Chong uint32_t poplar_get_spsr_for_bl33_entry(void)
830d8052a4SVictor Chong {
840d8052a4SVictor Chong unsigned int hyp_status, mode, spsr;
850d8052a4SVictor Chong
860d8052a4SVictor Chong hyp_status = GET_VIRT_EXT(read_id_pfr1());
870d8052a4SVictor Chong
880d8052a4SVictor Chong mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
890d8052a4SVictor Chong
900d8052a4SVictor Chong /*
910d8052a4SVictor Chong * TODO: Consider the possibility of specifying the SPSR in
920d8052a4SVictor Chong * the FIP ToC and allowing the platform to have a say as
930d8052a4SVictor Chong * well.
940d8052a4SVictor Chong */
950d8052a4SVictor Chong spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
960d8052a4SVictor Chong SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
970d8052a4SVictor Chong return spsr;
980d8052a4SVictor Chong }
99402b3cf8SJulius Werner #endif /* __aarch64__ */
1000d8052a4SVictor Chong
poplar_bl2_handle_post_image_load(unsigned int image_id)1010d8052a4SVictor Chong int poplar_bl2_handle_post_image_load(unsigned int image_id)
1020d8052a4SVictor Chong {
1030d8052a4SVictor Chong int err = 0;
1040d8052a4SVictor Chong bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
105f3d522beSVictor Chong #ifdef SPD_opteed
106f3d522beSVictor Chong bl_mem_params_node_t *pager_mem_params = NULL;
107f3d522beSVictor Chong bl_mem_params_node_t *paged_mem_params = NULL;
108f3d522beSVictor Chong #endif
1090d8052a4SVictor Chong
1100d8052a4SVictor Chong assert(bl_mem_params);
1110d8052a4SVictor Chong
1120d8052a4SVictor Chong switch (image_id) {
113402b3cf8SJulius Werner #ifdef __aarch64__
1140d8052a4SVictor Chong case BL32_IMAGE_ID:
115f3d522beSVictor Chong #ifdef SPD_opteed
116f3d522beSVictor Chong pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
117f3d522beSVictor Chong assert(pager_mem_params);
118f3d522beSVictor Chong
119f3d522beSVictor Chong paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
120f3d522beSVictor Chong assert(paged_mem_params);
121f3d522beSVictor Chong
122f3d522beSVictor Chong err = parse_optee_header(&bl_mem_params->ep_info,
123f3d522beSVictor Chong &pager_mem_params->image_info,
124f3d522beSVictor Chong &paged_mem_params->image_info);
125f3d522beSVictor Chong if (err != 0) {
126f3d522beSVictor Chong WARN("OPTEE header parse error.\n");
127f3d522beSVictor Chong }
128f3d522beSVictor Chong
129f3d522beSVictor Chong /*
130f3d522beSVictor Chong * OP-TEE expect to receive DTB address in x2.
131f3d522beSVictor Chong * This will be copied into x2 by dispatcher.
132f3d522beSVictor Chong * Set this (arg3) if necessary
133f3d522beSVictor Chong */
134f3d522beSVictor Chong /* bl_mem_params->ep_info.args.arg3 = PLAT_HIKEY_DT_BASE; */
135f3d522beSVictor Chong #endif
1360d8052a4SVictor Chong bl_mem_params->ep_info.spsr = poplar_get_spsr_for_bl32_entry();
1370d8052a4SVictor Chong break;
1380d8052a4SVictor Chong #endif
1390d8052a4SVictor Chong
1400d8052a4SVictor Chong case BL33_IMAGE_ID:
1410d8052a4SVictor Chong /* BL33 expects to receive the primary CPU MPID (through r0) */
1420d8052a4SVictor Chong bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
1430d8052a4SVictor Chong bl_mem_params->ep_info.spsr = poplar_get_spsr_for_bl33_entry();
1440d8052a4SVictor Chong break;
1450d8052a4SVictor Chong
1460d8052a4SVictor Chong #ifdef SCP_BL2_BASE
1470d8052a4SVictor Chong case SCP_BL2_IMAGE_ID:
1480d8052a4SVictor Chong /* The subsequent handling of SCP_BL2 is platform specific */
1490d8052a4SVictor Chong err = plat_poplar_bl2_handle_scp_bl2(&bl_mem_params->image_info);
1500d8052a4SVictor Chong if (err) {
1510d8052a4SVictor Chong WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
1520d8052a4SVictor Chong }
1530d8052a4SVictor Chong break;
1540d8052a4SVictor Chong #endif
155649c48f5SJonathan Wright default:
156649c48f5SJonathan Wright /* Do nothing in default case */
157649c48f5SJonathan Wright break;
1580d8052a4SVictor Chong }
1590d8052a4SVictor Chong
1600d8052a4SVictor Chong return err;
1610d8052a4SVictor Chong }
1620d8052a4SVictor Chong
1630d8052a4SVictor Chong /*******************************************************************************
1640d8052a4SVictor Chong * This function can be used by the platforms to update/use image
1650d8052a4SVictor Chong * information for given `image_id`.
1660d8052a4SVictor Chong ******************************************************************************/
bl2_plat_handle_post_image_load(unsigned int image_id)1670d8052a4SVictor Chong int bl2_plat_handle_post_image_load(unsigned int image_id)
1680d8052a4SVictor Chong {
1690d8052a4SVictor Chong return poplar_bl2_handle_post_image_load(image_id);
1700d8052a4SVictor Chong }
1710d8052a4SVictor Chong
bl2_early_platform_setup2(u_register_t arg0,u_register_t arg1,u_register_t arg2,u_register_t arg3)17282fbaa33SAntonio Nino Diaz void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1,
17382fbaa33SAntonio Nino Diaz u_register_t arg2, u_register_t arg3)
174e35d0edbSJorge Ramirez-Ortiz {
17582fbaa33SAntonio Nino Diaz struct meminfo *mem_layout = (struct meminfo *)arg1;
176d5ed2946SShawn Guo #if !POPLAR_RECOVERY
17759149bbeSVictor Chong dw_mmc_params_t params = EMMC_INIT_PARAMS(POPLAR_EMMC_DESC_BASE);
17815b54e7bSVictor Chong #endif
17959149bbeSVictor Chong
1805c58c8b1SJerome Forissier console_pl011_register(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ,
1815c58c8b1SJerome Forissier PL011_BAUDRATE, &console);
182e35d0edbSJorge Ramirez-Ortiz
183e35d0edbSJorge Ramirez-Ortiz /* Enable arch timer */
184e35d0edbSJorge Ramirez-Ortiz generic_delay_timer_init();
185e35d0edbSJorge Ramirez-Ortiz
186e35d0edbSJorge Ramirez-Ortiz bl2_tzram_layout = *mem_layout;
18759149bbeSVictor Chong
18815b54e7bSVictor Chong #if !POPLAR_RECOVERY
18959149bbeSVictor Chong /* SoC-specific emmc register are initialized/configured by bootrom */
19059149bbeSVictor Chong INFO("BL2: initializing emmc\n");
191*9171ced3SYann Gautier mmc_info.mmc_dev_type = MMC_IS_EMMC;
192*9171ced3SYann Gautier dw_mmc_init(¶ms, &mmc_info);
19315b54e7bSVictor Chong #endif
19459149bbeSVictor Chong
19559149bbeSVictor Chong plat_io_setup();
196e35d0edbSJorge Ramirez-Ortiz }
197e35d0edbSJorge Ramirez-Ortiz
bl2_plat_arch_setup(void)198e35d0edbSJorge Ramirez-Ortiz void bl2_plat_arch_setup(void)
199e35d0edbSJorge Ramirez-Ortiz {
200e35d0edbSJorge Ramirez-Ortiz plat_configure_mmu_el1(bl2_tzram_layout.total_base,
201e35d0edbSJorge Ramirez-Ortiz bl2_tzram_layout.total_size,
202f6605337SAntonio Nino Diaz BL_CODE_BASE,
203f6605337SAntonio Nino Diaz BL_CODE_END,
204f6605337SAntonio Nino Diaz BL_COHERENT_RAM_BASE,
205f6605337SAntonio Nino Diaz BL_COHERENT_RAM_END);
206e35d0edbSJorge Ramirez-Ortiz }
207e35d0edbSJorge Ramirez-Ortiz
bl2_platform_setup(void)208e35d0edbSJorge Ramirez-Ortiz void bl2_platform_setup(void)
209e35d0edbSJorge Ramirez-Ortiz {
210e35d0edbSJorge Ramirez-Ortiz }
211e35d0edbSJorge Ramirez-Ortiz
plat_get_ns_image_entrypoint(void)2120d8052a4SVictor Chong uintptr_t plat_get_ns_image_entrypoint(void)
213e35d0edbSJorge Ramirez-Ortiz {
2140d8052a4SVictor Chong #ifdef PRELOADED_BL33_BASE
2150d8052a4SVictor Chong return PRELOADED_BL33_BASE;
2160d8052a4SVictor Chong #else
2175a3ec61fSVictor Chong return PLAT_POPLAR_NS_IMAGE_OFFSET;
2180d8052a4SVictor Chong #endif
219e35d0edbSJorge Ramirez-Ortiz }
220