1179f82a2SJacky Bai /*
2d76f012eSJacky Bai * Copyright (c) 2019-2022 ARM Limited and Contributors. All rights reserved.
3179f82a2SJacky Bai *
4179f82a2SJacky Bai * SPDX-License-Identifier: BSD-3-Clause
5179f82a2SJacky Bai */
6179f82a2SJacky Bai
7179f82a2SJacky Bai #include <assert.h>
8179f82a2SJacky Bai #include <stdbool.h>
9179f82a2SJacky Bai
10179f82a2SJacky Bai #include <platform_def.h>
11179f82a2SJacky Bai
12179f82a2SJacky Bai #include <arch_helpers.h>
13179f82a2SJacky Bai #include <common/bl_common.h>
14179f82a2SJacky Bai #include <common/debug.h>
15179f82a2SJacky Bai #include <context.h>
16179f82a2SJacky Bai #include <drivers/arm/tzc380.h>
17179f82a2SJacky Bai #include <drivers/console.h>
18179f82a2SJacky Bai #include <drivers/generic_delay_timer.h>
19179f82a2SJacky Bai #include <lib/el3_runtime/context_mgmt.h>
20179f82a2SJacky Bai #include <lib/mmio.h>
214f8d5b01SJi Luo #include <lib/xlat_tables/xlat_tables_v2.h>
22179f82a2SJacky Bai #include <plat/common/platform.h>
23179f82a2SJacky Bai
24b7abf485SJacky Bai #include <dram.h>
25179f82a2SJacky Bai #include <gpc.h>
26ac166f64SJacky Bai #include <imx_aipstz.h>
27179f82a2SJacky Bai #include <imx_uart.h>
283d660799SJacky Bai #include <imx_rdc.h>
292502709fSJacky Bai #include <imx8m_caam.h>
30df730d94SMarco Felsch #include <imx8m_ccm.h>
310a76495bSJacky Bai #include <imx8m_csu.h>
328d150c95SMarco Felsch #include <imx8m_snvs.h>
3311d32b33SSascha Hauer #include <plat_common.h>
34179f82a2SJacky Bai #include <plat_imx8.h>
35179f82a2SJacky Bai
36ff3acfe3SJi Luo #define TRUSTY_PARAMS_LEN_BYTES (4096*2)
37ff3acfe3SJi Luo
385941f372SAndrey Zhizhikin /*
395941f372SAndrey Zhizhikin * Note: DRAM region is mapped with entire size available and uses MT_RW
405941f372SAndrey Zhizhikin * attributes.
415941f372SAndrey Zhizhikin * See details in docs/plat/imx8m.rst "High Assurance Boot (HABv4)" section
425941f372SAndrey Zhizhikin * for explanation of this mapping scheme.
435941f372SAndrey Zhizhikin */
44179f82a2SJacky Bai static const mmap_region_t imx_mmap[] = {
45179f82a2SJacky Bai MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW),
46179f82a2SJacky Bai MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
47b7abf485SJacky Bai MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_DEVICE | MT_RW), /* OCRAM_S */
48b7abf485SJacky Bai MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW), /* DDRMIX */
4944dea544SJacky Bai MAP_REGION_FLAT(IMX_VPUMIX_BASE, IMX_VPUMIX_SIZE, MT_DEVICE | MT_RW), /* VPUMIX */
505941f372SAndrey Zhizhikin MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW), /* CAMM RAM */
515941f372SAndrey Zhizhikin MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW), /* NS OCRAM */
525941f372SAndrey Zhizhikin MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM code */
535941f372SAndrey Zhizhikin MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), /* DRAM */
54179f82a2SJacky Bai {0},
55179f82a2SJacky Bai };
56179f82a2SJacky Bai
57ac166f64SJacky Bai static const struct aipstz_cfg aipstz[] = {
58ac166f64SJacky Bai {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
59ac166f64SJacky Bai {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
60ac166f64SJacky Bai {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
61ac166f64SJacky Bai {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
62ac166f64SJacky Bai {0},
63ac166f64SJacky Bai };
64ac166f64SJacky Bai
65f7434fa1SDario Binacchi static struct imx_rdc_cfg rdc[] = {
663d660799SJacky Bai /* Master domain assignment */
67d76f012eSJacky Bai RDC_MDAn(RDC_MDA_M4, DID1),
683d660799SJacky Bai
693d660799SJacky Bai /* peripherals domain permission */
70a2c6e11dSAlexander Stein RDC_PDAPn(RDC_PDAP_UART1, D0R | D0W | D1R | D1W | D2R | D2W | D3R | D3W),
71d76f012eSJacky Bai RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
72a2c6e11dSAlexander Stein RDC_PDAPn(RDC_PDAP_UART3, D0R | D0W | D1R | D1W | D2R | D2W | D3R | D3W),
73a2c6e11dSAlexander Stein RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
743d660799SJacky Bai
753d660799SJacky Bai /* memory region */
763d660799SJacky Bai
773d660799SJacky Bai /* Sentinel */
783d660799SJacky Bai {0},
793d660799SJacky Bai };
803d660799SJacky Bai
810a76495bSJacky Bai static const struct imx_csu_cfg csu_cfg[] = {
820a76495bSJacky Bai /* peripherals csl setting */
831156c763SStefan Kerkmann CSU_CSLx(CSU_CSL_RDC, CSU_SEC_LEVEL_3, LOCKED),
841156c763SStefan Kerkmann CSU_CSLx(CSU_CSL_TZASC, CSU_SEC_LEVEL_5, LOCKED),
851156c763SStefan Kerkmann CSU_CSLx(CSU_CSL_CSU, CSU_SEC_LEVEL_5, LOCKED),
860a76495bSJacky Bai
870a76495bSJacky Bai /* master HP0~1 */
880a76495bSJacky Bai
890a76495bSJacky Bai /* SA setting */
90f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_M4, NON_SEC_ACCESS, LOCKED),
91f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_SDMA1, NON_SEC_ACCESS, LOCKED),
92f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_PCIE_CTRL1, NON_SEC_ACCESS, LOCKED),
93f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_USB1, NON_SEC_ACCESS, LOCKED),
94f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_USB2, NON_SEC_ACCESS, LOCKED),
95f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_VPU, NON_SEC_ACCESS, LOCKED),
96f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_GPU, NON_SEC_ACCESS, LOCKED),
97f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_APBHDMA, NON_SEC_ACCESS, LOCKED),
98f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_ENET, NON_SEC_ACCESS, LOCKED),
99f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_USDHC1, NON_SEC_ACCESS, LOCKED),
100f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_USDHC2, NON_SEC_ACCESS, LOCKED),
101f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_USDHC3, NON_SEC_ACCESS, LOCKED),
102f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_HUGO, NON_SEC_ACCESS, LOCKED),
103f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_DAP, NON_SEC_ACCESS, LOCKED),
104f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_SDMA2, NON_SEC_ACCESS, LOCKED),
105f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_SDMA3, NON_SEC_ACCESS, LOCKED),
106f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_LCDIF, NON_SEC_ACCESS, LOCKED),
107f4b11e59SStefan Kerkmann CSU_SA(CSU_SA_CSI, NON_SEC_ACCESS, LOCKED),
1080a76495bSJacky Bai
1090a76495bSJacky Bai /* HP control setting */
1100a76495bSJacky Bai
1110a76495bSJacky Bai /* Sentinel */
1120a76495bSJacky Bai {0}
1130a76495bSJacky Bai };
1140a76495bSJacky Bai
115179f82a2SJacky Bai static entry_point_info_t bl32_image_ep_info;
116179f82a2SJacky Bai static entry_point_info_t bl33_image_ep_info;
117179f82a2SJacky Bai
118179f82a2SJacky Bai /* get SPSR for BL33 entry */
get_spsr_for_bl33_entry(void)119179f82a2SJacky Bai static uint32_t get_spsr_for_bl33_entry(void)
120179f82a2SJacky Bai {
121179f82a2SJacky Bai unsigned long el_status;
122179f82a2SJacky Bai unsigned long mode;
123179f82a2SJacky Bai uint32_t spsr;
124179f82a2SJacky Bai
125179f82a2SJacky Bai /* figure out what mode we enter the non-secure world */
126179f82a2SJacky Bai el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
127179f82a2SJacky Bai el_status &= ID_AA64PFR0_ELX_MASK;
128179f82a2SJacky Bai
129179f82a2SJacky Bai mode = (el_status) ? MODE_EL2 : MODE_EL1;
130179f82a2SJacky Bai
131179f82a2SJacky Bai spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
132179f82a2SJacky Bai return spsr;
133179f82a2SJacky Bai }
134179f82a2SJacky Bai
bl31_early_platform_setup2(u_register_t arg0,u_register_t arg1,u_register_t arg2,u_register_t arg3)135179f82a2SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
136179f82a2SJacky Bai u_register_t arg2, u_register_t arg3)
137179f82a2SJacky Bai {
138101f0702SMarco Felsch unsigned int console_base = IMX_BOOT_UART_BASE;
139d7873bcdSAndre Przywara static console_t console;
14011d32b33SSascha Hauer int i, ret;
141179f82a2SJacky Bai
142179f82a2SJacky Bai /* Enable CSU NS access permission */
143179f82a2SJacky Bai for (i = 0; i < 64; i++) {
144179f82a2SJacky Bai mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
145179f82a2SJacky Bai }
146179f82a2SJacky Bai
147ac166f64SJacky Bai imx_aipstz_init(aipstz);
148179f82a2SJacky Bai
149df730d94SMarco Felsch if (console_base == 0U) {
150df730d94SMarco Felsch console_base = imx8m_uart_get_base();
151df730d94SMarco Felsch }
152df730d94SMarco Felsch
153f7434fa1SDario Binacchi imx_rdc_init(rdc, console_base);
154f7434fa1SDario Binacchi
155f7434fa1SDario Binacchi imx_csu_init(csu_cfg);
156f7434fa1SDario Binacchi
157df730d94SMarco Felsch console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ,
158179f82a2SJacky Bai IMX_CONSOLE_BAUDRATE, &console);
159*d7f08649SMarkus Niebel #if DEBUG
160*d7f08649SMarkus Niebel console_set_scope(&console, CONSOLE_FLAG_BOOT | CONSOLE_FLAG_RUNTIME);
161*d7f08649SMarkus Niebel #else
162179f82a2SJacky Bai /* This console is only used for boot stage */
163d7873bcdSAndre Przywara console_set_scope(&console, CONSOLE_FLAG_BOOT);
164*d7f08649SMarkus Niebel #endif
165179f82a2SJacky Bai
166901d74b2SAndrey Zhizhikin imx8m_caam_init();
167901d74b2SAndrey Zhizhikin
168179f82a2SJacky Bai /*
169179f82a2SJacky Bai * tell BL3-1 where the non-secure software image is located
170179f82a2SJacky Bai * and the entry state information.
171179f82a2SJacky Bai */
172179f82a2SJacky Bai bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
173179f82a2SJacky Bai bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
174179f82a2SJacky Bai SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
175179f82a2SJacky Bai
176ff3acfe3SJi Luo #if defined(SPD_opteed) || defined(SPD_trusty)
177abb6fee6SJacky Bai /* Populate entry point information for BL32 */
178abb6fee6SJacky Bai SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
179abb6fee6SJacky Bai SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
180abb6fee6SJacky Bai bl32_image_ep_info.pc = BL32_BASE;
181abb6fee6SJacky Bai bl32_image_ep_info.spsr = 0;
182abb6fee6SJacky Bai
183abb6fee6SJacky Bai /* Pass TEE base and size to bl33 */
184abb6fee6SJacky Bai bl33_image_ep_info.args.arg1 = BL32_BASE;
185abb6fee6SJacky Bai bl33_image_ep_info.args.arg2 = BL32_SIZE;
1869d0eed11SSilvano di Ninno
1879d0eed11SSilvano di Ninno #ifdef SPD_trusty
1889d0eed11SSilvano di Ninno bl32_image_ep_info.args.arg0 = BL32_SIZE;
1899d0eed11SSilvano di Ninno bl32_image_ep_info.args.arg1 = BL32_BASE;
1909d0eed11SSilvano di Ninno #else
1919d0eed11SSilvano di Ninno /* Make sure memory is clean */
1929d0eed11SSilvano di Ninno mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
1939d0eed11SSilvano di Ninno bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
1949d0eed11SSilvano di Ninno bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
1959d0eed11SSilvano di Ninno #endif
196abb6fee6SJacky Bai #endif
19711d32b33SSascha Hauer ret = imx_bl31_params_parse(arg0, IMX_NS_OCRAM_SIZE, IMX_NS_OCRAM_BASE,
19811d32b33SSascha Hauer &bl32_image_ep_info, &bl33_image_ep_info);
19911d32b33SSascha Hauer if (ret != 0) {
20011d32b33SSascha Hauer ret = imx_bl31_params_parse(arg0, IMX_TCM_BASE, IMX_TCM_SIZE,
20111d32b33SSascha Hauer &bl32_image_ep_info,
20211d32b33SSascha Hauer &bl33_image_ep_info);
20311d32b33SSascha Hauer }
204abb6fee6SJacky Bai
2058d150c95SMarco Felsch #if !defined(SPD_opteed) && !defined(SPD_trusty)
2068d150c95SMarco Felsch enable_snvs_privileged_access();
2078d150c95SMarco Felsch #endif
208179f82a2SJacky Bai }
209179f82a2SJacky Bai
210686a5bc8SMarco Felsch #define MAP_BL31_TOTAL \
211a8e6a2c8SMarco Felsch MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE)
212686a5bc8SMarco Felsch #define MAP_BL31_RO \
213686a5bc8SMarco Felsch MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE)
214686a5bc8SMarco Felsch #define MAP_COHERENT_MEM \
215686a5bc8SMarco Felsch MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \
bl31_plat_arch_setup(void)216686a5bc8SMarco Felsch MT_DEVICE | MT_RW | MT_SECURE)
217686a5bc8SMarco Felsch #define MAP_BL32_TOTAL \
218686a5bc8SMarco Felsch MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW)
219686a5bc8SMarco Felsch
220179f82a2SJacky Bai void bl31_plat_arch_setup(void)
221179f82a2SJacky Bai {
222686a5bc8SMarco Felsch const mmap_region_t bl_regions[] = {
223686a5bc8SMarco Felsch MAP_BL31_TOTAL,
224686a5bc8SMarco Felsch MAP_BL31_RO,
225179f82a2SJacky Bai #if USE_COHERENT_MEM
226686a5bc8SMarco Felsch MAP_COHERENT_MEM,
227179f82a2SJacky Bai #endif
2284827613cSMarco Felsch #if defined(SPD_opteed) || defined(SPD_trusty)
229ff3acfe3SJi Luo /* Map TEE memory */
230686a5bc8SMarco Felsch MAP_BL32_TOTAL,
2314827613cSMarco Felsch #endif
232686a5bc8SMarco Felsch {0}
233686a5bc8SMarco Felsch };
234ff3acfe3SJi Luo
2350b727248SMarco Felsch setup_page_tables(bl_regions, imx_mmap);
236179f82a2SJacky Bai enable_mmu_el3(0);
237179f82a2SJacky Bai }
238179f82a2SJacky Bai
239179f82a2SJacky Bai void bl31_platform_setup(void)
240179f82a2SJacky Bai {
241179f82a2SJacky Bai generic_delay_timer_init();
242179f82a2SJacky Bai
243179f82a2SJacky Bai /* select the CKIL source to 32K OSC */
244179f82a2SJacky Bai mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
245179f82a2SJacky Bai
246b7abf485SJacky Bai /* Init the dram info */
247b7abf485SJacky Bai dram_info_init(SAVED_DRAM_TIMING_BASE);
248b7abf485SJacky Bai
249179f82a2SJacky Bai plat_gic_driver_init();
250179f82a2SJacky Bai plat_gic_init();
bl31_plat_get_next_image_ep_info(unsigned int type)251179f82a2SJacky Bai
252179f82a2SJacky Bai imx_gpc_init();
253179f82a2SJacky Bai }
254179f82a2SJacky Bai
255179f82a2SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
256179f82a2SJacky Bai {
257179f82a2SJacky Bai if (type == NON_SECURE)
258179f82a2SJacky Bai return &bl33_image_ep_info;
259179f82a2SJacky Bai if (type == SECURE)
260179f82a2SJacky Bai return &bl32_image_ep_info;
plat_get_syscnt_freq2(void)261179f82a2SJacky Bai
262179f82a2SJacky Bai return NULL;
263179f82a2SJacky Bai }
264179f82a2SJacky Bai
265179f82a2SJacky Bai unsigned int plat_get_syscnt_freq2(void)
266179f82a2SJacky Bai {
plat_trusty_set_boot_args(aapcs64_params_t * args)267179f82a2SJacky Bai return COUNTER_FREQUENCY;
268179f82a2SJacky Bai }
269ff3acfe3SJi Luo
270ff3acfe3SJi Luo #ifdef SPD_trusty
271ff3acfe3SJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args)
272ff3acfe3SJi Luo {
273ff3acfe3SJi Luo args->arg0 = BL32_SIZE;
274ff3acfe3SJi Luo args->arg1 = BL32_BASE;
275ff3acfe3SJi Luo args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
276ff3acfe3SJi Luo }
277ff3acfe3SJi Luo #endif
278