19d82ef26SLoh Tien Hock /*
211f4f030SSieu Mun Tang * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
311f4f030SSieu Mun Tang * Copyright (c) 2019-2022, Intel Corporation. All rights reserved.
49d82ef26SLoh Tien Hock *
59d82ef26SLoh Tien Hock * SPDX-License-Identifier: BSD-3-Clause
69d82ef26SLoh Tien Hock */
79d82ef26SLoh Tien Hock
89d82ef26SLoh Tien Hock #include <arch.h>
99d82ef26SLoh Tien Hock #include <arch_helpers.h>
1035fe7f40SSiew Chin Lim #include <assert.h>
119d82ef26SLoh Tien Hock #include <common/bl_common.h>
129d82ef26SLoh Tien Hock #include <common/debug.h>
139d82ef26SLoh Tien Hock #include <common/desc_image_load.h>
141520b5d6SHadi Asyrafi #include <drivers/generic_delay_timer.h>
159d82ef26SLoh Tien Hock #include <drivers/synopsys/dw_mmc.h>
161520b5d6SHadi Asyrafi #include <drivers/ti/uart/uart_16550.h>
179d82ef26SLoh Tien Hock #include <lib/xlat_tables/xlat_tables.h>
189d82ef26SLoh Tien Hock
19bf719f66SHadi Asyrafi #include "qspi/cadence_qspi.h"
20d603fd30STien Hock, Loh #include "socfpga_emac.h"
2111f4f030SSieu Mun Tang #include "socfpga_f2sdram_manager.h"
22328718f2SHadi Asyrafi #include "socfpga_handoff.h"
23d09adcbaSHadi Asyrafi #include "socfpga_mailbox.h"
24e9b5e360SHadi Asyrafi #include "socfpga_private.h"
25391eeeefSHadi Asyrafi #include "socfpga_reset_manager.h"
2620335ca8SHadi Asyrafi #include "socfpga_system_manager.h"
271520b5d6SHadi Asyrafi #include "s10_clock_manager.h"
281520b5d6SHadi Asyrafi #include "s10_memory_controller.h"
29bb0fcc7eSSieu Mun Tang #include "s10_mmc.h"
301520b5d6SHadi Asyrafi #include "s10_pinmux.h"
31bf719f66SHadi Asyrafi #include "wdt/watchdog.h"
32f5ba408cSMuhammad Hadi Asyrafi Abdul Halim
335cb7fc82SYann Gautier static struct mmc_device_info mmc_info;
349d82ef26SLoh Tien Hock
359d82ef26SLoh Tien Hock const mmap_region_t plat_stratix10_mmap[] = {
365bd1b445SMuhammad Hadi Asyrafi Abdul Halim MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE,
375bd1b445SMuhammad Hadi Asyrafi Abdul Halim MT_MEMORY | MT_RW | MT_NS),
385bd1b445SMuhammad Hadi Asyrafi Abdul Halim MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE,
395bd1b445SMuhammad Hadi Asyrafi Abdul Halim MT_DEVICE | MT_RW | MT_NS),
405bd1b445SMuhammad Hadi Asyrafi Abdul Halim MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE,
415bd1b445SMuhammad Hadi Asyrafi Abdul Halim MT_DEVICE | MT_RW | MT_SECURE),
429d82ef26SLoh Tien Hock MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
439d82ef26SLoh Tien Hock MT_NON_CACHEABLE | MT_RW | MT_SECURE),
449d82ef26SLoh Tien Hock MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE,
459d82ef26SLoh Tien Hock MT_DEVICE | MT_RW | MT_SECURE),
465bd1b445SMuhammad Hadi Asyrafi Abdul Halim MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE,
475bd1b445SMuhammad Hadi Asyrafi Abdul Halim MT_DEVICE | MT_RW | MT_NS),
485bd1b445SMuhammad Hadi Asyrafi Abdul Halim MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE,
495bd1b445SMuhammad Hadi Asyrafi Abdul Halim MT_DEVICE | MT_RW | MT_NS),
509d82ef26SLoh Tien Hock {0},
519d82ef26SLoh Tien Hock };
529d82ef26SLoh Tien Hock
5377fc4697SHadi Asyrafi boot_source_type boot_source = BOOT_SOURCE;
549d82ef26SLoh Tien Hock
bl2_el3_early_platform_setup(u_register_t x0,u_register_t x1,u_register_t x2,u_register_t x4)559d82ef26SLoh Tien Hock void bl2_el3_early_platform_setup(u_register_t x0, u_register_t x1,
569d82ef26SLoh Tien Hock u_register_t x2, u_register_t x4)
579d82ef26SLoh Tien Hock {
5898964f05SAndre Przywara static console_t console;
599d82ef26SLoh Tien Hock handoff reverse_handoff_ptr;
609d82ef26SLoh Tien Hock
619d82ef26SLoh Tien Hock generic_delay_timer_init();
629d82ef26SLoh Tien Hock
63328718f2SHadi Asyrafi if (socfpga_get_handoff(&reverse_handoff_ptr))
649d82ef26SLoh Tien Hock return;
659d82ef26SLoh Tien Hock config_pinmux(&reverse_handoff_ptr);
669d82ef26SLoh Tien Hock
679d82ef26SLoh Tien Hock config_clkmgr_handoff(&reverse_handoff_ptr);
689d82ef26SLoh Tien Hock enable_nonsecure_access();
699d82ef26SLoh Tien Hock deassert_peripheral_reset();
709d82ef26SLoh Tien Hock config_hps_hs_before_warm_reset();
719d82ef26SLoh Tien Hock
72fea24b88SHadi Asyrafi watchdog_init(get_wdt_clk());
7310e70f87SMuhammad Hadi Asyrafi Abdul Halim
74447e699fSBoon Khai Ng console_16550_register(PLAT_INTEL_UART_BASE, get_uart_clk(),
75447e699fSBoon Khai Ng PLAT_BAUDRATE, &console);
769d82ef26SLoh Tien Hock
77d603fd30STien Hock, Loh socfpga_emac_init();
783f7b1490SHadi Asyrafi socfpga_delay_timer_init();
799d82ef26SLoh Tien Hock init_hard_memory_controller();
803dcb94ddSHadi Asyrafi mailbox_init();
81bb0fcc7eSSieu Mun Tang s10_mmc_init();
82f2decc76SHadi Asyrafi
8311f4f030SSieu Mun Tang if (!intel_mailbox_is_fpga_not_ready()) {
8411f4f030SSieu Mun Tang socfpga_bridges_enable(SOC2FPGA_MASK | LWHPS2FPGA_MASK |
8511f4f030SSieu Mun Tang FPGA2SOC_MASK | F2SDRAM0_MASK | F2SDRAM1_MASK |
8611f4f030SSieu Mun Tang F2SDRAM2_MASK);
8711f4f030SSieu Mun Tang }
889d82ef26SLoh Tien Hock }
899d82ef26SLoh Tien Hock
909d82ef26SLoh Tien Hock
bl2_el3_plat_arch_setup(void)919d82ef26SLoh Tien Hock void bl2_el3_plat_arch_setup(void)
929d82ef26SLoh Tien Hock {
939d82ef26SLoh Tien Hock
949d82ef26SLoh Tien Hock const mmap_region_t bl_regions[] = {
959d82ef26SLoh Tien Hock MAP_REGION_FLAT(BL2_BASE, BL2_END - BL2_BASE,
969d82ef26SLoh Tien Hock MT_MEMORY | MT_RW | MT_SECURE),
979d82ef26SLoh Tien Hock MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
989d82ef26SLoh Tien Hock MT_CODE | MT_SECURE),
999d82ef26SLoh Tien Hock MAP_REGION_FLAT(BL_RO_DATA_BASE,
1009d82ef26SLoh Tien Hock BL_RO_DATA_END - BL_RO_DATA_BASE,
1019d82ef26SLoh Tien Hock MT_RO_DATA | MT_SECURE),
1029d82ef26SLoh Tien Hock #if USE_COHERENT_MEM_BAR
1039d82ef26SLoh Tien Hock MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
1049d82ef26SLoh Tien Hock BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
1059d82ef26SLoh Tien Hock MT_DEVICE | MT_RW | MT_SECURE),
1069d82ef26SLoh Tien Hock #endif
1079d82ef26SLoh Tien Hock {0},
1089d82ef26SLoh Tien Hock };
1099d82ef26SLoh Tien Hock
1109d82ef26SLoh Tien Hock setup_page_tables(bl_regions, plat_stratix10_mmap);
1119d82ef26SLoh Tien Hock
1129d82ef26SLoh Tien Hock enable_mmu_el3(0);
1139d82ef26SLoh Tien Hock
114fea24b88SHadi Asyrafi dw_mmc_params_t params = EMMC_INIT_PARAMS(0x100000, get_mmc_clk());
1159d82ef26SLoh Tien Hock
1165cb7fc82SYann Gautier mmc_info.mmc_dev_type = MMC_IS_SD;
1175cb7fc82SYann Gautier mmc_info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3;
1189d82ef26SLoh Tien Hock
119000267beSAbdul Halim, Muhammad Hadi Asyrafi /* Request ownership and direct access to QSPI */
120000267beSAbdul Halim, Muhammad Hadi Asyrafi mailbox_hps_qspi_enable();
121000267beSAbdul Halim, Muhammad Hadi Asyrafi
1229d82ef26SLoh Tien Hock switch (boot_source) {
1239d82ef26SLoh Tien Hock case BOOT_SOURCE_SDMMC:
1245cb7fc82SYann Gautier dw_mmc_init(¶ms, &mmc_info);
125*6cbe2c5dSMahesh Rao socfpga_io_setup(boot_source, PLAT_SDMMC_DATA_BASE);
1269d82ef26SLoh Tien Hock break;
127f5ba408cSMuhammad Hadi Asyrafi Abdul Halim
128f5ba408cSMuhammad Hadi Asyrafi Abdul Halim case BOOT_SOURCE_QSPI:
129f5ba408cSMuhammad Hadi Asyrafi Abdul Halim cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL,
130f5ba408cSMuhammad Hadi Asyrafi Abdul Halim QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS,
131f5ba408cSMuhammad Hadi Asyrafi Abdul Halim QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0);
132*6cbe2c5dSMahesh Rao socfpga_io_setup(boot_source, PLAT_QSPI_DATA_BASE);
133f5ba408cSMuhammad Hadi Asyrafi Abdul Halim break;
134f5ba408cSMuhammad Hadi Asyrafi Abdul Halim
1359d82ef26SLoh Tien Hock default:
1369d82ef26SLoh Tien Hock ERROR("Unsupported boot source\n");
1379d82ef26SLoh Tien Hock panic();
1389d82ef26SLoh Tien Hock break;
1399d82ef26SLoh Tien Hock }
1409d82ef26SLoh Tien Hock }
1419d82ef26SLoh Tien Hock
get_spsr_for_bl33_entry(void)1429d82ef26SLoh Tien Hock uint32_t get_spsr_for_bl33_entry(void)
1439d82ef26SLoh Tien Hock {
1449d82ef26SLoh Tien Hock unsigned long el_status;
1459d82ef26SLoh Tien Hock unsigned int mode;
1469d82ef26SLoh Tien Hock uint32_t spsr;
1479d82ef26SLoh Tien Hock
1489d82ef26SLoh Tien Hock /* Figure out what mode we enter the non-secure world in */
1499d82ef26SLoh Tien Hock el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
1509d82ef26SLoh Tien Hock el_status &= ID_AA64PFR0_ELX_MASK;
1519d82ef26SLoh Tien Hock
1529d82ef26SLoh Tien Hock mode = (el_status) ? MODE_EL2 : MODE_EL1;
1539d82ef26SLoh Tien Hock
1549d82ef26SLoh Tien Hock /*
1559d82ef26SLoh Tien Hock * TODO: Consider the possibility of specifying the SPSR in
1569d82ef26SLoh Tien Hock * the FIP ToC and allowing the platform to have a say as
1579d82ef26SLoh Tien Hock * well.
1589d82ef26SLoh Tien Hock */
1599d82ef26SLoh Tien Hock spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
1609d82ef26SLoh Tien Hock return spsr;
1619d82ef26SLoh Tien Hock }
1629d82ef26SLoh Tien Hock
1639d82ef26SLoh Tien Hock
bl2_plat_handle_post_image_load(unsigned int image_id)1649d82ef26SLoh Tien Hock int bl2_plat_handle_post_image_load(unsigned int image_id)
1659d82ef26SLoh Tien Hock {
1669d82ef26SLoh Tien Hock bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
1679d82ef26SLoh Tien Hock
16835fe7f40SSiew Chin Lim assert(bl_mem_params);
16935fe7f40SSiew Chin Lim
1709d82ef26SLoh Tien Hock switch (image_id) {
1719d82ef26SLoh Tien Hock case BL33_IMAGE_ID:
1729d82ef26SLoh Tien Hock bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
1739d82ef26SLoh Tien Hock bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry();
1749d82ef26SLoh Tien Hock break;
1759d82ef26SLoh Tien Hock default:
1769d82ef26SLoh Tien Hock break;
1779d82ef26SLoh Tien Hock }
1789d82ef26SLoh Tien Hock
1799d82ef26SLoh Tien Hock return 0;
1809d82ef26SLoh Tien Hock }
1819d82ef26SLoh Tien Hock
1829d82ef26SLoh Tien Hock /*******************************************************************************
1839d82ef26SLoh Tien Hock * Perform any BL3-1 platform setup code
1849d82ef26SLoh Tien Hock ******************************************************************************/
bl2_platform_setup(void)1859d82ef26SLoh Tien Hock void bl2_platform_setup(void)
1869d82ef26SLoh Tien Hock {
1879d82ef26SLoh Tien Hock }
1889d82ef26SLoh Tien Hock
189