Searched refs:cpll_hz (Results 1 – 18 of 18) sorted by relevance
| /OK3568_Linux_fs/u-boot/drivers/clk/rockchip/ |
| H A D | clk_rk3562.c | 227 rate = priv->cpll_hz; in rk3562_bus_get_rate() 240 if (priv->cpll_hz % rate == 0) { in rk3562_bus_set_rate() 242 div = DIV_ROUND_UP(priv->cpll_hz, rate); in rk3562_bus_set_rate() 301 rate = priv->cpll_hz; in rk3562_peri_get_rate() 314 if (priv->cpll_hz % rate == 0) { in rk3562_peri_set_rate() 316 div = DIV_ROUND_UP(priv->cpll_hz, rate); in rk3562_peri_set_rate() 456 return DIV_TO_RATE(priv->cpll_hz, div); in rk3562_uart_get_rate() 463 return DIV_TO_RATE(priv->cpll_hz, div) * n / m; in rk3562_uart_get_rate() 504 p_rate = priv->cpll_hz; in rk3562_uart_get_rate() 528 if (priv->cpll_hz % rate == 0) { in rk3562_uart_set_rate() [all …]
|
| H A D | clk_rk3328.c | 267 pll_rate = priv->cpll_hz; in rk3328_gmac2io_set_clk() 395 p_rate = priv->cpll_hz; in rk3328_spi_get_clk() 502 parent = priv->cpll_hz; in rk3328_vop_get_clk() 508 parent = priv->cpll_hz; in rk3328_vop_get_clk() 530 src_clk_div = DIV_ROUND_UP(priv->cpll_hz, hz); in rk3328_vop_set_clk() 565 src_clk_div = DIV_ROUND_UP(priv->cpll_hz, hz); in rk3328_vop_set_clk() 593 parent = priv->cpll_hz; in rk3328_bus_get_clk() 624 src_clk_div = DIV_ROUND_UP(priv->cpll_hz, hz); in rk3328_bus_set_clk() 667 parent = priv->cpll_hz; in rk3328_peri_get_clk() 698 src_clk_div = DIV_ROUND_UP(priv->cpll_hz, hz); in rk3328_peri_set_clk() [all …]
|
| H A D | clk_rv1126.c | 633 parent = priv->cpll_hz; in rv1126_pdbus_get_clk() 644 parent = priv->cpll_hz; in rv1126_pdbus_get_clk() 656 parent = priv->cpll_hz; in rv1126_pdbus_get_clk() 679 src_clk_div = DIV_ROUND_UP(priv->cpll_hz, rate); in rv1126_pdbus_set_clk() 952 parent = priv->cpll_hz; in rv1126_crypto_get_clk() 963 parent = priv->cpll_hz; in rv1126_crypto_get_clk() 974 parent = priv->cpll_hz; in rv1126_crypto_get_clk() 1053 return DIV_TO_RATE(priv->cpll_hz, div) / 2; in rv1126_mmc_get_clk() 1116 parent = priv->cpll_hz; in rv1126_sfc_get_clk() 1148 parent = priv->cpll_hz; in rv1126_nand_get_clk() [all …]
|
| H A D | clk_rk3588.c | 295 prate = priv->cpll_hz; in rk3588_top_get_clk() 306 prate = priv->cpll_hz; in rk3588_top_get_clk() 335 if (!(priv->cpll_hz % rate)) { in rk3588_top_set_clk() 337 src_clk_div = DIV_ROUND_UP(priv->cpll_hz, rate); in rk3588_top_set_clk() 757 prate = priv->cpll_hz; in rk3588_mmc_get_clk() 769 prate = priv->cpll_hz; in rk3588_mmc_get_clk() 779 prate = priv->cpll_hz; in rk3588_mmc_get_clk() 791 prate = priv->cpll_hz; in rk3588_mmc_get_clk() 823 } else if (!(priv->cpll_hz % rate)) { in rk3588_mmc_set_clk() 825 div = DIV_ROUND_UP(priv->cpll_hz, rate); in rk3588_mmc_set_clk() [all …]
|
| H A D | clk_rk3528.c | 417 prate = priv->cpll_hz; in rk3528_cgpll_matrix_get_rate() 422 prate = priv->cpll_hz; in rk3528_cgpll_matrix_get_rate() 526 prate = priv->cpll_hz; in rk3528_cgpll_matrix_set_rate() 532 prate = priv->cpll_hz; in rk3528_cgpll_matrix_set_rate() 921 prate = priv->cpll_hz; in rk3528_sdmmc_get_clk() 937 } else if ((priv->cpll_hz % rate) == 0) { in rk3528_sdmmc_set_clk() 938 div = DIV_ROUND_UP(priv->cpll_hz, rate); in rk3528_sdmmc_set_clk() 968 parent = priv->cpll_hz; in rk3528_sfc_get_clk() 983 } else if ((priv->cpll_hz % rate) == 0) { in rk3528_sfc_set_clk() 984 div = DIV_ROUND_UP(priv->cpll_hz, rate); in rk3528_sfc_set_clk() [all …]
|
| H A D | clk_rk3568.c | 668 return DIV_TO_RATE(priv->cpll_hz, div); in rk3568_cpll_div_get_rate() 722 div = DIV_ROUND_UP(priv->cpll_hz, rate); in rk3568_cpll_div_set_rate() 1744 parent = priv->cpll_hz; in rk3568_aclk_vop_get_clk() 1758 if ((priv->cpll_hz % rate) == 0) { in rk3568_aclk_vop_set_clk() 1759 src_clk_div = DIV_ROUND_UP(priv->cpll_hz, rate); in rk3568_aclk_vop_set_clk() 1804 parent = priv->cpll_hz; in rk3568_dclk_vop_get_clk() 1859 pll_rate = priv->cpll_hz; in rk3568_dclk_vop_set_clk() 2087 p_rate = DIV_TO_RATE(priv->cpll_hz, div); in rk3568_ebc_get_clk() 2108 src_clk_div = DIV_ROUND_UP(priv->cpll_hz, rate); in rk3568_ebc_set_clk() 2132 p_rate = priv->cpll_hz; in rk3568_rkvdec_get_clk() [all …]
|
| H A D | clk_rv1106.c | 841 p_rate = priv->cpll_hz; in rv1106_uart_get_rate() 869 } else if (priv->cpll_hz % rate == 0) { in rv1106_uart_set_rate() 951 return DIV_TO_RATE(priv->cpll_hz, div); in rv1106_vop_get_clk() 980 if ((priv->cpll_hz % rate) == 0) { in rv1106_vop_set_clk() 982 div = DIV_ROUND_UP(priv->cpll_hz, rate); in rv1106_vop_set_clk() 1277 if (priv->cpll_hz != CPLL_HZ) { in rv1106_clk_init() 1281 priv->cpll_hz = CPLL_HZ; in rv1106_clk_init() 1309 priv->cpll_hz = CPLL_HZ; in rv1106_clk_probe()
|
| H A D | clk_rk322x.c | 467 parent = priv->cpll_hz; in rk322x_vop_get_clk() 475 parent = priv->cpll_hz; in rk322x_vop_get_clk() 510 src_clk_div = DIV_ROUND_UP(priv->cpll_hz, hz); in rk322x_vop_set_clk() 651 priv->cpll_hz = rate; in rk322x_clk_set_rate() 963 priv->cpll_hz = rockchip_pll_get_rate(&rk322x_pll_clks[CPLL], in rkclk_init() 998 priv->cpll_hz = CPLL_HZ; in rkclk_init()
|
| H A D | clk_rk1808.c | 505 parent = priv->cpll_hz; in rk1808_vop_get_clk() 564 if (!(priv->cpll_hz % hz)) { in rk1808_vop_set_clk() 566 src_clk_div = DIV_ROUND_UP(priv->cpll_hz, hz); in rk1808_vop_set_clk() 1012 priv->cpll_hz = rate; in rk1808_clk_set_rate() 1308 priv->cpll_hz = rockchip_pll_get_rate(&rk1808_pll_clks[CPLL], in rk1808_clk_probe()
|
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-rockchip/ |
| H A D | cru_rk322x.h | 23 ulong cpll_hz; member
|
| H A D | cru_rk3328.h | 15 ulong cpll_hz; member
|
| H A D | cru_rv1106.h | 43 ulong cpll_hz; member
|
| H A D | cru_rk1808.h | 39 ulong cpll_hz; member
|
| H A D | cru_rk3528.h | 40 ulong cpll_hz; member
|
| H A D | cru_rv1126.h | 72 ulong cpll_hz; member
|
| H A D | cru_rk3562.h | 43 ulong cpll_hz; member
|
| H A D | cru_rk3588.h | 46 ulong cpll_hz; member
|
| H A D | cru_rk3568.h | 51 ulong cpll_hz; member
|