xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-rockchip/cru_rk3328.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1 /*
2  * (C) Copyright 2016 Rockchip Electronics Co., Ltd
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6 
7 #ifndef __ASM_ARCH_CRU_RK3328_H_
8 #define __ASM_ARCH_CRU_RK3328_H_
9 
10 #include <common.h>
11 
12 struct rk3328_clk_priv {
13 	struct rk3328_cru *cru;
14 	ulong rate;
15 	ulong cpll_hz;
16 	ulong gpll_hz;
17 	ulong armclk_hz;
18 	ulong armclk_enter_hz;
19 	ulong armclk_init_hz;
20 	bool sync_kernel;
21 	bool set_armclk_rate;
22 };
23 
24 struct rk3328_cru {
25 	u32 apll_con[5];
26 	u32 reserved1[3];
27 	u32 dpll_con[5];
28 	u32 reserved2[3];
29 	u32 cpll_con[5];
30 	u32 reserved3[3];
31 	u32 gpll_con[5];
32 	u32 reserved4[3];
33 	u32 mode_con;
34 	u32 misc;
35 	u32 reserved5[2];
36 	u32 glb_cnt_th;
37 	u32 glb_rst_st;
38 	u32 glb_srst_snd_value;
39 	u32 glb_srst_fst_value;
40 	u32 npll_con[5];
41 	u32 reserved6[(0x100 - 0xb4) / 4];
42 	u32 clksel_con[53];
43 	u32 reserved7[(0x200 - 0x1d4) / 4];
44 	u32 clkgate_con[29];
45 	u32 reserved8[3];
46 	u32 ssgtbl[32];
47 	u32 softrst_con[12];
48 	u32 reserved9[(0x380 - 0x330) / 4];
49 	u32 sdmmc_con[2];
50 	u32 sdio_con[2];
51 	u32 emmc_con[2];
52 	u32 sdmmc_ext_con[2];
53 };
54 check_member(rk3328_cru, sdmmc_ext_con[1], 0x39c);
55 
56 /* PX30 pll id */
57 enum rk3328_pll_id {
58 	APLL,
59 	DPLL,
60 	CPLL,
61 	GPLL,
62 	NPLL,
63 	PLL_COUNT,
64 };
65 
66 struct rk3328_clk_info {
67 	unsigned long id;
68 	char *name;
69 	bool is_cru;
70 };
71 
72 #define MHz				1000 * 1000
73 #define OSC_HZ				(24 * MHz)
74 #define APLL_HZ				(600 * MHz)
75 #define GPLL_HZ				491520000
76 #define CPLL_HZ				(1200 * MHz)
77 #define ACLK_BUS_HZ			(150 * MHz)
78 #define ACLK_PERI_HZ			(150 * MHz)
79 #define PWM_CLOCK_HZ			(74 * MHz)
80 
81 #define RK3328_PLL_CON(x)		((x) * 0x4)
82 #define RK3328_CLKSEL_CON(x)		((x) * 0x4 + 0x100)
83 #define RK3328_CLKGATE_CON(x)		((x) * 0x4 + 0x200)
84 #define RK3328_MODE_CON			0x80
85 
86 enum {
87 	/* CLKSEL_CON0 */
88 	CLK_BUS_PLL_SEL_CPLL		= 0,
89 	CLK_BUS_PLL_SEL_GPLL		= 1,
90 	CLK_BUS_PLL_SEL_SHIFT		= 13,
91 	CLK_BUS_PLL_SEL_MASK		= 3 << CLK_BUS_PLL_SEL_SHIFT,
92 	ACLK_BUS_DIV_CON_SHIFT		= 8,
93 	ACLK_BUS_DIV_CON_MASK		= 0x1f << ACLK_BUS_DIV_CON_SHIFT,
94 	CORE_CLK_PLL_SEL_SHIFT		= 6,
95 	CORE_CLK_PLL_SEL_MASK		= 3 << CORE_CLK_PLL_SEL_SHIFT,
96 	CORE_CLK_PLL_SEL_APLL		= 0,
97 	CORE_CLK_PLL_SEL_GPLL,
98 	CORE_CLK_PLL_SEL_NPLL		= 3,
99 	CORE_DIV_CON_SHIFT		= 0,
100 	CORE_DIV_CON_MASK		= 0x1f << CORE_DIV_CON_SHIFT,
101 
102 	/* CLKSEL_CON1 */
103 	PCLK_BUS_DIV_CON_SHIFT		= 12,
104 	PCLK_BUS_DIV_CON_MASK		= 0x7 << PCLK_BUS_DIV_CON_SHIFT,
105 	HCLK_BUS_DIV_CON_SHIFT		= 8,
106 	HCLK_BUS_DIV_CON_MASK		= 0x3 << HCLK_BUS_DIV_CON_SHIFT,
107 	CORE_ACLK_DIV_SHIFT		= 4,
108 	CORE_ACLK_DIV_MASK		= 0x07 << CORE_ACLK_DIV_SHIFT,
109 	CORE_DBG_DIV_SHIFT		= 0,
110 	CORE_DBG_DIV_MASK		= 0x0f << CORE_DBG_DIV_SHIFT,
111 
112 	/* CLKSEL_CON26 */
113 	GMAC2PHY_PLL_SEL_SHIFT          = 7,
114 	GMAC2PHY_PLL_SEL_MASK           = 1 << GMAC2PHY_PLL_SEL_SHIFT,
115 	GMAC2PHY_PLL_SEL_CPLL           = 0,
116 	GMAC2PHY_PLL_SEL_GPLL           = 1,
117 	GMAC2PHY_CLK_DIV_MASK           = 0x1f,
118 	GMAC2PHY_CLK_DIV_SHIFT          = 0,
119 
120 	/* CLKSEL_CON27 */
121 	GMAC2IO_PLL_SEL_SHIFT		= 7,
122 	GMAC2IO_PLL_SEL_MASK		= 1 << GMAC2IO_PLL_SEL_SHIFT,
123 	GMAC2IO_PLL_SEL_CPLL		= 0,
124 	GMAC2IO_PLL_SEL_GPLL		= 1,
125 	GMAC2IO_CLK_DIV_MASK		= 0x1f,
126 	GMAC2IO_CLK_DIV_SHIFT		= 0,
127 
128 	/* CLKSEL_CON28 */
129 	CLK_PERI_PLL_SEL_CPLL		= 0,
130 	CLK_PERI_PLL_SEL_GPLL,
131 	CLK_PERI_PLL_SEL_HDMIPHY,
132 	CLK_PERI_PLL_SEL_SHIFT		= 6,
133 	CLK_PERI_PLL_SEL_MASK		= 3 << CLK_PERI_PLL_SEL_SHIFT,
134 	ACLK_PERI_DIV_CON_SHIFT		= 0,
135 	ACLK_PERI_DIV_CON_MASK		= 0x1f,
136 
137 	/* CLKSEL_CON29 */
138 	PCLK_PERI_DIV_CON_SHIFT		= 4,
139 	PCLK_PERI_DIV_CON_MASK		= 0x7 << PCLK_PERI_DIV_CON_SHIFT,
140 	HCLK_PERI_DIV_CON_SHIFT		= 0,
141 	HCLK_PERI_DIV_CON_MASK		= 3 << HCLK_PERI_DIV_CON_SHIFT,
142 
143 	/* CLKSEL_CON20 */
144 	CRYPTO_PLL_SEL_SHIFT		= 7,
145 	CRYPTO_PLL_SEL_MASK		= 0x1 << CRYPTO_PLL_SEL_SHIFT,
146 	CRYPTO_PLL_SEL_CPLL		= 0,
147 	CRYPTO_PLL_SEL_GPLL,
148 	CRYPTO_DIV_SHIFT		= 0,
149 	CRYPTO_DIV_MASK			= 0x7f << CRYPTO_DIV_SHIFT,
150 
151 	/* CLKSEL_CON22 */
152 	CLK_TSADC_DIV_CON_SHIFT		= 0,
153 	CLK_TSADC_DIV_CON_MASK		= 0x3ff,
154 
155 	/* CLKSEL_CON23 */
156 	CLK_SARADC_DIV_CON_SHIFT	= 0,
157 	CLK_SARADC_DIV_CON_MASK		= GENMASK(9, 0),
158 	CLK_SARADC_DIV_CON_WIDTH	= 10,
159 
160 	/* CLKSEL_CON24 */
161 	CLK_PWM_PLL_SEL_CPLL		= 0,
162 	CLK_PWM_PLL_SEL_GPLL,
163 	CLK_PWM_PLL_SEL_SHIFT		= 15,
164 	CLK_PWM_PLL_SEL_MASK		= 1 << CLK_PWM_PLL_SEL_SHIFT,
165 	CLK_PWM_DIV_CON_SHIFT		= 8,
166 	CLK_PWM_DIV_CON_MASK		= 0x7f << CLK_PWM_DIV_CON_SHIFT,
167 
168 	CLK_SPI_PLL_SEL_CPLL		= 0,
169 	CLK_SPI_PLL_SEL_GPLL,
170 	CLK_SPI_PLL_SEL_SHIFT		= 7,
171 	CLK_SPI_PLL_SEL_MASK		= 1 << CLK_SPI_PLL_SEL_SHIFT,
172 	CLK_SPI_DIV_CON_SHIFT		= 0,
173 	CLK_SPI_DIV_CON_MASK		= 0x7f << CLK_SPI_DIV_CON_SHIFT,
174 
175 	/* CLKSEL_CON30 */
176 	CLK_SDMMC_PLL_SEL_CPLL		= 0,
177 	CLK_SDMMC_PLL_SEL_GPLL,
178 	CLK_SDMMC_PLL_SEL_24M,
179 	CLK_SDMMC_PLL_SEL_USBPHY,
180 	CLK_SDMMC_PLL_SHIFT		= 8,
181 	CLK_SDMMC_PLL_MASK		= 0x3 << CLK_SDMMC_PLL_SHIFT,
182 	CLK_SDMMC_DIV_CON_SHIFT          = 0,
183 	CLK_SDMMC_DIV_CON_MASK           = 0xff << CLK_SDMMC_DIV_CON_SHIFT,
184 
185 	/* CLKSEL_CON32 */
186 	CLK_EMMC_PLL_SEL_CPLL		= 0,
187 	CLK_EMMC_PLL_SEL_GPLL,
188 	CLK_EMMC_PLL_SEL_24M,
189 	CLK_EMMC_PLL_SEL_USBPHY,
190 	CLK_EMMC_PLL_SHIFT		= 8,
191 	CLK_EMMC_PLL_MASK		= 0x3 << CLK_EMMC_PLL_SHIFT,
192 	CLK_EMMC_DIV_CON_SHIFT          = 0,
193 	CLK_EMMC_DIV_CON_MASK           = 0xff << CLK_EMMC_DIV_CON_SHIFT,
194 
195 	/* CLKSEL_CON34 */
196 	CLK_I2C_PLL_SEL_CPLL		= 0,
197 	CLK_I2C_PLL_SEL_GPLL,
198 	CLK_I2C_DIV_CON_MASK		= 0x7f,
199 	CLK_I2C_PLL_SEL_MASK		= 1,
200 	CLK_I2C1_PLL_SEL_SHIFT		= 15,
201 	CLK_I2C1_DIV_CON_SHIFT		= 8,
202 	CLK_I2C0_PLL_SEL_SHIFT		= 7,
203 	CLK_I2C0_DIV_CON_SHIFT		= 0,
204 
205 	/* CLKSEL_CON35 */
206 	CLK_I2C3_PLL_SEL_SHIFT		= 15,
207 	CLK_I2C3_DIV_CON_SHIFT		= 8,
208 	CLK_I2C2_PLL_SEL_SHIFT		= 7,
209 	CLK_I2C2_DIV_CON_SHIFT		= 0,
210 
211 	/* CRU_CLK_SEL37_CON */
212 	ACLK_VIO_PLL_SEL_CPLL		= 0,
213 	ACLK_VIO_PLL_SEL_GPLL		= 1,
214 	ACLK_VIO_PLL_SEL_HDMIPHY	= 2,
215 	ACLK_VIO_PLL_SEL_USB480M	= 3,
216 	ACLK_VIO_PLL_SEL_SHIFT		= 6,
217 	ACLK_VIO_PLL_SEL_MASK		= 3 << ACLK_VIO_PLL_SEL_SHIFT,
218 	ACLK_VIO_DIV_CON_SHIFT		= 0,
219 	ACLK_VIO_DIV_CON_MASK		= 0x1f << ACLK_VIO_DIV_CON_SHIFT,
220 	HCLK_VIO_DIV_CON_SHIFT		= 8,
221 	HCLK_VIO_DIV_CON_MASK		= 0x1f << HCLK_VIO_DIV_CON_SHIFT,
222 
223 	/* CRU_CLK_SEL39_CON */
224 	ACLK_VOP_PLL_SEL_CPLL		= 0,
225 	ACLK_VOP_PLL_SEL_GPLL		= 1,
226 	ACLK_VOP_PLL_SEL_HDMIPHY	= 2,
227 	ACLK_VOP_PLL_SEL_USB480M	= 3,
228 	ACLK_VOP_PLL_SEL_SHIFT		= 6,
229 	ACLK_VOP_PLL_SEL_MASK		= 3 << ACLK_VOP_PLL_SEL_SHIFT,
230 	ACLK_VOP_DIV_CON_SHIFT		= 0,
231 	ACLK_VOP_DIV_CON_MASK		= 0x1f << ACLK_VOP_DIV_CON_SHIFT,
232 
233 	/* CRU_CLK_SEL40_CON */
234 	DCLK_LCDC_PLL_SEL_GPLL		= 0,
235 	DCLK_LCDC_PLL_SEL_CPLL		= 1,
236 	DCLK_LCDC_PLL_SEL_SHIFT		= 0,
237 	DCLK_LCDC_PLL_SEL_MASK		= 1 << DCLK_LCDC_PLL_SEL_SHIFT,
238 	DCLK_LCDC_SEL_HDMIPHY		= 0,
239 	DCLK_LCDC_SEL_PLL		= 1,
240 	DCLK_LCDC_SEL_SHIFT		= 1,
241 	DCLK_LCDC_SEL_MASK		= 1 << DCLK_LCDC_SEL_SHIFT,
242 	DCLK_LCDC_DIV_CON_SHIFT		= 8,
243 	DCLK_LCDC_DIV_CON_MASK		= 0xFf << DCLK_LCDC_DIV_CON_SHIFT,
244 };
245 
246 #endif	/* __ASM_ARCH_CRU_RK3328_H_ */
247