1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2022 Fuzhou Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun * Author: Joseph Chen <chenjh@rock-chips.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <clk-uclass.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <syscon.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include <asm/arch/cru_rk3528.h>
13*4882a593Smuzhiyun #include <asm/arch/grf_rk3528.h>
14*4882a593Smuzhiyun #include <asm/arch/hardware.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <dm/lists.h>
17*4882a593Smuzhiyun #include <dt-bindings/clock/rk3528-cru.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun * PLL attention.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * [FRAC PLL]: GPLL, PPLL, DPLL
27*4882a593Smuzhiyun * - frac mode: refdiv can be 1 or 2 only
28*4882a593Smuzhiyun * - int mode: refdiv has no special limit
29*4882a593Smuzhiyun * - VCO range: [950, 3800] MHZ
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * [INT PLL]: CPLL, APLL
32*4882a593Smuzhiyun * - int mode: refdiv can be 1 or 2 only
33*4882a593Smuzhiyun * - VCO range: [475, 1900] MHZ
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun * [PPLL]: normal mode only.
36*4882a593Smuzhiyun *
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun static struct rockchip_pll_rate_table rk3528_pll_rates[] = {
39*4882a593Smuzhiyun /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
40*4882a593Smuzhiyun RK3036_PLL_RATE(1896000000, 1, 79, 1, 1, 1, 0),
41*4882a593Smuzhiyun RK3036_PLL_RATE(1800000000, 1, 75, 1, 1, 1, 0),
42*4882a593Smuzhiyun RK3036_PLL_RATE(1704000000, 1, 71, 1, 1, 1, 0),
43*4882a593Smuzhiyun RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
44*4882a593Smuzhiyun RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
45*4882a593Smuzhiyun RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
46*4882a593Smuzhiyun RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
47*4882a593Smuzhiyun RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
48*4882a593Smuzhiyun RK3036_PLL_RATE(1188000000, 1, 99, 2, 1, 1, 0), /* GPLL */
49*4882a593Smuzhiyun RK3036_PLL_RATE(1092000000, 2, 91, 1, 1, 1, 0),
50*4882a593Smuzhiyun RK3036_PLL_RATE(1008000000, 1, 42, 1, 1, 1, 0),
51*4882a593Smuzhiyun RK3036_PLL_RATE(1000000000, 1, 125, 3, 1, 1, 0), /* PPLL */
52*4882a593Smuzhiyun RK3036_PLL_RATE(996000000, 2, 83, 1, 1, 1, 0), /* CPLL */
53*4882a593Smuzhiyun RK3036_PLL_RATE(960000000, 1, 40, 1, 1, 1, 0),
54*4882a593Smuzhiyun RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
55*4882a593Smuzhiyun RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
56*4882a593Smuzhiyun RK3036_PLL_RATE(600000000, 1, 50, 2, 1, 1, 0),
57*4882a593Smuzhiyun RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0),
58*4882a593Smuzhiyun RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
59*4882a593Smuzhiyun RK3036_PLL_RATE(312000000, 1, 78, 6, 1, 1, 0),
60*4882a593Smuzhiyun RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
61*4882a593Smuzhiyun RK3036_PLL_RATE(96000000, 1, 24, 3, 2, 1, 0),
62*4882a593Smuzhiyun { /* sentinel */ },
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static struct rockchip_pll_clock rk3528_pll_clks[] = {
66*4882a593Smuzhiyun [APLL] = PLL(pll_rk3328, PLL_APLL, RK3528_PLL_CON(0),
67*4882a593Smuzhiyun RK3528_MODE_CON, 0, 10, 0, rk3528_pll_rates),
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun [CPLL] = PLL(pll_rk3328, PLL_CPLL, RK3528_PLL_CON(8),
70*4882a593Smuzhiyun RK3528_MODE_CON, 2, 10, 0, rk3528_pll_rates),
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun [GPLL] = PLL(pll_rk3328, PLL_GPLL, RK3528_PLL_CON(24),
73*4882a593Smuzhiyun RK3528_MODE_CON, 4, 10, 0, rk3528_pll_rates),
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun [PPLL] = PLL(pll_rk3328, PLL_PPLL, RK3528_PCIE_PLL_CON(32),
76*4882a593Smuzhiyun RK3528_MODE_CON, 6, 10, ROCKCHIP_PLL_FIXED_MODE, rk3528_pll_rates),
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun [DPLL] = PLL(pll_rk3328, PLL_DPLL, RK3528_DDRPHY_PLL_CON(16),
79*4882a593Smuzhiyun RK3528_DDRPHY_MODE_CON, 0, 10, 0, rk3528_pll_rates),
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define RK3528_CPUCLK_RATE(_rate, _aclk_m_core, _pclk_dbg) \
83*4882a593Smuzhiyun { \
84*4882a593Smuzhiyun .rate = _rate##U, \
85*4882a593Smuzhiyun .aclk_div = (_aclk_m_core), \
86*4882a593Smuzhiyun .pclk_div = (_pclk_dbg), \
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* sign-off: _aclk_m_core: 550M, _pclk_dbg: 137.5M, */
90*4882a593Smuzhiyun static struct rockchip_cpu_rate_table rk3528_cpu_rates[] = {
91*4882a593Smuzhiyun RK3528_CPUCLK_RATE(1896000000, 1, 13),
92*4882a593Smuzhiyun RK3528_CPUCLK_RATE(1800000000, 1, 12),
93*4882a593Smuzhiyun RK3528_CPUCLK_RATE(1704000000, 1, 11),
94*4882a593Smuzhiyun RK3528_CPUCLK_RATE(1608000000, 1, 11),
95*4882a593Smuzhiyun RK3528_CPUCLK_RATE(1512000000, 1, 11),
96*4882a593Smuzhiyun RK3528_CPUCLK_RATE(1416000000, 1, 9),
97*4882a593Smuzhiyun RK3528_CPUCLK_RATE(1296000000, 1, 8),
98*4882a593Smuzhiyun RK3528_CPUCLK_RATE(1200000000, 1, 8),
99*4882a593Smuzhiyun RK3528_CPUCLK_RATE(1188000000, 1, 8),
100*4882a593Smuzhiyun RK3528_CPUCLK_RATE(1092000000, 1, 7),
101*4882a593Smuzhiyun RK3528_CPUCLK_RATE(1008000000, 1, 6),
102*4882a593Smuzhiyun RK3528_CPUCLK_RATE(1000000000, 1, 6),
103*4882a593Smuzhiyun RK3528_CPUCLK_RATE(996000000, 1, 6),
104*4882a593Smuzhiyun RK3528_CPUCLK_RATE(960000000, 1, 6),
105*4882a593Smuzhiyun RK3528_CPUCLK_RATE(912000000, 1, 6),
106*4882a593Smuzhiyun RK3528_CPUCLK_RATE(816000000, 1, 5),
107*4882a593Smuzhiyun RK3528_CPUCLK_RATE(600000000, 1, 3),
108*4882a593Smuzhiyun RK3528_CPUCLK_RATE(594000000, 1, 3),
109*4882a593Smuzhiyun RK3528_CPUCLK_RATE(408000000, 1, 2),
110*4882a593Smuzhiyun RK3528_CPUCLK_RATE(312000000, 1, 2),
111*4882a593Smuzhiyun RK3528_CPUCLK_RATE(216000000, 1, 1),
112*4882a593Smuzhiyun RK3528_CPUCLK_RATE(96000000, 1, 0),
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
116*4882a593Smuzhiyun #define RK3528_CLK_DUMP(_id, _name) \
117*4882a593Smuzhiyun { \
118*4882a593Smuzhiyun .id = _id, \
119*4882a593Smuzhiyun .name = _name, \
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const struct rk3528_clk_info clks_dump[] = {
123*4882a593Smuzhiyun RK3528_CLK_DUMP(PLL_APLL, "apll"),
124*4882a593Smuzhiyun RK3528_CLK_DUMP(PLL_GPLL, "gpll"),
125*4882a593Smuzhiyun RK3528_CLK_DUMP(PLL_CPLL, "cpll"),
126*4882a593Smuzhiyun RK3528_CLK_DUMP(PLL_DPLL, "dpll"),
127*4882a593Smuzhiyun RK3528_CLK_DUMP(PLL_PPLL, "ppll"),
128*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_MATRIX_50M_SRC, "clk_50m"),
129*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_MATRIX_100M_SRC, "clk_100m"),
130*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_MATRIX_150M_SRC, "clk_150m"),
131*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_MATRIX_200M_SRC, "clk_200m"),
132*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_MATRIX_250M_SRC, "clk_250m"),
133*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_MATRIX_300M_SRC, "clk_300m"),
134*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_MATRIX_339M_SRC, "clk_339m"),
135*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_MATRIX_400M_SRC, "clk_400m"),
136*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_MATRIX_500M_SRC, "clk_500m"),
137*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_MATRIX_600M_SRC, "clk_600m"),
138*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_PPLL_50M_MATRIX, "clk_ppll_50m"),
139*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_PPLL_100M_MATRIX, "clk_ppll_100m"),
140*4882a593Smuzhiyun RK3528_CLK_DUMP(CLK_PPLL_125M_MATRIX, "clk_ppll_125m"),
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun *
146*4882a593Smuzhiyun * rational_best_approximation(31415, 10000,
147*4882a593Smuzhiyun * (1 << 8) - 1, (1 << 5) - 1, &n, &d);
148*4882a593Smuzhiyun *
149*4882a593Smuzhiyun * you may look at given_numerator as a fixed point number,
150*4882a593Smuzhiyun * with the fractional part size described in given_denominator.
151*4882a593Smuzhiyun *
152*4882a593Smuzhiyun * for theoretical background, see:
153*4882a593Smuzhiyun * http://en.wikipedia.org/wiki/Continued_fraction
154*4882a593Smuzhiyun */
rational_best_approximation(unsigned long given_numerator,unsigned long given_denominator,unsigned long max_numerator,unsigned long max_denominator,unsigned long * best_numerator,unsigned long * best_denominator)155*4882a593Smuzhiyun static void rational_best_approximation(unsigned long given_numerator,
156*4882a593Smuzhiyun unsigned long given_denominator,
157*4882a593Smuzhiyun unsigned long max_numerator,
158*4882a593Smuzhiyun unsigned long max_denominator,
159*4882a593Smuzhiyun unsigned long *best_numerator,
160*4882a593Smuzhiyun unsigned long *best_denominator)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun unsigned long n, d, n0, d0, n1, d1;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun n = given_numerator;
165*4882a593Smuzhiyun d = given_denominator;
166*4882a593Smuzhiyun n0 = 0;
167*4882a593Smuzhiyun d1 = 0;
168*4882a593Smuzhiyun n1 = 1;
169*4882a593Smuzhiyun d0 = 1;
170*4882a593Smuzhiyun for (;;) {
171*4882a593Smuzhiyun unsigned long t, a;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (n1 > max_numerator || d1 > max_denominator) {
174*4882a593Smuzhiyun n1 = n0;
175*4882a593Smuzhiyun d1 = d0;
176*4882a593Smuzhiyun break;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun if (d == 0)
179*4882a593Smuzhiyun break;
180*4882a593Smuzhiyun t = d;
181*4882a593Smuzhiyun a = n / d;
182*4882a593Smuzhiyun d = n % d;
183*4882a593Smuzhiyun n = t;
184*4882a593Smuzhiyun t = n0 + a * n1;
185*4882a593Smuzhiyun n0 = n1;
186*4882a593Smuzhiyun n1 = t;
187*4882a593Smuzhiyun t = d0 + a * d1;
188*4882a593Smuzhiyun d0 = d1;
189*4882a593Smuzhiyun d1 = t;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun *best_numerator = n1;
192*4882a593Smuzhiyun *best_denominator = d1;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
rk3528_armclk_set_clk(struct rk3528_clk_priv * priv,ulong new_rate)195*4882a593Smuzhiyun static int rk3528_armclk_set_clk(struct rk3528_clk_priv *priv, ulong new_rate)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun const struct rockchip_cpu_rate_table *rate;
198*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
199*4882a593Smuzhiyun ulong old_rate;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun rate = rockchip_get_cpu_settings(rk3528_cpu_rates, new_rate);
202*4882a593Smuzhiyun if (!rate) {
203*4882a593Smuzhiyun printf("%s unsupported rate\n", __func__);
204*4882a593Smuzhiyun return -EINVAL;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun * set up dependent divisors for DBG and ACLK clocks.
209*4882a593Smuzhiyun */
210*4882a593Smuzhiyun old_rate = rockchip_pll_get_rate(&rk3528_pll_clks[APLL], priv->cru, APLL);
211*4882a593Smuzhiyun if (old_rate > new_rate) {
212*4882a593Smuzhiyun if (rockchip_pll_set_rate(&rk3528_pll_clks[APLL],
213*4882a593Smuzhiyun priv->cru, APLL, new_rate))
214*4882a593Smuzhiyun return -EINVAL;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[40], RK3528_DIV_PCLK_DBG_MASK,
217*4882a593Smuzhiyun rate->pclk_div << RK3528_DIV_PCLK_DBG_SHIFT);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[39], RK3528_DIV_ACLK_M_CORE_MASK,
220*4882a593Smuzhiyun rate->aclk_div << RK3528_DIV_ACLK_M_CORE_SHIFT);
221*4882a593Smuzhiyun } else if (old_rate < new_rate) {
222*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[40], RK3528_DIV_PCLK_DBG_MASK,
223*4882a593Smuzhiyun rate->pclk_div << RK3528_DIV_PCLK_DBG_SHIFT);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[39], RK3528_DIV_ACLK_M_CORE_MASK,
226*4882a593Smuzhiyun rate->aclk_div << RK3528_DIV_ACLK_M_CORE_SHIFT);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (rockchip_pll_set_rate(&rk3528_pll_clks[APLL],
229*4882a593Smuzhiyun priv->cru, APLL, new_rate))
230*4882a593Smuzhiyun return -EINVAL;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
rk3528_ppll_matrix_get_rate(struct rk3528_clk_priv * priv,ulong clk_id)236*4882a593Smuzhiyun static ulong rk3528_ppll_matrix_get_rate(struct rk3528_clk_priv *priv,
237*4882a593Smuzhiyun ulong clk_id)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
240*4882a593Smuzhiyun u32 div, mask, shift;
241*4882a593Smuzhiyun void *reg;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun switch (clk_id) {
244*4882a593Smuzhiyun case CLK_PPLL_50M_MATRIX:
245*4882a593Smuzhiyun case CLK_GMAC1_RMII_VPU:
246*4882a593Smuzhiyun mask = PCIE_CLK_MATRIX_50M_SRC_DIV_MASK;
247*4882a593Smuzhiyun shift = PCIE_CLK_MATRIX_50M_SRC_DIV_SHIFT;
248*4882a593Smuzhiyun reg = &cru->pcieclksel_con[1];
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun case CLK_PPLL_100M_MATRIX:
252*4882a593Smuzhiyun mask = PCIE_CLK_MATRIX_100M_SRC_DIV_MASK;
253*4882a593Smuzhiyun shift = PCIE_CLK_MATRIX_100M_SRC_DIV_SHIFT;
254*4882a593Smuzhiyun reg = &cru->pcieclksel_con[1];
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun case CLK_PPLL_125M_MATRIX:
258*4882a593Smuzhiyun case CLK_GMAC1_SRC_VPU:
259*4882a593Smuzhiyun mask = CLK_MATRIX_125M_SRC_DIV_MASK;
260*4882a593Smuzhiyun shift = CLK_MATRIX_125M_SRC_DIV_SHIFT;
261*4882a593Smuzhiyun reg = &cru->clksel_con[60];
262*4882a593Smuzhiyun break;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun case CLK_GMAC1_VPU_25M:
265*4882a593Smuzhiyun mask = CLK_MATRIX_25M_SRC_DIV_MASK;
266*4882a593Smuzhiyun shift = CLK_MATRIX_25M_SRC_DIV_SHIFT;
267*4882a593Smuzhiyun reg = &cru->clksel_con[60];
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun default:
270*4882a593Smuzhiyun return -ENOENT;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun div = (readl(reg) & mask) >> shift;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return DIV_TO_RATE(priv->ppll_hz, div);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
rk3528_ppll_matrix_set_rate(struct rk3528_clk_priv * priv,ulong clk_id,ulong rate)278*4882a593Smuzhiyun static ulong rk3528_ppll_matrix_set_rate(struct rk3528_clk_priv *priv,
279*4882a593Smuzhiyun ulong clk_id, ulong rate)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
282*4882a593Smuzhiyun u32 id, div, mask, shift;
283*4882a593Smuzhiyun u8 is_pciecru = 0;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun switch (clk_id) {
286*4882a593Smuzhiyun case CLK_PPLL_50M_MATRIX:
287*4882a593Smuzhiyun id = 1;
288*4882a593Smuzhiyun mask = PCIE_CLK_MATRIX_50M_SRC_DIV_MASK;
289*4882a593Smuzhiyun shift = PCIE_CLK_MATRIX_50M_SRC_DIV_SHIFT;
290*4882a593Smuzhiyun is_pciecru = 1;
291*4882a593Smuzhiyun break;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun case CLK_PPLL_100M_MATRIX:
294*4882a593Smuzhiyun id = 1;
295*4882a593Smuzhiyun mask = PCIE_CLK_MATRIX_100M_SRC_DIV_MASK;
296*4882a593Smuzhiyun shift = PCIE_CLK_MATRIX_100M_SRC_DIV_SHIFT;
297*4882a593Smuzhiyun is_pciecru = 1;
298*4882a593Smuzhiyun break;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun case CLK_PPLL_125M_MATRIX:
301*4882a593Smuzhiyun id = 60;
302*4882a593Smuzhiyun mask = CLK_MATRIX_125M_SRC_DIV_MASK;
303*4882a593Smuzhiyun shift = CLK_MATRIX_125M_SRC_DIV_SHIFT;
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun case CLK_GMAC1_VPU_25M:
306*4882a593Smuzhiyun id = 60;
307*4882a593Smuzhiyun mask = CLK_MATRIX_25M_SRC_DIV_MASK;
308*4882a593Smuzhiyun shift = CLK_MATRIX_25M_SRC_DIV_SHIFT;
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun default:
311*4882a593Smuzhiyun return -ENOENT;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun div = DIV_ROUND_UP(priv->ppll_hz, rate);
315*4882a593Smuzhiyun if (is_pciecru)
316*4882a593Smuzhiyun rk_clrsetreg(&cru->pcieclksel_con[id], mask, (div - 1) << shift);
317*4882a593Smuzhiyun else
318*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[id], mask, (div - 1) << shift);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return rk3528_ppll_matrix_get_rate(priv, clk_id);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
rk3528_cgpll_matrix_get_rate(struct rk3528_clk_priv * priv,ulong clk_id)323*4882a593Smuzhiyun static ulong rk3528_cgpll_matrix_get_rate(struct rk3528_clk_priv *priv,
324*4882a593Smuzhiyun ulong clk_id)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
327*4882a593Smuzhiyun u32 sel, div, mask, shift, con;
328*4882a593Smuzhiyun u32 sel_mask = 0, sel_shift;
329*4882a593Smuzhiyun u8 is_gpll_parent = 1;
330*4882a593Smuzhiyun u8 is_halfdiv = 0;
331*4882a593Smuzhiyun ulong prate;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun switch (clk_id) {
334*4882a593Smuzhiyun case CLK_MATRIX_50M_SRC:
335*4882a593Smuzhiyun con = 0;
336*4882a593Smuzhiyun mask = CLK_MATRIX_50M_SRC_DIV_MASK;
337*4882a593Smuzhiyun shift = CLK_MATRIX_50M_SRC_DIV_SHIFT;
338*4882a593Smuzhiyun is_gpll_parent = 0;
339*4882a593Smuzhiyun break;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun case CLK_MATRIX_100M_SRC:
342*4882a593Smuzhiyun con = 0;
343*4882a593Smuzhiyun mask = CLK_MATRIX_100M_SRC_DIV_MASK;
344*4882a593Smuzhiyun shift = CLK_MATRIX_100M_SRC_DIV_SHIFT;
345*4882a593Smuzhiyun is_gpll_parent = 0;
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun case CLK_MATRIX_150M_SRC:
349*4882a593Smuzhiyun con = 1;
350*4882a593Smuzhiyun mask = CLK_MATRIX_150M_SRC_DIV_MASK;
351*4882a593Smuzhiyun shift = CLK_MATRIX_150M_SRC_DIV_SHIFT;
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun case CLK_MATRIX_200M_SRC:
355*4882a593Smuzhiyun con = 1;
356*4882a593Smuzhiyun mask = CLK_MATRIX_200M_SRC_DIV_MASK;
357*4882a593Smuzhiyun shift = CLK_MATRIX_200M_SRC_DIV_SHIFT;
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun case CLK_MATRIX_250M_SRC:
361*4882a593Smuzhiyun con = 1;
362*4882a593Smuzhiyun mask = CLK_MATRIX_250M_SRC_DIV_MASK;
363*4882a593Smuzhiyun shift = CLK_MATRIX_250M_SRC_DIV_SHIFT;
364*4882a593Smuzhiyun sel_mask = CLK_MATRIX_250M_SRC_SEL_MASK;
365*4882a593Smuzhiyun sel_shift = CLK_MATRIX_250M_SRC_SEL_SHIFT;
366*4882a593Smuzhiyun break;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun case CLK_MATRIX_300M_SRC:
369*4882a593Smuzhiyun con = 2;
370*4882a593Smuzhiyun mask = CLK_MATRIX_300M_SRC_DIV_MASK;
371*4882a593Smuzhiyun shift = CLK_MATRIX_300M_SRC_DIV_SHIFT;
372*4882a593Smuzhiyun break;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun case CLK_MATRIX_339M_SRC:
375*4882a593Smuzhiyun con = 2;
376*4882a593Smuzhiyun mask = CLK_MATRIX_339M_SRC_DIV_MASK;
377*4882a593Smuzhiyun shift = CLK_MATRIX_339M_SRC_DIV_SHIFT;
378*4882a593Smuzhiyun is_halfdiv = 1;
379*4882a593Smuzhiyun break;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun case CLK_MATRIX_400M_SRC:
382*4882a593Smuzhiyun con = 2;
383*4882a593Smuzhiyun mask = CLK_MATRIX_400M_SRC_DIV_MASK;
384*4882a593Smuzhiyun shift = CLK_MATRIX_400M_SRC_DIV_SHIFT;
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun case CLK_MATRIX_500M_SRC:
388*4882a593Smuzhiyun con = 3;
389*4882a593Smuzhiyun mask = CLK_MATRIX_500M_SRC_DIV_MASK;
390*4882a593Smuzhiyun shift = CLK_MATRIX_500M_SRC_DIV_SHIFT;
391*4882a593Smuzhiyun sel_mask = CLK_MATRIX_500M_SRC_SEL_MASK;
392*4882a593Smuzhiyun sel_shift = CLK_MATRIX_500M_SRC_SEL_SHIFT;
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun case CLK_MATRIX_600M_SRC:
396*4882a593Smuzhiyun con = 4;
397*4882a593Smuzhiyun mask = CLK_MATRIX_600M_SRC_DIV_MASK;
398*4882a593Smuzhiyun shift = CLK_MATRIX_600M_SRC_DIV_SHIFT;
399*4882a593Smuzhiyun break;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun case ACLK_BUS_VOPGL_ROOT:
402*4882a593Smuzhiyun case ACLK_BUS_VOPGL_BIU:
403*4882a593Smuzhiyun con = 43;
404*4882a593Smuzhiyun mask = ACLK_BUS_VOPGL_ROOT_DIV_MASK;
405*4882a593Smuzhiyun shift = ACLK_BUS_VOPGL_ROOT_DIV_SHIFT;
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun default:
409*4882a593Smuzhiyun return -ENOENT;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (sel_mask) {
413*4882a593Smuzhiyun sel = (readl(&cru->clksel_con[con]) & sel_mask) >> sel_shift;
414*4882a593Smuzhiyun if (sel == CLK_MATRIX_250M_SRC_SEL_CLK_GPLL_MUX) // TODO
415*4882a593Smuzhiyun prate = priv->gpll_hz;
416*4882a593Smuzhiyun else
417*4882a593Smuzhiyun prate = priv->cpll_hz;
418*4882a593Smuzhiyun } else {
419*4882a593Smuzhiyun if (is_gpll_parent)
420*4882a593Smuzhiyun prate = priv->gpll_hz;
421*4882a593Smuzhiyun else
422*4882a593Smuzhiyun prate = priv->cpll_hz;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun div = (readl(&cru->clksel_con[con]) & mask) >> shift;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* NOTE: '-1' to balance the DIV_TO_RATE() 'div+1' */
428*4882a593Smuzhiyun return is_halfdiv ? DIV_TO_RATE(prate * 2, (3 + 2 * div) - 1) : DIV_TO_RATE(prate, div);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
rk3528_cgpll_matrix_set_rate(struct rk3528_clk_priv * priv,ulong clk_id,ulong rate)431*4882a593Smuzhiyun static ulong rk3528_cgpll_matrix_set_rate(struct rk3528_clk_priv *priv,
432*4882a593Smuzhiyun ulong clk_id, ulong rate)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
435*4882a593Smuzhiyun u32 sel, div, mask, shift, con;
436*4882a593Smuzhiyun u32 sel_mask = 0, sel_shift;
437*4882a593Smuzhiyun u8 is_gpll_parent = 1;
438*4882a593Smuzhiyun u8 is_halfdiv = 0;
439*4882a593Smuzhiyun ulong prate = 0;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun switch (clk_id) {
442*4882a593Smuzhiyun case CLK_MATRIX_50M_SRC:
443*4882a593Smuzhiyun con = 0;
444*4882a593Smuzhiyun mask = CLK_MATRIX_50M_SRC_DIV_MASK;
445*4882a593Smuzhiyun shift = CLK_MATRIX_50M_SRC_DIV_SHIFT;
446*4882a593Smuzhiyun is_gpll_parent = 0;
447*4882a593Smuzhiyun break;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun case CLK_MATRIX_100M_SRC:
450*4882a593Smuzhiyun con = 0;
451*4882a593Smuzhiyun mask = CLK_MATRIX_100M_SRC_DIV_MASK;
452*4882a593Smuzhiyun shift = CLK_MATRIX_100M_SRC_DIV_SHIFT;
453*4882a593Smuzhiyun is_gpll_parent = 0;
454*4882a593Smuzhiyun break;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun case CLK_MATRIX_150M_SRC:
457*4882a593Smuzhiyun con = 1;
458*4882a593Smuzhiyun mask = CLK_MATRIX_150M_SRC_DIV_MASK;
459*4882a593Smuzhiyun shift = CLK_MATRIX_150M_SRC_DIV_SHIFT;
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun case CLK_MATRIX_200M_SRC:
463*4882a593Smuzhiyun con = 1;
464*4882a593Smuzhiyun mask = CLK_MATRIX_200M_SRC_DIV_MASK;
465*4882a593Smuzhiyun shift = CLK_MATRIX_200M_SRC_DIV_SHIFT;
466*4882a593Smuzhiyun break;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun case CLK_MATRIX_250M_SRC:
469*4882a593Smuzhiyun con = 1;
470*4882a593Smuzhiyun mask = CLK_MATRIX_250M_SRC_DIV_MASK;
471*4882a593Smuzhiyun shift = CLK_MATRIX_250M_SRC_DIV_SHIFT;
472*4882a593Smuzhiyun sel_mask = CLK_MATRIX_250M_SRC_SEL_MASK;
473*4882a593Smuzhiyun sel_shift = CLK_MATRIX_250M_SRC_SEL_SHIFT;
474*4882a593Smuzhiyun break;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun case CLK_MATRIX_300M_SRC:
477*4882a593Smuzhiyun con = 2;
478*4882a593Smuzhiyun mask = CLK_MATRIX_300M_SRC_DIV_MASK;
479*4882a593Smuzhiyun shift = CLK_MATRIX_300M_SRC_DIV_SHIFT;
480*4882a593Smuzhiyun break;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun case CLK_MATRIX_339M_SRC:
483*4882a593Smuzhiyun con = 2;
484*4882a593Smuzhiyun mask = CLK_MATRIX_339M_SRC_DIV_MASK;
485*4882a593Smuzhiyun shift = CLK_MATRIX_339M_SRC_DIV_SHIFT;
486*4882a593Smuzhiyun is_halfdiv = 1;
487*4882a593Smuzhiyun break;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun case CLK_MATRIX_400M_SRC:
490*4882a593Smuzhiyun con = 2;
491*4882a593Smuzhiyun mask = CLK_MATRIX_400M_SRC_DIV_MASK;
492*4882a593Smuzhiyun shift = CLK_MATRIX_400M_SRC_DIV_SHIFT;
493*4882a593Smuzhiyun break;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun case CLK_MATRIX_500M_SRC:
496*4882a593Smuzhiyun con = 3;
497*4882a593Smuzhiyun mask = CLK_MATRIX_500M_SRC_DIV_MASK;
498*4882a593Smuzhiyun shift = CLK_MATRIX_500M_SRC_DIV_SHIFT;
499*4882a593Smuzhiyun sel_mask = CLK_MATRIX_500M_SRC_SEL_MASK;
500*4882a593Smuzhiyun sel_shift = CLK_MATRIX_500M_SRC_SEL_SHIFT;
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun case CLK_MATRIX_600M_SRC:
504*4882a593Smuzhiyun con = 4;
505*4882a593Smuzhiyun mask = CLK_MATRIX_600M_SRC_DIV_MASK;
506*4882a593Smuzhiyun shift = CLK_MATRIX_600M_SRC_DIV_SHIFT;
507*4882a593Smuzhiyun break;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun case ACLK_BUS_VOPGL_ROOT:
510*4882a593Smuzhiyun case ACLK_BUS_VOPGL_BIU:
511*4882a593Smuzhiyun con = 43;
512*4882a593Smuzhiyun mask = ACLK_BUS_VOPGL_ROOT_DIV_MASK;
513*4882a593Smuzhiyun shift = ACLK_BUS_VOPGL_ROOT_DIV_SHIFT;
514*4882a593Smuzhiyun break;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun default:
517*4882a593Smuzhiyun return -ENOENT;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if (sel_mask) {
521*4882a593Smuzhiyun if (priv->gpll_hz % rate == 0) {
522*4882a593Smuzhiyun sel = CLK_MATRIX_250M_SRC_SEL_CLK_GPLL_MUX; // TODO
523*4882a593Smuzhiyun prate = priv->gpll_hz;
524*4882a593Smuzhiyun } else {
525*4882a593Smuzhiyun sel = CLK_MATRIX_250M_SRC_SEL_CLK_CPLL_MUX;
526*4882a593Smuzhiyun prate = priv->cpll_hz;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun } else {
529*4882a593Smuzhiyun if (is_gpll_parent)
530*4882a593Smuzhiyun prate = priv->gpll_hz;
531*4882a593Smuzhiyun else
532*4882a593Smuzhiyun prate = priv->cpll_hz;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun if (is_halfdiv)
536*4882a593Smuzhiyun /* NOTE: '+1' to balance the following rk_clrsetreg() 'div-1' */
537*4882a593Smuzhiyun div = DIV_ROUND_UP((prate * 2) - (3 * rate), 2 * rate) + 1;
538*4882a593Smuzhiyun else
539*4882a593Smuzhiyun div = DIV_ROUND_UP(prate, rate);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[con], mask, (div - 1) << shift);
542*4882a593Smuzhiyun if (sel_mask)
543*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[con], sel_mask, sel << sel_shift);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun return rk3528_cgpll_matrix_get_rate(priv, clk_id);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
rk3528_i2c_get_clk(struct rk3528_clk_priv * priv,ulong clk_id)548*4882a593Smuzhiyun static ulong rk3528_i2c_get_clk(struct rk3528_clk_priv *priv, ulong clk_id)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
551*4882a593Smuzhiyun u32 id, sel, con, mask, shift;
552*4882a593Smuzhiyun u8 is_pmucru = 0;
553*4882a593Smuzhiyun ulong rate;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun switch (clk_id) {
556*4882a593Smuzhiyun case CLK_I2C0:
557*4882a593Smuzhiyun id = 79;
558*4882a593Smuzhiyun mask = CLK_I2C0_SEL_MASK;
559*4882a593Smuzhiyun shift = CLK_I2C0_SEL_SHIFT;
560*4882a593Smuzhiyun break;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun case CLK_I2C1:
563*4882a593Smuzhiyun id = 79;
564*4882a593Smuzhiyun mask = CLK_I2C1_SEL_MASK;
565*4882a593Smuzhiyun shift = CLK_I2C1_SEL_SHIFT;
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun case CLK_I2C2:
569*4882a593Smuzhiyun id = 0;
570*4882a593Smuzhiyun mask = CLK_I2C2_SEL_MASK;
571*4882a593Smuzhiyun shift = CLK_I2C2_SEL_SHIFT;
572*4882a593Smuzhiyun is_pmucru = 1;
573*4882a593Smuzhiyun break;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun case CLK_I2C3:
576*4882a593Smuzhiyun id = 63;
577*4882a593Smuzhiyun mask = CLK_I2C3_SEL_MASK;
578*4882a593Smuzhiyun shift = CLK_I2C3_SEL_SHIFT;
579*4882a593Smuzhiyun break;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun case CLK_I2C4:
582*4882a593Smuzhiyun id = 85;
583*4882a593Smuzhiyun mask = CLK_I2C4_SEL_MASK;
584*4882a593Smuzhiyun shift = CLK_I2C4_SEL_SHIFT;
585*4882a593Smuzhiyun break;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun case CLK_I2C5:
588*4882a593Smuzhiyun id = 63;
589*4882a593Smuzhiyun mask = CLK_I2C5_SEL_MASK;
590*4882a593Smuzhiyun shift = CLK_I2C5_SEL_SHIFT;
591*4882a593Smuzhiyun break;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun case CLK_I2C6:
594*4882a593Smuzhiyun id = 64;
595*4882a593Smuzhiyun mask = CLK_I2C6_SEL_MASK;
596*4882a593Smuzhiyun shift = CLK_I2C6_SEL_SHIFT;
597*4882a593Smuzhiyun break;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun case CLK_I2C7:
600*4882a593Smuzhiyun id = 86;
601*4882a593Smuzhiyun mask = CLK_I2C7_SEL_MASK;
602*4882a593Smuzhiyun shift = CLK_I2C7_SEL_SHIFT;
603*4882a593Smuzhiyun break;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun default:
606*4882a593Smuzhiyun return -ENOENT;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (is_pmucru)
610*4882a593Smuzhiyun con = readl(&cru->pmuclksel_con[id]);
611*4882a593Smuzhiyun else
612*4882a593Smuzhiyun con = readl(&cru->clksel_con[id]);
613*4882a593Smuzhiyun sel = (con & mask) >> shift;
614*4882a593Smuzhiyun if (sel == CLK_I2C3_SEL_CLK_MATRIX_200M_SRC)
615*4882a593Smuzhiyun rate = 200 * MHz;
616*4882a593Smuzhiyun else if (sel == CLK_I2C3_SEL_CLK_MATRIX_100M_SRC)
617*4882a593Smuzhiyun rate = 100 * MHz;
618*4882a593Smuzhiyun else if (sel == CLK_I2C3_SEL_CLK_MATRIX_50M_SRC)
619*4882a593Smuzhiyun rate = 50 * MHz;
620*4882a593Smuzhiyun else
621*4882a593Smuzhiyun rate = OSC_HZ;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun return rate;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
rk3528_i2c_set_clk(struct rk3528_clk_priv * priv,ulong clk_id,ulong rate)626*4882a593Smuzhiyun static ulong rk3528_i2c_set_clk(struct rk3528_clk_priv *priv, ulong clk_id,
627*4882a593Smuzhiyun ulong rate)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
630*4882a593Smuzhiyun u32 id, sel, mask, shift;
631*4882a593Smuzhiyun u8 is_pmucru = 0;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun if (rate == 200 * MHz)
634*4882a593Smuzhiyun sel = CLK_I2C3_SEL_CLK_MATRIX_200M_SRC;
635*4882a593Smuzhiyun else if (rate == 100 * MHz)
636*4882a593Smuzhiyun sel = CLK_I2C3_SEL_CLK_MATRIX_100M_SRC;
637*4882a593Smuzhiyun else if (rate == 50 * MHz)
638*4882a593Smuzhiyun sel = CLK_I2C3_SEL_CLK_MATRIX_50M_SRC;
639*4882a593Smuzhiyun else
640*4882a593Smuzhiyun sel = CLK_I2C3_SEL_XIN_OSC0_FUNC;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun switch (clk_id) {
643*4882a593Smuzhiyun case CLK_I2C0:
644*4882a593Smuzhiyun id = 79;
645*4882a593Smuzhiyun mask = CLK_I2C0_SEL_MASK;
646*4882a593Smuzhiyun shift = CLK_I2C0_SEL_SHIFT;
647*4882a593Smuzhiyun break;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun case CLK_I2C1:
650*4882a593Smuzhiyun id = 79;
651*4882a593Smuzhiyun mask = CLK_I2C1_SEL_MASK;
652*4882a593Smuzhiyun shift = CLK_I2C1_SEL_SHIFT;
653*4882a593Smuzhiyun break;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun case CLK_I2C2:
656*4882a593Smuzhiyun id = 0;
657*4882a593Smuzhiyun mask = CLK_I2C2_SEL_MASK;
658*4882a593Smuzhiyun shift = CLK_I2C2_SEL_SHIFT;
659*4882a593Smuzhiyun is_pmucru = 1;
660*4882a593Smuzhiyun break;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun case CLK_I2C3:
663*4882a593Smuzhiyun id = 63;
664*4882a593Smuzhiyun mask = CLK_I2C3_SEL_MASK;
665*4882a593Smuzhiyun shift = CLK_I2C3_SEL_SHIFT;
666*4882a593Smuzhiyun break;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun case CLK_I2C4:
669*4882a593Smuzhiyun id = 85;
670*4882a593Smuzhiyun mask = CLK_I2C4_SEL_MASK;
671*4882a593Smuzhiyun shift = CLK_I2C4_SEL_SHIFT;
672*4882a593Smuzhiyun break;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun case CLK_I2C5:
675*4882a593Smuzhiyun id = 63;
676*4882a593Smuzhiyun mask = CLK_I2C5_SEL_MASK;
677*4882a593Smuzhiyun shift = CLK_I2C5_SEL_SHIFT;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun case CLK_I2C6:
680*4882a593Smuzhiyun id = 64;
681*4882a593Smuzhiyun mask = CLK_I2C6_SEL_MASK;
682*4882a593Smuzhiyun shift = CLK_I2C6_SEL_SHIFT;
683*4882a593Smuzhiyun break;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun case CLK_I2C7:
686*4882a593Smuzhiyun id = 86;
687*4882a593Smuzhiyun mask = CLK_I2C7_SEL_MASK;
688*4882a593Smuzhiyun shift = CLK_I2C7_SEL_SHIFT;
689*4882a593Smuzhiyun break;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun default:
692*4882a593Smuzhiyun return -ENOENT;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (is_pmucru)
696*4882a593Smuzhiyun rk_clrsetreg(&cru->pmuclksel_con[id], mask, sel << shift);
697*4882a593Smuzhiyun else
698*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[id], mask, sel << shift);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun return rk3528_i2c_get_clk(priv, clk_id);
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
rk3528_spi_get_clk(struct rk3528_clk_priv * priv,ulong clk_id)703*4882a593Smuzhiyun static ulong rk3528_spi_get_clk(struct rk3528_clk_priv *priv, ulong clk_id)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
706*4882a593Smuzhiyun u32 id, sel, con, mask, shift;
707*4882a593Smuzhiyun ulong rate;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun switch (clk_id) {
710*4882a593Smuzhiyun case CLK_SPI0:
711*4882a593Smuzhiyun id = 79;
712*4882a593Smuzhiyun mask = CLK_SPI0_SEL_MASK;
713*4882a593Smuzhiyun shift = CLK_SPI0_SEL_SHIFT;
714*4882a593Smuzhiyun break;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun case CLK_SPI1:
717*4882a593Smuzhiyun id = 63;
718*4882a593Smuzhiyun mask = CLK_SPI1_SEL_MASK;
719*4882a593Smuzhiyun shift = CLK_SPI1_SEL_SHIFT;
720*4882a593Smuzhiyun break;
721*4882a593Smuzhiyun default:
722*4882a593Smuzhiyun return -ENOENT;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun con = readl(&cru->clksel_con[id]);
726*4882a593Smuzhiyun sel = (con & mask) >> shift;
727*4882a593Smuzhiyun if (sel == CLK_SPI1_SEL_CLK_MATRIX_200M_SRC)
728*4882a593Smuzhiyun rate = 200 * MHz;
729*4882a593Smuzhiyun else if (sel == CLK_SPI1_SEL_CLK_MATRIX_100M_SRC)
730*4882a593Smuzhiyun rate = 100 * MHz;
731*4882a593Smuzhiyun else if (sel == CLK_SPI1_SEL_CLK_MATRIX_50M_SRC)
732*4882a593Smuzhiyun rate = 50 * MHz;
733*4882a593Smuzhiyun else
734*4882a593Smuzhiyun rate = OSC_HZ;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun return rate;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
rk3528_spi_set_clk(struct rk3528_clk_priv * priv,ulong clk_id,ulong rate)739*4882a593Smuzhiyun static ulong rk3528_spi_set_clk(struct rk3528_clk_priv *priv,
740*4882a593Smuzhiyun ulong clk_id, ulong rate)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
743*4882a593Smuzhiyun u32 id, sel, mask, shift;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun if (rate == 200 * MHz)
746*4882a593Smuzhiyun sel = CLK_SPI1_SEL_CLK_MATRIX_200M_SRC;
747*4882a593Smuzhiyun else if (rate == 100 * MHz)
748*4882a593Smuzhiyun sel = CLK_SPI1_SEL_CLK_MATRIX_100M_SRC;
749*4882a593Smuzhiyun else if (rate == 50 * MHz)
750*4882a593Smuzhiyun sel = CLK_SPI1_SEL_CLK_MATRIX_50M_SRC;
751*4882a593Smuzhiyun else
752*4882a593Smuzhiyun sel = CLK_SPI1_SEL_XIN_OSC0_FUNC;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun switch (clk_id) {
755*4882a593Smuzhiyun case CLK_SPI0:
756*4882a593Smuzhiyun id = 79;
757*4882a593Smuzhiyun mask = CLK_SPI0_SEL_MASK;
758*4882a593Smuzhiyun shift = CLK_SPI0_SEL_SHIFT;
759*4882a593Smuzhiyun break;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun case CLK_SPI1:
762*4882a593Smuzhiyun id = 63;
763*4882a593Smuzhiyun mask = CLK_SPI1_SEL_MASK;
764*4882a593Smuzhiyun shift = CLK_SPI1_SEL_SHIFT;
765*4882a593Smuzhiyun break;
766*4882a593Smuzhiyun default:
767*4882a593Smuzhiyun return -ENOENT;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[id], mask, sel << shift);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun return rk3528_spi_get_clk(priv, clk_id);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
rk3528_pwm_get_clk(struct rk3528_clk_priv * priv,ulong clk_id)775*4882a593Smuzhiyun static ulong rk3528_pwm_get_clk(struct rk3528_clk_priv *priv, ulong clk_id)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
778*4882a593Smuzhiyun u32 id, sel, con, mask, shift;
779*4882a593Smuzhiyun ulong rate;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun switch (clk_id) {
782*4882a593Smuzhiyun case CLK_PWM0:
783*4882a593Smuzhiyun id = 44;
784*4882a593Smuzhiyun mask = CLK_PWM0_SEL_MASK;
785*4882a593Smuzhiyun shift = CLK_PWM0_SEL_SHIFT;
786*4882a593Smuzhiyun break;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun case CLK_PWM1:
789*4882a593Smuzhiyun id = 44;
790*4882a593Smuzhiyun mask = CLK_PWM1_SEL_MASK;
791*4882a593Smuzhiyun shift = CLK_PWM1_SEL_SHIFT;
792*4882a593Smuzhiyun break;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun default:
795*4882a593Smuzhiyun return -ENOENT;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun con = readl(&cru->clksel_con[id]);
799*4882a593Smuzhiyun sel = (con & mask) >> shift;
800*4882a593Smuzhiyun if (sel == CLK_PWM0_SEL_CLK_MATRIX_100M_SRC)
801*4882a593Smuzhiyun rate = 100 * MHz;
802*4882a593Smuzhiyun if (sel == CLK_PWM0_SEL_CLK_MATRIX_50M_SRC)
803*4882a593Smuzhiyun rate = 50 * MHz;
804*4882a593Smuzhiyun else
805*4882a593Smuzhiyun rate = OSC_HZ;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun return rate;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
rk3528_pwm_set_clk(struct rk3528_clk_priv * priv,ulong clk_id,ulong rate)810*4882a593Smuzhiyun static ulong rk3528_pwm_set_clk(struct rk3528_clk_priv *priv,
811*4882a593Smuzhiyun ulong clk_id, ulong rate)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
814*4882a593Smuzhiyun u32 id, sel, mask, shift;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (rate == 100 * MHz)
817*4882a593Smuzhiyun sel = CLK_PWM0_SEL_CLK_MATRIX_100M_SRC;
818*4882a593Smuzhiyun else if (rate == 50 * MHz)
819*4882a593Smuzhiyun sel = CLK_PWM0_SEL_CLK_MATRIX_50M_SRC;
820*4882a593Smuzhiyun else
821*4882a593Smuzhiyun sel = CLK_PWM0_SEL_XIN_OSC0_FUNC;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun switch (clk_id) {
824*4882a593Smuzhiyun case CLK_PWM0:
825*4882a593Smuzhiyun id = 44;
826*4882a593Smuzhiyun mask = CLK_PWM0_SEL_MASK;
827*4882a593Smuzhiyun shift = CLK_PWM0_SEL_SHIFT;
828*4882a593Smuzhiyun break;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun case CLK_PWM1:
831*4882a593Smuzhiyun id = 44;
832*4882a593Smuzhiyun mask = CLK_PWM1_SEL_MASK;
833*4882a593Smuzhiyun shift = CLK_PWM1_SEL_SHIFT;
834*4882a593Smuzhiyun break;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun default:
837*4882a593Smuzhiyun return -ENOENT;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[id], mask, sel << shift);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return rk3528_pwm_get_clk(priv, clk_id);
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
rk3528_adc_get_clk(struct rk3528_clk_priv * priv,ulong clk_id)845*4882a593Smuzhiyun static ulong rk3528_adc_get_clk(struct rk3528_clk_priv *priv, ulong clk_id)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
848*4882a593Smuzhiyun u32 div, con;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun con = readl(&cru->clksel_con[74]);
851*4882a593Smuzhiyun switch (clk_id) {
852*4882a593Smuzhiyun case CLK_SARADC:
853*4882a593Smuzhiyun div = (con & CLK_SARADC_DIV_MASK) >>
854*4882a593Smuzhiyun CLK_SARADC_DIV_SHIFT;
855*4882a593Smuzhiyun break;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun case CLK_TSADC_TSEN:
858*4882a593Smuzhiyun div = (con & CLK_TSADC_TSEN_DIV_MASK) >>
859*4882a593Smuzhiyun CLK_TSADC_TSEN_DIV_SHIFT;
860*4882a593Smuzhiyun break;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun case CLK_TSADC:
863*4882a593Smuzhiyun div = (con & CLK_TSADC_DIV_MASK) >>
864*4882a593Smuzhiyun CLK_TSADC_DIV_SHIFT;
865*4882a593Smuzhiyun break;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun default:
868*4882a593Smuzhiyun return -ENOENT;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun return DIV_TO_RATE(OSC_HZ, div);
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
rk3528_adc_set_clk(struct rk3528_clk_priv * priv,ulong clk_id,ulong rate)874*4882a593Smuzhiyun static ulong rk3528_adc_set_clk(struct rk3528_clk_priv *priv,
875*4882a593Smuzhiyun ulong clk_id, ulong rate)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
878*4882a593Smuzhiyun u32 div, mask, shift;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun switch (clk_id) {
881*4882a593Smuzhiyun case CLK_SARADC:
882*4882a593Smuzhiyun mask = CLK_SARADC_DIV_MASK;
883*4882a593Smuzhiyun shift = CLK_SARADC_DIV_SHIFT;
884*4882a593Smuzhiyun break;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun case CLK_TSADC_TSEN:
887*4882a593Smuzhiyun mask = CLK_TSADC_TSEN_DIV_MASK;
888*4882a593Smuzhiyun shift = CLK_TSADC_TSEN_DIV_SHIFT;
889*4882a593Smuzhiyun break;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun case CLK_TSADC:
892*4882a593Smuzhiyun mask = CLK_TSADC_DIV_MASK;
893*4882a593Smuzhiyun shift = CLK_TSADC_DIV_SHIFT;
894*4882a593Smuzhiyun break;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun default:
897*4882a593Smuzhiyun return -ENOENT;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun div = DIV_ROUND_UP(OSC_HZ, rate);
901*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[74], mask, (div - 1) << shift);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun return rk3528_adc_get_clk(priv, clk_id);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
rk3528_sdmmc_get_clk(struct rk3528_clk_priv * priv,ulong clk_id)906*4882a593Smuzhiyun static ulong rk3528_sdmmc_get_clk(struct rk3528_clk_priv *priv, ulong clk_id)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
909*4882a593Smuzhiyun u32 div, sel, con;
910*4882a593Smuzhiyun ulong prate;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun con = readl(&cru->clksel_con[85]);
913*4882a593Smuzhiyun div = (con & CCLK_SRC_SDMMC0_DIV_MASK) >>
914*4882a593Smuzhiyun CCLK_SRC_SDMMC0_DIV_SHIFT;
915*4882a593Smuzhiyun sel = (con & CCLK_SRC_SDMMC0_SEL_MASK) >>
916*4882a593Smuzhiyun CCLK_SRC_SDMMC0_SEL_SHIFT;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun if (sel == CCLK_SRC_SDMMC0_SEL_CLK_GPLL_MUX)
919*4882a593Smuzhiyun prate = priv->gpll_hz;
920*4882a593Smuzhiyun else if (sel == CCLK_SRC_SDMMC0_SEL_CLK_CPLL_MUX)
921*4882a593Smuzhiyun prate = priv->cpll_hz;
922*4882a593Smuzhiyun else
923*4882a593Smuzhiyun prate = OSC_HZ;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun return DIV_TO_RATE(prate, div);
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
rk3528_sdmmc_set_clk(struct rk3528_clk_priv * priv,ulong clk_id,ulong rate)928*4882a593Smuzhiyun static ulong rk3528_sdmmc_set_clk(struct rk3528_clk_priv *priv,
929*4882a593Smuzhiyun ulong clk_id, ulong rate)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
932*4882a593Smuzhiyun u32 div, sel;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun if (OSC_HZ % rate == 0) {
935*4882a593Smuzhiyun div = DIV_ROUND_UP(OSC_HZ, rate);
936*4882a593Smuzhiyun sel = CCLK_SRC_SDMMC0_SEL_XIN_OSC0_FUNC;
937*4882a593Smuzhiyun } else if ((priv->cpll_hz % rate) == 0) {
938*4882a593Smuzhiyun div = DIV_ROUND_UP(priv->cpll_hz, rate);
939*4882a593Smuzhiyun sel = CCLK_SRC_SDMMC0_SEL_CLK_CPLL_MUX;
940*4882a593Smuzhiyun } else {
941*4882a593Smuzhiyun div = DIV_ROUND_UP(priv->gpll_hz, rate);
942*4882a593Smuzhiyun sel = CCLK_SRC_SDMMC0_SEL_CLK_GPLL_MUX;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun assert(div - 1 <= 31);
946*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[85],
947*4882a593Smuzhiyun CCLK_SRC_SDMMC0_SEL_MASK |
948*4882a593Smuzhiyun CCLK_SRC_SDMMC0_DIV_MASK,
949*4882a593Smuzhiyun sel << CCLK_SRC_SDMMC0_SEL_SHIFT |
950*4882a593Smuzhiyun (div - 1) << CCLK_SRC_SDMMC0_DIV_SHIFT);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun return rk3528_sdmmc_get_clk(priv, clk_id);
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
rk3528_sfc_get_clk(struct rk3528_clk_priv * priv)955*4882a593Smuzhiyun static ulong rk3528_sfc_get_clk(struct rk3528_clk_priv *priv)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
958*4882a593Smuzhiyun u32 div, sel, con, parent;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun con = readl(&cru->clksel_con[61]);
961*4882a593Smuzhiyun div = (con & SCLK_SFC_DIV_MASK) >>
962*4882a593Smuzhiyun SCLK_SFC_DIV_SHIFT;
963*4882a593Smuzhiyun sel = (con & SCLK_SFC_SEL_MASK) >>
964*4882a593Smuzhiyun SCLK_SFC_SEL_SHIFT;
965*4882a593Smuzhiyun if (sel == SCLK_SFC_SEL_CLK_GPLL_MUX)
966*4882a593Smuzhiyun parent = priv->gpll_hz;
967*4882a593Smuzhiyun else if (sel == SCLK_SFC_SEL_CLK_CPLL_MUX)
968*4882a593Smuzhiyun parent = priv->cpll_hz;
969*4882a593Smuzhiyun else
970*4882a593Smuzhiyun parent = OSC_HZ;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun return DIV_TO_RATE(parent, div);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
rk3528_sfc_set_clk(struct rk3528_clk_priv * priv,ulong rate)975*4882a593Smuzhiyun static ulong rk3528_sfc_set_clk(struct rk3528_clk_priv *priv, ulong rate)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
978*4882a593Smuzhiyun int div, sel;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if (OSC_HZ % rate == 0) {
981*4882a593Smuzhiyun div = DIV_ROUND_UP(OSC_HZ, rate);
982*4882a593Smuzhiyun sel = SCLK_SFC_SEL_XIN_OSC0_FUNC;
983*4882a593Smuzhiyun } else if ((priv->cpll_hz % rate) == 0) {
984*4882a593Smuzhiyun div = DIV_ROUND_UP(priv->cpll_hz, rate);
985*4882a593Smuzhiyun sel = SCLK_SFC_SEL_CLK_CPLL_MUX;
986*4882a593Smuzhiyun } else {
987*4882a593Smuzhiyun div = DIV_ROUND_UP(priv->gpll_hz, rate);
988*4882a593Smuzhiyun sel = SCLK_SFC_SEL_CLK_GPLL_MUX;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun assert(div - 1 <= 63);
992*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[61],
993*4882a593Smuzhiyun SCLK_SFC_SEL_MASK |
994*4882a593Smuzhiyun SCLK_SFC_DIV_MASK,
995*4882a593Smuzhiyun sel << SCLK_SFC_SEL_SHIFT |
996*4882a593Smuzhiyun (div - 1) << SCLK_SFC_DIV_SHIFT);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun return rk3528_sfc_get_clk(priv);
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
rk3528_emmc_get_clk(struct rk3528_clk_priv * priv)1001*4882a593Smuzhiyun static ulong rk3528_emmc_get_clk(struct rk3528_clk_priv *priv)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
1004*4882a593Smuzhiyun u32 div, sel, con, parent;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun con = readl(&cru->clksel_con[62]);
1007*4882a593Smuzhiyun div = (con & CCLK_SRC_EMMC_DIV_MASK) >>
1008*4882a593Smuzhiyun CCLK_SRC_EMMC_DIV_SHIFT;
1009*4882a593Smuzhiyun sel = (con & CCLK_SRC_EMMC_SEL_MASK) >>
1010*4882a593Smuzhiyun CCLK_SRC_EMMC_SEL_SHIFT;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun if (sel == CCLK_SRC_EMMC_SEL_CLK_GPLL_MUX)
1013*4882a593Smuzhiyun parent = priv->gpll_hz;
1014*4882a593Smuzhiyun else if (sel == CCLK_SRC_EMMC_SEL_CLK_CPLL_MUX)
1015*4882a593Smuzhiyun parent = priv->cpll_hz;
1016*4882a593Smuzhiyun else
1017*4882a593Smuzhiyun parent = OSC_HZ;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun return DIV_TO_RATE(parent, div);
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
rk3528_emmc_set_clk(struct rk3528_clk_priv * priv,ulong rate)1022*4882a593Smuzhiyun static ulong rk3528_emmc_set_clk(struct rk3528_clk_priv *priv, ulong rate)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
1025*4882a593Smuzhiyun u32 div, sel;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun if (OSC_HZ % rate == 0) {
1028*4882a593Smuzhiyun div = DIV_ROUND_UP(OSC_HZ, rate);
1029*4882a593Smuzhiyun sel = CCLK_SRC_EMMC_SEL_XIN_OSC0_FUNC;
1030*4882a593Smuzhiyun } else if ((priv->cpll_hz % rate) == 0) {
1031*4882a593Smuzhiyun div = DIV_ROUND_UP(priv->cpll_hz, rate);
1032*4882a593Smuzhiyun sel = CCLK_SRC_EMMC_SEL_CLK_CPLL_MUX;
1033*4882a593Smuzhiyun } else {
1034*4882a593Smuzhiyun div = DIV_ROUND_UP(priv->gpll_hz, rate);
1035*4882a593Smuzhiyun sel = CCLK_SRC_EMMC_SEL_CLK_GPLL_MUX;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun assert(div - 1 <= 31);
1039*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[62],
1040*4882a593Smuzhiyun CCLK_SRC_EMMC_SEL_MASK |
1041*4882a593Smuzhiyun CCLK_SRC_EMMC_DIV_MASK,
1042*4882a593Smuzhiyun sel << CCLK_SRC_EMMC_SEL_SHIFT |
1043*4882a593Smuzhiyun (div - 1) << CCLK_SRC_EMMC_DIV_SHIFT);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun return rk3528_emmc_get_clk(priv);
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
rk3528_dclk_vop_get_clk(struct rk3528_clk_priv * priv,ulong clk_id)1048*4882a593Smuzhiyun static ulong rk3528_dclk_vop_get_clk(struct rk3528_clk_priv *priv, ulong clk_id)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
1051*4882a593Smuzhiyun u32 div_mask, div_shift;
1052*4882a593Smuzhiyun u32 sel_mask, sel_shift;
1053*4882a593Smuzhiyun u32 id, con, sel, div;
1054*4882a593Smuzhiyun ulong prate;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun switch (clk_id) {
1057*4882a593Smuzhiyun case DCLK_VOP0:
1058*4882a593Smuzhiyun id = 32;
1059*4882a593Smuzhiyun sel_mask = DCLK_VOP_SRC0_SEL_MASK;
1060*4882a593Smuzhiyun sel_shift = DCLK_VOP_SRC0_SEL_SHIFT;
1061*4882a593Smuzhiyun /* FIXME if need src: clk_hdmiphy_pixel_io */
1062*4882a593Smuzhiyun div_mask = DCLK_VOP_SRC0_DIV_MASK;
1063*4882a593Smuzhiyun div_shift = DCLK_VOP_SRC0_DIV_SHIFT;
1064*4882a593Smuzhiyun break;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun case DCLK_VOP1:
1067*4882a593Smuzhiyun id = 33;
1068*4882a593Smuzhiyun sel_mask = DCLK_VOP_SRC1_SEL_MASK;
1069*4882a593Smuzhiyun sel_shift = DCLK_VOP_SRC1_SEL_SHIFT;
1070*4882a593Smuzhiyun div_mask = DCLK_VOP_SRC1_DIV_MASK;
1071*4882a593Smuzhiyun div_shift = DCLK_VOP_SRC1_DIV_SHIFT;
1072*4882a593Smuzhiyun break;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun default:
1075*4882a593Smuzhiyun return -ENOENT;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun con = readl(&cru->clksel_con[id]);
1079*4882a593Smuzhiyun div = (con & div_mask) >> div_shift;
1080*4882a593Smuzhiyun sel = (con & sel_mask) >> sel_shift;
1081*4882a593Smuzhiyun if (sel == DCLK_VOP_SRC_SEL_CLK_GPLL_MUX)
1082*4882a593Smuzhiyun prate = priv->gpll_hz;
1083*4882a593Smuzhiyun else
1084*4882a593Smuzhiyun prate = priv->cpll_hz;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun return DIV_TO_RATE(prate, div);
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
rk3528_dclk_vop_set_clk(struct rk3528_clk_priv * priv,ulong clk_id,ulong rate)1089*4882a593Smuzhiyun static ulong rk3528_dclk_vop_set_clk(struct rk3528_clk_priv *priv,
1090*4882a593Smuzhiyun ulong clk_id, ulong rate)
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
1093*4882a593Smuzhiyun u32 div_mask, div_shift;
1094*4882a593Smuzhiyun u32 sel_mask, sel_shift;
1095*4882a593Smuzhiyun u32 id, sel, div;
1096*4882a593Smuzhiyun ulong prate;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun switch (clk_id) {
1099*4882a593Smuzhiyun case DCLK_VOP0:
1100*4882a593Smuzhiyun id = 32;
1101*4882a593Smuzhiyun sel_mask = DCLK_VOP_SRC0_SEL_MASK;
1102*4882a593Smuzhiyun sel_shift = DCLK_VOP_SRC0_SEL_SHIFT;
1103*4882a593Smuzhiyun /* FIXME if need src: clk_hdmiphy_pixel_io */
1104*4882a593Smuzhiyun div_mask = DCLK_VOP_SRC0_DIV_MASK;
1105*4882a593Smuzhiyun div_shift = DCLK_VOP_SRC0_DIV_SHIFT;
1106*4882a593Smuzhiyun break;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun case DCLK_VOP1:
1109*4882a593Smuzhiyun id = 33;
1110*4882a593Smuzhiyun sel_mask = DCLK_VOP_SRC1_SEL_MASK;
1111*4882a593Smuzhiyun sel_shift = DCLK_VOP_SRC1_SEL_SHIFT;
1112*4882a593Smuzhiyun div_mask = DCLK_VOP_SRC1_DIV_MASK;
1113*4882a593Smuzhiyun div_shift = DCLK_VOP_SRC1_DIV_SHIFT;
1114*4882a593Smuzhiyun break;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun default:
1117*4882a593Smuzhiyun return -ENOENT;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun if ((priv->gpll_hz % rate) == 0) {
1121*4882a593Smuzhiyun prate = priv->gpll_hz;
1122*4882a593Smuzhiyun sel = (DCLK_VOP_SRC_SEL_CLK_GPLL_MUX << sel_shift) & sel_mask;
1123*4882a593Smuzhiyun } else {
1124*4882a593Smuzhiyun prate = priv->cpll_hz;
1125*4882a593Smuzhiyun sel = (DCLK_VOP_SRC_SEL_CLK_CPLL_MUX << sel_shift) & sel_mask;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun div = ((DIV_ROUND_UP(prate, rate) - 1) << div_shift) & div_mask;
1129*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[id], sel, div);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun return rk3528_dclk_vop_get_clk(priv, clk_id);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
rk3528_uart_get_rate(struct rk3528_clk_priv * priv,ulong clk_id)1134*4882a593Smuzhiyun static ulong rk3528_uart_get_rate(struct rk3528_clk_priv *priv, ulong clk_id)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
1137*4882a593Smuzhiyun u32 sel_shift, sel_mask, div_shift, div_mask;
1138*4882a593Smuzhiyun u32 sel, id, con, frac_div, div;
1139*4882a593Smuzhiyun ulong m, n, rate;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun switch (clk_id) {
1142*4882a593Smuzhiyun case SCLK_UART0:
1143*4882a593Smuzhiyun id = 6;
1144*4882a593Smuzhiyun sel_shift = SCLK_UART0_SRC_SEL_SHIFT;
1145*4882a593Smuzhiyun sel_mask = SCLK_UART0_SRC_SEL_MASK;
1146*4882a593Smuzhiyun div_shift = CLK_UART0_SRC_DIV_SHIFT;
1147*4882a593Smuzhiyun div_mask = CLK_UART0_SRC_DIV_MASK;
1148*4882a593Smuzhiyun break;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun case SCLK_UART1:
1151*4882a593Smuzhiyun id = 8;
1152*4882a593Smuzhiyun sel_shift = SCLK_UART1_SRC_SEL_SHIFT;
1153*4882a593Smuzhiyun sel_mask = SCLK_UART1_SRC_SEL_MASK;
1154*4882a593Smuzhiyun div_shift = CLK_UART1_SRC_DIV_SHIFT;
1155*4882a593Smuzhiyun div_mask = CLK_UART1_SRC_DIV_MASK;
1156*4882a593Smuzhiyun break;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun case SCLK_UART2:
1159*4882a593Smuzhiyun id = 10;
1160*4882a593Smuzhiyun sel_shift = SCLK_UART2_SRC_SEL_SHIFT;
1161*4882a593Smuzhiyun sel_mask = SCLK_UART2_SRC_SEL_MASK;
1162*4882a593Smuzhiyun div_shift = CLK_UART2_SRC_DIV_SHIFT;
1163*4882a593Smuzhiyun div_mask = CLK_UART2_SRC_DIV_MASK;
1164*4882a593Smuzhiyun break;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun case SCLK_UART3:
1167*4882a593Smuzhiyun id = 12;
1168*4882a593Smuzhiyun sel_shift = SCLK_UART3_SRC_SEL_SHIFT;
1169*4882a593Smuzhiyun sel_mask = SCLK_UART3_SRC_SEL_MASK;
1170*4882a593Smuzhiyun div_shift = CLK_UART3_SRC_DIV_SHIFT;
1171*4882a593Smuzhiyun div_mask = CLK_UART3_SRC_DIV_MASK;
1172*4882a593Smuzhiyun break;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun case SCLK_UART4:
1175*4882a593Smuzhiyun id = 14;
1176*4882a593Smuzhiyun sel_shift = SCLK_UART4_SRC_SEL_SHIFT;
1177*4882a593Smuzhiyun sel_mask = SCLK_UART4_SRC_SEL_MASK;
1178*4882a593Smuzhiyun div_shift = CLK_UART4_SRC_DIV_SHIFT;
1179*4882a593Smuzhiyun div_mask = CLK_UART4_SRC_DIV_MASK;
1180*4882a593Smuzhiyun break;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun case SCLK_UART5:
1183*4882a593Smuzhiyun id = 16;
1184*4882a593Smuzhiyun sel_shift = SCLK_UART5_SRC_SEL_SHIFT;
1185*4882a593Smuzhiyun sel_mask = SCLK_UART5_SRC_SEL_MASK;
1186*4882a593Smuzhiyun div_shift = CLK_UART5_SRC_DIV_SHIFT;
1187*4882a593Smuzhiyun div_mask = CLK_UART5_SRC_DIV_MASK;
1188*4882a593Smuzhiyun break;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun case SCLK_UART6:
1191*4882a593Smuzhiyun id = 18;
1192*4882a593Smuzhiyun sel_shift = SCLK_UART6_SRC_SEL_SHIFT;
1193*4882a593Smuzhiyun sel_mask = SCLK_UART6_SRC_SEL_MASK;
1194*4882a593Smuzhiyun div_shift = CLK_UART6_SRC_DIV_SHIFT;
1195*4882a593Smuzhiyun div_mask = CLK_UART6_SRC_DIV_MASK;
1196*4882a593Smuzhiyun break;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun case SCLK_UART7:
1199*4882a593Smuzhiyun id = 20;
1200*4882a593Smuzhiyun sel_shift = SCLK_UART7_SRC_SEL_SHIFT;
1201*4882a593Smuzhiyun sel_mask = SCLK_UART7_SRC_SEL_MASK;
1202*4882a593Smuzhiyun div_shift = CLK_UART7_SRC_DIV_SHIFT;
1203*4882a593Smuzhiyun div_mask = CLK_UART7_SRC_DIV_MASK;
1204*4882a593Smuzhiyun break;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun default:
1207*4882a593Smuzhiyun return -ENOENT;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun con = readl(&cru->clksel_con[id - 2]);
1211*4882a593Smuzhiyun div = (con & div_mask) >> div_shift;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun con = readl(&cru->clksel_con[id]);
1214*4882a593Smuzhiyun sel = (con & sel_mask) >> sel_shift;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun if (sel == SCLK_UART0_SRC_SEL_CLK_UART0_SRC) {
1217*4882a593Smuzhiyun rate = DIV_TO_RATE(priv->gpll_hz, div);
1218*4882a593Smuzhiyun } else if (sel == SCLK_UART0_SRC_SEL_CLK_UART0_FRAC) {
1219*4882a593Smuzhiyun frac_div = readl(&cru->clksel_con[id - 1]);
1220*4882a593Smuzhiyun n = (frac_div & 0xffff0000) >> 16;
1221*4882a593Smuzhiyun m = frac_div & 0x0000ffff;
1222*4882a593Smuzhiyun rate = DIV_TO_RATE(priv->gpll_hz, div) * n / m;
1223*4882a593Smuzhiyun } else {
1224*4882a593Smuzhiyun rate = OSC_HZ;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun return rate;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
rk3528_uart_set_rate(struct rk3528_clk_priv * priv,ulong clk_id,ulong rate)1230*4882a593Smuzhiyun static ulong rk3528_uart_set_rate(struct rk3528_clk_priv *priv,
1231*4882a593Smuzhiyun ulong clk_id, ulong rate)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
1234*4882a593Smuzhiyun u32 sel_shift, sel_mask, div_shift, div_mask;
1235*4882a593Smuzhiyun u32 sel, id, div;
1236*4882a593Smuzhiyun ulong m = 0, n = 0, val;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun if (rate == OSC_HZ) {
1239*4882a593Smuzhiyun sel = SCLK_UART0_SRC_SEL_XIN_OSC0_FUNC;
1240*4882a593Smuzhiyun div = DIV_ROUND_UP(OSC_HZ, rate);
1241*4882a593Smuzhiyun } else if (priv->gpll_hz % rate == 0) {
1242*4882a593Smuzhiyun sel = SCLK_UART0_SRC_SEL_CLK_UART0_SRC;
1243*4882a593Smuzhiyun div = DIV_ROUND_UP(priv->gpll_hz, rate);
1244*4882a593Smuzhiyun } else {
1245*4882a593Smuzhiyun sel = SCLK_UART0_SRC_SEL_CLK_UART0_FRAC;
1246*4882a593Smuzhiyun div = 2;
1247*4882a593Smuzhiyun rational_best_approximation(rate, priv->gpll_hz / div,
1248*4882a593Smuzhiyun GENMASK(16 - 1, 0),
1249*4882a593Smuzhiyun GENMASK(16 - 1, 0),
1250*4882a593Smuzhiyun &n, &m);
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun switch (clk_id) {
1254*4882a593Smuzhiyun case SCLK_UART0:
1255*4882a593Smuzhiyun id = 6;
1256*4882a593Smuzhiyun sel_shift = SCLK_UART0_SRC_SEL_SHIFT;
1257*4882a593Smuzhiyun sel_mask = SCLK_UART0_SRC_SEL_MASK;
1258*4882a593Smuzhiyun div_shift = CLK_UART0_SRC_DIV_SHIFT;
1259*4882a593Smuzhiyun div_mask = CLK_UART0_SRC_DIV_MASK;
1260*4882a593Smuzhiyun break;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun case SCLK_UART1:
1263*4882a593Smuzhiyun id = 8;
1264*4882a593Smuzhiyun sel_shift = SCLK_UART1_SRC_SEL_SHIFT;
1265*4882a593Smuzhiyun sel_mask = SCLK_UART1_SRC_SEL_MASK;
1266*4882a593Smuzhiyun div_shift = CLK_UART1_SRC_DIV_SHIFT;
1267*4882a593Smuzhiyun div_mask = CLK_UART1_SRC_DIV_MASK;
1268*4882a593Smuzhiyun break;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun case SCLK_UART2:
1271*4882a593Smuzhiyun id = 10;
1272*4882a593Smuzhiyun sel_shift = SCLK_UART2_SRC_SEL_SHIFT;
1273*4882a593Smuzhiyun sel_mask = SCLK_UART2_SRC_SEL_MASK;
1274*4882a593Smuzhiyun div_shift = CLK_UART2_SRC_DIV_SHIFT;
1275*4882a593Smuzhiyun div_mask = CLK_UART2_SRC_DIV_MASK;
1276*4882a593Smuzhiyun break;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun case SCLK_UART3:
1279*4882a593Smuzhiyun id = 12;
1280*4882a593Smuzhiyun sel_shift = SCLK_UART3_SRC_SEL_SHIFT;
1281*4882a593Smuzhiyun sel_mask = SCLK_UART3_SRC_SEL_MASK;
1282*4882a593Smuzhiyun div_shift = CLK_UART3_SRC_DIV_SHIFT;
1283*4882a593Smuzhiyun div_mask = CLK_UART3_SRC_DIV_MASK;
1284*4882a593Smuzhiyun break;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun case SCLK_UART4:
1287*4882a593Smuzhiyun id = 14;
1288*4882a593Smuzhiyun sel_shift = SCLK_UART4_SRC_SEL_SHIFT;
1289*4882a593Smuzhiyun sel_mask = SCLK_UART4_SRC_SEL_MASK;
1290*4882a593Smuzhiyun div_shift = CLK_UART4_SRC_DIV_SHIFT;
1291*4882a593Smuzhiyun div_mask = CLK_UART4_SRC_DIV_MASK;
1292*4882a593Smuzhiyun break;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun case SCLK_UART5:
1295*4882a593Smuzhiyun id = 16;
1296*4882a593Smuzhiyun sel_shift = SCLK_UART5_SRC_SEL_SHIFT;
1297*4882a593Smuzhiyun sel_mask = SCLK_UART5_SRC_SEL_MASK;
1298*4882a593Smuzhiyun div_shift = CLK_UART5_SRC_DIV_SHIFT;
1299*4882a593Smuzhiyun div_mask = CLK_UART5_SRC_DIV_MASK;
1300*4882a593Smuzhiyun break;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun case SCLK_UART6:
1303*4882a593Smuzhiyun id = 18;
1304*4882a593Smuzhiyun sel_shift = SCLK_UART6_SRC_SEL_SHIFT;
1305*4882a593Smuzhiyun sel_mask = SCLK_UART6_SRC_SEL_MASK;
1306*4882a593Smuzhiyun div_shift = CLK_UART6_SRC_DIV_SHIFT;
1307*4882a593Smuzhiyun div_mask = CLK_UART6_SRC_DIV_MASK;
1308*4882a593Smuzhiyun break;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun case SCLK_UART7:
1311*4882a593Smuzhiyun id = 20;
1312*4882a593Smuzhiyun sel_shift = SCLK_UART7_SRC_SEL_SHIFT;
1313*4882a593Smuzhiyun sel_mask = SCLK_UART7_SRC_SEL_MASK;
1314*4882a593Smuzhiyun div_shift = CLK_UART7_SRC_DIV_SHIFT;
1315*4882a593Smuzhiyun div_mask = CLK_UART7_SRC_DIV_MASK;
1316*4882a593Smuzhiyun break;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun default:
1319*4882a593Smuzhiyun return -ENOENT;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[id - 2], div_mask, (div - 1) << div_shift);
1323*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[id], sel_mask, sel << sel_shift);
1324*4882a593Smuzhiyun if (m && n) {
1325*4882a593Smuzhiyun val = n << 16 | m;
1326*4882a593Smuzhiyun writel(val, &cru->clksel_con[id - 1]);
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun return rk3528_uart_get_rate(priv, clk_id);
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
rk3528_clk_get_rate(struct clk * clk)1332*4882a593Smuzhiyun static ulong rk3528_clk_get_rate(struct clk *clk)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun struct rk3528_clk_priv *priv = dev_get_priv(clk->dev);
1335*4882a593Smuzhiyun ulong rate = 0;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun if (!priv->gpll_hz || !priv->cpll_hz) {
1338*4882a593Smuzhiyun printf("%s: gpll=%lu, cpll=%ld\n",
1339*4882a593Smuzhiyun __func__, priv->gpll_hz, priv->cpll_hz);
1340*4882a593Smuzhiyun return -ENOENT;
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun switch (clk->id) {
1344*4882a593Smuzhiyun case PLL_APLL:
1345*4882a593Smuzhiyun case ARMCLK:
1346*4882a593Smuzhiyun rate = rockchip_pll_get_rate(&rk3528_pll_clks[APLL], priv->cru,
1347*4882a593Smuzhiyun APLL);
1348*4882a593Smuzhiyun break;
1349*4882a593Smuzhiyun case PLL_CPLL:
1350*4882a593Smuzhiyun rate = rockchip_pll_get_rate(&rk3528_pll_clks[CPLL], priv->cru,
1351*4882a593Smuzhiyun CPLL);
1352*4882a593Smuzhiyun break;
1353*4882a593Smuzhiyun case PLL_GPLL:
1354*4882a593Smuzhiyun rate = rockchip_pll_get_rate(&rk3528_pll_clks[GPLL], priv->cru,
1355*4882a593Smuzhiyun GPLL);
1356*4882a593Smuzhiyun break;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun case PLL_PPLL:
1359*4882a593Smuzhiyun rate = rockchip_pll_get_rate(&rk3528_pll_clks[PPLL], priv->cru,
1360*4882a593Smuzhiyun PPLL);
1361*4882a593Smuzhiyun break;
1362*4882a593Smuzhiyun case PLL_DPLL:
1363*4882a593Smuzhiyun rate = rockchip_pll_get_rate(&rk3528_pll_clks[DPLL], priv->cru,
1364*4882a593Smuzhiyun DPLL);
1365*4882a593Smuzhiyun break;
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun case TCLK_WDT_NS:
1368*4882a593Smuzhiyun rate = OSC_HZ;
1369*4882a593Smuzhiyun break;
1370*4882a593Smuzhiyun case CLK_I2C0:
1371*4882a593Smuzhiyun case CLK_I2C1:
1372*4882a593Smuzhiyun case CLK_I2C2:
1373*4882a593Smuzhiyun case CLK_I2C3:
1374*4882a593Smuzhiyun case CLK_I2C4:
1375*4882a593Smuzhiyun case CLK_I2C5:
1376*4882a593Smuzhiyun case CLK_I2C6:
1377*4882a593Smuzhiyun case CLK_I2C7:
1378*4882a593Smuzhiyun rate = rk3528_i2c_get_clk(priv, clk->id);
1379*4882a593Smuzhiyun break;
1380*4882a593Smuzhiyun case CLK_SPI0:
1381*4882a593Smuzhiyun case CLK_SPI1:
1382*4882a593Smuzhiyun rate = rk3528_spi_get_clk(priv, clk->id);
1383*4882a593Smuzhiyun break;
1384*4882a593Smuzhiyun case CLK_PWM0:
1385*4882a593Smuzhiyun case CLK_PWM1:
1386*4882a593Smuzhiyun rate = rk3528_pwm_get_clk(priv, clk->id);
1387*4882a593Smuzhiyun break;
1388*4882a593Smuzhiyun case CLK_SARADC:
1389*4882a593Smuzhiyun case CLK_TSADC:
1390*4882a593Smuzhiyun case CLK_TSADC_TSEN:
1391*4882a593Smuzhiyun rate = rk3528_adc_get_clk(priv, clk->id);
1392*4882a593Smuzhiyun break;
1393*4882a593Smuzhiyun case CCLK_SRC_EMMC:
1394*4882a593Smuzhiyun rate = rk3528_emmc_get_clk(priv);
1395*4882a593Smuzhiyun break;
1396*4882a593Smuzhiyun case HCLK_SDMMC0:
1397*4882a593Smuzhiyun case CCLK_SRC_SDMMC0:
1398*4882a593Smuzhiyun rate = rk3528_sdmmc_get_clk(priv, clk->id);
1399*4882a593Smuzhiyun break;
1400*4882a593Smuzhiyun case SCLK_SFC:
1401*4882a593Smuzhiyun rate = rk3528_sfc_get_clk(priv);
1402*4882a593Smuzhiyun break;
1403*4882a593Smuzhiyun case DCLK_VOP0:
1404*4882a593Smuzhiyun case DCLK_VOP1:
1405*4882a593Smuzhiyun rate = rk3528_dclk_vop_get_clk(priv, clk->id);
1406*4882a593Smuzhiyun break;
1407*4882a593Smuzhiyun case DCLK_CVBS:
1408*4882a593Smuzhiyun rate = rk3528_dclk_vop_get_clk(priv, DCLK_VOP1) / 4;
1409*4882a593Smuzhiyun break;
1410*4882a593Smuzhiyun case DCLK_4X_CVBS:
1411*4882a593Smuzhiyun rate = rk3528_dclk_vop_get_clk(priv, DCLK_VOP1);
1412*4882a593Smuzhiyun break;
1413*4882a593Smuzhiyun case SCLK_UART0:
1414*4882a593Smuzhiyun case SCLK_UART1:
1415*4882a593Smuzhiyun case SCLK_UART2:
1416*4882a593Smuzhiyun case SCLK_UART3:
1417*4882a593Smuzhiyun case SCLK_UART4:
1418*4882a593Smuzhiyun case SCLK_UART5:
1419*4882a593Smuzhiyun case SCLK_UART6:
1420*4882a593Smuzhiyun case SCLK_UART7:
1421*4882a593Smuzhiyun rate = rk3528_uart_get_rate(priv, clk->id);
1422*4882a593Smuzhiyun break;
1423*4882a593Smuzhiyun case CLK_MATRIX_50M_SRC:
1424*4882a593Smuzhiyun case CLK_MATRIX_100M_SRC:
1425*4882a593Smuzhiyun case CLK_MATRIX_150M_SRC:
1426*4882a593Smuzhiyun case CLK_MATRIX_200M_SRC:
1427*4882a593Smuzhiyun case CLK_MATRIX_250M_SRC:
1428*4882a593Smuzhiyun case CLK_MATRIX_300M_SRC:
1429*4882a593Smuzhiyun case CLK_MATRIX_339M_SRC:
1430*4882a593Smuzhiyun case CLK_MATRIX_400M_SRC:
1431*4882a593Smuzhiyun case CLK_MATRIX_500M_SRC:
1432*4882a593Smuzhiyun case CLK_MATRIX_600M_SRC:
1433*4882a593Smuzhiyun case ACLK_BUS_VOPGL_BIU:
1434*4882a593Smuzhiyun rate = rk3528_cgpll_matrix_get_rate(priv, clk->id);
1435*4882a593Smuzhiyun break;
1436*4882a593Smuzhiyun case CLK_PPLL_50M_MATRIX:
1437*4882a593Smuzhiyun case CLK_PPLL_100M_MATRIX:
1438*4882a593Smuzhiyun case CLK_PPLL_125M_MATRIX:
1439*4882a593Smuzhiyun case CLK_GMAC1_VPU_25M:
1440*4882a593Smuzhiyun case CLK_GMAC1_RMII_VPU:
1441*4882a593Smuzhiyun case CLK_GMAC1_SRC_VPU:
1442*4882a593Smuzhiyun rate = rk3528_ppll_matrix_get_rate(priv, clk->id);
1443*4882a593Smuzhiyun break;
1444*4882a593Smuzhiyun default:
1445*4882a593Smuzhiyun return -ENOENT;
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun return rate;
1449*4882a593Smuzhiyun };
1450*4882a593Smuzhiyun
rk3528_clk_set_rate(struct clk * clk,ulong rate)1451*4882a593Smuzhiyun static ulong rk3528_clk_set_rate(struct clk *clk, ulong rate)
1452*4882a593Smuzhiyun {
1453*4882a593Smuzhiyun struct rk3528_clk_priv *priv = dev_get_priv(clk->dev);
1454*4882a593Smuzhiyun ulong ret = 0;
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun if (!priv->gpll_hz) {
1457*4882a593Smuzhiyun printf("%s gpll=%lu\n", __func__, priv->gpll_hz);
1458*4882a593Smuzhiyun return -ENOENT;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun switch (clk->id) {
1462*4882a593Smuzhiyun case PLL_APLL:
1463*4882a593Smuzhiyun case ARMCLK:
1464*4882a593Smuzhiyun if (priv->armclk_hz)
1465*4882a593Smuzhiyun rk3528_armclk_set_clk(priv, rate);
1466*4882a593Smuzhiyun priv->armclk_hz = rate;
1467*4882a593Smuzhiyun break;
1468*4882a593Smuzhiyun case PLL_CPLL:
1469*4882a593Smuzhiyun ret = rockchip_pll_set_rate(&rk3528_pll_clks[CPLL], priv->cru,
1470*4882a593Smuzhiyun CPLL, rate);
1471*4882a593Smuzhiyun priv->cpll_hz = rockchip_pll_get_rate(&rk3528_pll_clks[CPLL],
1472*4882a593Smuzhiyun priv->cru, CPLL);
1473*4882a593Smuzhiyun break;
1474*4882a593Smuzhiyun case PLL_GPLL:
1475*4882a593Smuzhiyun ret = rockchip_pll_set_rate(&rk3528_pll_clks[GPLL], priv->cru,
1476*4882a593Smuzhiyun GPLL, rate);
1477*4882a593Smuzhiyun priv->gpll_hz = rockchip_pll_get_rate(&rk3528_pll_clks[GPLL],
1478*4882a593Smuzhiyun priv->cru, GPLL);
1479*4882a593Smuzhiyun break;
1480*4882a593Smuzhiyun case PLL_PPLL:
1481*4882a593Smuzhiyun ret = rockchip_pll_set_rate(&rk3528_pll_clks[PPLL], priv->cru,
1482*4882a593Smuzhiyun PPLL, rate);
1483*4882a593Smuzhiyun priv->ppll_hz = rockchip_pll_get_rate(&rk3528_pll_clks[PPLL],
1484*4882a593Smuzhiyun priv->cru, PPLL);
1485*4882a593Smuzhiyun break;
1486*4882a593Smuzhiyun case TCLK_WDT_NS:
1487*4882a593Smuzhiyun return (rate == OSC_HZ) ? 0 : -EINVAL;
1488*4882a593Smuzhiyun case CLK_I2C0:
1489*4882a593Smuzhiyun case CLK_I2C1:
1490*4882a593Smuzhiyun case CLK_I2C2:
1491*4882a593Smuzhiyun case CLK_I2C3:
1492*4882a593Smuzhiyun case CLK_I2C4:
1493*4882a593Smuzhiyun case CLK_I2C5:
1494*4882a593Smuzhiyun case CLK_I2C6:
1495*4882a593Smuzhiyun case CLK_I2C7:
1496*4882a593Smuzhiyun ret = rk3528_i2c_set_clk(priv, clk->id, rate);
1497*4882a593Smuzhiyun break;
1498*4882a593Smuzhiyun case CLK_SPI0:
1499*4882a593Smuzhiyun case CLK_SPI1:
1500*4882a593Smuzhiyun ret = rk3528_spi_set_clk(priv, clk->id, rate);
1501*4882a593Smuzhiyun break;
1502*4882a593Smuzhiyun case CLK_PWM0:
1503*4882a593Smuzhiyun case CLK_PWM1:
1504*4882a593Smuzhiyun ret = rk3528_pwm_set_clk(priv, clk->id, rate);
1505*4882a593Smuzhiyun break;
1506*4882a593Smuzhiyun case CLK_SARADC:
1507*4882a593Smuzhiyun case CLK_TSADC:
1508*4882a593Smuzhiyun case CLK_TSADC_TSEN:
1509*4882a593Smuzhiyun ret = rk3528_adc_set_clk(priv, clk->id, rate);
1510*4882a593Smuzhiyun break;
1511*4882a593Smuzhiyun case HCLK_SDMMC0:
1512*4882a593Smuzhiyun case CCLK_SRC_SDMMC0:
1513*4882a593Smuzhiyun ret = rk3528_sdmmc_set_clk(priv, clk->id, rate);
1514*4882a593Smuzhiyun break;
1515*4882a593Smuzhiyun case SCLK_SFC:
1516*4882a593Smuzhiyun ret = rk3528_sfc_set_clk(priv, rate);
1517*4882a593Smuzhiyun break;
1518*4882a593Smuzhiyun case CCLK_SRC_EMMC:
1519*4882a593Smuzhiyun ret = rk3528_emmc_set_clk(priv, rate);
1520*4882a593Smuzhiyun break;
1521*4882a593Smuzhiyun case DCLK_VOP0:
1522*4882a593Smuzhiyun case DCLK_VOP1:
1523*4882a593Smuzhiyun ret = rk3528_dclk_vop_set_clk(priv, clk->id, rate);
1524*4882a593Smuzhiyun break;
1525*4882a593Smuzhiyun case SCLK_UART0:
1526*4882a593Smuzhiyun case SCLK_UART1:
1527*4882a593Smuzhiyun case SCLK_UART2:
1528*4882a593Smuzhiyun case SCLK_UART3:
1529*4882a593Smuzhiyun case SCLK_UART4:
1530*4882a593Smuzhiyun case SCLK_UART5:
1531*4882a593Smuzhiyun case SCLK_UART6:
1532*4882a593Smuzhiyun case SCLK_UART7:
1533*4882a593Smuzhiyun ret = rk3528_uart_set_rate(priv, clk->id, rate);
1534*4882a593Smuzhiyun break;
1535*4882a593Smuzhiyun case CLK_MATRIX_50M_SRC:
1536*4882a593Smuzhiyun case CLK_MATRIX_100M_SRC:
1537*4882a593Smuzhiyun case CLK_MATRIX_150M_SRC:
1538*4882a593Smuzhiyun case CLK_MATRIX_200M_SRC:
1539*4882a593Smuzhiyun case CLK_MATRIX_250M_SRC:
1540*4882a593Smuzhiyun case CLK_MATRIX_300M_SRC:
1541*4882a593Smuzhiyun case CLK_MATRIX_339M_SRC:
1542*4882a593Smuzhiyun case CLK_MATRIX_400M_SRC:
1543*4882a593Smuzhiyun case CLK_MATRIX_500M_SRC:
1544*4882a593Smuzhiyun case CLK_MATRIX_600M_SRC:
1545*4882a593Smuzhiyun case ACLK_BUS_VOPGL_BIU:
1546*4882a593Smuzhiyun ret = rk3528_cgpll_matrix_set_rate(priv, clk->id, rate);
1547*4882a593Smuzhiyun break;
1548*4882a593Smuzhiyun case CLK_PPLL_50M_MATRIX:
1549*4882a593Smuzhiyun case CLK_PPLL_100M_MATRIX:
1550*4882a593Smuzhiyun case CLK_PPLL_125M_MATRIX:
1551*4882a593Smuzhiyun case CLK_GMAC1_VPU_25M:
1552*4882a593Smuzhiyun ret = rk3528_ppll_matrix_set_rate(priv, clk->id, rate);
1553*4882a593Smuzhiyun break;
1554*4882a593Smuzhiyun case CLK_GMAC1_RMII_VPU:
1555*4882a593Smuzhiyun case CLK_GMAC1_SRC_VPU:
1556*4882a593Smuzhiyun /* dummy set */
1557*4882a593Smuzhiyun ret = rk3528_ppll_matrix_get_rate(priv, clk->id);
1558*4882a593Smuzhiyun break;
1559*4882a593Smuzhiyun default:
1560*4882a593Smuzhiyun return -ENOENT;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun return ret;
1564*4882a593Smuzhiyun };
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
rk3528_clk_set_parent(struct clk * clk,struct clk * parent)1567*4882a593Smuzhiyun static int rk3528_clk_set_parent(struct clk *clk, struct clk *parent)
1568*4882a593Smuzhiyun {
1569*4882a593Smuzhiyun struct rk3528_clk_priv *priv = dev_get_priv(clk->dev);
1570*4882a593Smuzhiyun const char *clock_dev_name = parent->dev->name;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun switch (clk->id) {
1573*4882a593Smuzhiyun case DCLK_VOP0:
1574*4882a593Smuzhiyun if (!strcmp(clock_dev_name, "inno_hdmi_pll_clk"))
1575*4882a593Smuzhiyun /* clk_hdmiphy_pixel_io */
1576*4882a593Smuzhiyun rk_clrsetreg(&priv->cru->clksel_con[84], 0x1, 1);
1577*4882a593Smuzhiyun else
1578*4882a593Smuzhiyun rk_clrsetreg(&priv->cru->clksel_con[84], 0x1, 0);
1579*4882a593Smuzhiyun break;
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun default:
1582*4882a593Smuzhiyun return -ENOENT;
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun return 0;
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun #endif
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun static struct clk_ops rk3528_clk_ops = {
1590*4882a593Smuzhiyun .get_rate = rk3528_clk_get_rate,
1591*4882a593Smuzhiyun .set_rate = rk3528_clk_set_rate,
1592*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
1593*4882a593Smuzhiyun .set_parent = rk3528_clk_set_parent,
1594*4882a593Smuzhiyun #endif
1595*4882a593Smuzhiyun };
1596*4882a593Smuzhiyun
rk3528_grfclk_get_rate(struct clk * clk)1597*4882a593Smuzhiyun static ulong rk3528_grfclk_get_rate(struct clk *clk)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun struct rk3528_clk_priv *priv;
1600*4882a593Smuzhiyun struct udevice *cru_dev;
1601*4882a593Smuzhiyun ulong rate = 0;
1602*4882a593Smuzhiyun int ret;
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun ret = uclass_get_device_by_driver(UCLASS_CLK,
1605*4882a593Smuzhiyun DM_GET_DRIVER(rockchip_rk3528_cru),
1606*4882a593Smuzhiyun &cru_dev);
1607*4882a593Smuzhiyun if (ret) {
1608*4882a593Smuzhiyun printf("%s: could not find cru device\n", __func__);
1609*4882a593Smuzhiyun return ret;
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun priv = dev_get_priv(cru_dev);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun switch (clk->id) {
1614*4882a593Smuzhiyun case SCLK_SDMMC_SAMPLE:
1615*4882a593Smuzhiyun rate = rk3528_sdmmc_get_clk(priv, CCLK_SRC_SDMMC0) / 2;
1616*4882a593Smuzhiyun break;
1617*4882a593Smuzhiyun default:
1618*4882a593Smuzhiyun return -ENOENT;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun return rate;
1622*4882a593Smuzhiyun };
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun #define ROCKCHIP_MMC_DELAY_SEL BIT(11)
1625*4882a593Smuzhiyun #define ROCKCHIP_MMC_DEGREE_MASK 0x3
1626*4882a593Smuzhiyun #define ROCKCHIP_MMC_DELAYNUM_OFFSET 3
1627*4882a593Smuzhiyun #define ROCKCHIP_MMC_DELAYNUM_MASK (0xff << ROCKCHIP_MMC_DELAYNUM_OFFSET)
1628*4882a593Smuzhiyun #define PSECS_PER_SEC 1000000000000LL
1629*4882a593Smuzhiyun /*
1630*4882a593Smuzhiyun * Each fine delay is between 44ps-77ps. Assume each fine delay is 60ps to
1631*4882a593Smuzhiyun * simplify calculations. So 45degs could be anywhere between 33deg and 57.8deg.
1632*4882a593Smuzhiyun */
1633*4882a593Smuzhiyun #define ROCKCHIP_MMC_DELAY_ELEMENT_PSEC 60
1634*4882a593Smuzhiyun
rk3528_mmc_get_phase(struct clk * clk)1635*4882a593Smuzhiyun int rk3528_mmc_get_phase(struct clk *clk)
1636*4882a593Smuzhiyun {
1637*4882a593Smuzhiyun struct rk3528_grf_clk_priv *priv = dev_get_priv(clk->dev);
1638*4882a593Smuzhiyun u32 raw_value = 0, delay_num;
1639*4882a593Smuzhiyun u16 degrees = 0;
1640*4882a593Smuzhiyun ulong rate;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun rate = rk3528_grfclk_get_rate(clk);
1643*4882a593Smuzhiyun if (rate < 0)
1644*4882a593Smuzhiyun return rate;
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun if (clk->id == SCLK_SDMMC_SAMPLE)
1647*4882a593Smuzhiyun raw_value = readl(&priv->grf->sdmmc_con1);
1648*4882a593Smuzhiyun else
1649*4882a593Smuzhiyun return -ENONET;
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun raw_value >>= 1;
1652*4882a593Smuzhiyun degrees = (raw_value & ROCKCHIP_MMC_DEGREE_MASK) * 90;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun if (raw_value & ROCKCHIP_MMC_DELAY_SEL) {
1655*4882a593Smuzhiyun /* degrees/delaynum * 10000 */
1656*4882a593Smuzhiyun unsigned long factor = (ROCKCHIP_MMC_DELAY_ELEMENT_PSEC / 10) *
1657*4882a593Smuzhiyun 36 * (rate / 1000000);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun delay_num = (raw_value & ROCKCHIP_MMC_DELAYNUM_MASK);
1660*4882a593Smuzhiyun delay_num >>= ROCKCHIP_MMC_DELAYNUM_OFFSET;
1661*4882a593Smuzhiyun degrees += DIV_ROUND_CLOSEST(delay_num * factor, 10000);
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun return degrees % 360;
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun
rk3528_mmc_set_phase(struct clk * clk,u32 degrees)1667*4882a593Smuzhiyun int rk3528_mmc_set_phase(struct clk *clk, u32 degrees)
1668*4882a593Smuzhiyun {
1669*4882a593Smuzhiyun struct rk3528_grf_clk_priv *priv = dev_get_priv(clk->dev);
1670*4882a593Smuzhiyun u8 nineties, remainder, delay_num;
1671*4882a593Smuzhiyun u32 raw_value, delay;
1672*4882a593Smuzhiyun ulong rate;
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun rate = rk3528_grfclk_get_rate(clk);
1675*4882a593Smuzhiyun if (rate < 0)
1676*4882a593Smuzhiyun return rate;
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun nineties = degrees / 90;
1679*4882a593Smuzhiyun remainder = (degrees % 90);
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun /*
1682*4882a593Smuzhiyun * Convert to delay; do a little extra work to make sure we
1683*4882a593Smuzhiyun * don't overflow 32-bit / 64-bit numbers.
1684*4882a593Smuzhiyun */
1685*4882a593Smuzhiyun delay = 10000000; /* PSECS_PER_SEC / 10000 / 10 */
1686*4882a593Smuzhiyun delay *= remainder;
1687*4882a593Smuzhiyun delay = DIV_ROUND_CLOSEST(delay, (rate / 1000) * 36 *
1688*4882a593Smuzhiyun (ROCKCHIP_MMC_DELAY_ELEMENT_PSEC / 10));
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun delay_num = (u8)min_t(u32, delay, 255);
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun raw_value = delay_num ? ROCKCHIP_MMC_DELAY_SEL : 0;
1693*4882a593Smuzhiyun raw_value |= delay_num << ROCKCHIP_MMC_DELAYNUM_OFFSET;
1694*4882a593Smuzhiyun raw_value |= nineties;
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun raw_value <<= 1;
1697*4882a593Smuzhiyun if (clk->id == SCLK_SDMMC_SAMPLE)
1698*4882a593Smuzhiyun writel(raw_value | 0xffff0000, &priv->grf->sdmmc_con1);
1699*4882a593Smuzhiyun else
1700*4882a593Smuzhiyun return -ENONET;
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun debug("mmc set_phase(%d) delay_nums=%u reg=%#x actual_degrees=%d\n",
1703*4882a593Smuzhiyun degrees, delay_num, raw_value, rk3528_mmc_get_phase(clk));
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun return 0;
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun
rk3528_grfclk_get_phase(struct clk * clk)1708*4882a593Smuzhiyun static int rk3528_grfclk_get_phase(struct clk *clk)
1709*4882a593Smuzhiyun {
1710*4882a593Smuzhiyun int ret;
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun debug("%s %ld\n", __func__, clk->id);
1713*4882a593Smuzhiyun switch (clk->id) {
1714*4882a593Smuzhiyun case SCLK_SDMMC_SAMPLE:
1715*4882a593Smuzhiyun ret = rk3528_mmc_get_phase(clk);
1716*4882a593Smuzhiyun break;
1717*4882a593Smuzhiyun default:
1718*4882a593Smuzhiyun return -ENOENT;
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun return ret;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
rk3528_grfclk_set_phase(struct clk * clk,int degrees)1724*4882a593Smuzhiyun static int rk3528_grfclk_set_phase(struct clk *clk, int degrees)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun int ret;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun debug("%s %ld\n", __func__, clk->id);
1729*4882a593Smuzhiyun switch (clk->id) {
1730*4882a593Smuzhiyun case SCLK_SDMMC_SAMPLE:
1731*4882a593Smuzhiyun ret = rk3528_mmc_set_phase(clk, degrees);
1732*4882a593Smuzhiyun break;
1733*4882a593Smuzhiyun default:
1734*4882a593Smuzhiyun return -ENOENT;
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun return ret;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun static struct clk_ops rk3528_grfclk_ops = {
1741*4882a593Smuzhiyun .get_rate = rk3528_grfclk_get_rate,
1742*4882a593Smuzhiyun .get_phase = rk3528_grfclk_get_phase,
1743*4882a593Smuzhiyun .set_phase = rk3528_grfclk_set_phase,
1744*4882a593Smuzhiyun };
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
1747*4882a593Smuzhiyun /**
1748*4882a593Smuzhiyun * soc_clk_dump() - Print clock frequencies
1749*4882a593Smuzhiyun * Returns zero on success
1750*4882a593Smuzhiyun *
1751*4882a593Smuzhiyun * Implementation for the clk dump command.
1752*4882a593Smuzhiyun */
soc_clk_dump(void)1753*4882a593Smuzhiyun int soc_clk_dump(void)
1754*4882a593Smuzhiyun {
1755*4882a593Smuzhiyun const struct rk3528_clk_info *clk_dump;
1756*4882a593Smuzhiyun struct rk3528_clk_priv *priv;
1757*4882a593Smuzhiyun struct udevice *cru_dev;
1758*4882a593Smuzhiyun struct clk clk;
1759*4882a593Smuzhiyun ulong clk_count = ARRAY_SIZE(clks_dump);
1760*4882a593Smuzhiyun ulong rate;
1761*4882a593Smuzhiyun int i, ret;
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun ret = uclass_get_device_by_driver(UCLASS_CLK,
1764*4882a593Smuzhiyun DM_GET_DRIVER(rockchip_rk3528_cru),
1765*4882a593Smuzhiyun &cru_dev);
1766*4882a593Smuzhiyun if (ret) {
1767*4882a593Smuzhiyun printf("%s failed to get cru device\n", __func__);
1768*4882a593Smuzhiyun return ret;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun priv = dev_get_priv(cru_dev);
1772*4882a593Smuzhiyun printf("CLK: (%s. arm: enter %lu KHz, init %lu KHz, kernel %lu%s)\n",
1773*4882a593Smuzhiyun priv->sync_kernel ? "sync kernel" : "uboot",
1774*4882a593Smuzhiyun priv->armclk_enter_hz / 1000,
1775*4882a593Smuzhiyun priv->armclk_init_hz / 1000,
1776*4882a593Smuzhiyun priv->set_armclk_rate ? priv->armclk_hz / 1000 : 0,
1777*4882a593Smuzhiyun priv->set_armclk_rate ? " KHz" : "N/A");
1778*4882a593Smuzhiyun for (i = 0; i < clk_count; i++) {
1779*4882a593Smuzhiyun clk_dump = &clks_dump[i];
1780*4882a593Smuzhiyun if (clk_dump->name) {
1781*4882a593Smuzhiyun clk.id = clk_dump->id;
1782*4882a593Smuzhiyun ret = clk_request(cru_dev, &clk);
1783*4882a593Smuzhiyun if (ret < 0)
1784*4882a593Smuzhiyun return ret;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun rate = clk_get_rate(&clk);
1787*4882a593Smuzhiyun clk_free(&clk);
1788*4882a593Smuzhiyun if (i == 0) {
1789*4882a593Smuzhiyun if (rate < 0)
1790*4882a593Smuzhiyun printf(" %s %s\n", clk_dump->name,
1791*4882a593Smuzhiyun "unknown");
1792*4882a593Smuzhiyun else
1793*4882a593Smuzhiyun printf(" %s %lu KHz\n", clk_dump->name,
1794*4882a593Smuzhiyun rate / 1000);
1795*4882a593Smuzhiyun } else {
1796*4882a593Smuzhiyun if (rate < 0)
1797*4882a593Smuzhiyun printf(" %s %s\n", clk_dump->name,
1798*4882a593Smuzhiyun "unknown");
1799*4882a593Smuzhiyun else
1800*4882a593Smuzhiyun printf(" %s %lu KHz\n", clk_dump->name,
1801*4882a593Smuzhiyun rate / 1000);
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun return 0;
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun #endif
1809*4882a593Smuzhiyun
rk3528_grfclk_probe(struct udevice * dev)1810*4882a593Smuzhiyun static int rk3528_grfclk_probe(struct udevice *dev)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun struct rk3528_grf_clk_priv *priv = dev_get_priv(dev);
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
1815*4882a593Smuzhiyun if (IS_ERR(priv->grf))
1816*4882a593Smuzhiyun return PTR_ERR(priv->grf);
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun return 0;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun static const struct udevice_id rk3528_grf_cru_ids[] = {
1822*4882a593Smuzhiyun { .compatible = "rockchip,rk3528-grf-cru" },
1823*4882a593Smuzhiyun { }
1824*4882a593Smuzhiyun };
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_rk3528_grf_cru) = {
1827*4882a593Smuzhiyun .name = "rockchip_rk3528_grf_cru",
1828*4882a593Smuzhiyun .id = UCLASS_CLK,
1829*4882a593Smuzhiyun .of_match = rk3528_grf_cru_ids,
1830*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rk3528_grf_clk_priv),
1831*4882a593Smuzhiyun .ops = &rk3528_grfclk_ops,
1832*4882a593Smuzhiyun .probe = rk3528_grfclk_probe,
1833*4882a593Smuzhiyun };
1834*4882a593Smuzhiyun
rk3528_clk_init(struct rk3528_clk_priv * priv)1835*4882a593Smuzhiyun static int rk3528_clk_init(struct rk3528_clk_priv *priv)
1836*4882a593Smuzhiyun {
1837*4882a593Smuzhiyun int ret;
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun priv->sync_kernel = false;
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
1842*4882a593Smuzhiyun /*
1843*4882a593Smuzhiyun * BOOTROM:
1844*4882a593Smuzhiyun * CPU 1902/2(postdiv1)=546M
1845*4882a593Smuzhiyun * CPLL 996/2(postdiv1)=498M
1846*4882a593Smuzhiyun * GPLL 1188/2(postdiv1)=594M
1847*4882a593Smuzhiyun * |-- clk_matrix_200m_src_div=1 => rate: 300M
1848*4882a593Smuzhiyun * |-- clk_matrix_300m_src_div=2 => rate: 200M
1849*4882a593Smuzhiyun *
1850*4882a593Smuzhiyun * Avoid overclocking when change GPLL rate:
1851*4882a593Smuzhiyun * Change clk_matrix_200m_src_div to 5.
1852*4882a593Smuzhiyun * Change clk_matrix_300m_src_div to 3.
1853*4882a593Smuzhiyun */
1854*4882a593Smuzhiyun writel(0x01200120, &priv->cru->clksel_con[1]);
1855*4882a593Smuzhiyun writel(0x00030003, &priv->cru->clksel_con[2]);
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun if (!priv->armclk_enter_hz) {
1858*4882a593Smuzhiyun priv->armclk_enter_hz =
1859*4882a593Smuzhiyun rockchip_pll_get_rate(&rk3528_pll_clks[APLL],
1860*4882a593Smuzhiyun priv->cru, APLL);
1861*4882a593Smuzhiyun priv->armclk_init_hz = priv->armclk_enter_hz;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun if (priv->armclk_init_hz != APLL_HZ) {
1865*4882a593Smuzhiyun ret = rk3528_armclk_set_clk(priv, APLL_HZ);
1866*4882a593Smuzhiyun if (!ret)
1867*4882a593Smuzhiyun priv->armclk_init_hz = APLL_HZ;
1868*4882a593Smuzhiyun }
1869*4882a593Smuzhiyun #else
1870*4882a593Smuzhiyun if (!priv->armclk_enter_hz) {
1871*4882a593Smuzhiyun struct clk clk;
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun ret = rockchip_get_scmi_clk(&clk.dev);
1874*4882a593Smuzhiyun if (ret) {
1875*4882a593Smuzhiyun printf("Failed to get scmi clk dev\n");
1876*4882a593Smuzhiyun return ret;
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun clk.id = SCMI_CLK_CPU;
1880*4882a593Smuzhiyun ret = clk_set_rate(&clk, CPU_PVTPLL_HZ);
1881*4882a593Smuzhiyun if (ret < 0) {
1882*4882a593Smuzhiyun printf("Failed to set scmi cpu %dhz\n", CPU_PVTPLL_HZ);
1883*4882a593Smuzhiyun return ret;
1884*4882a593Smuzhiyun } else {
1885*4882a593Smuzhiyun priv->armclk_enter_hz =
1886*4882a593Smuzhiyun rockchip_pll_get_rate(&rk3528_pll_clks[APLL],
1887*4882a593Smuzhiyun priv->cru, APLL);
1888*4882a593Smuzhiyun priv->armclk_init_hz = CPU_PVTPLL_HZ;
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun #endif
1892*4882a593Smuzhiyun if (priv->cpll_hz != CPLL_HZ) {
1893*4882a593Smuzhiyun ret = rockchip_pll_set_rate(&rk3528_pll_clks[CPLL], priv->cru,
1894*4882a593Smuzhiyun CPLL, CPLL_HZ);
1895*4882a593Smuzhiyun if (!ret)
1896*4882a593Smuzhiyun priv->cpll_hz = CPLL_HZ;
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun if (priv->gpll_hz != GPLL_HZ) {
1900*4882a593Smuzhiyun ret = rockchip_pll_set_rate(&rk3528_pll_clks[GPLL], priv->cru,
1901*4882a593Smuzhiyun GPLL, GPLL_HZ);
1902*4882a593Smuzhiyun if (!ret)
1903*4882a593Smuzhiyun priv->gpll_hz = GPLL_HZ;
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun if (priv->ppll_hz != PPLL_HZ) {
1907*4882a593Smuzhiyun ret = rockchip_pll_set_rate(&rk3528_pll_clks[PPLL], priv->cru,
1908*4882a593Smuzhiyun PPLL, PPLL_HZ);
1909*4882a593Smuzhiyun if (!ret)
1910*4882a593Smuzhiyun priv->ppll_hz = PPLL_HZ;
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
1914*4882a593Smuzhiyun /* Init to override bootrom config */
1915*4882a593Smuzhiyun rk3528_cgpll_matrix_set_rate(priv, CLK_MATRIX_50M_SRC, 50000000);
1916*4882a593Smuzhiyun rk3528_cgpll_matrix_set_rate(priv, CLK_MATRIX_100M_SRC, 100000000);
1917*4882a593Smuzhiyun rk3528_cgpll_matrix_set_rate(priv, CLK_MATRIX_150M_SRC, 150000000);
1918*4882a593Smuzhiyun rk3528_cgpll_matrix_set_rate(priv, CLK_MATRIX_200M_SRC, 200000000);
1919*4882a593Smuzhiyun rk3528_cgpll_matrix_set_rate(priv, CLK_MATRIX_250M_SRC, 250000000);
1920*4882a593Smuzhiyun rk3528_cgpll_matrix_set_rate(priv, CLK_MATRIX_300M_SRC, 300000000);
1921*4882a593Smuzhiyun rk3528_cgpll_matrix_set_rate(priv, CLK_MATRIX_339M_SRC, 340000000);
1922*4882a593Smuzhiyun rk3528_cgpll_matrix_set_rate(priv, CLK_MATRIX_400M_SRC, 400000000);
1923*4882a593Smuzhiyun rk3528_cgpll_matrix_set_rate(priv, CLK_MATRIX_500M_SRC, 500000000);
1924*4882a593Smuzhiyun rk3528_cgpll_matrix_set_rate(priv, CLK_MATRIX_600M_SRC, 600000000);
1925*4882a593Smuzhiyun rk3528_cgpll_matrix_set_rate(priv, ACLK_BUS_VOPGL_BIU, 500000000);
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun /* The default rate is 100Mhz, it's not friendly for remote IR module */
1928*4882a593Smuzhiyun rk3528_pwm_set_clk(priv, CLK_PWM0, 24000000);
1929*4882a593Smuzhiyun rk3528_pwm_set_clk(priv, CLK_PWM1, 24000000);
1930*4882a593Smuzhiyun #endif
1931*4882a593Smuzhiyun return 0;
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun
rk3528_clk_probe(struct udevice * dev)1934*4882a593Smuzhiyun static int rk3528_clk_probe(struct udevice *dev)
1935*4882a593Smuzhiyun {
1936*4882a593Smuzhiyun struct rk3528_clk_priv *priv = dev_get_priv(dev);
1937*4882a593Smuzhiyun int ret;
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
1940*4882a593Smuzhiyun if (IS_ERR(priv->grf))
1941*4882a593Smuzhiyun return PTR_ERR(priv->grf);
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun ret = rk3528_clk_init(priv);
1944*4882a593Smuzhiyun if (ret)
1945*4882a593Smuzhiyun return ret;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
1948*4882a593Smuzhiyun ret = clk_set_defaults(dev);
1949*4882a593Smuzhiyun if (ret)
1950*4882a593Smuzhiyun debug("%s clk_set_defaults failed %d\n", __func__, ret);
1951*4882a593Smuzhiyun else
1952*4882a593Smuzhiyun priv->sync_kernel = true;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun return 0;
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun
rk3528_clk_ofdata_to_platdata(struct udevice * dev)1957*4882a593Smuzhiyun static int rk3528_clk_ofdata_to_platdata(struct udevice *dev)
1958*4882a593Smuzhiyun {
1959*4882a593Smuzhiyun struct rk3528_clk_priv *priv = dev_get_priv(dev);
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun priv->cru = dev_read_addr_ptr(dev);
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun return 0;
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun
rk3528_clk_bind(struct udevice * dev)1966*4882a593Smuzhiyun static int rk3528_clk_bind(struct udevice *dev)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun struct udevice *sys_child, *sf_child;
1969*4882a593Smuzhiyun struct softreset_reg *sf_priv;
1970*4882a593Smuzhiyun struct sysreset_reg *priv;
1971*4882a593Smuzhiyun int ret;
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun /* The reset driver does not have a device node, so bind it here */
1974*4882a593Smuzhiyun ret = device_bind_driver(dev, "rockchip_sysreset", "sysreset",
1975*4882a593Smuzhiyun &sys_child);
1976*4882a593Smuzhiyun if (ret) {
1977*4882a593Smuzhiyun debug("Warning: No sysreset driver: ret=%d\n", ret);
1978*4882a593Smuzhiyun } else {
1979*4882a593Smuzhiyun priv = malloc(sizeof(struct sysreset_reg));
1980*4882a593Smuzhiyun priv->glb_srst_fst_value = offsetof(struct rk3528_cru,
1981*4882a593Smuzhiyun glb_srst_fst);
1982*4882a593Smuzhiyun priv->glb_srst_snd_value = offsetof(struct rk3528_cru,
1983*4882a593Smuzhiyun glb_srst_snd);
1984*4882a593Smuzhiyun sys_child->priv = priv;
1985*4882a593Smuzhiyun }
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun ret = device_bind_driver_to_node(dev, "rockchip_reset", "reset",
1988*4882a593Smuzhiyun dev_ofnode(dev), &sf_child);
1989*4882a593Smuzhiyun if (ret) {
1990*4882a593Smuzhiyun debug("Warning: No rockchip reset driver: ret=%d\n", ret);
1991*4882a593Smuzhiyun } else {
1992*4882a593Smuzhiyun sf_priv = malloc(sizeof(struct softreset_reg));
1993*4882a593Smuzhiyun sf_priv->sf_reset_offset = offsetof(struct rk3528_cru,
1994*4882a593Smuzhiyun softrst_con[0]);
1995*4882a593Smuzhiyun sf_priv->sf_reset_num = 47;
1996*4882a593Smuzhiyun sf_child->priv = sf_priv;
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun return 0;
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun static const struct udevice_id rk3528_clk_ids[] = {
2003*4882a593Smuzhiyun { .compatible = "rockchip,rk3528-cru" },
2004*4882a593Smuzhiyun { }
2005*4882a593Smuzhiyun };
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_rk3528_cru) = {
2008*4882a593Smuzhiyun .name = "rockchip_rk3528_cru",
2009*4882a593Smuzhiyun .id = UCLASS_CLK,
2010*4882a593Smuzhiyun .of_match = rk3528_clk_ids,
2011*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rk3528_clk_priv),
2012*4882a593Smuzhiyun .ofdata_to_platdata = rk3528_clk_ofdata_to_platdata,
2013*4882a593Smuzhiyun .ops = &rk3528_clk_ops,
2014*4882a593Smuzhiyun .bind = rk3528_clk_bind,
2015*4882a593Smuzhiyun .probe = rk3528_clk_probe,
2016*4882a593Smuzhiyun };
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun /* spl scmi clk */
2019*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
2020*4882a593Smuzhiyun
rk3528_crypto_get_rate(struct rk3528_clk_priv * priv,struct clk * clk)2021*4882a593Smuzhiyun static ulong rk3528_crypto_get_rate(struct rk3528_clk_priv *priv, struct clk *clk)
2022*4882a593Smuzhiyun {
2023*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
2024*4882a593Smuzhiyun u32 id, sel, con, mask, shift;
2025*4882a593Smuzhiyun ulong rate;
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun switch (clk->id) {
2028*4882a593Smuzhiyun case SCMI_CORE_CRYPTO:
2029*4882a593Smuzhiyun id = 43;
2030*4882a593Smuzhiyun mask = CLK_CORE_CRYPTO_SEL_MASK;
2031*4882a593Smuzhiyun shift = CLK_CORE_CRYPTO_SEL_SHIFT;
2032*4882a593Smuzhiyun break;
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun case SCMI_PKA_CRYPTO:
2035*4882a593Smuzhiyun id = 44;
2036*4882a593Smuzhiyun mask = CLK_PKA_CRYPTO_SEL_MASK;
2037*4882a593Smuzhiyun shift = CLK_PKA_CRYPTO_SEL_SHIFT;
2038*4882a593Smuzhiyun break;
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun default:
2041*4882a593Smuzhiyun return -ENOENT;
2042*4882a593Smuzhiyun }
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun con = readl(&cru->clksel_con[id]);
2045*4882a593Smuzhiyun sel = (con & mask) >> shift;
2046*4882a593Smuzhiyun if (sel == CLK_CORE_CRYPTO_SEL_CLK_MATRIX_300M_SRC)
2047*4882a593Smuzhiyun rate = 300 * MHz;
2048*4882a593Smuzhiyun else if (sel == CLK_CORE_CRYPTO_SEL_CLK_MATRIX_200M_SRC)
2049*4882a593Smuzhiyun rate = 200 * MHz;
2050*4882a593Smuzhiyun else if (sel == CLK_CORE_CRYPTO_SEL_CLK_MATRIX_100M_SRC)
2051*4882a593Smuzhiyun rate = 100 * MHz;
2052*4882a593Smuzhiyun else
2053*4882a593Smuzhiyun rate = OSC_HZ;
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun return rate;
2056*4882a593Smuzhiyun }
2057*4882a593Smuzhiyun
rk3528_crypto_set_rate(struct rk3528_clk_priv * priv,struct clk * clk,ulong rate)2058*4882a593Smuzhiyun static ulong rk3528_crypto_set_rate(struct rk3528_clk_priv *priv,
2059*4882a593Smuzhiyun struct clk *clk, ulong rate)
2060*4882a593Smuzhiyun {
2061*4882a593Smuzhiyun struct rk3528_cru *cru = priv->cru;
2062*4882a593Smuzhiyun u32 id, sel, mask, shift;
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun if (rate == 300 * MHz)
2065*4882a593Smuzhiyun sel = CLK_CORE_CRYPTO_SEL_CLK_MATRIX_300M_SRC;
2066*4882a593Smuzhiyun else if (rate == 200 * MHz)
2067*4882a593Smuzhiyun sel = CLK_CORE_CRYPTO_SEL_CLK_MATRIX_200M_SRC;
2068*4882a593Smuzhiyun else if (rate == 100 * MHz)
2069*4882a593Smuzhiyun sel = CLK_CORE_CRYPTO_SEL_CLK_MATRIX_100M_SRC;
2070*4882a593Smuzhiyun else
2071*4882a593Smuzhiyun sel = CLK_CORE_CRYPTO_SEL_XIN_OSC0_FUNC;
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun switch (clk->id) {
2074*4882a593Smuzhiyun case SCMI_CORE_CRYPTO:
2075*4882a593Smuzhiyun id = 43;
2076*4882a593Smuzhiyun mask = CLK_CORE_CRYPTO_SEL_MASK;
2077*4882a593Smuzhiyun shift = CLK_CORE_CRYPTO_SEL_SHIFT;
2078*4882a593Smuzhiyun break;
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun case SCMI_PKA_CRYPTO:
2081*4882a593Smuzhiyun id = 44;
2082*4882a593Smuzhiyun mask = CLK_PKA_CRYPTO_SEL_MASK;
2083*4882a593Smuzhiyun shift = CLK_PKA_CRYPTO_SEL_SHIFT;
2084*4882a593Smuzhiyun break;
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun default:
2087*4882a593Smuzhiyun return -ENOENT;
2088*4882a593Smuzhiyun }
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[id], mask, sel << shift);
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun return rk3528_crypto_get_rate(priv, clk);
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun
rk3528_clk_scmi_get_rate(struct clk * clk)2095*4882a593Smuzhiyun static ulong rk3528_clk_scmi_get_rate(struct clk *clk)
2096*4882a593Smuzhiyun {
2097*4882a593Smuzhiyun struct rk3528_clk_priv *priv = dev_get_priv(clk->dev);
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun switch (clk->id) {
2100*4882a593Smuzhiyun case SCMI_CORE_CRYPTO:
2101*4882a593Smuzhiyun case SCMI_PKA_CRYPTO:
2102*4882a593Smuzhiyun return rk3528_crypto_get_rate(priv, clk);
2103*4882a593Smuzhiyun default:
2104*4882a593Smuzhiyun return -ENOENT;
2105*4882a593Smuzhiyun }
2106*4882a593Smuzhiyun };
2107*4882a593Smuzhiyun
rk3528_clk_scmi_set_rate(struct clk * clk,ulong rate)2108*4882a593Smuzhiyun static ulong rk3528_clk_scmi_set_rate(struct clk *clk, ulong rate)
2109*4882a593Smuzhiyun {
2110*4882a593Smuzhiyun struct rk3528_clk_priv *priv = dev_get_priv(clk->dev);
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun switch (clk->id) {
2113*4882a593Smuzhiyun case SCMI_CORE_CRYPTO:
2114*4882a593Smuzhiyun case SCMI_PKA_CRYPTO:
2115*4882a593Smuzhiyun return rk3528_crypto_set_rate(priv, clk, rate);
2116*4882a593Smuzhiyun default:
2117*4882a593Smuzhiyun return -ENOENT;
2118*4882a593Smuzhiyun }
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun return 0;
2121*4882a593Smuzhiyun };
2122*4882a593Smuzhiyun
rk3528_scmi_clk_ofdata_to_platdata(struct udevice * dev)2123*4882a593Smuzhiyun static int rk3528_scmi_clk_ofdata_to_platdata(struct udevice *dev)
2124*4882a593Smuzhiyun {
2125*4882a593Smuzhiyun struct rk3528_clk_priv *priv = dev_get_priv(dev);
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun priv->cru = (struct rk3528_cru *)0xff4a0000;
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun return 0;
2130*4882a593Smuzhiyun }
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun /* A fake scmi driver for SPL/TPL where smccc agent is not available. */
2133*4882a593Smuzhiyun static const struct clk_ops scmi_clk_ops = {
2134*4882a593Smuzhiyun .get_rate = rk3528_clk_scmi_get_rate,
2135*4882a593Smuzhiyun .set_rate = rk3528_clk_scmi_set_rate,
2136*4882a593Smuzhiyun };
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun U_BOOT_DRIVER(scmi_clock) = {
2139*4882a593Smuzhiyun .name = "scmi_clk",
2140*4882a593Smuzhiyun .id = UCLASS_CLK,
2141*4882a593Smuzhiyun .ops = &scmi_clk_ops,
2142*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rk3528_clk_priv),
2143*4882a593Smuzhiyun .ofdata_to_platdata = rk3528_scmi_clk_ofdata_to_platdata,
2144*4882a593Smuzhiyun };
2145*4882a593Smuzhiyun #endif
2146