| /OK3568_Linux_fs/kernel/drivers/clk/mediatek/ |
| H A D | Kconfig | 20 This driver supports MediaTek MT2701 basic clocks. 26 This driver supports MediaTek MT2701 mmsys clocks. 32 This driver supports MediaTek MT2701 imgsys clocks. 38 This driver supports MediaTek MT2701 vdecsys clocks. 44 This driver supports MediaTek MT2701 hifsys clocks. 50 This driver supports MediaTek MT2701 ethsys clocks. 56 This driver supports MediaTek MT2701 bdpsys clocks. 62 This driver supports Mediatek MT2701 audsys clocks. 68 This driver supports MediaTek MT2701 g3dsys clocks. 76 This driver supports MediaTek MT2712 basic clocks. [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/boot/dts/ |
| H A D | s5pv210.dtsi | 82 clocks = <&clocks CLK_NANDXL>, <&clocks DOUT_FLASH>; 94 clocks: clock-controller@e0100000 { label 98 clocks = <&xxti>, <&xusbxti>; 125 clocks = <&clocks CLK_PDMA0>; 137 clocks = <&clocks CLK_PDMA1>; 149 clocks = <&clocks CLK_TSADC>; 163 clocks = <&clocks SCLK_SPI0>, <&clocks CLK_SPI0>; 179 clocks = <&clocks SCLK_SPI1>, <&clocks CLK_SPI1>; 193 clocks = <&clocks CLK_KEYIF>; 203 clocks = <&clocks CLK_I2C0>; [all …]
|
| H A D | s3c2416.dtsi | 31 clocks: clock-controller@4c000000 { label 43 clocks = <&clocks PCLK_UART3>, <&clocks PCLK_UART3>, 44 <&clocks SCLK_UART>; 54 clocks = <&clocks HCLK_HSMMC0>, <&clocks HCLK_HSMMC0>, 55 <&clocks MUX_HSMMC0>; 65 clocks = <&clocks HCLK_HSMMC1>, <&clocks HCLK_HSMMC1>, 66 <&clocks MUX_HSMMC1>; 73 clocks = <&clocks PCLK_I2C0>; 87 clocks = <&clocks PCLK_RTC>; 92 clocks = <&clocks PCLK_PWM>; [all …]
|
| H A D | omap3xxx-clocks.dtsi | 17 …clocks = <&virt_12m_ck>, <&virt_13m_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_38_4m_ck… 24 clocks = <&osc_sys_ck>; 34 clocks = <&osc_sys_ck>; 42 clocks = <&dpll3_ck>; 50 clocks = <&dpll3_m2_ck>; 58 clocks = <&dpll4_ck>; 66 clocks = <&dpll3_m2x2_ck>; 74 clocks = <&sys_ck>; 84 clocks = <&core_96m_fck>, <&mcbsp_clks>; 92 clocks = <&mcbsp5_gate_fck>, <&mcbsp5_mux_fck>; [all …]
|
| H A D | omap24xx-clocks.dtsi | 11 clocks = <&func_96m_ck>, <&mcbsp_clks>; 19 clocks = <&mcbsp1_gate_fck>, <&mcbsp1_mux_fck>; 25 clocks = <&func_96m_ck>, <&mcbsp_clks>; 33 clocks = <&mcbsp2_gate_fck>, <&mcbsp2_mux_fck>; 77 clocks = <&virt_19200000_ck>, <&virt_26m_ck>, <&virt_13m_ck>, <&virt_12m_ck>; 85 clocks = <&aplls_clkin_ck>; 93 clocks = <&aplls_clkin_ck>, <&aplls_clkin_x2_ck>; 102 clocks = <&osc_ck>; 124 clocks = <&sys_ck>, <&sys_ck>; 131 clocks = <&sys_ck>; [all …]
|
| H A D | s3c64xx.dtsi | 68 clocks = <&clocks HCLK_HSMMC0>, <&clocks HCLK_HSMMC0>, 69 <&clocks SCLK_MMC0>; 79 clocks = <&clocks HCLK_HSMMC1>, <&clocks HCLK_HSMMC1>, 80 <&clocks SCLK_MMC1>; 90 clocks = <&clocks HCLK_HSMMC2>, <&clocks HCLK_HSMMC2>, 91 <&clocks SCLK_MMC2>; 101 clocks = <&clocks PCLK_WDT>; 110 clocks = <&clocks PCLK_IIC0>; 123 clocks = <&clocks PCLK_UART0>, <&clocks PCLK_UART0>, 124 <&clocks SCLK_UART>; [all …]
|
| H A D | dra7xx-clocks.dtsi | 11 clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 17 clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 23 clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 29 clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 107 clocks = <&sys_clkin1>; 199 clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>; 206 clocks = <&dpll_abe_ck>; 212 clocks = <&dpll_abe_x2_ck>; 223 clocks = <&dpll_abe_m2x2_ck>; 232 clocks = <&dpll_abe_ck>; [all …]
|
| H A D | ste-nomadik-stn8815.dtsi | 40 clocks = <&timclk>, <&pclk>; 49 clocks = <&timclk>, <&pclk>; 64 clocks = <&pclk>; 78 clocks = <&pclk>; 92 clocks = <&pclk>; 107 clocks = <&pclk>; 215 clocks = <&mxtal>; 223 clocks = <&mxtal>; 230 clocks = <&pll1>; 238 clocks = <&hclk>; [all …]
|
| H A D | omap54xx-clocks.dtsi | 17 clocks = <&pad_clks_src_ck>; 37 clocks = <&slimbus_src_clk>; 105 clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>; 112 clocks = <&dpll_abe_ck>; 118 clocks = <&dpll_abe_x2_ck>; 127 clocks = <&dpll_abe_m2x2_ck>; 135 clocks = <&dpll_abe_m2x2_ck>; 144 clocks = <&aess_fclk>; 153 clocks = <&dpll_abe_m2x2_ck>; 161 clocks = <&dpll_abe_x2_ck>; [all …]
|
| H A D | am43xx-clocks.dtsi | 11 clocks = <&sysboot_freq_sel_ck>, <&crystal_freq_sel_ck>; 19 clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>; 27 clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>; 35 clocks = <&sys_clkin_ck>; 43 clocks = <&sys_clkin_ck>; 51 clocks = <&sys_clkin_ck>; 59 clocks = <&sys_clkin_ck>; 67 clocks = <&sys_clkin_ck>; 75 clocks = <&sys_clkin_ck>; 83 clocks = <&sys_clkin_ck>; [all …]
|
| H A D | omap2430-clocks.dtsi | 12 clocks = <&func_96m_ck>, <&mcbsp_clks>; 19 clocks = <&mcbsp3_gate_fck>, <&mcbsp3_mux_fck>; 25 clocks = <&func_96m_ck>, <&mcbsp_clks>; 33 clocks = <&mcbsp4_gate_fck>, <&mcbsp4_mux_fck>; 39 clocks = <&func_96m_ck>, <&mcbsp_clks>; 47 clocks = <&mcbsp5_gate_fck>, <&mcbsp5_mux_fck>; 55 clocks = <&dsp_fck>; 63 clocks = <&dsp_fck>; 73 clocks = <&iva2_1_gate_ick>, <&iva2_1_div_ick>; 79 clocks = <&core_ck>; [all …]
|
| H A D | omap44xx-clocks.dtsi | 23 clocks = <&pad_clks_src_ck>; 49 clocks = <&slimbus_src_clk>; 135 clocks = <&abe_dpll_refclk_mux_ck>, <&abe_dpll_bypass_clk_mux_ck>; 142 clocks = <&dpll_abe_ck>; 149 clocks = <&dpll_abe_x2_ck>; 160 clocks = <&dpll_abe_m2x2_ck>; 168 clocks = <&dpll_abe_m2x2_ck>; 178 clocks = <&dpll_abe_x2_ck>; 189 clocks = <&sys_clkin_ck>, <&dpll_abe_m3x2_ck>; 197 clocks = <&sys_clkin_ck>, <&core_hsd_byp_clk_mux_ck>; [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/dts/ |
| H A D | zynqmp-clk.dtsi | 78 clocks = <&clk100 &clk100>; 82 clocks = <&clk100 &clk100>; 86 clocks = <&clk600>, <&clk100>; 90 clocks = <&clk600>, <&clk100>; 94 clocks = <&clk600>, <&clk100>; 98 clocks = <&clk600>, <&clk100>; 102 clocks = <&clk600>, <&clk100>; 106 clocks = <&clk600>, <&clk100>; 110 clocks = <&clk600>, <&clk100>; 114 clocks = <&clk600>, <&clk100>; [all …]
|
| H A D | omap3xxx-clocks.dtsi | 20 …clocks = <&virt_12m_ck>, <&virt_13m_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_38_4m_ck… 27 clocks = <&osc_sys_ck>; 37 clocks = <&osc_sys_ck>; 45 clocks = <&dpll3_ck>; 53 clocks = <&dpll3_m2_ck>; 61 clocks = <&dpll4_ck>; 69 clocks = <&dpll3_m2x2_ck>; 77 clocks = <&sys_ck>; 87 clocks = <&core_96m_fck>, <&mcbsp_clks>; 95 clocks = <&mcbsp5_gate_fck>, <&mcbsp5_mux_fck>; [all …]
|
| H A D | zynqmp-ep108-clk.dtsi | 59 clocks = <&misc_clk &misc_clk>; 63 clocks = <&misc_clk &misc_clk>; 67 clocks = <&clk600>, <&clk100>; 71 clocks = <&clk600>, <&clk100>; 75 clocks = <&clk600>, <&clk100>; 79 clocks = <&clk600>, <&clk100>; 83 clocks = <&clk600>, <&clk100>; 87 clocks = <&clk600>, <&clk100>; 91 clocks = <&clk600>, <&clk100>; 95 clocks = <&clk600>, <&clk100>; [all …]
|
| H A D | am33xx-clocks.dtsi | 14 clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>; 22 clocks = <&sys_clkin_ck>; 30 clocks = <&sys_clkin_ck>; 38 clocks = <&sys_clkin_ck>; 46 clocks = <&sys_clkin_ck>; 54 clocks = <&sys_clkin_ck>; 62 clocks = <&sys_clkin_ck>; 70 clocks = <&sys_clkin_ck>; 78 clocks = <&sys_clkin_ck>; 86 clocks = <&sys_clkin_ck>; [all …]
|
| H A D | am43xx-clocks.dtsi | 14 clocks = <&sysboot_freq_sel_ck>, <&crystal_freq_sel_ck>; 22 clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>; 30 clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>; 38 clocks = <&sys_clkin_ck>; 46 clocks = <&sys_clkin_ck>; 54 clocks = <&sys_clkin_ck>; 62 clocks = <&sys_clkin_ck>; 70 clocks = <&sys_clkin_ck>; 78 clocks = <&sys_clkin_ck>; 86 clocks = <&sys_clkin_ck>; [all …]
|
| H A D | dra7xx-clocks.dtsi | 14 clocks = <&atl_gfclk_mux>; 20 clocks = <&atl_gfclk_mux>; 26 clocks = <&atl_gfclk_mux>; 32 clocks = <&atl_gfclk_mux>; 110 clocks = <&sys_clkin1>; 202 clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>; 209 clocks = <&dpll_abe_ck>; 215 clocks = <&dpll_abe_x2_ck>; 226 clocks = <&dpll_abe_m2x2_ck>; 235 clocks = <&dpll_abe_ck>; [all …]
|
| H A D | socfpga.dtsi | 82 clocks = <&l4_main_clk>; 91 clocks = <&can0_clk>; 99 clocks = <&can1_clk>; 107 clocks { 136 clocks = <&osc1>; 142 clocks = <&main_pll>; 150 clocks = <&main_pll>; 158 clocks = <&main_pll>; 166 clocks = <&main_pll>; 173 clocks = <&main_pll>; [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/xilinx/ |
| H A D | zynqmp-clk-ccf.dtsi | 44 clocks = <&zynqmp_clk CAN0_REF>, <&zynqmp_clk LPD_LSBUS>; 48 clocks = <&zynqmp_clk CAN1_REF>, <&zynqmp_clk LPD_LSBUS>; 52 clocks = <&zynqmp_clk ACPU>; 56 clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; 60 clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; 64 clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; 68 clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; 72 clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; 76 clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; 80 clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; [all …]
|
| /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/clock/ |
| H A D | exynos5433-clock.txt | 10 which generates clocks for IMEM/FSYS/G3D/GSCL/HEVC/MSCL/G2D/MFC/PERIC/PERIS 11 domains and bus clocks. 13 which generates clocks for LLI (Low Latency Interface) IP. 15 which generates clocks for DRAM Memory Controller domain. 17 which generates clocks for UART/I2C/SPI/I2S/PCM/SPDIF/PWM/SLIMBUS IPs. 19 which generates clocks for PMU/TMU/MCT/WDT/RTC/SECKEY/TZPC IPs. 21 which generates clocks for USB/UFS/SDMMC/TSI/PDMA IPs. 23 which generates clocks for G2D/MDMA IPs. 25 which generates clocks for Display (DECON/HDMI/DSIM/MIXER) IPs. 27 which generates clocks for Cortex-A5/BUS/AUDIO clocks. [all …]
|
| H A D | renesas,cpg-clocks.yaml | 4 $id: http://devicetree.org/schemas/clock/renesas,cpg-clocks.yaml# 13 The Clock Pulse Generator (CPG) generates core clocks for the SoC. It 17 the CPG Module Stop (MSTP) Clocks. 22 - const: renesas,r8a73a4-cpg-clocks # R-Mobile APE6 23 - const: renesas,r8a7740-cpg-clocks # R-Mobile A1 24 - const: renesas,r8a7778-cpg-clocks # R-Car M1 25 - const: renesas,r8a7779-cpg-clocks # R-Car H1 28 - renesas,r7s72100-cpg-clocks # RZ/A1H 29 - const: renesas,rz-cpg-clocks # RZ/A1 30 - const: renesas,sh73a0-cpg-clocks # SH-Mobile AG5 [all …]
|
| H A D | exynos5260-clock.txt | 5 generate and supply clocks to various hardware blocks within 10 available clocks are defined as preprocessor macros in 14 External clocks: 16 There are several clocks that are generated outside the SoC. It 26 Phy clocks: 28 There are several clocks which are generated by specific PHYs. 29 These clocks are fed into the clock controller and then routed to 30 the hardware blocks. These clocks are defined as fixed clocks in the 71 - clocks: list of clock identifiers which are fed as the input to 73 the input clocks for a given controller. [all …]
|
| /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/display/ |
| H A D | st,stih4xx.txt | 15 - clocks: from common clock binding: handle hardware IP needed clocks, the 16 number of clocks may depend of the SoC type. 17 See ../clocks/clock-bindings.txt for details. 18 - clock-names: names of the clocks listed in clocks property in the same 33 - clocks: from common clock binding: handle hardware IP needed clocks, the 34 number of clocks may depend of the SoC type. 35 See ../clocks/clock-bindings.txt for details. 36 - clock-names: names of the clocks listed in clocks property in the same 66 - clocks: from common clock binding: handle hardware IP needed clocks, the 67 number of clocks may depend of the SoC type. [all …]
|
| /OK3568_Linux_fs/kernel/drivers/clk/bcm/ |
| H A D | clk-bcm281xx.c | 27 .clocks = CLOCKS("ref_crystal"), 43 .clocks = CLOCKS("bbl_32k", 52 .clocks = CLOCKS("ref_crystal", 61 .clocks = CLOCKS("var_312m", 85 .clocks = CLOCKS("ref_crystal", 104 .clocks = CLOCKS("ref_crystal", 116 .clocks = CLOCKS("ref_crystal", 128 .clocks = CLOCKS("ref_crystal", 140 .clocks = CLOCKS("ref_crystal", 152 .clocks = CLOCKS("ref_crystal", [all …]
|