1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for OMAP4 clock data 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun&cm1_clocks { 8*4882a593Smuzhiyun extalt_clkin_ck: extalt_clkin_ck { 9*4882a593Smuzhiyun #clock-cells = <0>; 10*4882a593Smuzhiyun compatible = "fixed-clock"; 11*4882a593Smuzhiyun clock-frequency = <59000000>; 12*4882a593Smuzhiyun }; 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun pad_clks_src_ck: pad_clks_src_ck { 15*4882a593Smuzhiyun #clock-cells = <0>; 16*4882a593Smuzhiyun compatible = "fixed-clock"; 17*4882a593Smuzhiyun clock-frequency = <12000000>; 18*4882a593Smuzhiyun }; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun pad_clks_ck: pad_clks_ck@108 { 21*4882a593Smuzhiyun #clock-cells = <0>; 22*4882a593Smuzhiyun compatible = "ti,gate-clock"; 23*4882a593Smuzhiyun clocks = <&pad_clks_src_ck>; 24*4882a593Smuzhiyun ti,bit-shift = <8>; 25*4882a593Smuzhiyun reg = <0x0108>; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun pad_slimbus_core_clks_ck: pad_slimbus_core_clks_ck { 29*4882a593Smuzhiyun #clock-cells = <0>; 30*4882a593Smuzhiyun compatible = "fixed-clock"; 31*4882a593Smuzhiyun clock-frequency = <12000000>; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun secure_32k_clk_src_ck: secure_32k_clk_src_ck { 35*4882a593Smuzhiyun #clock-cells = <0>; 36*4882a593Smuzhiyun compatible = "fixed-clock"; 37*4882a593Smuzhiyun clock-frequency = <32768>; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun slimbus_src_clk: slimbus_src_clk { 41*4882a593Smuzhiyun #clock-cells = <0>; 42*4882a593Smuzhiyun compatible = "fixed-clock"; 43*4882a593Smuzhiyun clock-frequency = <12000000>; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun slimbus_clk: slimbus_clk@108 { 47*4882a593Smuzhiyun #clock-cells = <0>; 48*4882a593Smuzhiyun compatible = "ti,gate-clock"; 49*4882a593Smuzhiyun clocks = <&slimbus_src_clk>; 50*4882a593Smuzhiyun ti,bit-shift = <10>; 51*4882a593Smuzhiyun reg = <0x0108>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun sys_32k_ck: sys_32k_ck { 55*4882a593Smuzhiyun #clock-cells = <0>; 56*4882a593Smuzhiyun compatible = "fixed-clock"; 57*4882a593Smuzhiyun clock-frequency = <32768>; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun virt_12000000_ck: virt_12000000_ck { 61*4882a593Smuzhiyun #clock-cells = <0>; 62*4882a593Smuzhiyun compatible = "fixed-clock"; 63*4882a593Smuzhiyun clock-frequency = <12000000>; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun virt_13000000_ck: virt_13000000_ck { 67*4882a593Smuzhiyun #clock-cells = <0>; 68*4882a593Smuzhiyun compatible = "fixed-clock"; 69*4882a593Smuzhiyun clock-frequency = <13000000>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun virt_16800000_ck: virt_16800000_ck { 73*4882a593Smuzhiyun #clock-cells = <0>; 74*4882a593Smuzhiyun compatible = "fixed-clock"; 75*4882a593Smuzhiyun clock-frequency = <16800000>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun virt_19200000_ck: virt_19200000_ck { 79*4882a593Smuzhiyun #clock-cells = <0>; 80*4882a593Smuzhiyun compatible = "fixed-clock"; 81*4882a593Smuzhiyun clock-frequency = <19200000>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun virt_26000000_ck: virt_26000000_ck { 85*4882a593Smuzhiyun #clock-cells = <0>; 86*4882a593Smuzhiyun compatible = "fixed-clock"; 87*4882a593Smuzhiyun clock-frequency = <26000000>; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun virt_27000000_ck: virt_27000000_ck { 91*4882a593Smuzhiyun #clock-cells = <0>; 92*4882a593Smuzhiyun compatible = "fixed-clock"; 93*4882a593Smuzhiyun clock-frequency = <27000000>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun virt_38400000_ck: virt_38400000_ck { 97*4882a593Smuzhiyun #clock-cells = <0>; 98*4882a593Smuzhiyun compatible = "fixed-clock"; 99*4882a593Smuzhiyun clock-frequency = <38400000>; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun tie_low_clock_ck: tie_low_clock_ck { 103*4882a593Smuzhiyun #clock-cells = <0>; 104*4882a593Smuzhiyun compatible = "fixed-clock"; 105*4882a593Smuzhiyun clock-frequency = <0>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun utmi_phy_clkout_ck: utmi_phy_clkout_ck { 109*4882a593Smuzhiyun #clock-cells = <0>; 110*4882a593Smuzhiyun compatible = "fixed-clock"; 111*4882a593Smuzhiyun clock-frequency = <60000000>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun xclk60mhsp1_ck: xclk60mhsp1_ck { 115*4882a593Smuzhiyun #clock-cells = <0>; 116*4882a593Smuzhiyun compatible = "fixed-clock"; 117*4882a593Smuzhiyun clock-frequency = <60000000>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun xclk60mhsp2_ck: xclk60mhsp2_ck { 121*4882a593Smuzhiyun #clock-cells = <0>; 122*4882a593Smuzhiyun compatible = "fixed-clock"; 123*4882a593Smuzhiyun clock-frequency = <60000000>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun xclk60motg_ck: xclk60motg_ck { 127*4882a593Smuzhiyun #clock-cells = <0>; 128*4882a593Smuzhiyun compatible = "fixed-clock"; 129*4882a593Smuzhiyun clock-frequency = <60000000>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun dpll_abe_ck: dpll_abe_ck@1e0 { 133*4882a593Smuzhiyun #clock-cells = <0>; 134*4882a593Smuzhiyun compatible = "ti,omap4-dpll-m4xen-clock"; 135*4882a593Smuzhiyun clocks = <&abe_dpll_refclk_mux_ck>, <&abe_dpll_bypass_clk_mux_ck>; 136*4882a593Smuzhiyun reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun dpll_abe_x2_ck: dpll_abe_x2_ck@1f0 { 140*4882a593Smuzhiyun #clock-cells = <0>; 141*4882a593Smuzhiyun compatible = "ti,omap4-dpll-x2-clock"; 142*4882a593Smuzhiyun clocks = <&dpll_abe_ck>; 143*4882a593Smuzhiyun reg = <0x01f0>; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 { 147*4882a593Smuzhiyun #clock-cells = <0>; 148*4882a593Smuzhiyun compatible = "ti,divider-clock"; 149*4882a593Smuzhiyun clocks = <&dpll_abe_x2_ck>; 150*4882a593Smuzhiyun ti,max-div = <31>; 151*4882a593Smuzhiyun ti,autoidle-shift = <8>; 152*4882a593Smuzhiyun reg = <0x01f0>; 153*4882a593Smuzhiyun ti,index-starts-at-one; 154*4882a593Smuzhiyun ti,invert-autoidle-bit; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun abe_24m_fclk: abe_24m_fclk { 158*4882a593Smuzhiyun #clock-cells = <0>; 159*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 160*4882a593Smuzhiyun clocks = <&dpll_abe_m2x2_ck>; 161*4882a593Smuzhiyun clock-mult = <1>; 162*4882a593Smuzhiyun clock-div = <8>; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun abe_clk: abe_clk@108 { 166*4882a593Smuzhiyun #clock-cells = <0>; 167*4882a593Smuzhiyun compatible = "ti,divider-clock"; 168*4882a593Smuzhiyun clocks = <&dpll_abe_m2x2_ck>; 169*4882a593Smuzhiyun ti,max-div = <4>; 170*4882a593Smuzhiyun reg = <0x0108>; 171*4882a593Smuzhiyun ti,index-power-of-two; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 { 176*4882a593Smuzhiyun #clock-cells = <0>; 177*4882a593Smuzhiyun compatible = "ti,divider-clock"; 178*4882a593Smuzhiyun clocks = <&dpll_abe_x2_ck>; 179*4882a593Smuzhiyun ti,max-div = <31>; 180*4882a593Smuzhiyun ti,autoidle-shift = <8>; 181*4882a593Smuzhiyun reg = <0x01f4>; 182*4882a593Smuzhiyun ti,index-starts-at-one; 183*4882a593Smuzhiyun ti,invert-autoidle-bit; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun core_hsd_byp_clk_mux_ck: core_hsd_byp_clk_mux_ck@12c { 187*4882a593Smuzhiyun #clock-cells = <0>; 188*4882a593Smuzhiyun compatible = "ti,mux-clock"; 189*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&dpll_abe_m3x2_ck>; 190*4882a593Smuzhiyun ti,bit-shift = <23>; 191*4882a593Smuzhiyun reg = <0x012c>; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun dpll_core_ck: dpll_core_ck@120 { 195*4882a593Smuzhiyun #clock-cells = <0>; 196*4882a593Smuzhiyun compatible = "ti,omap4-dpll-core-clock"; 197*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&core_hsd_byp_clk_mux_ck>; 198*4882a593Smuzhiyun reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun dpll_core_x2_ck: dpll_core_x2_ck { 202*4882a593Smuzhiyun #clock-cells = <0>; 203*4882a593Smuzhiyun compatible = "ti,omap4-dpll-x2-clock"; 204*4882a593Smuzhiyun clocks = <&dpll_core_ck>; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun dpll_core_m6x2_ck: dpll_core_m6x2_ck@140 { 208*4882a593Smuzhiyun #clock-cells = <0>; 209*4882a593Smuzhiyun compatible = "ti,divider-clock"; 210*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 211*4882a593Smuzhiyun ti,max-div = <31>; 212*4882a593Smuzhiyun ti,autoidle-shift = <8>; 213*4882a593Smuzhiyun reg = <0x0140>; 214*4882a593Smuzhiyun ti,index-starts-at-one; 215*4882a593Smuzhiyun ti,invert-autoidle-bit; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun dpll_core_m2_ck: dpll_core_m2_ck@130 { 219*4882a593Smuzhiyun #clock-cells = <0>; 220*4882a593Smuzhiyun compatible = "ti,divider-clock"; 221*4882a593Smuzhiyun clocks = <&dpll_core_ck>; 222*4882a593Smuzhiyun ti,max-div = <31>; 223*4882a593Smuzhiyun ti,autoidle-shift = <8>; 224*4882a593Smuzhiyun reg = <0x0130>; 225*4882a593Smuzhiyun ti,index-starts-at-one; 226*4882a593Smuzhiyun ti,invert-autoidle-bit; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun ddrphy_ck: ddrphy_ck { 230*4882a593Smuzhiyun #clock-cells = <0>; 231*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 232*4882a593Smuzhiyun clocks = <&dpll_core_m2_ck>; 233*4882a593Smuzhiyun clock-mult = <1>; 234*4882a593Smuzhiyun clock-div = <2>; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun dpll_core_m5x2_ck: dpll_core_m5x2_ck@13c { 238*4882a593Smuzhiyun #clock-cells = <0>; 239*4882a593Smuzhiyun compatible = "ti,divider-clock"; 240*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 241*4882a593Smuzhiyun ti,max-div = <31>; 242*4882a593Smuzhiyun ti,autoidle-shift = <8>; 243*4882a593Smuzhiyun reg = <0x013c>; 244*4882a593Smuzhiyun ti,index-starts-at-one; 245*4882a593Smuzhiyun ti,invert-autoidle-bit; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun div_core_ck: div_core_ck@100 { 249*4882a593Smuzhiyun #clock-cells = <0>; 250*4882a593Smuzhiyun compatible = "ti,divider-clock"; 251*4882a593Smuzhiyun clocks = <&dpll_core_m5x2_ck>; 252*4882a593Smuzhiyun reg = <0x0100>; 253*4882a593Smuzhiyun ti,max-div = <2>; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun div_iva_hs_clk: div_iva_hs_clk@1dc { 257*4882a593Smuzhiyun #clock-cells = <0>; 258*4882a593Smuzhiyun compatible = "ti,divider-clock"; 259*4882a593Smuzhiyun clocks = <&dpll_core_m5x2_ck>; 260*4882a593Smuzhiyun ti,max-div = <4>; 261*4882a593Smuzhiyun reg = <0x01dc>; 262*4882a593Smuzhiyun ti,index-power-of-two; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun div_mpu_hs_clk: div_mpu_hs_clk@19c { 266*4882a593Smuzhiyun #clock-cells = <0>; 267*4882a593Smuzhiyun compatible = "ti,divider-clock"; 268*4882a593Smuzhiyun clocks = <&dpll_core_m5x2_ck>; 269*4882a593Smuzhiyun ti,max-div = <4>; 270*4882a593Smuzhiyun reg = <0x019c>; 271*4882a593Smuzhiyun ti,index-power-of-two; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun dpll_core_m4x2_ck: dpll_core_m4x2_ck@138 { 275*4882a593Smuzhiyun #clock-cells = <0>; 276*4882a593Smuzhiyun compatible = "ti,divider-clock"; 277*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 278*4882a593Smuzhiyun ti,max-div = <31>; 279*4882a593Smuzhiyun ti,autoidle-shift = <8>; 280*4882a593Smuzhiyun reg = <0x0138>; 281*4882a593Smuzhiyun ti,index-starts-at-one; 282*4882a593Smuzhiyun ti,invert-autoidle-bit; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun dll_clk_div_ck: dll_clk_div_ck { 286*4882a593Smuzhiyun #clock-cells = <0>; 287*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 288*4882a593Smuzhiyun clocks = <&dpll_core_m4x2_ck>; 289*4882a593Smuzhiyun clock-mult = <1>; 290*4882a593Smuzhiyun clock-div = <2>; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun dpll_abe_m2_ck: dpll_abe_m2_ck@1f0 { 294*4882a593Smuzhiyun #clock-cells = <0>; 295*4882a593Smuzhiyun compatible = "ti,divider-clock"; 296*4882a593Smuzhiyun clocks = <&dpll_abe_ck>; 297*4882a593Smuzhiyun ti,max-div = <31>; 298*4882a593Smuzhiyun reg = <0x01f0>; 299*4882a593Smuzhiyun ti,index-starts-at-one; 300*4882a593Smuzhiyun }; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun dpll_core_m3x2_gate_ck: dpll_core_m3x2_gate_ck@134 { 303*4882a593Smuzhiyun #clock-cells = <0>; 304*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 305*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 306*4882a593Smuzhiyun ti,bit-shift = <8>; 307*4882a593Smuzhiyun reg = <0x0134>; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun dpll_core_m3x2_div_ck: dpll_core_m3x2_div_ck@134 { 311*4882a593Smuzhiyun #clock-cells = <0>; 312*4882a593Smuzhiyun compatible = "ti,composite-divider-clock"; 313*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 314*4882a593Smuzhiyun ti,max-div = <31>; 315*4882a593Smuzhiyun reg = <0x0134>; 316*4882a593Smuzhiyun ti,index-starts-at-one; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun dpll_core_m3x2_ck: dpll_core_m3x2_ck { 320*4882a593Smuzhiyun #clock-cells = <0>; 321*4882a593Smuzhiyun compatible = "ti,composite-clock"; 322*4882a593Smuzhiyun clocks = <&dpll_core_m3x2_gate_ck>, <&dpll_core_m3x2_div_ck>; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun dpll_core_m7x2_ck: dpll_core_m7x2_ck@144 { 326*4882a593Smuzhiyun #clock-cells = <0>; 327*4882a593Smuzhiyun compatible = "ti,divider-clock"; 328*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 329*4882a593Smuzhiyun ti,max-div = <31>; 330*4882a593Smuzhiyun ti,autoidle-shift = <8>; 331*4882a593Smuzhiyun reg = <0x0144>; 332*4882a593Smuzhiyun ti,index-starts-at-one; 333*4882a593Smuzhiyun ti,invert-autoidle-bit; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun iva_hsd_byp_clk_mux_ck: iva_hsd_byp_clk_mux_ck@1ac { 337*4882a593Smuzhiyun #clock-cells = <0>; 338*4882a593Smuzhiyun compatible = "ti,mux-clock"; 339*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&div_iva_hs_clk>; 340*4882a593Smuzhiyun ti,bit-shift = <23>; 341*4882a593Smuzhiyun reg = <0x01ac>; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun dpll_iva_ck: dpll_iva_ck@1a0 { 345*4882a593Smuzhiyun #clock-cells = <0>; 346*4882a593Smuzhiyun compatible = "ti,omap4-dpll-clock"; 347*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&iva_hsd_byp_clk_mux_ck>; 348*4882a593Smuzhiyun reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>; 349*4882a593Smuzhiyun assigned-clocks = <&dpll_iva_ck>; 350*4882a593Smuzhiyun assigned-clock-rates = <931200000>; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun dpll_iva_x2_ck: dpll_iva_x2_ck { 354*4882a593Smuzhiyun #clock-cells = <0>; 355*4882a593Smuzhiyun compatible = "ti,omap4-dpll-x2-clock"; 356*4882a593Smuzhiyun clocks = <&dpll_iva_ck>; 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun dpll_iva_m4x2_ck: dpll_iva_m4x2_ck@1b8 { 360*4882a593Smuzhiyun #clock-cells = <0>; 361*4882a593Smuzhiyun compatible = "ti,divider-clock"; 362*4882a593Smuzhiyun clocks = <&dpll_iva_x2_ck>; 363*4882a593Smuzhiyun ti,max-div = <31>; 364*4882a593Smuzhiyun ti,autoidle-shift = <8>; 365*4882a593Smuzhiyun reg = <0x01b8>; 366*4882a593Smuzhiyun ti,index-starts-at-one; 367*4882a593Smuzhiyun ti,invert-autoidle-bit; 368*4882a593Smuzhiyun assigned-clocks = <&dpll_iva_m4x2_ck>; 369*4882a593Smuzhiyun assigned-clock-rates = <465600000>; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun dpll_iva_m5x2_ck: dpll_iva_m5x2_ck@1bc { 373*4882a593Smuzhiyun #clock-cells = <0>; 374*4882a593Smuzhiyun compatible = "ti,divider-clock"; 375*4882a593Smuzhiyun clocks = <&dpll_iva_x2_ck>; 376*4882a593Smuzhiyun ti,max-div = <31>; 377*4882a593Smuzhiyun ti,autoidle-shift = <8>; 378*4882a593Smuzhiyun reg = <0x01bc>; 379*4882a593Smuzhiyun ti,index-starts-at-one; 380*4882a593Smuzhiyun ti,invert-autoidle-bit; 381*4882a593Smuzhiyun assigned-clocks = <&dpll_iva_m5x2_ck>; 382*4882a593Smuzhiyun assigned-clock-rates = <266100000>; 383*4882a593Smuzhiyun }; 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun dpll_mpu_ck: dpll_mpu_ck@160 { 386*4882a593Smuzhiyun #clock-cells = <0>; 387*4882a593Smuzhiyun compatible = "ti,omap4-dpll-clock"; 388*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&div_mpu_hs_clk>; 389*4882a593Smuzhiyun reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 { 393*4882a593Smuzhiyun #clock-cells = <0>; 394*4882a593Smuzhiyun compatible = "ti,divider-clock"; 395*4882a593Smuzhiyun clocks = <&dpll_mpu_ck>; 396*4882a593Smuzhiyun ti,max-div = <31>; 397*4882a593Smuzhiyun ti,autoidle-shift = <8>; 398*4882a593Smuzhiyun reg = <0x0170>; 399*4882a593Smuzhiyun ti,index-starts-at-one; 400*4882a593Smuzhiyun ti,invert-autoidle-bit; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun per_hs_clk_div_ck: per_hs_clk_div_ck { 404*4882a593Smuzhiyun #clock-cells = <0>; 405*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 406*4882a593Smuzhiyun clocks = <&dpll_abe_m3x2_ck>; 407*4882a593Smuzhiyun clock-mult = <1>; 408*4882a593Smuzhiyun clock-div = <2>; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun usb_hs_clk_div_ck: usb_hs_clk_div_ck { 412*4882a593Smuzhiyun #clock-cells = <0>; 413*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 414*4882a593Smuzhiyun clocks = <&dpll_abe_m3x2_ck>; 415*4882a593Smuzhiyun clock-mult = <1>; 416*4882a593Smuzhiyun clock-div = <3>; 417*4882a593Smuzhiyun }; 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun l3_div_ck: l3_div_ck@100 { 420*4882a593Smuzhiyun #clock-cells = <0>; 421*4882a593Smuzhiyun compatible = "ti,divider-clock"; 422*4882a593Smuzhiyun clocks = <&div_core_ck>; 423*4882a593Smuzhiyun ti,bit-shift = <4>; 424*4882a593Smuzhiyun ti,max-div = <2>; 425*4882a593Smuzhiyun reg = <0x0100>; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun l4_div_ck: l4_div_ck@100 { 429*4882a593Smuzhiyun #clock-cells = <0>; 430*4882a593Smuzhiyun compatible = "ti,divider-clock"; 431*4882a593Smuzhiyun clocks = <&l3_div_ck>; 432*4882a593Smuzhiyun ti,bit-shift = <8>; 433*4882a593Smuzhiyun ti,max-div = <2>; 434*4882a593Smuzhiyun reg = <0x0100>; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun lp_clk_div_ck: lp_clk_div_ck { 438*4882a593Smuzhiyun #clock-cells = <0>; 439*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 440*4882a593Smuzhiyun clocks = <&dpll_abe_m2x2_ck>; 441*4882a593Smuzhiyun clock-mult = <1>; 442*4882a593Smuzhiyun clock-div = <16>; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun mpu_periphclk: mpu_periphclk { 446*4882a593Smuzhiyun #clock-cells = <0>; 447*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 448*4882a593Smuzhiyun clocks = <&dpll_mpu_ck>; 449*4882a593Smuzhiyun clock-mult = <1>; 450*4882a593Smuzhiyun clock-div = <2>; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun ocp_abe_iclk: ocp_abe_iclk@528 { 454*4882a593Smuzhiyun #clock-cells = <0>; 455*4882a593Smuzhiyun compatible = "ti,divider-clock"; 456*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP4_AESS_CLKCTRL 24>; 457*4882a593Smuzhiyun ti,bit-shift = <24>; 458*4882a593Smuzhiyun reg = <0x0528>; 459*4882a593Smuzhiyun ti,dividers = <2>, <1>; 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun per_abe_24m_fclk: per_abe_24m_fclk { 463*4882a593Smuzhiyun #clock-cells = <0>; 464*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 465*4882a593Smuzhiyun clocks = <&dpll_abe_m2_ck>; 466*4882a593Smuzhiyun clock-mult = <1>; 467*4882a593Smuzhiyun clock-div = <4>; 468*4882a593Smuzhiyun }; 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun dummy_ck: dummy_ck { 471*4882a593Smuzhiyun #clock-cells = <0>; 472*4882a593Smuzhiyun compatible = "fixed-clock"; 473*4882a593Smuzhiyun clock-frequency = <0>; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun}; 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun&prm_clocks { 478*4882a593Smuzhiyun sys_clkin_ck: sys_clkin_ck@110 { 479*4882a593Smuzhiyun #clock-cells = <0>; 480*4882a593Smuzhiyun compatible = "ti,mux-clock"; 481*4882a593Smuzhiyun clocks = <&virt_12000000_ck>, <&virt_13000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>; 482*4882a593Smuzhiyun reg = <0x0110>; 483*4882a593Smuzhiyun ti,index-starts-at-one; 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun abe_dpll_bypass_clk_mux_ck: abe_dpll_bypass_clk_mux_ck@108 { 487*4882a593Smuzhiyun #clock-cells = <0>; 488*4882a593Smuzhiyun compatible = "ti,mux-clock"; 489*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&sys_32k_ck>; 490*4882a593Smuzhiyun ti,bit-shift = <24>; 491*4882a593Smuzhiyun reg = <0x0108>; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun abe_dpll_refclk_mux_ck: abe_dpll_refclk_mux_ck@10c { 495*4882a593Smuzhiyun #clock-cells = <0>; 496*4882a593Smuzhiyun compatible = "ti,mux-clock"; 497*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&sys_32k_ck>; 498*4882a593Smuzhiyun reg = <0x010c>; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun dbgclk_mux_ck: dbgclk_mux_ck { 502*4882a593Smuzhiyun #clock-cells = <0>; 503*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 504*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 505*4882a593Smuzhiyun clock-mult = <1>; 506*4882a593Smuzhiyun clock-div = <1>; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun l4_wkup_clk_mux_ck: l4_wkup_clk_mux_ck@108 { 510*4882a593Smuzhiyun #clock-cells = <0>; 511*4882a593Smuzhiyun compatible = "ti,mux-clock"; 512*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&lp_clk_div_ck>; 513*4882a593Smuzhiyun reg = <0x0108>; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun syc_clk_div_ck: syc_clk_div_ck@100 { 517*4882a593Smuzhiyun #clock-cells = <0>; 518*4882a593Smuzhiyun compatible = "ti,divider-clock"; 519*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 520*4882a593Smuzhiyun reg = <0x0100>; 521*4882a593Smuzhiyun ti,max-div = <2>; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun usim_ck: usim_ck@1858 { 525*4882a593Smuzhiyun #clock-cells = <0>; 526*4882a593Smuzhiyun compatible = "ti,divider-clock"; 527*4882a593Smuzhiyun clocks = <&dpll_per_m4x2_ck>; 528*4882a593Smuzhiyun ti,bit-shift = <24>; 529*4882a593Smuzhiyun reg = <0x1858>; 530*4882a593Smuzhiyun ti,dividers = <14>, <18>; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun usim_fclk: usim_fclk@1858 { 534*4882a593Smuzhiyun #clock-cells = <0>; 535*4882a593Smuzhiyun compatible = "ti,gate-clock"; 536*4882a593Smuzhiyun clocks = <&usim_ck>; 537*4882a593Smuzhiyun ti,bit-shift = <8>; 538*4882a593Smuzhiyun reg = <0x1858>; 539*4882a593Smuzhiyun }; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun trace_clk_div_ck: trace_clk_div_ck { 542*4882a593Smuzhiyun #clock-cells = <0>; 543*4882a593Smuzhiyun compatible = "ti,clkdm-gate-clock"; 544*4882a593Smuzhiyun clocks = <&emu_sys_clkctrl OMAP4_DEBUGSS_CLKCTRL 24>; 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun}; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun&prm_clockdomains { 549*4882a593Smuzhiyun emu_sys_clkdm: emu_sys_clkdm { 550*4882a593Smuzhiyun compatible = "ti,clockdomain"; 551*4882a593Smuzhiyun clocks = <&trace_clk_div_ck>; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun}; 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun&cm2_clocks { 556*4882a593Smuzhiyun per_hsd_byp_clk_mux_ck: per_hsd_byp_clk_mux_ck@14c { 557*4882a593Smuzhiyun #clock-cells = <0>; 558*4882a593Smuzhiyun compatible = "ti,mux-clock"; 559*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&per_hs_clk_div_ck>; 560*4882a593Smuzhiyun ti,bit-shift = <23>; 561*4882a593Smuzhiyun reg = <0x014c>; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun dpll_per_ck: dpll_per_ck@140 { 565*4882a593Smuzhiyun #clock-cells = <0>; 566*4882a593Smuzhiyun compatible = "ti,omap4-dpll-clock"; 567*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&per_hsd_byp_clk_mux_ck>; 568*4882a593Smuzhiyun reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>; 569*4882a593Smuzhiyun }; 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun dpll_per_m2_ck: dpll_per_m2_ck@150 { 572*4882a593Smuzhiyun #clock-cells = <0>; 573*4882a593Smuzhiyun compatible = "ti,divider-clock"; 574*4882a593Smuzhiyun clocks = <&dpll_per_ck>; 575*4882a593Smuzhiyun ti,max-div = <31>; 576*4882a593Smuzhiyun reg = <0x0150>; 577*4882a593Smuzhiyun ti,index-starts-at-one; 578*4882a593Smuzhiyun }; 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun dpll_per_x2_ck: dpll_per_x2_ck@150 { 581*4882a593Smuzhiyun #clock-cells = <0>; 582*4882a593Smuzhiyun compatible = "ti,omap4-dpll-x2-clock"; 583*4882a593Smuzhiyun clocks = <&dpll_per_ck>; 584*4882a593Smuzhiyun reg = <0x0150>; 585*4882a593Smuzhiyun }; 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 { 588*4882a593Smuzhiyun #clock-cells = <0>; 589*4882a593Smuzhiyun compatible = "ti,divider-clock"; 590*4882a593Smuzhiyun clocks = <&dpll_per_x2_ck>; 591*4882a593Smuzhiyun ti,max-div = <31>; 592*4882a593Smuzhiyun ti,autoidle-shift = <8>; 593*4882a593Smuzhiyun reg = <0x0150>; 594*4882a593Smuzhiyun ti,index-starts-at-one; 595*4882a593Smuzhiyun ti,invert-autoidle-bit; 596*4882a593Smuzhiyun }; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun dpll_per_m3x2_gate_ck: dpll_per_m3x2_gate_ck@154 { 599*4882a593Smuzhiyun #clock-cells = <0>; 600*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 601*4882a593Smuzhiyun clocks = <&dpll_per_x2_ck>; 602*4882a593Smuzhiyun ti,bit-shift = <8>; 603*4882a593Smuzhiyun reg = <0x0154>; 604*4882a593Smuzhiyun }; 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun dpll_per_m3x2_div_ck: dpll_per_m3x2_div_ck@154 { 607*4882a593Smuzhiyun #clock-cells = <0>; 608*4882a593Smuzhiyun compatible = "ti,composite-divider-clock"; 609*4882a593Smuzhiyun clocks = <&dpll_per_x2_ck>; 610*4882a593Smuzhiyun ti,max-div = <31>; 611*4882a593Smuzhiyun reg = <0x0154>; 612*4882a593Smuzhiyun ti,index-starts-at-one; 613*4882a593Smuzhiyun }; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun dpll_per_m3x2_ck: dpll_per_m3x2_ck { 616*4882a593Smuzhiyun #clock-cells = <0>; 617*4882a593Smuzhiyun compatible = "ti,composite-clock"; 618*4882a593Smuzhiyun clocks = <&dpll_per_m3x2_gate_ck>, <&dpll_per_m3x2_div_ck>; 619*4882a593Smuzhiyun }; 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun dpll_per_m4x2_ck: dpll_per_m4x2_ck@158 { 622*4882a593Smuzhiyun #clock-cells = <0>; 623*4882a593Smuzhiyun compatible = "ti,divider-clock"; 624*4882a593Smuzhiyun clocks = <&dpll_per_x2_ck>; 625*4882a593Smuzhiyun ti,max-div = <31>; 626*4882a593Smuzhiyun ti,autoidle-shift = <8>; 627*4882a593Smuzhiyun reg = <0x0158>; 628*4882a593Smuzhiyun ti,index-starts-at-one; 629*4882a593Smuzhiyun ti,invert-autoidle-bit; 630*4882a593Smuzhiyun }; 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun dpll_per_m5x2_ck: dpll_per_m5x2_ck@15c { 633*4882a593Smuzhiyun #clock-cells = <0>; 634*4882a593Smuzhiyun compatible = "ti,divider-clock"; 635*4882a593Smuzhiyun clocks = <&dpll_per_x2_ck>; 636*4882a593Smuzhiyun ti,max-div = <31>; 637*4882a593Smuzhiyun ti,autoidle-shift = <8>; 638*4882a593Smuzhiyun reg = <0x015c>; 639*4882a593Smuzhiyun ti,index-starts-at-one; 640*4882a593Smuzhiyun ti,invert-autoidle-bit; 641*4882a593Smuzhiyun }; 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun dpll_per_m6x2_ck: dpll_per_m6x2_ck@160 { 644*4882a593Smuzhiyun #clock-cells = <0>; 645*4882a593Smuzhiyun compatible = "ti,divider-clock"; 646*4882a593Smuzhiyun clocks = <&dpll_per_x2_ck>; 647*4882a593Smuzhiyun ti,max-div = <31>; 648*4882a593Smuzhiyun ti,autoidle-shift = <8>; 649*4882a593Smuzhiyun reg = <0x0160>; 650*4882a593Smuzhiyun ti,index-starts-at-one; 651*4882a593Smuzhiyun ti,invert-autoidle-bit; 652*4882a593Smuzhiyun }; 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun dpll_per_m7x2_ck: dpll_per_m7x2_ck@164 { 655*4882a593Smuzhiyun #clock-cells = <0>; 656*4882a593Smuzhiyun compatible = "ti,divider-clock"; 657*4882a593Smuzhiyun clocks = <&dpll_per_x2_ck>; 658*4882a593Smuzhiyun ti,max-div = <31>; 659*4882a593Smuzhiyun ti,autoidle-shift = <8>; 660*4882a593Smuzhiyun reg = <0x0164>; 661*4882a593Smuzhiyun ti,index-starts-at-one; 662*4882a593Smuzhiyun ti,invert-autoidle-bit; 663*4882a593Smuzhiyun }; 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun dpll_usb_ck: dpll_usb_ck@180 { 666*4882a593Smuzhiyun #clock-cells = <0>; 667*4882a593Smuzhiyun compatible = "ti,omap4-dpll-j-type-clock"; 668*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&usb_hs_clk_div_ck>; 669*4882a593Smuzhiyun reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>; 670*4882a593Smuzhiyun }; 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun dpll_usb_clkdcoldo_ck: dpll_usb_clkdcoldo_ck@1b4 { 673*4882a593Smuzhiyun #clock-cells = <0>; 674*4882a593Smuzhiyun compatible = "ti,fixed-factor-clock"; 675*4882a593Smuzhiyun clocks = <&dpll_usb_ck>; 676*4882a593Smuzhiyun ti,clock-div = <1>; 677*4882a593Smuzhiyun ti,autoidle-shift = <8>; 678*4882a593Smuzhiyun reg = <0x01b4>; 679*4882a593Smuzhiyun ti,clock-mult = <1>; 680*4882a593Smuzhiyun ti,invert-autoidle-bit; 681*4882a593Smuzhiyun }; 682*4882a593Smuzhiyun 683*4882a593Smuzhiyun dpll_usb_m2_ck: dpll_usb_m2_ck@190 { 684*4882a593Smuzhiyun #clock-cells = <0>; 685*4882a593Smuzhiyun compatible = "ti,divider-clock"; 686*4882a593Smuzhiyun clocks = <&dpll_usb_ck>; 687*4882a593Smuzhiyun ti,max-div = <127>; 688*4882a593Smuzhiyun ti,autoidle-shift = <8>; 689*4882a593Smuzhiyun reg = <0x0190>; 690*4882a593Smuzhiyun ti,index-starts-at-one; 691*4882a593Smuzhiyun ti,invert-autoidle-bit; 692*4882a593Smuzhiyun }; 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun ducati_clk_mux_ck: ducati_clk_mux_ck@100 { 695*4882a593Smuzhiyun #clock-cells = <0>; 696*4882a593Smuzhiyun compatible = "ti,mux-clock"; 697*4882a593Smuzhiyun clocks = <&div_core_ck>, <&dpll_per_m6x2_ck>; 698*4882a593Smuzhiyun reg = <0x0100>; 699*4882a593Smuzhiyun }; 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun func_12m_fclk: func_12m_fclk { 702*4882a593Smuzhiyun #clock-cells = <0>; 703*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 704*4882a593Smuzhiyun clocks = <&dpll_per_m2x2_ck>; 705*4882a593Smuzhiyun clock-mult = <1>; 706*4882a593Smuzhiyun clock-div = <16>; 707*4882a593Smuzhiyun }; 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun func_24m_clk: func_24m_clk { 710*4882a593Smuzhiyun #clock-cells = <0>; 711*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 712*4882a593Smuzhiyun clocks = <&dpll_per_m2_ck>; 713*4882a593Smuzhiyun clock-mult = <1>; 714*4882a593Smuzhiyun clock-div = <4>; 715*4882a593Smuzhiyun }; 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun func_24mc_fclk: func_24mc_fclk { 718*4882a593Smuzhiyun #clock-cells = <0>; 719*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 720*4882a593Smuzhiyun clocks = <&dpll_per_m2x2_ck>; 721*4882a593Smuzhiyun clock-mult = <1>; 722*4882a593Smuzhiyun clock-div = <8>; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun func_48m_fclk: func_48m_fclk@108 { 726*4882a593Smuzhiyun #clock-cells = <0>; 727*4882a593Smuzhiyun compatible = "ti,divider-clock"; 728*4882a593Smuzhiyun clocks = <&dpll_per_m2x2_ck>; 729*4882a593Smuzhiyun reg = <0x0108>; 730*4882a593Smuzhiyun ti,dividers = <4>, <8>; 731*4882a593Smuzhiyun }; 732*4882a593Smuzhiyun 733*4882a593Smuzhiyun func_48mc_fclk: func_48mc_fclk { 734*4882a593Smuzhiyun #clock-cells = <0>; 735*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 736*4882a593Smuzhiyun clocks = <&dpll_per_m2x2_ck>; 737*4882a593Smuzhiyun clock-mult = <1>; 738*4882a593Smuzhiyun clock-div = <4>; 739*4882a593Smuzhiyun }; 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun func_64m_fclk: func_64m_fclk@108 { 742*4882a593Smuzhiyun #clock-cells = <0>; 743*4882a593Smuzhiyun compatible = "ti,divider-clock"; 744*4882a593Smuzhiyun clocks = <&dpll_per_m4x2_ck>; 745*4882a593Smuzhiyun reg = <0x0108>; 746*4882a593Smuzhiyun ti,dividers = <2>, <4>; 747*4882a593Smuzhiyun }; 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun func_96m_fclk: func_96m_fclk@108 { 750*4882a593Smuzhiyun #clock-cells = <0>; 751*4882a593Smuzhiyun compatible = "ti,divider-clock"; 752*4882a593Smuzhiyun clocks = <&dpll_per_m2x2_ck>; 753*4882a593Smuzhiyun reg = <0x0108>; 754*4882a593Smuzhiyun ti,dividers = <2>, <4>; 755*4882a593Smuzhiyun }; 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun init_60m_fclk: init_60m_fclk@104 { 758*4882a593Smuzhiyun #clock-cells = <0>; 759*4882a593Smuzhiyun compatible = "ti,divider-clock"; 760*4882a593Smuzhiyun clocks = <&dpll_usb_m2_ck>; 761*4882a593Smuzhiyun reg = <0x0104>; 762*4882a593Smuzhiyun ti,dividers = <1>, <8>; 763*4882a593Smuzhiyun }; 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun per_abe_nc_fclk: per_abe_nc_fclk@108 { 766*4882a593Smuzhiyun #clock-cells = <0>; 767*4882a593Smuzhiyun compatible = "ti,divider-clock"; 768*4882a593Smuzhiyun clocks = <&dpll_abe_m2_ck>; 769*4882a593Smuzhiyun reg = <0x0108>; 770*4882a593Smuzhiyun ti,max-div = <2>; 771*4882a593Smuzhiyun }; 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun usb_phy_cm_clk32k: usb_phy_cm_clk32k@640 { 774*4882a593Smuzhiyun #clock-cells = <0>; 775*4882a593Smuzhiyun compatible = "ti,gate-clock"; 776*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 777*4882a593Smuzhiyun ti,bit-shift = <8>; 778*4882a593Smuzhiyun reg = <0x0640>; 779*4882a593Smuzhiyun }; 780*4882a593Smuzhiyun}; 781*4882a593Smuzhiyun 782*4882a593Smuzhiyun&cm2_clockdomains { 783*4882a593Smuzhiyun l3_init_clkdm: l3_init_clkdm { 784*4882a593Smuzhiyun compatible = "ti,clockdomain"; 785*4882a593Smuzhiyun clocks = <&dpll_usb_ck>; 786*4882a593Smuzhiyun }; 787*4882a593Smuzhiyun}; 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun&scrm_clocks { 790*4882a593Smuzhiyun auxclk0_src_gate_ck: auxclk0_src_gate_ck@310 { 791*4882a593Smuzhiyun #clock-cells = <0>; 792*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 793*4882a593Smuzhiyun clocks = <&dpll_core_m3x2_ck>; 794*4882a593Smuzhiyun ti,bit-shift = <8>; 795*4882a593Smuzhiyun reg = <0x0310>; 796*4882a593Smuzhiyun }; 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun auxclk0_src_mux_ck: auxclk0_src_mux_ck@310 { 799*4882a593Smuzhiyun #clock-cells = <0>; 800*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 801*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; 802*4882a593Smuzhiyun ti,bit-shift = <1>; 803*4882a593Smuzhiyun reg = <0x0310>; 804*4882a593Smuzhiyun }; 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun auxclk0_src_ck: auxclk0_src_ck { 807*4882a593Smuzhiyun #clock-cells = <0>; 808*4882a593Smuzhiyun compatible = "ti,composite-clock"; 809*4882a593Smuzhiyun clocks = <&auxclk0_src_gate_ck>, <&auxclk0_src_mux_ck>; 810*4882a593Smuzhiyun }; 811*4882a593Smuzhiyun 812*4882a593Smuzhiyun auxclk0_ck: auxclk0_ck@310 { 813*4882a593Smuzhiyun #clock-cells = <0>; 814*4882a593Smuzhiyun compatible = "ti,divider-clock"; 815*4882a593Smuzhiyun clocks = <&auxclk0_src_ck>; 816*4882a593Smuzhiyun ti,bit-shift = <16>; 817*4882a593Smuzhiyun ti,max-div = <16>; 818*4882a593Smuzhiyun reg = <0x0310>; 819*4882a593Smuzhiyun }; 820*4882a593Smuzhiyun 821*4882a593Smuzhiyun auxclk1_src_gate_ck: auxclk1_src_gate_ck@314 { 822*4882a593Smuzhiyun #clock-cells = <0>; 823*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 824*4882a593Smuzhiyun clocks = <&dpll_core_m3x2_ck>; 825*4882a593Smuzhiyun ti,bit-shift = <8>; 826*4882a593Smuzhiyun reg = <0x0314>; 827*4882a593Smuzhiyun }; 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun auxclk1_src_mux_ck: auxclk1_src_mux_ck@314 { 830*4882a593Smuzhiyun #clock-cells = <0>; 831*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 832*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; 833*4882a593Smuzhiyun ti,bit-shift = <1>; 834*4882a593Smuzhiyun reg = <0x0314>; 835*4882a593Smuzhiyun }; 836*4882a593Smuzhiyun 837*4882a593Smuzhiyun auxclk1_src_ck: auxclk1_src_ck { 838*4882a593Smuzhiyun #clock-cells = <0>; 839*4882a593Smuzhiyun compatible = "ti,composite-clock"; 840*4882a593Smuzhiyun clocks = <&auxclk1_src_gate_ck>, <&auxclk1_src_mux_ck>; 841*4882a593Smuzhiyun }; 842*4882a593Smuzhiyun 843*4882a593Smuzhiyun auxclk1_ck: auxclk1_ck@314 { 844*4882a593Smuzhiyun #clock-cells = <0>; 845*4882a593Smuzhiyun compatible = "ti,divider-clock"; 846*4882a593Smuzhiyun clocks = <&auxclk1_src_ck>; 847*4882a593Smuzhiyun ti,bit-shift = <16>; 848*4882a593Smuzhiyun ti,max-div = <16>; 849*4882a593Smuzhiyun reg = <0x0314>; 850*4882a593Smuzhiyun }; 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun auxclk2_src_gate_ck: auxclk2_src_gate_ck@318 { 853*4882a593Smuzhiyun #clock-cells = <0>; 854*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 855*4882a593Smuzhiyun clocks = <&dpll_core_m3x2_ck>; 856*4882a593Smuzhiyun ti,bit-shift = <8>; 857*4882a593Smuzhiyun reg = <0x0318>; 858*4882a593Smuzhiyun }; 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun auxclk2_src_mux_ck: auxclk2_src_mux_ck@318 { 861*4882a593Smuzhiyun #clock-cells = <0>; 862*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 863*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; 864*4882a593Smuzhiyun ti,bit-shift = <1>; 865*4882a593Smuzhiyun reg = <0x0318>; 866*4882a593Smuzhiyun }; 867*4882a593Smuzhiyun 868*4882a593Smuzhiyun auxclk2_src_ck: auxclk2_src_ck { 869*4882a593Smuzhiyun #clock-cells = <0>; 870*4882a593Smuzhiyun compatible = "ti,composite-clock"; 871*4882a593Smuzhiyun clocks = <&auxclk2_src_gate_ck>, <&auxclk2_src_mux_ck>; 872*4882a593Smuzhiyun }; 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun auxclk2_ck: auxclk2_ck@318 { 875*4882a593Smuzhiyun #clock-cells = <0>; 876*4882a593Smuzhiyun compatible = "ti,divider-clock"; 877*4882a593Smuzhiyun clocks = <&auxclk2_src_ck>; 878*4882a593Smuzhiyun ti,bit-shift = <16>; 879*4882a593Smuzhiyun ti,max-div = <16>; 880*4882a593Smuzhiyun reg = <0x0318>; 881*4882a593Smuzhiyun }; 882*4882a593Smuzhiyun 883*4882a593Smuzhiyun auxclk3_src_gate_ck: auxclk3_src_gate_ck@31c { 884*4882a593Smuzhiyun #clock-cells = <0>; 885*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 886*4882a593Smuzhiyun clocks = <&dpll_core_m3x2_ck>; 887*4882a593Smuzhiyun ti,bit-shift = <8>; 888*4882a593Smuzhiyun reg = <0x031c>; 889*4882a593Smuzhiyun }; 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun auxclk3_src_mux_ck: auxclk3_src_mux_ck@31c { 892*4882a593Smuzhiyun #clock-cells = <0>; 893*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 894*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; 895*4882a593Smuzhiyun ti,bit-shift = <1>; 896*4882a593Smuzhiyun reg = <0x031c>; 897*4882a593Smuzhiyun }; 898*4882a593Smuzhiyun 899*4882a593Smuzhiyun auxclk3_src_ck: auxclk3_src_ck { 900*4882a593Smuzhiyun #clock-cells = <0>; 901*4882a593Smuzhiyun compatible = "ti,composite-clock"; 902*4882a593Smuzhiyun clocks = <&auxclk3_src_gate_ck>, <&auxclk3_src_mux_ck>; 903*4882a593Smuzhiyun }; 904*4882a593Smuzhiyun 905*4882a593Smuzhiyun auxclk3_ck: auxclk3_ck@31c { 906*4882a593Smuzhiyun #clock-cells = <0>; 907*4882a593Smuzhiyun compatible = "ti,divider-clock"; 908*4882a593Smuzhiyun clocks = <&auxclk3_src_ck>; 909*4882a593Smuzhiyun ti,bit-shift = <16>; 910*4882a593Smuzhiyun ti,max-div = <16>; 911*4882a593Smuzhiyun reg = <0x031c>; 912*4882a593Smuzhiyun }; 913*4882a593Smuzhiyun 914*4882a593Smuzhiyun auxclk4_src_gate_ck: auxclk4_src_gate_ck@320 { 915*4882a593Smuzhiyun #clock-cells = <0>; 916*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 917*4882a593Smuzhiyun clocks = <&dpll_core_m3x2_ck>; 918*4882a593Smuzhiyun ti,bit-shift = <8>; 919*4882a593Smuzhiyun reg = <0x0320>; 920*4882a593Smuzhiyun }; 921*4882a593Smuzhiyun 922*4882a593Smuzhiyun auxclk4_src_mux_ck: auxclk4_src_mux_ck@320 { 923*4882a593Smuzhiyun #clock-cells = <0>; 924*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 925*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; 926*4882a593Smuzhiyun ti,bit-shift = <1>; 927*4882a593Smuzhiyun reg = <0x0320>; 928*4882a593Smuzhiyun }; 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun auxclk4_src_ck: auxclk4_src_ck { 931*4882a593Smuzhiyun #clock-cells = <0>; 932*4882a593Smuzhiyun compatible = "ti,composite-clock"; 933*4882a593Smuzhiyun clocks = <&auxclk4_src_gate_ck>, <&auxclk4_src_mux_ck>; 934*4882a593Smuzhiyun }; 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun auxclk4_ck: auxclk4_ck@320 { 937*4882a593Smuzhiyun #clock-cells = <0>; 938*4882a593Smuzhiyun compatible = "ti,divider-clock"; 939*4882a593Smuzhiyun clocks = <&auxclk4_src_ck>; 940*4882a593Smuzhiyun ti,bit-shift = <16>; 941*4882a593Smuzhiyun ti,max-div = <16>; 942*4882a593Smuzhiyun reg = <0x0320>; 943*4882a593Smuzhiyun }; 944*4882a593Smuzhiyun 945*4882a593Smuzhiyun auxclk5_src_gate_ck: auxclk5_src_gate_ck@324 { 946*4882a593Smuzhiyun #clock-cells = <0>; 947*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 948*4882a593Smuzhiyun clocks = <&dpll_core_m3x2_ck>; 949*4882a593Smuzhiyun ti,bit-shift = <8>; 950*4882a593Smuzhiyun reg = <0x0324>; 951*4882a593Smuzhiyun }; 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun auxclk5_src_mux_ck: auxclk5_src_mux_ck@324 { 954*4882a593Smuzhiyun #clock-cells = <0>; 955*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 956*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; 957*4882a593Smuzhiyun ti,bit-shift = <1>; 958*4882a593Smuzhiyun reg = <0x0324>; 959*4882a593Smuzhiyun }; 960*4882a593Smuzhiyun 961*4882a593Smuzhiyun auxclk5_src_ck: auxclk5_src_ck { 962*4882a593Smuzhiyun #clock-cells = <0>; 963*4882a593Smuzhiyun compatible = "ti,composite-clock"; 964*4882a593Smuzhiyun clocks = <&auxclk5_src_gate_ck>, <&auxclk5_src_mux_ck>; 965*4882a593Smuzhiyun }; 966*4882a593Smuzhiyun 967*4882a593Smuzhiyun auxclk5_ck: auxclk5_ck@324 { 968*4882a593Smuzhiyun #clock-cells = <0>; 969*4882a593Smuzhiyun compatible = "ti,divider-clock"; 970*4882a593Smuzhiyun clocks = <&auxclk5_src_ck>; 971*4882a593Smuzhiyun ti,bit-shift = <16>; 972*4882a593Smuzhiyun ti,max-div = <16>; 973*4882a593Smuzhiyun reg = <0x0324>; 974*4882a593Smuzhiyun }; 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun auxclkreq0_ck: auxclkreq0_ck@210 { 977*4882a593Smuzhiyun #clock-cells = <0>; 978*4882a593Smuzhiyun compatible = "ti,mux-clock"; 979*4882a593Smuzhiyun clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 980*4882a593Smuzhiyun ti,bit-shift = <2>; 981*4882a593Smuzhiyun reg = <0x0210>; 982*4882a593Smuzhiyun }; 983*4882a593Smuzhiyun 984*4882a593Smuzhiyun auxclkreq1_ck: auxclkreq1_ck@214 { 985*4882a593Smuzhiyun #clock-cells = <0>; 986*4882a593Smuzhiyun compatible = "ti,mux-clock"; 987*4882a593Smuzhiyun clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 988*4882a593Smuzhiyun ti,bit-shift = <2>; 989*4882a593Smuzhiyun reg = <0x0214>; 990*4882a593Smuzhiyun }; 991*4882a593Smuzhiyun 992*4882a593Smuzhiyun auxclkreq2_ck: auxclkreq2_ck@218 { 993*4882a593Smuzhiyun #clock-cells = <0>; 994*4882a593Smuzhiyun compatible = "ti,mux-clock"; 995*4882a593Smuzhiyun clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 996*4882a593Smuzhiyun ti,bit-shift = <2>; 997*4882a593Smuzhiyun reg = <0x0218>; 998*4882a593Smuzhiyun }; 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun auxclkreq3_ck: auxclkreq3_ck@21c { 1001*4882a593Smuzhiyun #clock-cells = <0>; 1002*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1003*4882a593Smuzhiyun clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 1004*4882a593Smuzhiyun ti,bit-shift = <2>; 1005*4882a593Smuzhiyun reg = <0x021c>; 1006*4882a593Smuzhiyun }; 1007*4882a593Smuzhiyun 1008*4882a593Smuzhiyun auxclkreq4_ck: auxclkreq4_ck@220 { 1009*4882a593Smuzhiyun #clock-cells = <0>; 1010*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1011*4882a593Smuzhiyun clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 1012*4882a593Smuzhiyun ti,bit-shift = <2>; 1013*4882a593Smuzhiyun reg = <0x0220>; 1014*4882a593Smuzhiyun }; 1015*4882a593Smuzhiyun 1016*4882a593Smuzhiyun auxclkreq5_ck: auxclkreq5_ck@224 { 1017*4882a593Smuzhiyun #clock-cells = <0>; 1018*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1019*4882a593Smuzhiyun clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 1020*4882a593Smuzhiyun ti,bit-shift = <2>; 1021*4882a593Smuzhiyun reg = <0x0224>; 1022*4882a593Smuzhiyun }; 1023*4882a593Smuzhiyun}; 1024*4882a593Smuzhiyun 1025*4882a593Smuzhiyun&cm1 { 1026*4882a593Smuzhiyun mpuss_cm: mpuss_cm@300 { 1027*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1028*4882a593Smuzhiyun reg = <0x300 0x100>; 1029*4882a593Smuzhiyun #address-cells = <1>; 1030*4882a593Smuzhiyun #size-cells = <1>; 1031*4882a593Smuzhiyun ranges = <0 0x300 0x100>; 1032*4882a593Smuzhiyun 1033*4882a593Smuzhiyun mpuss_clkctrl: clk@20 { 1034*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1035*4882a593Smuzhiyun reg = <0x20 0x4>; 1036*4882a593Smuzhiyun #clock-cells = <2>; 1037*4882a593Smuzhiyun }; 1038*4882a593Smuzhiyun }; 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun tesla_cm: tesla_cm@400 { 1041*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1042*4882a593Smuzhiyun reg = <0x400 0x100>; 1043*4882a593Smuzhiyun #address-cells = <1>; 1044*4882a593Smuzhiyun #size-cells = <1>; 1045*4882a593Smuzhiyun ranges = <0 0x400 0x100>; 1046*4882a593Smuzhiyun 1047*4882a593Smuzhiyun tesla_clkctrl: clk@20 { 1048*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1049*4882a593Smuzhiyun reg = <0x20 0x4>; 1050*4882a593Smuzhiyun #clock-cells = <2>; 1051*4882a593Smuzhiyun }; 1052*4882a593Smuzhiyun }; 1053*4882a593Smuzhiyun 1054*4882a593Smuzhiyun abe_cm: abe_cm@500 { 1055*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1056*4882a593Smuzhiyun reg = <0x500 0x100>; 1057*4882a593Smuzhiyun #address-cells = <1>; 1058*4882a593Smuzhiyun #size-cells = <1>; 1059*4882a593Smuzhiyun ranges = <0 0x500 0x100>; 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun abe_clkctrl: clk@20 { 1062*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1063*4882a593Smuzhiyun reg = <0x20 0x6c>; 1064*4882a593Smuzhiyun #clock-cells = <2>; 1065*4882a593Smuzhiyun }; 1066*4882a593Smuzhiyun }; 1067*4882a593Smuzhiyun 1068*4882a593Smuzhiyun}; 1069*4882a593Smuzhiyun 1070*4882a593Smuzhiyun&cm2 { 1071*4882a593Smuzhiyun l4_ao_cm: l4_ao_cm@600 { 1072*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1073*4882a593Smuzhiyun reg = <0x600 0x100>; 1074*4882a593Smuzhiyun #address-cells = <1>; 1075*4882a593Smuzhiyun #size-cells = <1>; 1076*4882a593Smuzhiyun ranges = <0 0x600 0x100>; 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun l4_ao_clkctrl: clk@20 { 1079*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1080*4882a593Smuzhiyun reg = <0x20 0x1c>; 1081*4882a593Smuzhiyun #clock-cells = <2>; 1082*4882a593Smuzhiyun }; 1083*4882a593Smuzhiyun }; 1084*4882a593Smuzhiyun 1085*4882a593Smuzhiyun l3_1_cm: l3_1_cm@700 { 1086*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1087*4882a593Smuzhiyun reg = <0x700 0x100>; 1088*4882a593Smuzhiyun #address-cells = <1>; 1089*4882a593Smuzhiyun #size-cells = <1>; 1090*4882a593Smuzhiyun ranges = <0 0x700 0x100>; 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun l3_1_clkctrl: clk@20 { 1093*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1094*4882a593Smuzhiyun reg = <0x20 0x4>; 1095*4882a593Smuzhiyun #clock-cells = <2>; 1096*4882a593Smuzhiyun }; 1097*4882a593Smuzhiyun }; 1098*4882a593Smuzhiyun 1099*4882a593Smuzhiyun l3_2_cm: l3_2_cm@800 { 1100*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1101*4882a593Smuzhiyun reg = <0x800 0x100>; 1102*4882a593Smuzhiyun #address-cells = <1>; 1103*4882a593Smuzhiyun #size-cells = <1>; 1104*4882a593Smuzhiyun ranges = <0 0x800 0x100>; 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun l3_2_clkctrl: clk@20 { 1107*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1108*4882a593Smuzhiyun reg = <0x20 0x14>; 1109*4882a593Smuzhiyun #clock-cells = <2>; 1110*4882a593Smuzhiyun }; 1111*4882a593Smuzhiyun }; 1112*4882a593Smuzhiyun 1113*4882a593Smuzhiyun ducati_cm: ducati_cm@900 { 1114*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1115*4882a593Smuzhiyun reg = <0x900 0x100>; 1116*4882a593Smuzhiyun #address-cells = <1>; 1117*4882a593Smuzhiyun #size-cells = <1>; 1118*4882a593Smuzhiyun ranges = <0 0x900 0x100>; 1119*4882a593Smuzhiyun 1120*4882a593Smuzhiyun ducati_clkctrl: clk@20 { 1121*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1122*4882a593Smuzhiyun reg = <0x20 0x4>; 1123*4882a593Smuzhiyun #clock-cells = <2>; 1124*4882a593Smuzhiyun }; 1125*4882a593Smuzhiyun }; 1126*4882a593Smuzhiyun 1127*4882a593Smuzhiyun l3_dma_cm: l3_dma_cm@a00 { 1128*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1129*4882a593Smuzhiyun reg = <0xa00 0x100>; 1130*4882a593Smuzhiyun #address-cells = <1>; 1131*4882a593Smuzhiyun #size-cells = <1>; 1132*4882a593Smuzhiyun ranges = <0 0xa00 0x100>; 1133*4882a593Smuzhiyun 1134*4882a593Smuzhiyun l3_dma_clkctrl: clk@20 { 1135*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1136*4882a593Smuzhiyun reg = <0x20 0x4>; 1137*4882a593Smuzhiyun #clock-cells = <2>; 1138*4882a593Smuzhiyun }; 1139*4882a593Smuzhiyun }; 1140*4882a593Smuzhiyun 1141*4882a593Smuzhiyun l3_emif_cm: l3_emif_cm@b00 { 1142*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1143*4882a593Smuzhiyun reg = <0xb00 0x100>; 1144*4882a593Smuzhiyun #address-cells = <1>; 1145*4882a593Smuzhiyun #size-cells = <1>; 1146*4882a593Smuzhiyun ranges = <0 0xb00 0x100>; 1147*4882a593Smuzhiyun 1148*4882a593Smuzhiyun l3_emif_clkctrl: clk@20 { 1149*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1150*4882a593Smuzhiyun reg = <0x20 0x1c>; 1151*4882a593Smuzhiyun #clock-cells = <2>; 1152*4882a593Smuzhiyun }; 1153*4882a593Smuzhiyun }; 1154*4882a593Smuzhiyun 1155*4882a593Smuzhiyun d2d_cm: d2d_cm@c00 { 1156*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1157*4882a593Smuzhiyun reg = <0xc00 0x100>; 1158*4882a593Smuzhiyun #address-cells = <1>; 1159*4882a593Smuzhiyun #size-cells = <1>; 1160*4882a593Smuzhiyun ranges = <0 0xc00 0x100>; 1161*4882a593Smuzhiyun 1162*4882a593Smuzhiyun d2d_clkctrl: clk@20 { 1163*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1164*4882a593Smuzhiyun reg = <0x20 0x4>; 1165*4882a593Smuzhiyun #clock-cells = <2>; 1166*4882a593Smuzhiyun }; 1167*4882a593Smuzhiyun }; 1168*4882a593Smuzhiyun 1169*4882a593Smuzhiyun l4_cfg_cm: l4_cfg_cm@d00 { 1170*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1171*4882a593Smuzhiyun reg = <0xd00 0x100>; 1172*4882a593Smuzhiyun #address-cells = <1>; 1173*4882a593Smuzhiyun #size-cells = <1>; 1174*4882a593Smuzhiyun ranges = <0 0xd00 0x100>; 1175*4882a593Smuzhiyun 1176*4882a593Smuzhiyun l4_cfg_clkctrl: clk@20 { 1177*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1178*4882a593Smuzhiyun reg = <0x20 0x14>; 1179*4882a593Smuzhiyun #clock-cells = <2>; 1180*4882a593Smuzhiyun }; 1181*4882a593Smuzhiyun }; 1182*4882a593Smuzhiyun 1183*4882a593Smuzhiyun l3_instr_cm: l3_instr_cm@e00 { 1184*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1185*4882a593Smuzhiyun reg = <0xe00 0x100>; 1186*4882a593Smuzhiyun #address-cells = <1>; 1187*4882a593Smuzhiyun #size-cells = <1>; 1188*4882a593Smuzhiyun ranges = <0 0xe00 0x100>; 1189*4882a593Smuzhiyun 1190*4882a593Smuzhiyun l3_instr_clkctrl: clk@20 { 1191*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1192*4882a593Smuzhiyun reg = <0x20 0x24>; 1193*4882a593Smuzhiyun #clock-cells = <2>; 1194*4882a593Smuzhiyun }; 1195*4882a593Smuzhiyun }; 1196*4882a593Smuzhiyun 1197*4882a593Smuzhiyun ivahd_cm: ivahd_cm@f00 { 1198*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1199*4882a593Smuzhiyun reg = <0xf00 0x100>; 1200*4882a593Smuzhiyun #address-cells = <1>; 1201*4882a593Smuzhiyun #size-cells = <1>; 1202*4882a593Smuzhiyun ranges = <0 0xf00 0x100>; 1203*4882a593Smuzhiyun 1204*4882a593Smuzhiyun ivahd_clkctrl: clk@20 { 1205*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1206*4882a593Smuzhiyun reg = <0x20 0xc>; 1207*4882a593Smuzhiyun #clock-cells = <2>; 1208*4882a593Smuzhiyun }; 1209*4882a593Smuzhiyun }; 1210*4882a593Smuzhiyun 1211*4882a593Smuzhiyun iss_cm: iss_cm@1000 { 1212*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1213*4882a593Smuzhiyun reg = <0x1000 0x100>; 1214*4882a593Smuzhiyun #address-cells = <1>; 1215*4882a593Smuzhiyun #size-cells = <1>; 1216*4882a593Smuzhiyun ranges = <0 0x1000 0x100>; 1217*4882a593Smuzhiyun 1218*4882a593Smuzhiyun iss_clkctrl: clk@20 { 1219*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1220*4882a593Smuzhiyun reg = <0x20 0xc>; 1221*4882a593Smuzhiyun #clock-cells = <2>; 1222*4882a593Smuzhiyun }; 1223*4882a593Smuzhiyun }; 1224*4882a593Smuzhiyun 1225*4882a593Smuzhiyun l3_dss_cm: l3_dss_cm@1100 { 1226*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1227*4882a593Smuzhiyun reg = <0x1100 0x100>; 1228*4882a593Smuzhiyun #address-cells = <1>; 1229*4882a593Smuzhiyun #size-cells = <1>; 1230*4882a593Smuzhiyun ranges = <0 0x1100 0x100>; 1231*4882a593Smuzhiyun 1232*4882a593Smuzhiyun l3_dss_clkctrl: clk@20 { 1233*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1234*4882a593Smuzhiyun reg = <0x20 0x4>; 1235*4882a593Smuzhiyun #clock-cells = <2>; 1236*4882a593Smuzhiyun }; 1237*4882a593Smuzhiyun }; 1238*4882a593Smuzhiyun 1239*4882a593Smuzhiyun l3_gfx_cm: l3_gfx_cm@1200 { 1240*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1241*4882a593Smuzhiyun reg = <0x1200 0x100>; 1242*4882a593Smuzhiyun #address-cells = <1>; 1243*4882a593Smuzhiyun #size-cells = <1>; 1244*4882a593Smuzhiyun ranges = <0 0x1200 0x100>; 1245*4882a593Smuzhiyun 1246*4882a593Smuzhiyun l3_gfx_clkctrl: clk@20 { 1247*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1248*4882a593Smuzhiyun reg = <0x20 0x4>; 1249*4882a593Smuzhiyun #clock-cells = <2>; 1250*4882a593Smuzhiyun }; 1251*4882a593Smuzhiyun }; 1252*4882a593Smuzhiyun 1253*4882a593Smuzhiyun l3_init_cm: l3_init_cm@1300 { 1254*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1255*4882a593Smuzhiyun reg = <0x1300 0x100>; 1256*4882a593Smuzhiyun #address-cells = <1>; 1257*4882a593Smuzhiyun #size-cells = <1>; 1258*4882a593Smuzhiyun ranges = <0 0x1300 0x100>; 1259*4882a593Smuzhiyun 1260*4882a593Smuzhiyun l3_init_clkctrl: clk@20 { 1261*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1262*4882a593Smuzhiyun reg = <0x20 0xc4>; 1263*4882a593Smuzhiyun #clock-cells = <2>; 1264*4882a593Smuzhiyun }; 1265*4882a593Smuzhiyun }; 1266*4882a593Smuzhiyun 1267*4882a593Smuzhiyun l4_per_cm: l4_per_cm@1400 { 1268*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1269*4882a593Smuzhiyun reg = <0x1400 0x200>; 1270*4882a593Smuzhiyun #address-cells = <1>; 1271*4882a593Smuzhiyun #size-cells = <1>; 1272*4882a593Smuzhiyun ranges = <0 0x1400 0x200>; 1273*4882a593Smuzhiyun 1274*4882a593Smuzhiyun l4_per_clkctrl: clock@20 { 1275*4882a593Smuzhiyun compatible = "ti,clkctrl-l4-per", "ti,clkctrl"; 1276*4882a593Smuzhiyun reg = <0x20 0x144>; 1277*4882a593Smuzhiyun #clock-cells = <2>; 1278*4882a593Smuzhiyun }; 1279*4882a593Smuzhiyun 1280*4882a593Smuzhiyun l4_secure_clkctrl: clock@1a0 { 1281*4882a593Smuzhiyun compatible = "ti,clkctrl-l4-secure", "ti,clkctrl"; 1282*4882a593Smuzhiyun reg = <0x1a0 0x3c>; 1283*4882a593Smuzhiyun #clock-cells = <2>; 1284*4882a593Smuzhiyun }; 1285*4882a593Smuzhiyun }; 1286*4882a593Smuzhiyun}; 1287*4882a593Smuzhiyun 1288*4882a593Smuzhiyun&prm { 1289*4882a593Smuzhiyun l4_wkup_cm: l4_wkup_cm@1800 { 1290*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1291*4882a593Smuzhiyun reg = <0x1800 0x100>; 1292*4882a593Smuzhiyun #address-cells = <1>; 1293*4882a593Smuzhiyun #size-cells = <1>; 1294*4882a593Smuzhiyun ranges = <0 0x1800 0x100>; 1295*4882a593Smuzhiyun 1296*4882a593Smuzhiyun l4_wkup_clkctrl: clk@20 { 1297*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1298*4882a593Smuzhiyun reg = <0x20 0x5c>; 1299*4882a593Smuzhiyun #clock-cells = <2>; 1300*4882a593Smuzhiyun }; 1301*4882a593Smuzhiyun }; 1302*4882a593Smuzhiyun 1303*4882a593Smuzhiyun emu_sys_cm: emu_sys_cm@1a00 { 1304*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 1305*4882a593Smuzhiyun reg = <0x1a00 0x100>; 1306*4882a593Smuzhiyun #address-cells = <1>; 1307*4882a593Smuzhiyun #size-cells = <1>; 1308*4882a593Smuzhiyun ranges = <0 0x1a00 0x100>; 1309*4882a593Smuzhiyun 1310*4882a593Smuzhiyun emu_sys_clkctrl: clk@20 { 1311*4882a593Smuzhiyun compatible = "ti,clkctrl"; 1312*4882a593Smuzhiyun reg = <0x20 0x4>; 1313*4882a593Smuzhiyun #clock-cells = <2>; 1314*4882a593Smuzhiyun }; 1315*4882a593Smuzhiyun }; 1316*4882a593Smuzhiyun}; 1317