xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/s3c2416.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Samsung's S3C2416 SoC device tree source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2013 Heiko Stuebner <heiko@sntech.de>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/clock/s3c2443.h>
9*4882a593Smuzhiyun#include "s3c24xx.dtsi"
10*4882a593Smuzhiyun#include "s3c2416-pinctrl.dtsi"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	model = "Samsung S3C2416 SoC";
14*4882a593Smuzhiyun	compatible = "samsung,s3c2416";
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	aliases {
17*4882a593Smuzhiyun		serial3 = &uart_3;
18*4882a593Smuzhiyun	};
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	cpus {
21*4882a593Smuzhiyun		#address-cells = <1>;
22*4882a593Smuzhiyun		#size-cells = <0>;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun		cpu@0 {
25*4882a593Smuzhiyun			device_type = "cpu";
26*4882a593Smuzhiyun			compatible = "arm,arm926ej-s";
27*4882a593Smuzhiyun			reg = <0x0>;
28*4882a593Smuzhiyun		};
29*4882a593Smuzhiyun	};
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun	clocks: clock-controller@4c000000 {
32*4882a593Smuzhiyun		compatible = "samsung,s3c2416-clock";
33*4882a593Smuzhiyun		reg = <0x4c000000 0x40>;
34*4882a593Smuzhiyun		#clock-cells = <1>;
35*4882a593Smuzhiyun	};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun	uart_3: serial@5000c000 {
38*4882a593Smuzhiyun		compatible = "samsung,s3c2440-uart";
39*4882a593Smuzhiyun		reg = <0x5000C000 0x4000>;
40*4882a593Smuzhiyun		interrupts = <1 18 24 4>, <1 18 25 4>;
41*4882a593Smuzhiyun		clock-names = "uart", "clk_uart_baud2",
42*4882a593Smuzhiyun				"clk_uart_baud3";
43*4882a593Smuzhiyun		clocks = <&clocks PCLK_UART3>, <&clocks PCLK_UART3>,
44*4882a593Smuzhiyun				<&clocks SCLK_UART>;
45*4882a593Smuzhiyun		status = "disabled";
46*4882a593Smuzhiyun	};
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun	sdhci_1: sdhci@4ac00000 {
49*4882a593Smuzhiyun		compatible = "samsung,s3c6410-sdhci";
50*4882a593Smuzhiyun		reg = <0x4AC00000 0x100>;
51*4882a593Smuzhiyun		interrupts = <0 0 21 3>;
52*4882a593Smuzhiyun		clock-names = "hsmmc", "mmc_busclk.0",
53*4882a593Smuzhiyun				"mmc_busclk.2";
54*4882a593Smuzhiyun		clocks = <&clocks HCLK_HSMMC0>, <&clocks HCLK_HSMMC0>,
55*4882a593Smuzhiyun				<&clocks MUX_HSMMC0>;
56*4882a593Smuzhiyun		status = "disabled";
57*4882a593Smuzhiyun	};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun	sdhci_0: sdhci@4a800000 {
60*4882a593Smuzhiyun		compatible = "samsung,s3c6410-sdhci";
61*4882a593Smuzhiyun		reg = <0x4A800000 0x100>;
62*4882a593Smuzhiyun		interrupts = <0 0 20 3>;
63*4882a593Smuzhiyun		clock-names = "hsmmc", "mmc_busclk.0",
64*4882a593Smuzhiyun				"mmc_busclk.2";
65*4882a593Smuzhiyun		clocks = <&clocks HCLK_HSMMC1>, <&clocks HCLK_HSMMC1>,
66*4882a593Smuzhiyun				<&clocks MUX_HSMMC1>;
67*4882a593Smuzhiyun		status = "disabled";
68*4882a593Smuzhiyun	};
69*4882a593Smuzhiyun};
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun&i2c {
72*4882a593Smuzhiyun	compatible = "samsung,s3c2440-i2c";
73*4882a593Smuzhiyun	clocks = <&clocks PCLK_I2C0>;
74*4882a593Smuzhiyun	clock-names = "i2c";
75*4882a593Smuzhiyun};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun&intc {
78*4882a593Smuzhiyun	compatible = "samsung,s3c2416-irq";
79*4882a593Smuzhiyun};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun&pinctrl_0 {
82*4882a593Smuzhiyun	compatible = "samsung,s3c2416-pinctrl";
83*4882a593Smuzhiyun};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun&rtc {
86*4882a593Smuzhiyun	compatible = "samsung,s3c2416-rtc";
87*4882a593Smuzhiyun	clocks = <&clocks PCLK_RTC>;
88*4882a593Smuzhiyun	clock-names = "rtc";
89*4882a593Smuzhiyun};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun&timer {
92*4882a593Smuzhiyun	clocks = <&clocks PCLK_PWM>;
93*4882a593Smuzhiyun	clock-names = "timers";
94*4882a593Smuzhiyun};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun&uart_0 {
97*4882a593Smuzhiyun	compatible = "samsung,s3c2440-uart";
98*4882a593Smuzhiyun	clock-names = "uart", "clk_uart_baud2",
99*4882a593Smuzhiyun			"clk_uart_baud3";
100*4882a593Smuzhiyun	clocks = <&clocks PCLK_UART0>, <&clocks PCLK_UART0>,
101*4882a593Smuzhiyun			<&clocks SCLK_UART>;
102*4882a593Smuzhiyun};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun&uart_1 {
105*4882a593Smuzhiyun	compatible = "samsung,s3c2440-uart";
106*4882a593Smuzhiyun	clock-names = "uart", "clk_uart_baud2",
107*4882a593Smuzhiyun			"clk_uart_baud3";
108*4882a593Smuzhiyun	clocks = <&clocks PCLK_UART1>, <&clocks PCLK_UART1>,
109*4882a593Smuzhiyun			<&clocks SCLK_UART>;
110*4882a593Smuzhiyun};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun&uart_2 {
113*4882a593Smuzhiyun	compatible = "samsung,s3c2440-uart";
114*4882a593Smuzhiyun	clock-names = "uart", "clk_uart_baud2",
115*4882a593Smuzhiyun			"clk_uart_baud3";
116*4882a593Smuzhiyun	clocks = <&clocks PCLK_UART2>, <&clocks PCLK_UART2>,
117*4882a593Smuzhiyun			<&clocks SCLK_UART>;
118*4882a593Smuzhiyun};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun&watchdog {
121*4882a593Smuzhiyun	interrupts = <1 9 27 3>;
122*4882a593Smuzhiyun	clocks = <&clocks PCLK_WDT>;
123*4882a593Smuzhiyun	clock-names = "watchdog";
124*4882a593Smuzhiyun};
125