xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/dra7xx-clocks.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for DRA7xx clock data
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun&cm_core_aon_clocks {
8*4882a593Smuzhiyun	atl_clkin0_ck: atl_clkin0_ck {
9*4882a593Smuzhiyun		#clock-cells = <0>;
10*4882a593Smuzhiyun		compatible = "ti,dra7-atl-clock";
11*4882a593Smuzhiyun		clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
12*4882a593Smuzhiyun	};
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun	atl_clkin1_ck: atl_clkin1_ck {
15*4882a593Smuzhiyun		#clock-cells = <0>;
16*4882a593Smuzhiyun		compatible = "ti,dra7-atl-clock";
17*4882a593Smuzhiyun		clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
18*4882a593Smuzhiyun	};
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	atl_clkin2_ck: atl_clkin2_ck {
21*4882a593Smuzhiyun		#clock-cells = <0>;
22*4882a593Smuzhiyun		compatible = "ti,dra7-atl-clock";
23*4882a593Smuzhiyun		clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
24*4882a593Smuzhiyun	};
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun	atl_clkin3_ck: atl_clkin3_ck {
27*4882a593Smuzhiyun		#clock-cells = <0>;
28*4882a593Smuzhiyun		compatible = "ti,dra7-atl-clock";
29*4882a593Smuzhiyun		clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
30*4882a593Smuzhiyun	};
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun	hdmi_clkin_ck: hdmi_clkin_ck {
33*4882a593Smuzhiyun		#clock-cells = <0>;
34*4882a593Smuzhiyun		compatible = "fixed-clock";
35*4882a593Smuzhiyun		clock-frequency = <0>;
36*4882a593Smuzhiyun	};
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun	mlb_clkin_ck: mlb_clkin_ck {
39*4882a593Smuzhiyun		#clock-cells = <0>;
40*4882a593Smuzhiyun		compatible = "fixed-clock";
41*4882a593Smuzhiyun		clock-frequency = <0>;
42*4882a593Smuzhiyun	};
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	mlbp_clkin_ck: mlbp_clkin_ck {
45*4882a593Smuzhiyun		#clock-cells = <0>;
46*4882a593Smuzhiyun		compatible = "fixed-clock";
47*4882a593Smuzhiyun		clock-frequency = <0>;
48*4882a593Smuzhiyun	};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun	pciesref_acs_clk_ck: pciesref_acs_clk_ck {
51*4882a593Smuzhiyun		#clock-cells = <0>;
52*4882a593Smuzhiyun		compatible = "fixed-clock";
53*4882a593Smuzhiyun		clock-frequency = <100000000>;
54*4882a593Smuzhiyun	};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun	ref_clkin0_ck: ref_clkin0_ck {
57*4882a593Smuzhiyun		#clock-cells = <0>;
58*4882a593Smuzhiyun		compatible = "fixed-clock";
59*4882a593Smuzhiyun		clock-frequency = <0>;
60*4882a593Smuzhiyun	};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun	ref_clkin1_ck: ref_clkin1_ck {
63*4882a593Smuzhiyun		#clock-cells = <0>;
64*4882a593Smuzhiyun		compatible = "fixed-clock";
65*4882a593Smuzhiyun		clock-frequency = <0>;
66*4882a593Smuzhiyun	};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun	ref_clkin2_ck: ref_clkin2_ck {
69*4882a593Smuzhiyun		#clock-cells = <0>;
70*4882a593Smuzhiyun		compatible = "fixed-clock";
71*4882a593Smuzhiyun		clock-frequency = <0>;
72*4882a593Smuzhiyun	};
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun	ref_clkin3_ck: ref_clkin3_ck {
75*4882a593Smuzhiyun		#clock-cells = <0>;
76*4882a593Smuzhiyun		compatible = "fixed-clock";
77*4882a593Smuzhiyun		clock-frequency = <0>;
78*4882a593Smuzhiyun	};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun	rmii_clk_ck: rmii_clk_ck {
81*4882a593Smuzhiyun		#clock-cells = <0>;
82*4882a593Smuzhiyun		compatible = "fixed-clock";
83*4882a593Smuzhiyun		clock-frequency = <0>;
84*4882a593Smuzhiyun	};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun	sdvenc_clkin_ck: sdvenc_clkin_ck {
87*4882a593Smuzhiyun		#clock-cells = <0>;
88*4882a593Smuzhiyun		compatible = "fixed-clock";
89*4882a593Smuzhiyun		clock-frequency = <0>;
90*4882a593Smuzhiyun	};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun	secure_32k_clk_src_ck: secure_32k_clk_src_ck {
93*4882a593Smuzhiyun		#clock-cells = <0>;
94*4882a593Smuzhiyun		compatible = "fixed-clock";
95*4882a593Smuzhiyun		clock-frequency = <32768>;
96*4882a593Smuzhiyun	};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun	sys_clk32_crystal_ck: sys_clk32_crystal_ck {
99*4882a593Smuzhiyun		#clock-cells = <0>;
100*4882a593Smuzhiyun		compatible = "fixed-clock";
101*4882a593Smuzhiyun		clock-frequency = <32768>;
102*4882a593Smuzhiyun	};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun	sys_clk32_pseudo_ck: sys_clk32_pseudo_ck {
105*4882a593Smuzhiyun		#clock-cells = <0>;
106*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
107*4882a593Smuzhiyun		clocks = <&sys_clkin1>;
108*4882a593Smuzhiyun		clock-mult = <1>;
109*4882a593Smuzhiyun		clock-div = <610>;
110*4882a593Smuzhiyun	};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun	virt_12000000_ck: virt_12000000_ck {
113*4882a593Smuzhiyun		#clock-cells = <0>;
114*4882a593Smuzhiyun		compatible = "fixed-clock";
115*4882a593Smuzhiyun		clock-frequency = <12000000>;
116*4882a593Smuzhiyun	};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun	virt_13000000_ck: virt_13000000_ck {
119*4882a593Smuzhiyun		#clock-cells = <0>;
120*4882a593Smuzhiyun		compatible = "fixed-clock";
121*4882a593Smuzhiyun		clock-frequency = <13000000>;
122*4882a593Smuzhiyun	};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun	virt_16800000_ck: virt_16800000_ck {
125*4882a593Smuzhiyun		#clock-cells = <0>;
126*4882a593Smuzhiyun		compatible = "fixed-clock";
127*4882a593Smuzhiyun		clock-frequency = <16800000>;
128*4882a593Smuzhiyun	};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun	virt_19200000_ck: virt_19200000_ck {
131*4882a593Smuzhiyun		#clock-cells = <0>;
132*4882a593Smuzhiyun		compatible = "fixed-clock";
133*4882a593Smuzhiyun		clock-frequency = <19200000>;
134*4882a593Smuzhiyun	};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun	virt_20000000_ck: virt_20000000_ck {
137*4882a593Smuzhiyun		#clock-cells = <0>;
138*4882a593Smuzhiyun		compatible = "fixed-clock";
139*4882a593Smuzhiyun		clock-frequency = <20000000>;
140*4882a593Smuzhiyun	};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun	virt_26000000_ck: virt_26000000_ck {
143*4882a593Smuzhiyun		#clock-cells = <0>;
144*4882a593Smuzhiyun		compatible = "fixed-clock";
145*4882a593Smuzhiyun		clock-frequency = <26000000>;
146*4882a593Smuzhiyun	};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun	virt_27000000_ck: virt_27000000_ck {
149*4882a593Smuzhiyun		#clock-cells = <0>;
150*4882a593Smuzhiyun		compatible = "fixed-clock";
151*4882a593Smuzhiyun		clock-frequency = <27000000>;
152*4882a593Smuzhiyun	};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun	virt_38400000_ck: virt_38400000_ck {
155*4882a593Smuzhiyun		#clock-cells = <0>;
156*4882a593Smuzhiyun		compatible = "fixed-clock";
157*4882a593Smuzhiyun		clock-frequency = <38400000>;
158*4882a593Smuzhiyun	};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun	sys_clkin2: sys_clkin2 {
161*4882a593Smuzhiyun		#clock-cells = <0>;
162*4882a593Smuzhiyun		compatible = "fixed-clock";
163*4882a593Smuzhiyun		clock-frequency = <22579200>;
164*4882a593Smuzhiyun	};
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun	usb_otg_clkin_ck: usb_otg_clkin_ck {
167*4882a593Smuzhiyun		#clock-cells = <0>;
168*4882a593Smuzhiyun		compatible = "fixed-clock";
169*4882a593Smuzhiyun		clock-frequency = <0>;
170*4882a593Smuzhiyun	};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun	video1_clkin_ck: video1_clkin_ck {
173*4882a593Smuzhiyun		#clock-cells = <0>;
174*4882a593Smuzhiyun		compatible = "fixed-clock";
175*4882a593Smuzhiyun		clock-frequency = <0>;
176*4882a593Smuzhiyun	};
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun	video1_m2_clkin_ck: video1_m2_clkin_ck {
179*4882a593Smuzhiyun		#clock-cells = <0>;
180*4882a593Smuzhiyun		compatible = "fixed-clock";
181*4882a593Smuzhiyun		clock-frequency = <0>;
182*4882a593Smuzhiyun	};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun	video2_clkin_ck: video2_clkin_ck {
185*4882a593Smuzhiyun		#clock-cells = <0>;
186*4882a593Smuzhiyun		compatible = "fixed-clock";
187*4882a593Smuzhiyun		clock-frequency = <0>;
188*4882a593Smuzhiyun	};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun	video2_m2_clkin_ck: video2_m2_clkin_ck {
191*4882a593Smuzhiyun		#clock-cells = <0>;
192*4882a593Smuzhiyun		compatible = "fixed-clock";
193*4882a593Smuzhiyun		clock-frequency = <0>;
194*4882a593Smuzhiyun	};
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun	dpll_abe_ck: dpll_abe_ck@1e0 {
197*4882a593Smuzhiyun		#clock-cells = <0>;
198*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-m4xen-clock";
199*4882a593Smuzhiyun		clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
200*4882a593Smuzhiyun		reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
201*4882a593Smuzhiyun	};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun	dpll_abe_x2_ck: dpll_abe_x2_ck {
204*4882a593Smuzhiyun		#clock-cells = <0>;
205*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-x2-clock";
206*4882a593Smuzhiyun		clocks = <&dpll_abe_ck>;
207*4882a593Smuzhiyun	};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun	dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 {
210*4882a593Smuzhiyun		#clock-cells = <0>;
211*4882a593Smuzhiyun		compatible = "ti,divider-clock";
212*4882a593Smuzhiyun		clocks = <&dpll_abe_x2_ck>;
213*4882a593Smuzhiyun		ti,max-div = <31>;
214*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
215*4882a593Smuzhiyun		reg = <0x01f0>;
216*4882a593Smuzhiyun		ti,index-starts-at-one;
217*4882a593Smuzhiyun		ti,invert-autoidle-bit;
218*4882a593Smuzhiyun	};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun	abe_clk: abe_clk@108 {
221*4882a593Smuzhiyun		#clock-cells = <0>;
222*4882a593Smuzhiyun		compatible = "ti,divider-clock";
223*4882a593Smuzhiyun		clocks = <&dpll_abe_m2x2_ck>;
224*4882a593Smuzhiyun		ti,max-div = <4>;
225*4882a593Smuzhiyun		reg = <0x0108>;
226*4882a593Smuzhiyun		ti,index-power-of-two;
227*4882a593Smuzhiyun	};
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun	dpll_abe_m2_ck: dpll_abe_m2_ck@1f0 {
230*4882a593Smuzhiyun		#clock-cells = <0>;
231*4882a593Smuzhiyun		compatible = "ti,divider-clock";
232*4882a593Smuzhiyun		clocks = <&dpll_abe_ck>;
233*4882a593Smuzhiyun		ti,max-div = <31>;
234*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
235*4882a593Smuzhiyun		reg = <0x01f0>;
236*4882a593Smuzhiyun		ti,index-starts-at-one;
237*4882a593Smuzhiyun		ti,invert-autoidle-bit;
238*4882a593Smuzhiyun	};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun	dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 {
241*4882a593Smuzhiyun		#clock-cells = <0>;
242*4882a593Smuzhiyun		compatible = "ti,divider-clock";
243*4882a593Smuzhiyun		clocks = <&dpll_abe_x2_ck>;
244*4882a593Smuzhiyun		ti,max-div = <31>;
245*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
246*4882a593Smuzhiyun		reg = <0x01f4>;
247*4882a593Smuzhiyun		ti,index-starts-at-one;
248*4882a593Smuzhiyun		ti,invert-autoidle-bit;
249*4882a593Smuzhiyun	};
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun	dpll_core_byp_mux: dpll_core_byp_mux@12c {
252*4882a593Smuzhiyun		#clock-cells = <0>;
253*4882a593Smuzhiyun		compatible = "ti,mux-clock";
254*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
255*4882a593Smuzhiyun		ti,bit-shift = <23>;
256*4882a593Smuzhiyun		reg = <0x012c>;
257*4882a593Smuzhiyun	};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun	dpll_core_ck: dpll_core_ck@120 {
260*4882a593Smuzhiyun		#clock-cells = <0>;
261*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-core-clock";
262*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_core_byp_mux>;
263*4882a593Smuzhiyun		reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
264*4882a593Smuzhiyun	};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun	dpll_core_x2_ck: dpll_core_x2_ck {
267*4882a593Smuzhiyun		#clock-cells = <0>;
268*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-x2-clock";
269*4882a593Smuzhiyun		clocks = <&dpll_core_ck>;
270*4882a593Smuzhiyun	};
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun	dpll_core_h12x2_ck: dpll_core_h12x2_ck@13c {
273*4882a593Smuzhiyun		#clock-cells = <0>;
274*4882a593Smuzhiyun		compatible = "ti,divider-clock";
275*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
276*4882a593Smuzhiyun		ti,max-div = <63>;
277*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
278*4882a593Smuzhiyun		reg = <0x013c>;
279*4882a593Smuzhiyun		ti,index-starts-at-one;
280*4882a593Smuzhiyun		ti,invert-autoidle-bit;
281*4882a593Smuzhiyun	};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun	mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div {
284*4882a593Smuzhiyun		#clock-cells = <0>;
285*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
286*4882a593Smuzhiyun		clocks = <&dpll_core_h12x2_ck>;
287*4882a593Smuzhiyun		clock-mult = <1>;
288*4882a593Smuzhiyun		clock-div = <1>;
289*4882a593Smuzhiyun	};
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun	dpll_mpu_ck: dpll_mpu_ck@160 {
292*4882a593Smuzhiyun		#clock-cells = <0>;
293*4882a593Smuzhiyun		compatible = "ti,omap5-mpu-dpll-clock";
294*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>;
295*4882a593Smuzhiyun		reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
296*4882a593Smuzhiyun	};
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun	dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 {
299*4882a593Smuzhiyun		#clock-cells = <0>;
300*4882a593Smuzhiyun		compatible = "ti,divider-clock";
301*4882a593Smuzhiyun		clocks = <&dpll_mpu_ck>;
302*4882a593Smuzhiyun		ti,max-div = <31>;
303*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
304*4882a593Smuzhiyun		reg = <0x0170>;
305*4882a593Smuzhiyun		ti,index-starts-at-one;
306*4882a593Smuzhiyun		ti,invert-autoidle-bit;
307*4882a593Smuzhiyun	};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun	mpu_dclk_div: mpu_dclk_div {
310*4882a593Smuzhiyun		#clock-cells = <0>;
311*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
312*4882a593Smuzhiyun		clocks = <&dpll_mpu_m2_ck>;
313*4882a593Smuzhiyun		clock-mult = <1>;
314*4882a593Smuzhiyun		clock-div = <1>;
315*4882a593Smuzhiyun	};
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun	dsp_dpll_hs_clk_div: dsp_dpll_hs_clk_div {
318*4882a593Smuzhiyun		#clock-cells = <0>;
319*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
320*4882a593Smuzhiyun		clocks = <&dpll_core_h12x2_ck>;
321*4882a593Smuzhiyun		clock-mult = <1>;
322*4882a593Smuzhiyun		clock-div = <1>;
323*4882a593Smuzhiyun	};
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun	dpll_dsp_byp_mux: dpll_dsp_byp_mux@240 {
326*4882a593Smuzhiyun		#clock-cells = <0>;
327*4882a593Smuzhiyun		compatible = "ti,mux-clock";
328*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dsp_dpll_hs_clk_div>;
329*4882a593Smuzhiyun		ti,bit-shift = <23>;
330*4882a593Smuzhiyun		reg = <0x0240>;
331*4882a593Smuzhiyun	};
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun	dpll_dsp_ck: dpll_dsp_ck@234 {
334*4882a593Smuzhiyun		#clock-cells = <0>;
335*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-clock";
336*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_dsp_byp_mux>;
337*4882a593Smuzhiyun		reg = <0x0234>, <0x0238>, <0x0240>, <0x023c>;
338*4882a593Smuzhiyun		assigned-clocks = <&dpll_dsp_ck>;
339*4882a593Smuzhiyun		assigned-clock-rates = <600000000>;
340*4882a593Smuzhiyun	};
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun	dpll_dsp_m2_ck: dpll_dsp_m2_ck@244 {
343*4882a593Smuzhiyun		#clock-cells = <0>;
344*4882a593Smuzhiyun		compatible = "ti,divider-clock";
345*4882a593Smuzhiyun		clocks = <&dpll_dsp_ck>;
346*4882a593Smuzhiyun		ti,max-div = <31>;
347*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
348*4882a593Smuzhiyun		reg = <0x0244>;
349*4882a593Smuzhiyun		ti,index-starts-at-one;
350*4882a593Smuzhiyun		ti,invert-autoidle-bit;
351*4882a593Smuzhiyun		assigned-clocks = <&dpll_dsp_m2_ck>;
352*4882a593Smuzhiyun		assigned-clock-rates = <600000000>;
353*4882a593Smuzhiyun	};
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun	iva_dpll_hs_clk_div: iva_dpll_hs_clk_div {
356*4882a593Smuzhiyun		#clock-cells = <0>;
357*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
358*4882a593Smuzhiyun		clocks = <&dpll_core_h12x2_ck>;
359*4882a593Smuzhiyun		clock-mult = <1>;
360*4882a593Smuzhiyun		clock-div = <1>;
361*4882a593Smuzhiyun	};
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun	dpll_iva_byp_mux: dpll_iva_byp_mux@1ac {
364*4882a593Smuzhiyun		#clock-cells = <0>;
365*4882a593Smuzhiyun		compatible = "ti,mux-clock";
366*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&iva_dpll_hs_clk_div>;
367*4882a593Smuzhiyun		ti,bit-shift = <23>;
368*4882a593Smuzhiyun		reg = <0x01ac>;
369*4882a593Smuzhiyun	};
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun	dpll_iva_ck: dpll_iva_ck@1a0 {
372*4882a593Smuzhiyun		#clock-cells = <0>;
373*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-clock";
374*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_iva_byp_mux>;
375*4882a593Smuzhiyun		reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
376*4882a593Smuzhiyun		assigned-clocks = <&dpll_iva_ck>;
377*4882a593Smuzhiyun		assigned-clock-rates = <1165000000>;
378*4882a593Smuzhiyun	};
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun	dpll_iva_m2_ck: dpll_iva_m2_ck@1b0 {
381*4882a593Smuzhiyun		#clock-cells = <0>;
382*4882a593Smuzhiyun		compatible = "ti,divider-clock";
383*4882a593Smuzhiyun		clocks = <&dpll_iva_ck>;
384*4882a593Smuzhiyun		ti,max-div = <31>;
385*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
386*4882a593Smuzhiyun		reg = <0x01b0>;
387*4882a593Smuzhiyun		ti,index-starts-at-one;
388*4882a593Smuzhiyun		ti,invert-autoidle-bit;
389*4882a593Smuzhiyun		assigned-clocks = <&dpll_iva_m2_ck>;
390*4882a593Smuzhiyun		assigned-clock-rates = <388333334>;
391*4882a593Smuzhiyun	};
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun	iva_dclk: iva_dclk {
394*4882a593Smuzhiyun		#clock-cells = <0>;
395*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
396*4882a593Smuzhiyun		clocks = <&dpll_iva_m2_ck>;
397*4882a593Smuzhiyun		clock-mult = <1>;
398*4882a593Smuzhiyun		clock-div = <1>;
399*4882a593Smuzhiyun	};
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun	dpll_gpu_byp_mux: dpll_gpu_byp_mux@2e4 {
402*4882a593Smuzhiyun		#clock-cells = <0>;
403*4882a593Smuzhiyun		compatible = "ti,mux-clock";
404*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
405*4882a593Smuzhiyun		ti,bit-shift = <23>;
406*4882a593Smuzhiyun		reg = <0x02e4>;
407*4882a593Smuzhiyun	};
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun	dpll_gpu_ck: dpll_gpu_ck@2d8 {
410*4882a593Smuzhiyun		#clock-cells = <0>;
411*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-clock";
412*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_gpu_byp_mux>;
413*4882a593Smuzhiyun		reg = <0x02d8>, <0x02dc>, <0x02e4>, <0x02e0>;
414*4882a593Smuzhiyun		assigned-clocks = <&dpll_gpu_ck>;
415*4882a593Smuzhiyun		assigned-clock-rates = <1277000000>;
416*4882a593Smuzhiyun	};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun	dpll_gpu_m2_ck: dpll_gpu_m2_ck@2e8 {
419*4882a593Smuzhiyun		#clock-cells = <0>;
420*4882a593Smuzhiyun		compatible = "ti,divider-clock";
421*4882a593Smuzhiyun		clocks = <&dpll_gpu_ck>;
422*4882a593Smuzhiyun		ti,max-div = <31>;
423*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
424*4882a593Smuzhiyun		reg = <0x02e8>;
425*4882a593Smuzhiyun		ti,index-starts-at-one;
426*4882a593Smuzhiyun		ti,invert-autoidle-bit;
427*4882a593Smuzhiyun		assigned-clocks = <&dpll_gpu_m2_ck>;
428*4882a593Smuzhiyun		assigned-clock-rates = <425666667>;
429*4882a593Smuzhiyun	};
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun	dpll_core_m2_ck: dpll_core_m2_ck@130 {
432*4882a593Smuzhiyun		#clock-cells = <0>;
433*4882a593Smuzhiyun		compatible = "ti,divider-clock";
434*4882a593Smuzhiyun		clocks = <&dpll_core_ck>;
435*4882a593Smuzhiyun		ti,max-div = <31>;
436*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
437*4882a593Smuzhiyun		reg = <0x0130>;
438*4882a593Smuzhiyun		ti,index-starts-at-one;
439*4882a593Smuzhiyun		ti,invert-autoidle-bit;
440*4882a593Smuzhiyun	};
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun	core_dpll_out_dclk_div: core_dpll_out_dclk_div {
443*4882a593Smuzhiyun		#clock-cells = <0>;
444*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
445*4882a593Smuzhiyun		clocks = <&dpll_core_m2_ck>;
446*4882a593Smuzhiyun		clock-mult = <1>;
447*4882a593Smuzhiyun		clock-div = <1>;
448*4882a593Smuzhiyun	};
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun	dpll_ddr_byp_mux: dpll_ddr_byp_mux@21c {
451*4882a593Smuzhiyun		#clock-cells = <0>;
452*4882a593Smuzhiyun		compatible = "ti,mux-clock";
453*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
454*4882a593Smuzhiyun		ti,bit-shift = <23>;
455*4882a593Smuzhiyun		reg = <0x021c>;
456*4882a593Smuzhiyun	};
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun	dpll_ddr_ck: dpll_ddr_ck@210 {
459*4882a593Smuzhiyun		#clock-cells = <0>;
460*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-clock";
461*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_ddr_byp_mux>;
462*4882a593Smuzhiyun		reg = <0x0210>, <0x0214>, <0x021c>, <0x0218>;
463*4882a593Smuzhiyun	};
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun	dpll_ddr_m2_ck: dpll_ddr_m2_ck@220 {
466*4882a593Smuzhiyun		#clock-cells = <0>;
467*4882a593Smuzhiyun		compatible = "ti,divider-clock";
468*4882a593Smuzhiyun		clocks = <&dpll_ddr_ck>;
469*4882a593Smuzhiyun		ti,max-div = <31>;
470*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
471*4882a593Smuzhiyun		reg = <0x0220>;
472*4882a593Smuzhiyun		ti,index-starts-at-one;
473*4882a593Smuzhiyun		ti,invert-autoidle-bit;
474*4882a593Smuzhiyun	};
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun	dpll_gmac_byp_mux: dpll_gmac_byp_mux@2b4 {
477*4882a593Smuzhiyun		#clock-cells = <0>;
478*4882a593Smuzhiyun		compatible = "ti,mux-clock";
479*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
480*4882a593Smuzhiyun		ti,bit-shift = <23>;
481*4882a593Smuzhiyun		reg = <0x02b4>;
482*4882a593Smuzhiyun	};
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun	dpll_gmac_ck: dpll_gmac_ck@2a8 {
485*4882a593Smuzhiyun		#clock-cells = <0>;
486*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-clock";
487*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_gmac_byp_mux>;
488*4882a593Smuzhiyun		reg = <0x02a8>, <0x02ac>, <0x02b4>, <0x02b0>;
489*4882a593Smuzhiyun	};
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun	dpll_gmac_m2_ck: dpll_gmac_m2_ck@2b8 {
492*4882a593Smuzhiyun		#clock-cells = <0>;
493*4882a593Smuzhiyun		compatible = "ti,divider-clock";
494*4882a593Smuzhiyun		clocks = <&dpll_gmac_ck>;
495*4882a593Smuzhiyun		ti,max-div = <31>;
496*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
497*4882a593Smuzhiyun		reg = <0x02b8>;
498*4882a593Smuzhiyun		ti,index-starts-at-one;
499*4882a593Smuzhiyun		ti,invert-autoidle-bit;
500*4882a593Smuzhiyun	};
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun	video2_dclk_div: video2_dclk_div {
503*4882a593Smuzhiyun		#clock-cells = <0>;
504*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
505*4882a593Smuzhiyun		clocks = <&video2_m2_clkin_ck>;
506*4882a593Smuzhiyun		clock-mult = <1>;
507*4882a593Smuzhiyun		clock-div = <1>;
508*4882a593Smuzhiyun	};
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun	video1_dclk_div: video1_dclk_div {
511*4882a593Smuzhiyun		#clock-cells = <0>;
512*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
513*4882a593Smuzhiyun		clocks = <&video1_m2_clkin_ck>;
514*4882a593Smuzhiyun		clock-mult = <1>;
515*4882a593Smuzhiyun		clock-div = <1>;
516*4882a593Smuzhiyun	};
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun	hdmi_dclk_div: hdmi_dclk_div {
519*4882a593Smuzhiyun		#clock-cells = <0>;
520*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
521*4882a593Smuzhiyun		clocks = <&hdmi_clkin_ck>;
522*4882a593Smuzhiyun		clock-mult = <1>;
523*4882a593Smuzhiyun		clock-div = <1>;
524*4882a593Smuzhiyun	};
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun	per_dpll_hs_clk_div: per_dpll_hs_clk_div {
527*4882a593Smuzhiyun		#clock-cells = <0>;
528*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
529*4882a593Smuzhiyun		clocks = <&dpll_abe_m3x2_ck>;
530*4882a593Smuzhiyun		clock-mult = <1>;
531*4882a593Smuzhiyun		clock-div = <2>;
532*4882a593Smuzhiyun	};
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun	usb_dpll_hs_clk_div: usb_dpll_hs_clk_div {
535*4882a593Smuzhiyun		#clock-cells = <0>;
536*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
537*4882a593Smuzhiyun		clocks = <&dpll_abe_m3x2_ck>;
538*4882a593Smuzhiyun		clock-mult = <1>;
539*4882a593Smuzhiyun		clock-div = <3>;
540*4882a593Smuzhiyun	};
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun	eve_dpll_hs_clk_div: eve_dpll_hs_clk_div {
543*4882a593Smuzhiyun		#clock-cells = <0>;
544*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
545*4882a593Smuzhiyun		clocks = <&dpll_core_h12x2_ck>;
546*4882a593Smuzhiyun		clock-mult = <1>;
547*4882a593Smuzhiyun		clock-div = <1>;
548*4882a593Smuzhiyun	};
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun	dpll_eve_byp_mux: dpll_eve_byp_mux@290 {
551*4882a593Smuzhiyun		#clock-cells = <0>;
552*4882a593Smuzhiyun		compatible = "ti,mux-clock";
553*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&eve_dpll_hs_clk_div>;
554*4882a593Smuzhiyun		ti,bit-shift = <23>;
555*4882a593Smuzhiyun		reg = <0x0290>;
556*4882a593Smuzhiyun	};
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun	dpll_eve_ck: dpll_eve_ck@284 {
559*4882a593Smuzhiyun		#clock-cells = <0>;
560*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-clock";
561*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_eve_byp_mux>;
562*4882a593Smuzhiyun		reg = <0x0284>, <0x0288>, <0x0290>, <0x028c>;
563*4882a593Smuzhiyun	};
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun	dpll_eve_m2_ck: dpll_eve_m2_ck@294 {
566*4882a593Smuzhiyun		#clock-cells = <0>;
567*4882a593Smuzhiyun		compatible = "ti,divider-clock";
568*4882a593Smuzhiyun		clocks = <&dpll_eve_ck>;
569*4882a593Smuzhiyun		ti,max-div = <31>;
570*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
571*4882a593Smuzhiyun		reg = <0x0294>;
572*4882a593Smuzhiyun		ti,index-starts-at-one;
573*4882a593Smuzhiyun		ti,invert-autoidle-bit;
574*4882a593Smuzhiyun	};
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun	eve_dclk_div: eve_dclk_div {
577*4882a593Smuzhiyun		#clock-cells = <0>;
578*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
579*4882a593Smuzhiyun		clocks = <&dpll_eve_m2_ck>;
580*4882a593Smuzhiyun		clock-mult = <1>;
581*4882a593Smuzhiyun		clock-div = <1>;
582*4882a593Smuzhiyun	};
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun	dpll_core_h13x2_ck: dpll_core_h13x2_ck@140 {
585*4882a593Smuzhiyun		#clock-cells = <0>;
586*4882a593Smuzhiyun		compatible = "ti,divider-clock";
587*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
588*4882a593Smuzhiyun		ti,max-div = <63>;
589*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
590*4882a593Smuzhiyun		reg = <0x0140>;
591*4882a593Smuzhiyun		ti,index-starts-at-one;
592*4882a593Smuzhiyun		ti,invert-autoidle-bit;
593*4882a593Smuzhiyun	};
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun	dpll_core_h14x2_ck: dpll_core_h14x2_ck@144 {
596*4882a593Smuzhiyun		#clock-cells = <0>;
597*4882a593Smuzhiyun		compatible = "ti,divider-clock";
598*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
599*4882a593Smuzhiyun		ti,max-div = <63>;
600*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
601*4882a593Smuzhiyun		reg = <0x0144>;
602*4882a593Smuzhiyun		ti,index-starts-at-one;
603*4882a593Smuzhiyun		ti,invert-autoidle-bit;
604*4882a593Smuzhiyun	};
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun	dpll_core_h22x2_ck: dpll_core_h22x2_ck@154 {
607*4882a593Smuzhiyun		#clock-cells = <0>;
608*4882a593Smuzhiyun		compatible = "ti,divider-clock";
609*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
610*4882a593Smuzhiyun		ti,max-div = <63>;
611*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
612*4882a593Smuzhiyun		reg = <0x0154>;
613*4882a593Smuzhiyun		ti,index-starts-at-one;
614*4882a593Smuzhiyun		ti,invert-autoidle-bit;
615*4882a593Smuzhiyun	};
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun	dpll_core_h23x2_ck: dpll_core_h23x2_ck@158 {
618*4882a593Smuzhiyun		#clock-cells = <0>;
619*4882a593Smuzhiyun		compatible = "ti,divider-clock";
620*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
621*4882a593Smuzhiyun		ti,max-div = <63>;
622*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
623*4882a593Smuzhiyun		reg = <0x0158>;
624*4882a593Smuzhiyun		ti,index-starts-at-one;
625*4882a593Smuzhiyun		ti,invert-autoidle-bit;
626*4882a593Smuzhiyun	};
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun	dpll_core_h24x2_ck: dpll_core_h24x2_ck@15c {
629*4882a593Smuzhiyun		#clock-cells = <0>;
630*4882a593Smuzhiyun		compatible = "ti,divider-clock";
631*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
632*4882a593Smuzhiyun		ti,max-div = <63>;
633*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
634*4882a593Smuzhiyun		reg = <0x015c>;
635*4882a593Smuzhiyun		ti,index-starts-at-one;
636*4882a593Smuzhiyun		ti,invert-autoidle-bit;
637*4882a593Smuzhiyun	};
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun	dpll_ddr_x2_ck: dpll_ddr_x2_ck {
640*4882a593Smuzhiyun		#clock-cells = <0>;
641*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-x2-clock";
642*4882a593Smuzhiyun		clocks = <&dpll_ddr_ck>;
643*4882a593Smuzhiyun	};
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun	dpll_ddr_h11x2_ck: dpll_ddr_h11x2_ck@228 {
646*4882a593Smuzhiyun		#clock-cells = <0>;
647*4882a593Smuzhiyun		compatible = "ti,divider-clock";
648*4882a593Smuzhiyun		clocks = <&dpll_ddr_x2_ck>;
649*4882a593Smuzhiyun		ti,max-div = <63>;
650*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
651*4882a593Smuzhiyun		reg = <0x0228>;
652*4882a593Smuzhiyun		ti,index-starts-at-one;
653*4882a593Smuzhiyun		ti,invert-autoidle-bit;
654*4882a593Smuzhiyun	};
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun	dpll_dsp_x2_ck: dpll_dsp_x2_ck {
657*4882a593Smuzhiyun		#clock-cells = <0>;
658*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-x2-clock";
659*4882a593Smuzhiyun		clocks = <&dpll_dsp_ck>;
660*4882a593Smuzhiyun	};
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun	dpll_dsp_m3x2_ck: dpll_dsp_m3x2_ck@248 {
663*4882a593Smuzhiyun		#clock-cells = <0>;
664*4882a593Smuzhiyun		compatible = "ti,divider-clock";
665*4882a593Smuzhiyun		clocks = <&dpll_dsp_x2_ck>;
666*4882a593Smuzhiyun		ti,max-div = <31>;
667*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
668*4882a593Smuzhiyun		reg = <0x0248>;
669*4882a593Smuzhiyun		ti,index-starts-at-one;
670*4882a593Smuzhiyun		ti,invert-autoidle-bit;
671*4882a593Smuzhiyun		assigned-clocks = <&dpll_dsp_m3x2_ck>;
672*4882a593Smuzhiyun		assigned-clock-rates = <400000000>;
673*4882a593Smuzhiyun	};
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun	dpll_gmac_x2_ck: dpll_gmac_x2_ck {
676*4882a593Smuzhiyun		#clock-cells = <0>;
677*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-x2-clock";
678*4882a593Smuzhiyun		clocks = <&dpll_gmac_ck>;
679*4882a593Smuzhiyun	};
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun	dpll_gmac_h11x2_ck: dpll_gmac_h11x2_ck@2c0 {
682*4882a593Smuzhiyun		#clock-cells = <0>;
683*4882a593Smuzhiyun		compatible = "ti,divider-clock";
684*4882a593Smuzhiyun		clocks = <&dpll_gmac_x2_ck>;
685*4882a593Smuzhiyun		ti,max-div = <63>;
686*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
687*4882a593Smuzhiyun		reg = <0x02c0>;
688*4882a593Smuzhiyun		ti,index-starts-at-one;
689*4882a593Smuzhiyun		ti,invert-autoidle-bit;
690*4882a593Smuzhiyun	};
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun	dpll_gmac_h12x2_ck: dpll_gmac_h12x2_ck@2c4 {
693*4882a593Smuzhiyun		#clock-cells = <0>;
694*4882a593Smuzhiyun		compatible = "ti,divider-clock";
695*4882a593Smuzhiyun		clocks = <&dpll_gmac_x2_ck>;
696*4882a593Smuzhiyun		ti,max-div = <63>;
697*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
698*4882a593Smuzhiyun		reg = <0x02c4>;
699*4882a593Smuzhiyun		ti,index-starts-at-one;
700*4882a593Smuzhiyun		ti,invert-autoidle-bit;
701*4882a593Smuzhiyun	};
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun	dpll_gmac_h13x2_ck: dpll_gmac_h13x2_ck@2c8 {
704*4882a593Smuzhiyun		#clock-cells = <0>;
705*4882a593Smuzhiyun		compatible = "ti,divider-clock";
706*4882a593Smuzhiyun		clocks = <&dpll_gmac_x2_ck>;
707*4882a593Smuzhiyun		ti,max-div = <63>;
708*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
709*4882a593Smuzhiyun		reg = <0x02c8>;
710*4882a593Smuzhiyun		ti,index-starts-at-one;
711*4882a593Smuzhiyun		ti,invert-autoidle-bit;
712*4882a593Smuzhiyun	};
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun	dpll_gmac_m3x2_ck: dpll_gmac_m3x2_ck@2bc {
715*4882a593Smuzhiyun		#clock-cells = <0>;
716*4882a593Smuzhiyun		compatible = "ti,divider-clock";
717*4882a593Smuzhiyun		clocks = <&dpll_gmac_x2_ck>;
718*4882a593Smuzhiyun		ti,max-div = <31>;
719*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
720*4882a593Smuzhiyun		reg = <0x02bc>;
721*4882a593Smuzhiyun		ti,index-starts-at-one;
722*4882a593Smuzhiyun		ti,invert-autoidle-bit;
723*4882a593Smuzhiyun	};
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun	gmii_m_clk_div: gmii_m_clk_div {
726*4882a593Smuzhiyun		#clock-cells = <0>;
727*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
728*4882a593Smuzhiyun		clocks = <&dpll_gmac_h11x2_ck>;
729*4882a593Smuzhiyun		clock-mult = <1>;
730*4882a593Smuzhiyun		clock-div = <2>;
731*4882a593Smuzhiyun	};
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun	hdmi_clk2_div: hdmi_clk2_div {
734*4882a593Smuzhiyun		#clock-cells = <0>;
735*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
736*4882a593Smuzhiyun		clocks = <&hdmi_clkin_ck>;
737*4882a593Smuzhiyun		clock-mult = <1>;
738*4882a593Smuzhiyun		clock-div = <1>;
739*4882a593Smuzhiyun	};
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun	hdmi_div_clk: hdmi_div_clk {
742*4882a593Smuzhiyun		#clock-cells = <0>;
743*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
744*4882a593Smuzhiyun		clocks = <&hdmi_clkin_ck>;
745*4882a593Smuzhiyun		clock-mult = <1>;
746*4882a593Smuzhiyun		clock-div = <1>;
747*4882a593Smuzhiyun	};
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun	l3_iclk_div: l3_iclk_div@100 {
750*4882a593Smuzhiyun		#clock-cells = <0>;
751*4882a593Smuzhiyun		compatible = "ti,divider-clock";
752*4882a593Smuzhiyun		ti,max-div = <2>;
753*4882a593Smuzhiyun		ti,bit-shift = <4>;
754*4882a593Smuzhiyun		reg = <0x0100>;
755*4882a593Smuzhiyun		clocks = <&dpll_core_h12x2_ck>;
756*4882a593Smuzhiyun		ti,index-power-of-two;
757*4882a593Smuzhiyun	};
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun	l4_root_clk_div: l4_root_clk_div {
760*4882a593Smuzhiyun		#clock-cells = <0>;
761*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
762*4882a593Smuzhiyun		clocks = <&l3_iclk_div>;
763*4882a593Smuzhiyun		clock-mult = <1>;
764*4882a593Smuzhiyun		clock-div = <2>;
765*4882a593Smuzhiyun	};
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun	video1_clk2_div: video1_clk2_div {
768*4882a593Smuzhiyun		#clock-cells = <0>;
769*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
770*4882a593Smuzhiyun		clocks = <&video1_clkin_ck>;
771*4882a593Smuzhiyun		clock-mult = <1>;
772*4882a593Smuzhiyun		clock-div = <1>;
773*4882a593Smuzhiyun	};
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun	video1_div_clk: video1_div_clk {
776*4882a593Smuzhiyun		#clock-cells = <0>;
777*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
778*4882a593Smuzhiyun		clocks = <&video1_clkin_ck>;
779*4882a593Smuzhiyun		clock-mult = <1>;
780*4882a593Smuzhiyun		clock-div = <1>;
781*4882a593Smuzhiyun	};
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun	video2_clk2_div: video2_clk2_div {
784*4882a593Smuzhiyun		#clock-cells = <0>;
785*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
786*4882a593Smuzhiyun		clocks = <&video2_clkin_ck>;
787*4882a593Smuzhiyun		clock-mult = <1>;
788*4882a593Smuzhiyun		clock-div = <1>;
789*4882a593Smuzhiyun	};
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun	video2_div_clk: video2_div_clk {
792*4882a593Smuzhiyun		#clock-cells = <0>;
793*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
794*4882a593Smuzhiyun		clocks = <&video2_clkin_ck>;
795*4882a593Smuzhiyun		clock-mult = <1>;
796*4882a593Smuzhiyun		clock-div = <1>;
797*4882a593Smuzhiyun	};
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun	dummy_ck: dummy_ck {
800*4882a593Smuzhiyun		#clock-cells = <0>;
801*4882a593Smuzhiyun		compatible = "fixed-clock";
802*4882a593Smuzhiyun		clock-frequency = <0>;
803*4882a593Smuzhiyun	};
804*4882a593Smuzhiyun};
805*4882a593Smuzhiyun&prm_clocks {
806*4882a593Smuzhiyun	sys_clkin1: sys_clkin1@110 {
807*4882a593Smuzhiyun		#clock-cells = <0>;
808*4882a593Smuzhiyun		compatible = "ti,mux-clock";
809*4882a593Smuzhiyun		clocks = <&virt_12000000_ck>, <&virt_20000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
810*4882a593Smuzhiyun		reg = <0x0110>;
811*4882a593Smuzhiyun		ti,index-starts-at-one;
812*4882a593Smuzhiyun	};
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun	abe_dpll_sys_clk_mux: abe_dpll_sys_clk_mux@118 {
815*4882a593Smuzhiyun		#clock-cells = <0>;
816*4882a593Smuzhiyun		compatible = "ti,mux-clock";
817*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&sys_clkin2>;
818*4882a593Smuzhiyun		reg = <0x0118>;
819*4882a593Smuzhiyun	};
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun	abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux@114 {
822*4882a593Smuzhiyun		#clock-cells = <0>;
823*4882a593Smuzhiyun		compatible = "ti,mux-clock";
824*4882a593Smuzhiyun		clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
825*4882a593Smuzhiyun		reg = <0x0114>;
826*4882a593Smuzhiyun	};
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun	abe_dpll_clk_mux: abe_dpll_clk_mux@10c {
829*4882a593Smuzhiyun		#clock-cells = <0>;
830*4882a593Smuzhiyun		compatible = "ti,mux-clock";
831*4882a593Smuzhiyun		clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
832*4882a593Smuzhiyun		reg = <0x010c>;
833*4882a593Smuzhiyun	};
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun	abe_24m_fclk: abe_24m_fclk@11c {
836*4882a593Smuzhiyun		#clock-cells = <0>;
837*4882a593Smuzhiyun		compatible = "ti,divider-clock";
838*4882a593Smuzhiyun		clocks = <&dpll_abe_m2x2_ck>;
839*4882a593Smuzhiyun		reg = <0x011c>;
840*4882a593Smuzhiyun		ti,dividers = <8>, <16>;
841*4882a593Smuzhiyun	};
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun	aess_fclk: aess_fclk@178 {
844*4882a593Smuzhiyun		#clock-cells = <0>;
845*4882a593Smuzhiyun		compatible = "ti,divider-clock";
846*4882a593Smuzhiyun		clocks = <&abe_clk>;
847*4882a593Smuzhiyun		reg = <0x0178>;
848*4882a593Smuzhiyun		ti,max-div = <2>;
849*4882a593Smuzhiyun	};
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun	abe_giclk_div: abe_giclk_div@174 {
852*4882a593Smuzhiyun		#clock-cells = <0>;
853*4882a593Smuzhiyun		compatible = "ti,divider-clock";
854*4882a593Smuzhiyun		clocks = <&aess_fclk>;
855*4882a593Smuzhiyun		reg = <0x0174>;
856*4882a593Smuzhiyun		ti,max-div = <2>;
857*4882a593Smuzhiyun	};
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun	abe_lp_clk_div: abe_lp_clk_div@1d8 {
860*4882a593Smuzhiyun		#clock-cells = <0>;
861*4882a593Smuzhiyun		compatible = "ti,divider-clock";
862*4882a593Smuzhiyun		clocks = <&dpll_abe_m2x2_ck>;
863*4882a593Smuzhiyun		reg = <0x01d8>;
864*4882a593Smuzhiyun		ti,dividers = <16>, <32>;
865*4882a593Smuzhiyun	};
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun	abe_sys_clk_div: abe_sys_clk_div@120 {
868*4882a593Smuzhiyun		#clock-cells = <0>;
869*4882a593Smuzhiyun		compatible = "ti,divider-clock";
870*4882a593Smuzhiyun		clocks = <&sys_clkin1>;
871*4882a593Smuzhiyun		reg = <0x0120>;
872*4882a593Smuzhiyun		ti,max-div = <2>;
873*4882a593Smuzhiyun	};
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun	adc_gfclk_mux: adc_gfclk_mux@1dc {
876*4882a593Smuzhiyun		#clock-cells = <0>;
877*4882a593Smuzhiyun		compatible = "ti,mux-clock";
878*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&sys_clkin2>, <&sys_32k_ck>;
879*4882a593Smuzhiyun		reg = <0x01dc>;
880*4882a593Smuzhiyun	};
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun	sys_clk1_dclk_div: sys_clk1_dclk_div@1c8 {
883*4882a593Smuzhiyun		#clock-cells = <0>;
884*4882a593Smuzhiyun		compatible = "ti,divider-clock";
885*4882a593Smuzhiyun		clocks = <&sys_clkin1>;
886*4882a593Smuzhiyun		ti,max-div = <64>;
887*4882a593Smuzhiyun		reg = <0x01c8>;
888*4882a593Smuzhiyun		ti,index-power-of-two;
889*4882a593Smuzhiyun	};
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun	sys_clk2_dclk_div: sys_clk2_dclk_div@1cc {
892*4882a593Smuzhiyun		#clock-cells = <0>;
893*4882a593Smuzhiyun		compatible = "ti,divider-clock";
894*4882a593Smuzhiyun		clocks = <&sys_clkin2>;
895*4882a593Smuzhiyun		ti,max-div = <64>;
896*4882a593Smuzhiyun		reg = <0x01cc>;
897*4882a593Smuzhiyun		ti,index-power-of-two;
898*4882a593Smuzhiyun	};
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun	per_abe_x1_dclk_div: per_abe_x1_dclk_div@1bc {
901*4882a593Smuzhiyun		#clock-cells = <0>;
902*4882a593Smuzhiyun		compatible = "ti,divider-clock";
903*4882a593Smuzhiyun		clocks = <&dpll_abe_m2_ck>;
904*4882a593Smuzhiyun		ti,max-div = <64>;
905*4882a593Smuzhiyun		reg = <0x01bc>;
906*4882a593Smuzhiyun		ti,index-power-of-two;
907*4882a593Smuzhiyun	};
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun	dsp_gclk_div: dsp_gclk_div@18c {
910*4882a593Smuzhiyun		#clock-cells = <0>;
911*4882a593Smuzhiyun		compatible = "ti,divider-clock";
912*4882a593Smuzhiyun		clocks = <&dpll_dsp_m2_ck>;
913*4882a593Smuzhiyun		ti,max-div = <64>;
914*4882a593Smuzhiyun		reg = <0x018c>;
915*4882a593Smuzhiyun		ti,index-power-of-two;
916*4882a593Smuzhiyun	};
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun	gpu_dclk: gpu_dclk@1a0 {
919*4882a593Smuzhiyun		#clock-cells = <0>;
920*4882a593Smuzhiyun		compatible = "ti,divider-clock";
921*4882a593Smuzhiyun		clocks = <&dpll_gpu_m2_ck>;
922*4882a593Smuzhiyun		ti,max-div = <64>;
923*4882a593Smuzhiyun		reg = <0x01a0>;
924*4882a593Smuzhiyun		ti,index-power-of-two;
925*4882a593Smuzhiyun	};
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun	emif_phy_dclk_div: emif_phy_dclk_div@190 {
928*4882a593Smuzhiyun		#clock-cells = <0>;
929*4882a593Smuzhiyun		compatible = "ti,divider-clock";
930*4882a593Smuzhiyun		clocks = <&dpll_ddr_m2_ck>;
931*4882a593Smuzhiyun		ti,max-div = <64>;
932*4882a593Smuzhiyun		reg = <0x0190>;
933*4882a593Smuzhiyun		ti,index-power-of-two;
934*4882a593Smuzhiyun	};
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun	gmac_250m_dclk_div: gmac_250m_dclk_div@19c {
937*4882a593Smuzhiyun		#clock-cells = <0>;
938*4882a593Smuzhiyun		compatible = "ti,divider-clock";
939*4882a593Smuzhiyun		clocks = <&dpll_gmac_m2_ck>;
940*4882a593Smuzhiyun		ti,max-div = <64>;
941*4882a593Smuzhiyun		reg = <0x019c>;
942*4882a593Smuzhiyun		ti,index-power-of-two;
943*4882a593Smuzhiyun	};
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun	gmac_main_clk: gmac_main_clk {
946*4882a593Smuzhiyun		#clock-cells = <0>;
947*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
948*4882a593Smuzhiyun		clocks = <&gmac_250m_dclk_div>;
949*4882a593Smuzhiyun		clock-mult = <1>;
950*4882a593Smuzhiyun		clock-div = <2>;
951*4882a593Smuzhiyun	};
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun	l3init_480m_dclk_div: l3init_480m_dclk_div@1ac {
954*4882a593Smuzhiyun		#clock-cells = <0>;
955*4882a593Smuzhiyun		compatible = "ti,divider-clock";
956*4882a593Smuzhiyun		clocks = <&dpll_usb_m2_ck>;
957*4882a593Smuzhiyun		ti,max-div = <64>;
958*4882a593Smuzhiyun		reg = <0x01ac>;
959*4882a593Smuzhiyun		ti,index-power-of-two;
960*4882a593Smuzhiyun	};
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun	usb_otg_dclk_div: usb_otg_dclk_div@184 {
963*4882a593Smuzhiyun		#clock-cells = <0>;
964*4882a593Smuzhiyun		compatible = "ti,divider-clock";
965*4882a593Smuzhiyun		clocks = <&usb_otg_clkin_ck>;
966*4882a593Smuzhiyun		ti,max-div = <64>;
967*4882a593Smuzhiyun		reg = <0x0184>;
968*4882a593Smuzhiyun		ti,index-power-of-two;
969*4882a593Smuzhiyun	};
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun	sata_dclk_div: sata_dclk_div@1c0 {
972*4882a593Smuzhiyun		#clock-cells = <0>;
973*4882a593Smuzhiyun		compatible = "ti,divider-clock";
974*4882a593Smuzhiyun		clocks = <&sys_clkin1>;
975*4882a593Smuzhiyun		ti,max-div = <64>;
976*4882a593Smuzhiyun		reg = <0x01c0>;
977*4882a593Smuzhiyun		ti,index-power-of-two;
978*4882a593Smuzhiyun	};
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun	pcie2_dclk_div: pcie2_dclk_div@1b8 {
981*4882a593Smuzhiyun		#clock-cells = <0>;
982*4882a593Smuzhiyun		compatible = "ti,divider-clock";
983*4882a593Smuzhiyun		clocks = <&dpll_pcie_ref_m2_ck>;
984*4882a593Smuzhiyun		ti,max-div = <64>;
985*4882a593Smuzhiyun		reg = <0x01b8>;
986*4882a593Smuzhiyun		ti,index-power-of-two;
987*4882a593Smuzhiyun	};
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun	pcie_dclk_div: pcie_dclk_div@1b4 {
990*4882a593Smuzhiyun		#clock-cells = <0>;
991*4882a593Smuzhiyun		compatible = "ti,divider-clock";
992*4882a593Smuzhiyun		clocks = <&apll_pcie_m2_ck>;
993*4882a593Smuzhiyun		ti,max-div = <64>;
994*4882a593Smuzhiyun		reg = <0x01b4>;
995*4882a593Smuzhiyun		ti,index-power-of-two;
996*4882a593Smuzhiyun	};
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun	emu_dclk_div: emu_dclk_div@194 {
999*4882a593Smuzhiyun		#clock-cells = <0>;
1000*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1001*4882a593Smuzhiyun		clocks = <&sys_clkin1>;
1002*4882a593Smuzhiyun		ti,max-div = <64>;
1003*4882a593Smuzhiyun		reg = <0x0194>;
1004*4882a593Smuzhiyun		ti,index-power-of-two;
1005*4882a593Smuzhiyun	};
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun	secure_32k_dclk_div: secure_32k_dclk_div@1c4 {
1008*4882a593Smuzhiyun		#clock-cells = <0>;
1009*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1010*4882a593Smuzhiyun		clocks = <&secure_32k_clk_src_ck>;
1011*4882a593Smuzhiyun		ti,max-div = <64>;
1012*4882a593Smuzhiyun		reg = <0x01c4>;
1013*4882a593Smuzhiyun		ti,index-power-of-two;
1014*4882a593Smuzhiyun	};
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun	clkoutmux0_clk_mux: clkoutmux0_clk_mux@158 {
1017*4882a593Smuzhiyun		#clock-cells = <0>;
1018*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1019*4882a593Smuzhiyun		clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1020*4882a593Smuzhiyun		reg = <0x0158>;
1021*4882a593Smuzhiyun	};
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun	clkoutmux1_clk_mux: clkoutmux1_clk_mux@15c {
1024*4882a593Smuzhiyun		#clock-cells = <0>;
1025*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1026*4882a593Smuzhiyun		clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1027*4882a593Smuzhiyun		reg = <0x015c>;
1028*4882a593Smuzhiyun	};
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun	clkoutmux2_clk_mux: clkoutmux2_clk_mux@160 {
1031*4882a593Smuzhiyun		#clock-cells = <0>;
1032*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1033*4882a593Smuzhiyun		clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1034*4882a593Smuzhiyun		reg = <0x0160>;
1035*4882a593Smuzhiyun	};
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun	custefuse_sys_gfclk_div: custefuse_sys_gfclk_div {
1038*4882a593Smuzhiyun		#clock-cells = <0>;
1039*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
1040*4882a593Smuzhiyun		clocks = <&sys_clkin1>;
1041*4882a593Smuzhiyun		clock-mult = <1>;
1042*4882a593Smuzhiyun		clock-div = <2>;
1043*4882a593Smuzhiyun	};
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun	eve_clk: eve_clk@180 {
1046*4882a593Smuzhiyun		#clock-cells = <0>;
1047*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1048*4882a593Smuzhiyun		clocks = <&dpll_eve_m2_ck>, <&dpll_dsp_m3x2_ck>;
1049*4882a593Smuzhiyun		reg = <0x0180>;
1050*4882a593Smuzhiyun	};
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun	hdmi_dpll_clk_mux: hdmi_dpll_clk_mux@164 {
1053*4882a593Smuzhiyun		#clock-cells = <0>;
1054*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1055*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&sys_clkin2>;
1056*4882a593Smuzhiyun		reg = <0x0164>;
1057*4882a593Smuzhiyun	};
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun	mlb_clk: mlb_clk@134 {
1060*4882a593Smuzhiyun		#clock-cells = <0>;
1061*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1062*4882a593Smuzhiyun		clocks = <&mlb_clkin_ck>;
1063*4882a593Smuzhiyun		ti,max-div = <64>;
1064*4882a593Smuzhiyun		reg = <0x0134>;
1065*4882a593Smuzhiyun		ti,index-power-of-two;
1066*4882a593Smuzhiyun	};
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun	mlbp_clk: mlbp_clk@130 {
1069*4882a593Smuzhiyun		#clock-cells = <0>;
1070*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1071*4882a593Smuzhiyun		clocks = <&mlbp_clkin_ck>;
1072*4882a593Smuzhiyun		ti,max-div = <64>;
1073*4882a593Smuzhiyun		reg = <0x0130>;
1074*4882a593Smuzhiyun		ti,index-power-of-two;
1075*4882a593Smuzhiyun	};
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun	per_abe_x1_gfclk2_div: per_abe_x1_gfclk2_div@138 {
1078*4882a593Smuzhiyun		#clock-cells = <0>;
1079*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1080*4882a593Smuzhiyun		clocks = <&dpll_abe_m2_ck>;
1081*4882a593Smuzhiyun		ti,max-div = <64>;
1082*4882a593Smuzhiyun		reg = <0x0138>;
1083*4882a593Smuzhiyun		ti,index-power-of-two;
1084*4882a593Smuzhiyun	};
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun	timer_sys_clk_div: timer_sys_clk_div@144 {
1087*4882a593Smuzhiyun		#clock-cells = <0>;
1088*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1089*4882a593Smuzhiyun		clocks = <&sys_clkin1>;
1090*4882a593Smuzhiyun		reg = <0x0144>;
1091*4882a593Smuzhiyun		ti,max-div = <2>;
1092*4882a593Smuzhiyun	};
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun	video1_dpll_clk_mux: video1_dpll_clk_mux@168 {
1095*4882a593Smuzhiyun		#clock-cells = <0>;
1096*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1097*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&sys_clkin2>;
1098*4882a593Smuzhiyun		reg = <0x0168>;
1099*4882a593Smuzhiyun	};
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun	video2_dpll_clk_mux: video2_dpll_clk_mux@16c {
1102*4882a593Smuzhiyun		#clock-cells = <0>;
1103*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1104*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&sys_clkin2>;
1105*4882a593Smuzhiyun		reg = <0x016c>;
1106*4882a593Smuzhiyun	};
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun	wkupaon_iclk_mux: wkupaon_iclk_mux@108 {
1109*4882a593Smuzhiyun		#clock-cells = <0>;
1110*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1111*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&abe_lp_clk_div>;
1112*4882a593Smuzhiyun		reg = <0x0108>;
1113*4882a593Smuzhiyun	};
1114*4882a593Smuzhiyun};
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun&cm_core_clocks {
1117*4882a593Smuzhiyun	dpll_pcie_ref_ck: dpll_pcie_ref_ck@200 {
1118*4882a593Smuzhiyun		#clock-cells = <0>;
1119*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-clock";
1120*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&sys_clkin1>;
1121*4882a593Smuzhiyun		reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>;
1122*4882a593Smuzhiyun	};
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun	dpll_pcie_ref_m2ldo_ck: dpll_pcie_ref_m2ldo_ck@210 {
1125*4882a593Smuzhiyun		#clock-cells = <0>;
1126*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1127*4882a593Smuzhiyun		clocks = <&dpll_pcie_ref_ck>;
1128*4882a593Smuzhiyun		ti,max-div = <31>;
1129*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
1130*4882a593Smuzhiyun		reg = <0x0210>;
1131*4882a593Smuzhiyun		ti,index-starts-at-one;
1132*4882a593Smuzhiyun		ti,invert-autoidle-bit;
1133*4882a593Smuzhiyun	};
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun	apll_pcie_in_clk_mux: apll_pcie_in_clk_mux@4ae06118 {
1136*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1137*4882a593Smuzhiyun		clocks = <&dpll_pcie_ref_m2ldo_ck>, <&pciesref_acs_clk_ck>;
1138*4882a593Smuzhiyun		#clock-cells = <0>;
1139*4882a593Smuzhiyun		reg = <0x021c 0x4>;
1140*4882a593Smuzhiyun		ti,bit-shift = <7>;
1141*4882a593Smuzhiyun	};
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun	apll_pcie_ck: apll_pcie_ck@21c {
1144*4882a593Smuzhiyun		#clock-cells = <0>;
1145*4882a593Smuzhiyun		compatible = "ti,dra7-apll-clock";
1146*4882a593Smuzhiyun		clocks = <&apll_pcie_in_clk_mux>, <&dpll_pcie_ref_ck>;
1147*4882a593Smuzhiyun		reg = <0x021c>, <0x0220>;
1148*4882a593Smuzhiyun	};
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun	optfclk_pciephy_div: optfclk_pciephy_div@4a00821c {
1151*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1152*4882a593Smuzhiyun		clocks = <&apll_pcie_ck>;
1153*4882a593Smuzhiyun		#clock-cells = <0>;
1154*4882a593Smuzhiyun		reg = <0x021c>;
1155*4882a593Smuzhiyun		ti,dividers = <2>, <1>;
1156*4882a593Smuzhiyun		ti,bit-shift = <8>;
1157*4882a593Smuzhiyun		ti,max-div = <2>;
1158*4882a593Smuzhiyun	};
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun	apll_pcie_clkvcoldo: apll_pcie_clkvcoldo {
1161*4882a593Smuzhiyun		#clock-cells = <0>;
1162*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
1163*4882a593Smuzhiyun		clocks = <&apll_pcie_ck>;
1164*4882a593Smuzhiyun		clock-mult = <1>;
1165*4882a593Smuzhiyun		clock-div = <1>;
1166*4882a593Smuzhiyun	};
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun	apll_pcie_clkvcoldo_div: apll_pcie_clkvcoldo_div {
1169*4882a593Smuzhiyun		#clock-cells = <0>;
1170*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
1171*4882a593Smuzhiyun		clocks = <&apll_pcie_ck>;
1172*4882a593Smuzhiyun		clock-mult = <1>;
1173*4882a593Smuzhiyun		clock-div = <1>;
1174*4882a593Smuzhiyun	};
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun	apll_pcie_m2_ck: apll_pcie_m2_ck {
1177*4882a593Smuzhiyun		#clock-cells = <0>;
1178*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
1179*4882a593Smuzhiyun		clocks = <&apll_pcie_ck>;
1180*4882a593Smuzhiyun		clock-mult = <1>;
1181*4882a593Smuzhiyun		clock-div = <1>;
1182*4882a593Smuzhiyun	};
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun	dpll_per_byp_mux: dpll_per_byp_mux@14c {
1185*4882a593Smuzhiyun		#clock-cells = <0>;
1186*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1187*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&per_dpll_hs_clk_div>;
1188*4882a593Smuzhiyun		ti,bit-shift = <23>;
1189*4882a593Smuzhiyun		reg = <0x014c>;
1190*4882a593Smuzhiyun	};
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun	dpll_per_ck: dpll_per_ck@140 {
1193*4882a593Smuzhiyun		#clock-cells = <0>;
1194*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-clock";
1195*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_per_byp_mux>;
1196*4882a593Smuzhiyun		reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
1197*4882a593Smuzhiyun	};
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun	dpll_per_m2_ck: dpll_per_m2_ck@150 {
1200*4882a593Smuzhiyun		#clock-cells = <0>;
1201*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1202*4882a593Smuzhiyun		clocks = <&dpll_per_ck>;
1203*4882a593Smuzhiyun		ti,max-div = <31>;
1204*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
1205*4882a593Smuzhiyun		reg = <0x0150>;
1206*4882a593Smuzhiyun		ti,index-starts-at-one;
1207*4882a593Smuzhiyun		ti,invert-autoidle-bit;
1208*4882a593Smuzhiyun	};
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun	func_96m_aon_dclk_div: func_96m_aon_dclk_div {
1211*4882a593Smuzhiyun		#clock-cells = <0>;
1212*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
1213*4882a593Smuzhiyun		clocks = <&dpll_per_m2_ck>;
1214*4882a593Smuzhiyun		clock-mult = <1>;
1215*4882a593Smuzhiyun		clock-div = <1>;
1216*4882a593Smuzhiyun	};
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun	dpll_usb_byp_mux: dpll_usb_byp_mux@18c {
1219*4882a593Smuzhiyun		#clock-cells = <0>;
1220*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1221*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&usb_dpll_hs_clk_div>;
1222*4882a593Smuzhiyun		ti,bit-shift = <23>;
1223*4882a593Smuzhiyun		reg = <0x018c>;
1224*4882a593Smuzhiyun	};
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun	dpll_usb_ck: dpll_usb_ck@180 {
1227*4882a593Smuzhiyun		#clock-cells = <0>;
1228*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-j-type-clock";
1229*4882a593Smuzhiyun		clocks = <&sys_clkin1>, <&dpll_usb_byp_mux>;
1230*4882a593Smuzhiyun		reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
1231*4882a593Smuzhiyun	};
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun	dpll_usb_m2_ck: dpll_usb_m2_ck@190 {
1234*4882a593Smuzhiyun		#clock-cells = <0>;
1235*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1236*4882a593Smuzhiyun		clocks = <&dpll_usb_ck>;
1237*4882a593Smuzhiyun		ti,max-div = <127>;
1238*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
1239*4882a593Smuzhiyun		reg = <0x0190>;
1240*4882a593Smuzhiyun		ti,index-starts-at-one;
1241*4882a593Smuzhiyun		ti,invert-autoidle-bit;
1242*4882a593Smuzhiyun	};
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun	dpll_pcie_ref_m2_ck: dpll_pcie_ref_m2_ck@210 {
1245*4882a593Smuzhiyun		#clock-cells = <0>;
1246*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1247*4882a593Smuzhiyun		clocks = <&dpll_pcie_ref_ck>;
1248*4882a593Smuzhiyun		ti,max-div = <127>;
1249*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
1250*4882a593Smuzhiyun		reg = <0x0210>;
1251*4882a593Smuzhiyun		ti,index-starts-at-one;
1252*4882a593Smuzhiyun		ti,invert-autoidle-bit;
1253*4882a593Smuzhiyun	};
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun	dpll_per_x2_ck: dpll_per_x2_ck {
1256*4882a593Smuzhiyun		#clock-cells = <0>;
1257*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-x2-clock";
1258*4882a593Smuzhiyun		clocks = <&dpll_per_ck>;
1259*4882a593Smuzhiyun	};
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun	dpll_per_h11x2_ck: dpll_per_h11x2_ck@158 {
1262*4882a593Smuzhiyun		#clock-cells = <0>;
1263*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1264*4882a593Smuzhiyun		clocks = <&dpll_per_x2_ck>;
1265*4882a593Smuzhiyun		ti,max-div = <63>;
1266*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
1267*4882a593Smuzhiyun		reg = <0x0158>;
1268*4882a593Smuzhiyun		ti,index-starts-at-one;
1269*4882a593Smuzhiyun		ti,invert-autoidle-bit;
1270*4882a593Smuzhiyun	};
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun	dpll_per_h12x2_ck: dpll_per_h12x2_ck@15c {
1273*4882a593Smuzhiyun		#clock-cells = <0>;
1274*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1275*4882a593Smuzhiyun		clocks = <&dpll_per_x2_ck>;
1276*4882a593Smuzhiyun		ti,max-div = <63>;
1277*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
1278*4882a593Smuzhiyun		reg = <0x015c>;
1279*4882a593Smuzhiyun		ti,index-starts-at-one;
1280*4882a593Smuzhiyun		ti,invert-autoidle-bit;
1281*4882a593Smuzhiyun	};
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun	dpll_per_h13x2_ck: dpll_per_h13x2_ck@160 {
1284*4882a593Smuzhiyun		#clock-cells = <0>;
1285*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1286*4882a593Smuzhiyun		clocks = <&dpll_per_x2_ck>;
1287*4882a593Smuzhiyun		ti,max-div = <63>;
1288*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
1289*4882a593Smuzhiyun		reg = <0x0160>;
1290*4882a593Smuzhiyun		ti,index-starts-at-one;
1291*4882a593Smuzhiyun		ti,invert-autoidle-bit;
1292*4882a593Smuzhiyun	};
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun	dpll_per_h14x2_ck: dpll_per_h14x2_ck@164 {
1295*4882a593Smuzhiyun		#clock-cells = <0>;
1296*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1297*4882a593Smuzhiyun		clocks = <&dpll_per_x2_ck>;
1298*4882a593Smuzhiyun		ti,max-div = <63>;
1299*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
1300*4882a593Smuzhiyun		reg = <0x0164>;
1301*4882a593Smuzhiyun		ti,index-starts-at-one;
1302*4882a593Smuzhiyun		ti,invert-autoidle-bit;
1303*4882a593Smuzhiyun	};
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun	dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 {
1306*4882a593Smuzhiyun		#clock-cells = <0>;
1307*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1308*4882a593Smuzhiyun		clocks = <&dpll_per_x2_ck>;
1309*4882a593Smuzhiyun		ti,max-div = <31>;
1310*4882a593Smuzhiyun		ti,autoidle-shift = <8>;
1311*4882a593Smuzhiyun		reg = <0x0150>;
1312*4882a593Smuzhiyun		ti,index-starts-at-one;
1313*4882a593Smuzhiyun		ti,invert-autoidle-bit;
1314*4882a593Smuzhiyun	};
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun	dpll_usb_clkdcoldo: dpll_usb_clkdcoldo {
1317*4882a593Smuzhiyun		#clock-cells = <0>;
1318*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
1319*4882a593Smuzhiyun		clocks = <&dpll_usb_ck>;
1320*4882a593Smuzhiyun		clock-mult = <1>;
1321*4882a593Smuzhiyun		clock-div = <1>;
1322*4882a593Smuzhiyun	};
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun	func_128m_clk: func_128m_clk {
1325*4882a593Smuzhiyun		#clock-cells = <0>;
1326*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
1327*4882a593Smuzhiyun		clocks = <&dpll_per_h11x2_ck>;
1328*4882a593Smuzhiyun		clock-mult = <1>;
1329*4882a593Smuzhiyun		clock-div = <2>;
1330*4882a593Smuzhiyun	};
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun	func_12m_fclk: func_12m_fclk {
1333*4882a593Smuzhiyun		#clock-cells = <0>;
1334*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
1335*4882a593Smuzhiyun		clocks = <&dpll_per_m2x2_ck>;
1336*4882a593Smuzhiyun		clock-mult = <1>;
1337*4882a593Smuzhiyun		clock-div = <16>;
1338*4882a593Smuzhiyun	};
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun	func_24m_clk: func_24m_clk {
1341*4882a593Smuzhiyun		#clock-cells = <0>;
1342*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
1343*4882a593Smuzhiyun		clocks = <&dpll_per_m2_ck>;
1344*4882a593Smuzhiyun		clock-mult = <1>;
1345*4882a593Smuzhiyun		clock-div = <4>;
1346*4882a593Smuzhiyun	};
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun	func_48m_fclk: func_48m_fclk {
1349*4882a593Smuzhiyun		#clock-cells = <0>;
1350*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
1351*4882a593Smuzhiyun		clocks = <&dpll_per_m2x2_ck>;
1352*4882a593Smuzhiyun		clock-mult = <1>;
1353*4882a593Smuzhiyun		clock-div = <4>;
1354*4882a593Smuzhiyun	};
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun	func_96m_fclk: func_96m_fclk {
1357*4882a593Smuzhiyun		#clock-cells = <0>;
1358*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
1359*4882a593Smuzhiyun		clocks = <&dpll_per_m2x2_ck>;
1360*4882a593Smuzhiyun		clock-mult = <1>;
1361*4882a593Smuzhiyun		clock-div = <2>;
1362*4882a593Smuzhiyun	};
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun	l3init_60m_fclk: l3init_60m_fclk@104 {
1365*4882a593Smuzhiyun		#clock-cells = <0>;
1366*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1367*4882a593Smuzhiyun		clocks = <&dpll_usb_m2_ck>;
1368*4882a593Smuzhiyun		reg = <0x0104>;
1369*4882a593Smuzhiyun		ti,dividers = <1>, <8>;
1370*4882a593Smuzhiyun	};
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun	clkout2_clk: clkout2_clk@6b0 {
1373*4882a593Smuzhiyun		#clock-cells = <0>;
1374*4882a593Smuzhiyun		compatible = "ti,gate-clock";
1375*4882a593Smuzhiyun		clocks = <&clkoutmux2_clk_mux>;
1376*4882a593Smuzhiyun		ti,bit-shift = <8>;
1377*4882a593Smuzhiyun		reg = <0x06b0>;
1378*4882a593Smuzhiyun	};
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun	l3init_960m_gfclk: l3init_960m_gfclk@6c0 {
1381*4882a593Smuzhiyun		#clock-cells = <0>;
1382*4882a593Smuzhiyun		compatible = "ti,gate-clock";
1383*4882a593Smuzhiyun		clocks = <&dpll_usb_clkdcoldo>;
1384*4882a593Smuzhiyun		ti,bit-shift = <8>;
1385*4882a593Smuzhiyun		reg = <0x06c0>;
1386*4882a593Smuzhiyun	};
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun	usb_phy1_always_on_clk32k: usb_phy1_always_on_clk32k@640 {
1389*4882a593Smuzhiyun		#clock-cells = <0>;
1390*4882a593Smuzhiyun		compatible = "ti,gate-clock";
1391*4882a593Smuzhiyun		clocks = <&sys_32k_ck>;
1392*4882a593Smuzhiyun		ti,bit-shift = <8>;
1393*4882a593Smuzhiyun		reg = <0x0640>;
1394*4882a593Smuzhiyun	};
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun	usb_phy2_always_on_clk32k: usb_phy2_always_on_clk32k@688 {
1397*4882a593Smuzhiyun		#clock-cells = <0>;
1398*4882a593Smuzhiyun		compatible = "ti,gate-clock";
1399*4882a593Smuzhiyun		clocks = <&sys_32k_ck>;
1400*4882a593Smuzhiyun		ti,bit-shift = <8>;
1401*4882a593Smuzhiyun		reg = <0x0688>;
1402*4882a593Smuzhiyun	};
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun	usb_phy3_always_on_clk32k: usb_phy3_always_on_clk32k@698 {
1405*4882a593Smuzhiyun		#clock-cells = <0>;
1406*4882a593Smuzhiyun		compatible = "ti,gate-clock";
1407*4882a593Smuzhiyun		clocks = <&sys_32k_ck>;
1408*4882a593Smuzhiyun		ti,bit-shift = <8>;
1409*4882a593Smuzhiyun		reg = <0x0698>;
1410*4882a593Smuzhiyun	};
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun	gpu_core_gclk_mux: gpu_core_gclk_mux@1220 {
1413*4882a593Smuzhiyun		#clock-cells = <0>;
1414*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1415*4882a593Smuzhiyun		clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
1416*4882a593Smuzhiyun		ti,bit-shift = <24>;
1417*4882a593Smuzhiyun		reg = <0x1220>;
1418*4882a593Smuzhiyun		assigned-clocks = <&gpu_core_gclk_mux>;
1419*4882a593Smuzhiyun		assigned-clock-parents = <&dpll_gpu_m2_ck>;
1420*4882a593Smuzhiyun	};
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun	gpu_hyd_gclk_mux: gpu_hyd_gclk_mux@1220 {
1423*4882a593Smuzhiyun		#clock-cells = <0>;
1424*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1425*4882a593Smuzhiyun		clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
1426*4882a593Smuzhiyun		ti,bit-shift = <26>;
1427*4882a593Smuzhiyun		reg = <0x1220>;
1428*4882a593Smuzhiyun		assigned-clocks = <&gpu_hyd_gclk_mux>;
1429*4882a593Smuzhiyun		assigned-clock-parents = <&dpll_gpu_m2_ck>;
1430*4882a593Smuzhiyun	};
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun	l3instr_ts_gclk_div: l3instr_ts_gclk_div@e50 {
1433*4882a593Smuzhiyun		#clock-cells = <0>;
1434*4882a593Smuzhiyun		compatible = "ti,divider-clock";
1435*4882a593Smuzhiyun		clocks = <&wkupaon_iclk_mux>;
1436*4882a593Smuzhiyun		ti,bit-shift = <24>;
1437*4882a593Smuzhiyun		reg = <0x0e50>;
1438*4882a593Smuzhiyun		ti,dividers = <8>, <16>, <32>;
1439*4882a593Smuzhiyun	};
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun	vip1_gclk_mux: vip1_gclk_mux@1020 {
1442*4882a593Smuzhiyun		#clock-cells = <0>;
1443*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1444*4882a593Smuzhiyun		clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
1445*4882a593Smuzhiyun		ti,bit-shift = <24>;
1446*4882a593Smuzhiyun		reg = <0x1020>;
1447*4882a593Smuzhiyun	};
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun	vip2_gclk_mux: vip2_gclk_mux@1028 {
1450*4882a593Smuzhiyun		#clock-cells = <0>;
1451*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1452*4882a593Smuzhiyun		clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
1453*4882a593Smuzhiyun		ti,bit-shift = <24>;
1454*4882a593Smuzhiyun		reg = <0x1028>;
1455*4882a593Smuzhiyun	};
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun	vip3_gclk_mux: vip3_gclk_mux@1030 {
1458*4882a593Smuzhiyun		#clock-cells = <0>;
1459*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1460*4882a593Smuzhiyun		clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
1461*4882a593Smuzhiyun		ti,bit-shift = <24>;
1462*4882a593Smuzhiyun		reg = <0x1030>;
1463*4882a593Smuzhiyun	};
1464*4882a593Smuzhiyun};
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun&cm_core_clockdomains {
1467*4882a593Smuzhiyun	coreaon_clkdm: coreaon_clkdm {
1468*4882a593Smuzhiyun		compatible = "ti,clockdomain";
1469*4882a593Smuzhiyun		clocks = <&dpll_usb_ck>;
1470*4882a593Smuzhiyun	};
1471*4882a593Smuzhiyun};
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun&scm_conf_clocks {
1474*4882a593Smuzhiyun	dss_deshdcp_clk: dss_deshdcp_clk@558 {
1475*4882a593Smuzhiyun		#clock-cells = <0>;
1476*4882a593Smuzhiyun		compatible = "ti,gate-clock";
1477*4882a593Smuzhiyun		clocks = <&l3_iclk_div>;
1478*4882a593Smuzhiyun		ti,bit-shift = <0>;
1479*4882a593Smuzhiyun		reg = <0x558>;
1480*4882a593Smuzhiyun	};
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun       ehrpwm0_tbclk: ehrpwm0_tbclk@558 {
1483*4882a593Smuzhiyun		#clock-cells = <0>;
1484*4882a593Smuzhiyun		compatible = "ti,gate-clock";
1485*4882a593Smuzhiyun		clocks = <&l4_root_clk_div>;
1486*4882a593Smuzhiyun		ti,bit-shift = <20>;
1487*4882a593Smuzhiyun		reg = <0x0558>;
1488*4882a593Smuzhiyun	};
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun	ehrpwm1_tbclk: ehrpwm1_tbclk@558 {
1491*4882a593Smuzhiyun		#clock-cells = <0>;
1492*4882a593Smuzhiyun		compatible = "ti,gate-clock";
1493*4882a593Smuzhiyun		clocks = <&l4_root_clk_div>;
1494*4882a593Smuzhiyun		ti,bit-shift = <21>;
1495*4882a593Smuzhiyun		reg = <0x0558>;
1496*4882a593Smuzhiyun	};
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun	ehrpwm2_tbclk: ehrpwm2_tbclk@558 {
1499*4882a593Smuzhiyun		#clock-cells = <0>;
1500*4882a593Smuzhiyun		compatible = "ti,gate-clock";
1501*4882a593Smuzhiyun		clocks = <&l4_root_clk_div>;
1502*4882a593Smuzhiyun		ti,bit-shift = <22>;
1503*4882a593Smuzhiyun		reg = <0x0558>;
1504*4882a593Smuzhiyun	};
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun	sys_32k_ck: sys_32k_ck {
1507*4882a593Smuzhiyun		#clock-cells = <0>;
1508*4882a593Smuzhiyun		compatible = "ti,mux-clock";
1509*4882a593Smuzhiyun		clocks = <&sys_clk32_crystal_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>;
1510*4882a593Smuzhiyun		ti,bit-shift = <8>;
1511*4882a593Smuzhiyun		reg = <0x6c4>;
1512*4882a593Smuzhiyun	};
1513*4882a593Smuzhiyun};
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun&cm_core_aon {
1516*4882a593Smuzhiyun	mpu_cm: mpu-cm@300 {
1517*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1518*4882a593Smuzhiyun		reg = <0x300 0x100>;
1519*4882a593Smuzhiyun		#address-cells = <1>;
1520*4882a593Smuzhiyun		#size-cells = <1>;
1521*4882a593Smuzhiyun		ranges = <0 0x300 0x100>;
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun		mpu_clkctrl: mpu-clkctrl@20 {
1524*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1525*4882a593Smuzhiyun			reg = <0x20 0x4>;
1526*4882a593Smuzhiyun			#clock-cells = <2>;
1527*4882a593Smuzhiyun		};
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun	};
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun	dsp1_cm: dsp1-cm@400 {
1532*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1533*4882a593Smuzhiyun		reg = <0x400 0x100>;
1534*4882a593Smuzhiyun		#address-cells = <1>;
1535*4882a593Smuzhiyun		#size-cells = <1>;
1536*4882a593Smuzhiyun		ranges = <0 0x400 0x100>;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun		dsp1_clkctrl: dsp1-clkctrl@20 {
1539*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1540*4882a593Smuzhiyun			reg = <0x20 0x4>;
1541*4882a593Smuzhiyun			#clock-cells = <2>;
1542*4882a593Smuzhiyun		};
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun	};
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun	ipu_cm: ipu-cm@500 {
1547*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1548*4882a593Smuzhiyun		reg = <0x500 0x100>;
1549*4882a593Smuzhiyun		#address-cells = <1>;
1550*4882a593Smuzhiyun		#size-cells = <1>;
1551*4882a593Smuzhiyun		ranges = <0 0x500 0x100>;
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun		ipu1_clkctrl: ipu1-clkctrl@20 {
1554*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1555*4882a593Smuzhiyun			reg = <0x20 0x4>;
1556*4882a593Smuzhiyun			#clock-cells = <2>;
1557*4882a593Smuzhiyun			assigned-clocks = <&ipu1_clkctrl DRA7_IPU1_MMU_IPU1_CLKCTRL 24>;
1558*4882a593Smuzhiyun			assigned-clock-parents = <&dpll_core_h22x2_ck>;
1559*4882a593Smuzhiyun		};
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun		ipu_clkctrl: ipu-clkctrl@50 {
1562*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1563*4882a593Smuzhiyun			reg = <0x50 0x34>;
1564*4882a593Smuzhiyun			#clock-cells = <2>;
1565*4882a593Smuzhiyun		};
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun	};
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun	dsp2_cm: dsp2-cm@600 {
1570*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1571*4882a593Smuzhiyun		reg = <0x600 0x100>;
1572*4882a593Smuzhiyun		#address-cells = <1>;
1573*4882a593Smuzhiyun		#size-cells = <1>;
1574*4882a593Smuzhiyun		ranges = <0 0x600 0x100>;
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun		dsp2_clkctrl: dsp2-clkctrl@20 {
1577*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1578*4882a593Smuzhiyun			reg = <0x20 0x4>;
1579*4882a593Smuzhiyun			#clock-cells = <2>;
1580*4882a593Smuzhiyun		};
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun	};
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun	rtc_cm: rtc-cm@700 {
1585*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1586*4882a593Smuzhiyun		reg = <0x700 0x60>;
1587*4882a593Smuzhiyun		#address-cells = <1>;
1588*4882a593Smuzhiyun		#size-cells = <1>;
1589*4882a593Smuzhiyun		ranges = <0 0x700 0x60>;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun		rtc_clkctrl: rtc-clkctrl@20 {
1592*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1593*4882a593Smuzhiyun			reg = <0x20 0x28>;
1594*4882a593Smuzhiyun			#clock-cells = <2>;
1595*4882a593Smuzhiyun		};
1596*4882a593Smuzhiyun	};
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun	vpe_cm: vpe-cm@760 {
1599*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1600*4882a593Smuzhiyun		reg = <0x760 0xc>;
1601*4882a593Smuzhiyun		#address-cells = <1>;
1602*4882a593Smuzhiyun		#size-cells = <1>;
1603*4882a593Smuzhiyun		ranges = <0 0x760 0xc>;
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun		vpe_clkctrl: vpe-clkctrl@0 {
1606*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1607*4882a593Smuzhiyun			reg = <0x0 0xc>;
1608*4882a593Smuzhiyun			#clock-cells = <2>;
1609*4882a593Smuzhiyun		};
1610*4882a593Smuzhiyun	};
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun};
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun&cm_core {
1615*4882a593Smuzhiyun	coreaon_cm: coreaon-cm@600 {
1616*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1617*4882a593Smuzhiyun		reg = <0x600 0x100>;
1618*4882a593Smuzhiyun		#address-cells = <1>;
1619*4882a593Smuzhiyun		#size-cells = <1>;
1620*4882a593Smuzhiyun		ranges = <0 0x600 0x100>;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun		coreaon_clkctrl: coreaon-clkctrl@20 {
1623*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1624*4882a593Smuzhiyun			reg = <0x20 0x1c>;
1625*4882a593Smuzhiyun			#clock-cells = <2>;
1626*4882a593Smuzhiyun		};
1627*4882a593Smuzhiyun	};
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun	l3main1_cm: l3main1-cm@700 {
1630*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1631*4882a593Smuzhiyun		reg = <0x700 0x100>;
1632*4882a593Smuzhiyun		#address-cells = <1>;
1633*4882a593Smuzhiyun		#size-cells = <1>;
1634*4882a593Smuzhiyun		ranges = <0 0x700 0x100>;
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun		l3main1_clkctrl: l3main1-clkctrl@20 {
1637*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1638*4882a593Smuzhiyun			reg = <0x20 0x74>;
1639*4882a593Smuzhiyun			#clock-cells = <2>;
1640*4882a593Smuzhiyun		};
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun	};
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun	ipu2_cm: ipu2-cm@900 {
1645*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1646*4882a593Smuzhiyun		reg = <0x900 0x100>;
1647*4882a593Smuzhiyun		#address-cells = <1>;
1648*4882a593Smuzhiyun		#size-cells = <1>;
1649*4882a593Smuzhiyun		ranges = <0 0x900 0x100>;
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun		ipu2_clkctrl: ipu2-clkctrl@20 {
1652*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1653*4882a593Smuzhiyun			reg = <0x20 0x4>;
1654*4882a593Smuzhiyun			#clock-cells = <2>;
1655*4882a593Smuzhiyun		};
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun	};
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun	dma_cm: dma-cm@a00 {
1660*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1661*4882a593Smuzhiyun		reg = <0xa00 0x100>;
1662*4882a593Smuzhiyun		#address-cells = <1>;
1663*4882a593Smuzhiyun		#size-cells = <1>;
1664*4882a593Smuzhiyun		ranges = <0 0xa00 0x100>;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun		dma_clkctrl: dma-clkctrl@20 {
1667*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1668*4882a593Smuzhiyun			reg = <0x20 0x4>;
1669*4882a593Smuzhiyun			#clock-cells = <2>;
1670*4882a593Smuzhiyun		};
1671*4882a593Smuzhiyun	};
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun	emif_cm: emif-cm@b00 {
1674*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1675*4882a593Smuzhiyun		reg = <0xb00 0x100>;
1676*4882a593Smuzhiyun		#address-cells = <1>;
1677*4882a593Smuzhiyun		#size-cells = <1>;
1678*4882a593Smuzhiyun		ranges = <0 0xb00 0x100>;
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun		emif_clkctrl: emif-clkctrl@20 {
1681*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1682*4882a593Smuzhiyun			reg = <0x20 0x4>;
1683*4882a593Smuzhiyun			#clock-cells = <2>;
1684*4882a593Smuzhiyun		};
1685*4882a593Smuzhiyun	};
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun	atl_cm: atl-cm@c00 {
1688*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1689*4882a593Smuzhiyun		reg = <0xc00 0x100>;
1690*4882a593Smuzhiyun		#address-cells = <1>;
1691*4882a593Smuzhiyun		#size-cells = <1>;
1692*4882a593Smuzhiyun		ranges = <0 0xc00 0x100>;
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun		atl_clkctrl: atl-clkctrl@0 {
1695*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1696*4882a593Smuzhiyun			reg = <0x0 0x4>;
1697*4882a593Smuzhiyun			#clock-cells = <2>;
1698*4882a593Smuzhiyun		};
1699*4882a593Smuzhiyun	};
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun	l4cfg_cm: l4cfg-cm@d00 {
1702*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1703*4882a593Smuzhiyun		reg = <0xd00 0x100>;
1704*4882a593Smuzhiyun		#address-cells = <1>;
1705*4882a593Smuzhiyun		#size-cells = <1>;
1706*4882a593Smuzhiyun		ranges = <0 0xd00 0x100>;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun		l4cfg_clkctrl: l4cfg-clkctrl@20 {
1709*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1710*4882a593Smuzhiyun			reg = <0x20 0x84>;
1711*4882a593Smuzhiyun			#clock-cells = <2>;
1712*4882a593Smuzhiyun		};
1713*4882a593Smuzhiyun	};
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun	l3instr_cm: l3instr-cm@e00 {
1716*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1717*4882a593Smuzhiyun		reg = <0xe00 0x100>;
1718*4882a593Smuzhiyun		#address-cells = <1>;
1719*4882a593Smuzhiyun		#size-cells = <1>;
1720*4882a593Smuzhiyun		ranges = <0 0xe00 0x100>;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun		l3instr_clkctrl: l3instr-clkctrl@20 {
1723*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1724*4882a593Smuzhiyun			reg = <0x20 0xc>;
1725*4882a593Smuzhiyun			#clock-cells = <2>;
1726*4882a593Smuzhiyun		};
1727*4882a593Smuzhiyun	};
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun	cam_cm: cam-cm@1000 {
1730*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1731*4882a593Smuzhiyun		reg = <0x1000 0x100>;
1732*4882a593Smuzhiyun		#address-cells = <1>;
1733*4882a593Smuzhiyun		#size-cells = <1>;
1734*4882a593Smuzhiyun		ranges = <0 0x1000 0x100>;
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun		cam_clkctrl: cam-clkctrl@20 {
1737*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1738*4882a593Smuzhiyun			reg = <0x20 0x2c>;
1739*4882a593Smuzhiyun			#clock-cells = <2>;
1740*4882a593Smuzhiyun		};
1741*4882a593Smuzhiyun	};
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun	dss_cm: dss-cm@1100 {
1744*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1745*4882a593Smuzhiyun		reg = <0x1100 0x100>;
1746*4882a593Smuzhiyun		#address-cells = <1>;
1747*4882a593Smuzhiyun		#size-cells = <1>;
1748*4882a593Smuzhiyun		ranges = <0 0x1100 0x100>;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun		dss_clkctrl: dss-clkctrl@20 {
1751*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1752*4882a593Smuzhiyun			reg = <0x20 0x14>;
1753*4882a593Smuzhiyun			#clock-cells = <2>;
1754*4882a593Smuzhiyun		};
1755*4882a593Smuzhiyun	};
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun	gpu_cm: gpu-cm@1200 {
1758*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1759*4882a593Smuzhiyun		reg = <0x1200 0x100>;
1760*4882a593Smuzhiyun		#address-cells = <1>;
1761*4882a593Smuzhiyun		#size-cells = <1>;
1762*4882a593Smuzhiyun		ranges = <0 0x1200 0x100>;
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun		gpu_clkctrl: gpu-clkctrl@20 {
1765*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1766*4882a593Smuzhiyun			reg = <0x20 0x4>;
1767*4882a593Smuzhiyun			#clock-cells = <2>;
1768*4882a593Smuzhiyun		};
1769*4882a593Smuzhiyun	};
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun	l3init_cm: l3init-cm@1300 {
1772*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1773*4882a593Smuzhiyun		reg = <0x1300 0x100>;
1774*4882a593Smuzhiyun		#address-cells = <1>;
1775*4882a593Smuzhiyun		#size-cells = <1>;
1776*4882a593Smuzhiyun		ranges = <0 0x1300 0x100>;
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun		l3init_clkctrl: l3init-clkctrl@20 {
1779*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1780*4882a593Smuzhiyun			reg = <0x20 0x6c>, <0xe0 0x14>;
1781*4882a593Smuzhiyun			#clock-cells = <2>;
1782*4882a593Smuzhiyun		};
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun		pcie_clkctrl: pcie-clkctrl@b0 {
1785*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1786*4882a593Smuzhiyun			reg = <0xb0 0xc>;
1787*4882a593Smuzhiyun			#clock-cells = <2>;
1788*4882a593Smuzhiyun		};
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun		gmac_clkctrl: gmac-clkctrl@d0 {
1791*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1792*4882a593Smuzhiyun			reg = <0xd0 0x4>;
1793*4882a593Smuzhiyun			#clock-cells = <2>;
1794*4882a593Smuzhiyun		};
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun	};
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun	l4per_cm: l4per-cm@1700 {
1799*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1800*4882a593Smuzhiyun		reg = <0x1700 0x300>;
1801*4882a593Smuzhiyun		#address-cells = <1>;
1802*4882a593Smuzhiyun		#size-cells = <1>;
1803*4882a593Smuzhiyun		ranges = <0 0x1700 0x300>;
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun		l4per_clkctrl: l4per-clkctrl@28 {
1806*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1807*4882a593Smuzhiyun			reg = <0x28 0x64>, <0xa0 0x24>, <0xf0 0x3c>, <0x140 0x1c>, <0x170 0x4>;
1808*4882a593Smuzhiyun			#clock-cells = <2>;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun			assigned-clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 24>;
1811*4882a593Smuzhiyun			assigned-clock-parents = <&abe_24m_fclk>;
1812*4882a593Smuzhiyun		};
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun		l4sec_clkctrl: l4sec-clkctrl@1a0 {
1815*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1816*4882a593Smuzhiyun			reg = <0x1a0 0x2c>;
1817*4882a593Smuzhiyun			#clock-cells = <2>;
1818*4882a593Smuzhiyun		};
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun		l4per2_clkctrl: l4per2-clkctrl@c {
1821*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1822*4882a593Smuzhiyun			reg = <0xc 0x4>, <0x18 0xc>, <0x90 0xc>, <0xc4 0x4>, <0x138 0x4>, <0x160 0xc>, <0x178 0x24>, <0x1d0 0x3c>;
1823*4882a593Smuzhiyun			#clock-cells = <2>;
1824*4882a593Smuzhiyun		};
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun		l4per3_clkctrl: l4per3-clkctrl@14 {
1827*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1828*4882a593Smuzhiyun			reg = <0x14 0x4>, <0xc8 0x14>, <0x130 0x4>;
1829*4882a593Smuzhiyun			#clock-cells = <2>;
1830*4882a593Smuzhiyun		};
1831*4882a593Smuzhiyun	};
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun};
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun&prm {
1836*4882a593Smuzhiyun	wkupaon_cm: wkupaon-cm@1800 {
1837*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1838*4882a593Smuzhiyun		reg = <0x1800 0x100>;
1839*4882a593Smuzhiyun		#address-cells = <1>;
1840*4882a593Smuzhiyun		#size-cells = <1>;
1841*4882a593Smuzhiyun		ranges = <0 0x1800 0x100>;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun		wkupaon_clkctrl: wkupaon-clkctrl@20 {
1844*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1845*4882a593Smuzhiyun			reg = <0x20 0x6c>;
1846*4882a593Smuzhiyun			#clock-cells = <2>;
1847*4882a593Smuzhiyun		};
1848*4882a593Smuzhiyun	};
1849*4882a593Smuzhiyun};
1850